clps711x.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * This file contains the hardware definitions of the Cirrus Logic
  3. * ARM7 CLPS711X internal registers.
  4. *
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef __MACH_CLPS711X_H
  22. #define __MACH_CLPS711X_H
  23. #define CLPS711X_PHYS_BASE (0x80000000)
  24. #define PADR (0x0000)
  25. #define PBDR (0x0001)
  26. #define PCDR (0x0002)
  27. #define PDDR (0x0003)
  28. #define PADDR (0x0040)
  29. #define PBDDR (0x0041)
  30. #define PCDDR (0x0042)
  31. #define PDDDR (0x0043)
  32. #define PEDR (0x0083)
  33. #define PEDDR (0x00c3)
  34. #define SYSCON1 (0x0100)
  35. #define SYSFLG1 (0x0140)
  36. #define MEMCFG1 (0x0180)
  37. #define MEMCFG2 (0x01c0)
  38. #define DRFPR (0x0200)
  39. #define INTSR1 (0x0240)
  40. #define INTMR1 (0x0280)
  41. #define LCDCON (0x02c0)
  42. #define TC1D (0x0300)
  43. #define TC2D (0x0340)
  44. #define RTCDR (0x0380)
  45. #define RTCMR (0x03c0)
  46. #define PMPCON (0x0400)
  47. #define CODR (0x0440)
  48. #define UARTDR1 (0x0480)
  49. #define UBRLCR1 (0x04c0)
  50. #define SYNCIO (0x0500)
  51. #define PALLSW (0x0540)
  52. #define PALMSW (0x0580)
  53. #define STFCLR (0x05c0)
  54. #define BLEOI (0x0600)
  55. #define MCEOI (0x0640)
  56. #define TEOI (0x0680)
  57. #define TC1EOI (0x06c0)
  58. #define TC2EOI (0x0700)
  59. #define RTCEOI (0x0740)
  60. #define UMSEOI (0x0780)
  61. #define COEOI (0x07c0)
  62. #define HALT (0x0800)
  63. #define STDBY (0x0840)
  64. #define FBADDR (0x1000)
  65. #define SYSCON2 (0x1100)
  66. #define SYSFLG2 (0x1140)
  67. #define INTSR2 (0x1240)
  68. #define INTMR2 (0x1280)
  69. #define UARTDR2 (0x1480)
  70. #define UBRLCR2 (0x14c0)
  71. #define SS2DR (0x1500)
  72. #define SRXEOF (0x1600)
  73. #define SS2POP (0x16c0)
  74. #define KBDEOI (0x1700)
  75. #define DAIR (0x2000)
  76. #define DAIDR0 (0x2040)
  77. #define DAIDR1 (0x2080)
  78. #define DAIDR2 (0x20c0)
  79. #define DAISR (0x2100)
  80. #define SYSCON3 (0x2200)
  81. #define INTSR3 (0x2240)
  82. #define INTMR3 (0x2280)
  83. #define LEDFLSH (0x22c0)
  84. #define SDCONF (0x2300)
  85. #define SDRFPR (0x2340)
  86. #define UNIQID (0x2440)
  87. #define DAI64FS (0x2600)
  88. #define PLLW (0x2610)
  89. #define PLLR (0xa5a8)
  90. #define RANDID0 (0x2700)
  91. #define RANDID1 (0x2704)
  92. #define RANDID2 (0x2708)
  93. #define RANDID3 (0x270c)
  94. /* common bits: SYSCON1 / SYSCON2 */
  95. #define SYSCON_UARTEN (1 << 8)
  96. #define SYSCON1_KBDSCAN(x) ((x) & 15)
  97. #define SYSCON1_KBDSCANMASK (15)
  98. #define SYSCON1_TC1M (1 << 4)
  99. #define SYSCON1_TC1S (1 << 5)
  100. #define SYSCON1_TC2M (1 << 6)
  101. #define SYSCON1_TC2S (1 << 7)
  102. #define SYSCON1_UART1EN SYSCON_UARTEN
  103. #define SYSCON1_BZTOG (1 << 9)
  104. #define SYSCON1_BZMOD (1 << 10)
  105. #define SYSCON1_DBGEN (1 << 11)
  106. #define SYSCON1_LCDEN (1 << 12)
  107. #define SYSCON1_CDENTX (1 << 13)
  108. #define SYSCON1_CDENRX (1 << 14)
  109. #define SYSCON1_SIREN (1 << 15)
  110. #define SYSCON1_ADCKSEL(x) (((x) & 3) << 16)
  111. #define SYSCON1_ADCKSEL_MASK (3 << 16)
  112. #define SYSCON1_EXCKEN (1 << 18)
  113. #define SYSCON1_WAKEDIS (1 << 19)
  114. #define SYSCON1_IRTXM (1 << 20)
  115. /* common bits: SYSFLG1 / SYSFLG2 */
  116. #define SYSFLG_UBUSY (1 << 11)
  117. #define SYSFLG_URXFE (1 << 22)
  118. #define SYSFLG_UTXFF (1 << 23)
  119. #define SYSFLG1_MCDR (1 << 0)
  120. #define SYSFLG1_DCDET (1 << 1)
  121. #define SYSFLG1_WUDR (1 << 2)
  122. #define SYSFLG1_WUON (1 << 3)
  123. #define SYSFLG1_CTS (1 << 8)
  124. #define SYSFLG1_DSR (1 << 9)
  125. #define SYSFLG1_DCD (1 << 10)
  126. #define SYSFLG1_UBUSY SYSFLG_UBUSY
  127. #define SYSFLG1_NBFLG (1 << 12)
  128. #define SYSFLG1_RSTFLG (1 << 13)
  129. #define SYSFLG1_PFFLG (1 << 14)
  130. #define SYSFLG1_CLDFLG (1 << 15)
  131. #define SYSFLG1_URXFE SYSFLG_URXFE
  132. #define SYSFLG1_UTXFF SYSFLG_UTXFF
  133. #define SYSFLG1_CRXFE (1 << 24)
  134. #define SYSFLG1_CTXFF (1 << 25)
  135. #define SYSFLG1_SSIBUSY (1 << 26)
  136. #define SYSFLG1_ID (1 << 29)
  137. #define SYSFLG1_VERID(x) (((x) >> 30) & 3)
  138. #define SYSFLG1_VERID_MASK (3 << 30)
  139. #define SYSFLG2_SSRXOF (1 << 0)
  140. #define SYSFLG2_RESVAL (1 << 1)
  141. #define SYSFLG2_RESFRM (1 << 2)
  142. #define SYSFLG2_SS2RXFE (1 << 3)
  143. #define SYSFLG2_SS2TXFF (1 << 4)
  144. #define SYSFLG2_SS2TXUF (1 << 5)
  145. #define SYSFLG2_CKMODE (1 << 6)
  146. #define SYSFLG2_UBUSY SYSFLG_UBUSY
  147. #define SYSFLG2_URXFE SYSFLG_URXFE
  148. #define SYSFLG2_UTXFF SYSFLG_UTXFF
  149. #define LCDCON_GSEN (1 << 30)
  150. #define LCDCON_GSMD (1 << 31)
  151. #define SYSCON2_SERSEL (1 << 0)
  152. #define SYSCON2_KBD6 (1 << 1)
  153. #define SYSCON2_DRAMZ (1 << 2)
  154. #define SYSCON2_KBWEN (1 << 3)
  155. #define SYSCON2_SS2TXEN (1 << 4)
  156. #define SYSCON2_PCCARD1 (1 << 5)
  157. #define SYSCON2_PCCARD2 (1 << 6)
  158. #define SYSCON2_SS2RXEN (1 << 7)
  159. #define SYSCON2_UART2EN SYSCON_UARTEN
  160. #define SYSCON2_SS2MAEN (1 << 9)
  161. #define SYSCON2_OSTB (1 << 12)
  162. #define SYSCON2_CLKENSL (1 << 13)
  163. #define SYSCON2_BUZFREQ (1 << 14)
  164. /* common bits: UARTDR1 / UARTDR2 */
  165. #define UARTDR_FRMERR (1 << 8)
  166. #define UARTDR_PARERR (1 << 9)
  167. #define UARTDR_OVERR (1 << 10)
  168. /* common bits: UBRLCR1 / UBRLCR2 */
  169. #define UBRLCR_BAUD_MASK ((1 << 12) - 1)
  170. #define UBRLCR_BREAK (1 << 12)
  171. #define UBRLCR_PRTEN (1 << 13)
  172. #define UBRLCR_EVENPRT (1 << 14)
  173. #define UBRLCR_XSTOP (1 << 15)
  174. #define UBRLCR_FIFOEN (1 << 16)
  175. #define UBRLCR_WRDLEN5 (0 << 17)
  176. #define UBRLCR_WRDLEN6 (1 << 17)
  177. #define UBRLCR_WRDLEN7 (2 << 17)
  178. #define UBRLCR_WRDLEN8 (3 << 17)
  179. #define UBRLCR_WRDLEN_MASK (3 << 17)
  180. #define SYNCIO_FRMLEN(x) (((x) & 0x1f) << 8)
  181. #define SYNCIO_SMCKEN (1 << 13)
  182. #define SYNCIO_TXFRMEN (1 << 14)
  183. #define DAIR_RESERVED (0x0404)
  184. #define DAIR_DAIEN (1 << 16)
  185. #define DAIR_ECS (1 << 17)
  186. #define DAIR_LCTM (1 << 19)
  187. #define DAIR_LCRM (1 << 20)
  188. #define DAIR_RCTM (1 << 21)
  189. #define DAIR_RCRM (1 << 22)
  190. #define DAIR_LBM (1 << 23)
  191. #define DAIDR2_FIFOEN (1 << 15)
  192. #define DAIDR2_FIFOLEFT (0x0d << 16)
  193. #define DAIDR2_FIFORIGHT (0x11 << 16)
  194. #define DAISR_RCTS (1 << 0)
  195. #define DAISR_RCRS (1 << 1)
  196. #define DAISR_LCTS (1 << 2)
  197. #define DAISR_LCRS (1 << 3)
  198. #define DAISR_RCTU (1 << 4)
  199. #define DAISR_RCRO (1 << 5)
  200. #define DAISR_LCTU (1 << 6)
  201. #define DAISR_LCRO (1 << 7)
  202. #define DAISR_RCNF (1 << 8)
  203. #define DAISR_RCNE (1 << 9)
  204. #define DAISR_LCNF (1 << 10)
  205. #define DAISR_LCNE (1 << 11)
  206. #define DAISR_FIFO (1 << 12)
  207. #define DAI64FS_I2SF64 (1 << 0)
  208. #define DAI64FS_AUDIOCLKEN (1 << 1)
  209. #define DAI64FS_AUDIOCLKSRC (1 << 2)
  210. #define DAI64FS_MCLK256EN (1 << 3)
  211. #define DAI64FS_LOOPBACK (1 << 5)
  212. #define SYSCON3_ADCCON (1 << 0)
  213. #define SYSCON3_CLKCTL0 (1 << 1)
  214. #define SYSCON3_CLKCTL1 (1 << 2)
  215. #define SYSCON3_DAISEL (1 << 3)
  216. #define SYSCON3_ADCCKNSEN (1 << 4)
  217. #define SYSCON3_VERSN(x) (((x) >> 5) & 7)
  218. #define SYSCON3_VERSN_MASK (7 << 5)
  219. #define SYSCON3_FASTWAKE (1 << 8)
  220. #define SYSCON3_DAIEN (1 << 9)
  221. #define SYSCON3_128FS SYSCON3_DAIEN
  222. #define SYSCON3_ENPD67 (1 << 10)
  223. #define SDCONF_ACTIVE (1 << 10)
  224. #define SDCONF_CLKCTL (1 << 9)
  225. #define SDCONF_WIDTH_4 (0 << 7)
  226. #define SDCONF_WIDTH_8 (1 << 7)
  227. #define SDCONF_WIDTH_16 (2 << 7)
  228. #define SDCONF_WIDTH_32 (3 << 7)
  229. #define SDCONF_SIZE_16 (0 << 5)
  230. #define SDCONF_SIZE_64 (1 << 5)
  231. #define SDCONF_SIZE_128 (2 << 5)
  232. #define SDCONF_SIZE_256 (3 << 5)
  233. #define SDCONF_CASLAT_2 (2)
  234. #define SDCONF_CASLAT_3 (3)
  235. #define MEMCFG_BUS_WIDTH_32 (1)
  236. #define MEMCFG_BUS_WIDTH_16 (0)
  237. #define MEMCFG_BUS_WIDTH_8 (3)
  238. #define MEMCFG_SQAEN (1 << 6)
  239. #define MEMCFG_CLKENB (1 << 7)
  240. #define MEMCFG_WAITSTATE_8_3 (0 << 2)
  241. #define MEMCFG_WAITSTATE_7_3 (1 << 2)
  242. #define MEMCFG_WAITSTATE_6_3 (2 << 2)
  243. #define MEMCFG_WAITSTATE_5_3 (3 << 2)
  244. #define MEMCFG_WAITSTATE_4_2 (4 << 2)
  245. #define MEMCFG_WAITSTATE_3_2 (5 << 2)
  246. #define MEMCFG_WAITSTATE_2_2 (6 << 2)
  247. #define MEMCFG_WAITSTATE_1_2 (7 << 2)
  248. #define MEMCFG_WAITSTATE_8_1 (8 << 2)
  249. #define MEMCFG_WAITSTATE_7_1 (9 << 2)
  250. #define MEMCFG_WAITSTATE_6_1 (10 << 2)
  251. #define MEMCFG_WAITSTATE_5_1 (11 << 2)
  252. #define MEMCFG_WAITSTATE_4_0 (12 << 2)
  253. #define MEMCFG_WAITSTATE_3_0 (13 << 2)
  254. #define MEMCFG_WAITSTATE_2_0 (14 << 2)
  255. #define MEMCFG_WAITSTATE_1_0 (15 << 2)
  256. /* INTSR1 Interrupts */
  257. #define IRQ_CSINT (4)
  258. #define IRQ_EINT1 (5)
  259. #define IRQ_EINT2 (6)
  260. #define IRQ_EINT3 (7)
  261. #define IRQ_TC1OI (8)
  262. #define IRQ_TC2OI (9)
  263. #define IRQ_RTCMI (10)
  264. #define IRQ_TINT (11)
  265. #define IRQ_UTXINT1 (12)
  266. #define IRQ_URXINT1 (13)
  267. #define IRQ_UMSINT (14)
  268. #define IRQ_SSEOTI (15)
  269. /* INTSR2 Interrupts */
  270. #define IRQ_KBDINT (16 + 0)
  271. #define IRQ_SS2RX (16 + 1)
  272. #define IRQ_SS2TX (16 + 2)
  273. #define IRQ_UTXINT2 (16 + 12)
  274. #define IRQ_URXINT2 (16 + 13)
  275. /* INTSR3 Interrupts */
  276. #define IRQ_DAIINT (32 + 0)
  277. #endif /* __MACH_CLPS711X_H */