setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation.
  3. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  4. *
  5. * Under GPLv2
  6. */
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <linux/pm.h>
  11. #include <linux/of_address.h>
  12. #include <linux/pinctrl/machine.h>
  13. #include <asm/system_misc.h>
  14. #include <asm/mach/map.h>
  15. #include <mach/hardware.h>
  16. #include <mach/cpu.h>
  17. #include <mach/at91_dbgu.h>
  18. #include <mach/at91_pmc.h>
  19. #include "at91_shdwc.h"
  20. #include "soc.h"
  21. #include "generic.h"
  22. struct at91_init_soc __initdata at91_boot_soc;
  23. struct at91_socinfo at91_soc_initdata;
  24. EXPORT_SYMBOL(at91_soc_initdata);
  25. void __init at91rm9200_set_type(int type)
  26. {
  27. if (type == ARCH_REVISON_9200_PQFP)
  28. at91_soc_initdata.subtype = AT91_SOC_RM9200_PQFP;
  29. else
  30. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  31. pr_info("AT91: filled in soc subtype: %s\n",
  32. at91_get_soc_subtype(&at91_soc_initdata));
  33. }
  34. void __init at91_init_irq_default(void)
  35. {
  36. at91_init_interrupts(at91_boot_soc.default_irq_priority);
  37. }
  38. void __init at91_init_interrupts(unsigned int *priority)
  39. {
  40. /* Initialize the AIC interrupt controller */
  41. at91_aic_init(priority, at91_extern_irq);
  42. /* Enable GPIO interrupts */
  43. at91_gpio_irq_setup();
  44. }
  45. void __iomem *at91_ramc_base[2];
  46. EXPORT_SYMBOL_GPL(at91_ramc_base);
  47. void __init at91_ioremap_ramc(int id, u32 addr, u32 size)
  48. {
  49. if (id < 0 || id > 1) {
  50. pr_emerg("Wrong RAM controller id (%d), cannot continue\n", id);
  51. BUG();
  52. }
  53. at91_ramc_base[id] = ioremap(addr, size);
  54. if (!at91_ramc_base[id])
  55. panic("Impossible to ioremap ramc.%d 0x%x\n", id, addr);
  56. }
  57. static struct map_desc sram_desc[2] __initdata;
  58. void __init at91_init_sram(int bank, unsigned long base, unsigned int length)
  59. {
  60. struct map_desc *desc = &sram_desc[bank];
  61. desc->virtual = (unsigned long)AT91_IO_VIRT_BASE - length;
  62. if (bank > 0)
  63. desc->virtual -= sram_desc[bank - 1].length;
  64. desc->pfn = __phys_to_pfn(base);
  65. desc->length = length;
  66. desc->type = MT_DEVICE;
  67. pr_info("AT91: sram at 0x%lx of 0x%x mapped at 0x%lx\n",
  68. base, length, desc->virtual);
  69. iotable_init(desc, 1);
  70. }
  71. static struct map_desc at91_io_desc __initdata __maybe_unused = {
  72. .virtual = (unsigned long)AT91_VA_BASE_SYS,
  73. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  74. .length = SZ_16K,
  75. .type = MT_DEVICE,
  76. };
  77. static void __init soc_detect(u32 dbgu_base)
  78. {
  79. u32 cidr, socid;
  80. cidr = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  81. socid = cidr & ~AT91_CIDR_VERSION;
  82. switch (socid) {
  83. case ARCH_ID_AT91RM9200:
  84. at91_soc_initdata.type = AT91_SOC_RM9200;
  85. at91_boot_soc = at91rm9200_soc;
  86. break;
  87. case ARCH_ID_AT91SAM9260:
  88. at91_soc_initdata.type = AT91_SOC_SAM9260;
  89. at91_boot_soc = at91sam9260_soc;
  90. break;
  91. case ARCH_ID_AT91SAM9261:
  92. at91_soc_initdata.type = AT91_SOC_SAM9261;
  93. at91_boot_soc = at91sam9261_soc;
  94. break;
  95. case ARCH_ID_AT91SAM9263:
  96. at91_soc_initdata.type = AT91_SOC_SAM9263;
  97. at91_boot_soc = at91sam9263_soc;
  98. break;
  99. case ARCH_ID_AT91SAM9G20:
  100. at91_soc_initdata.type = AT91_SOC_SAM9G20;
  101. at91_boot_soc = at91sam9260_soc;
  102. break;
  103. case ARCH_ID_AT91SAM9G45:
  104. at91_soc_initdata.type = AT91_SOC_SAM9G45;
  105. if (cidr == ARCH_ID_AT91SAM9G45ES)
  106. at91_soc_initdata.subtype = AT91_SOC_SAM9G45ES;
  107. at91_boot_soc = at91sam9g45_soc;
  108. break;
  109. case ARCH_ID_AT91SAM9RL64:
  110. at91_soc_initdata.type = AT91_SOC_SAM9RL;
  111. at91_boot_soc = at91sam9rl_soc;
  112. break;
  113. case ARCH_ID_AT91SAM9X5:
  114. at91_soc_initdata.type = AT91_SOC_SAM9X5;
  115. at91_boot_soc = at91sam9x5_soc;
  116. break;
  117. case ARCH_ID_AT91SAM9N12:
  118. at91_soc_initdata.type = AT91_SOC_SAM9N12;
  119. at91_boot_soc = at91sam9n12_soc;
  120. break;
  121. }
  122. /* at91sam9g10 */
  123. if ((socid & ~AT91_CIDR_EXT) == ARCH_ID_AT91SAM9G10) {
  124. at91_soc_initdata.type = AT91_SOC_SAM9G10;
  125. at91_boot_soc = at91sam9261_soc;
  126. }
  127. /* at91sam9xe */
  128. else if ((cidr & AT91_CIDR_ARCH) == ARCH_FAMILY_AT91SAM9XE) {
  129. at91_soc_initdata.type = AT91_SOC_SAM9260;
  130. at91_soc_initdata.subtype = AT91_SOC_SAM9XE;
  131. at91_boot_soc = at91sam9260_soc;
  132. }
  133. if (!at91_soc_is_detected())
  134. return;
  135. at91_soc_initdata.cidr = cidr;
  136. /* sub version of soc */
  137. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  138. if (at91_soc_initdata.type == AT91_SOC_SAM9G45) {
  139. switch (at91_soc_initdata.exid) {
  140. case ARCH_EXID_AT91SAM9M10:
  141. at91_soc_initdata.subtype = AT91_SOC_SAM9M10;
  142. break;
  143. case ARCH_EXID_AT91SAM9G46:
  144. at91_soc_initdata.subtype = AT91_SOC_SAM9G46;
  145. break;
  146. case ARCH_EXID_AT91SAM9M11:
  147. at91_soc_initdata.subtype = AT91_SOC_SAM9M11;
  148. break;
  149. }
  150. }
  151. if (at91_soc_initdata.type == AT91_SOC_SAM9X5) {
  152. switch (at91_soc_initdata.exid) {
  153. case ARCH_EXID_AT91SAM9G15:
  154. at91_soc_initdata.subtype = AT91_SOC_SAM9G15;
  155. break;
  156. case ARCH_EXID_AT91SAM9G35:
  157. at91_soc_initdata.subtype = AT91_SOC_SAM9G35;
  158. break;
  159. case ARCH_EXID_AT91SAM9X35:
  160. at91_soc_initdata.subtype = AT91_SOC_SAM9X35;
  161. break;
  162. case ARCH_EXID_AT91SAM9G25:
  163. at91_soc_initdata.subtype = AT91_SOC_SAM9G25;
  164. break;
  165. case ARCH_EXID_AT91SAM9X25:
  166. at91_soc_initdata.subtype = AT91_SOC_SAM9X25;
  167. break;
  168. }
  169. }
  170. }
  171. static const char *soc_name[] = {
  172. [AT91_SOC_RM9200] = "at91rm9200",
  173. [AT91_SOC_SAM9260] = "at91sam9260",
  174. [AT91_SOC_SAM9261] = "at91sam9261",
  175. [AT91_SOC_SAM9263] = "at91sam9263",
  176. [AT91_SOC_SAM9G10] = "at91sam9g10",
  177. [AT91_SOC_SAM9G20] = "at91sam9g20",
  178. [AT91_SOC_SAM9G45] = "at91sam9g45",
  179. [AT91_SOC_SAM9RL] = "at91sam9rl",
  180. [AT91_SOC_SAM9X5] = "at91sam9x5",
  181. [AT91_SOC_SAM9N12] = "at91sam9n12",
  182. [AT91_SOC_NONE] = "Unknown"
  183. };
  184. const char *at91_get_soc_type(struct at91_socinfo *c)
  185. {
  186. return soc_name[c->type];
  187. }
  188. EXPORT_SYMBOL(at91_get_soc_type);
  189. static const char *soc_subtype_name[] = {
  190. [AT91_SOC_RM9200_BGA] = "at91rm9200 BGA",
  191. [AT91_SOC_RM9200_PQFP] = "at91rm9200 PQFP",
  192. [AT91_SOC_SAM9XE] = "at91sam9xe",
  193. [AT91_SOC_SAM9G45ES] = "at91sam9g45es",
  194. [AT91_SOC_SAM9M10] = "at91sam9m10",
  195. [AT91_SOC_SAM9G46] = "at91sam9g46",
  196. [AT91_SOC_SAM9M11] = "at91sam9m11",
  197. [AT91_SOC_SAM9G15] = "at91sam9g15",
  198. [AT91_SOC_SAM9G35] = "at91sam9g35",
  199. [AT91_SOC_SAM9X35] = "at91sam9x35",
  200. [AT91_SOC_SAM9G25] = "at91sam9g25",
  201. [AT91_SOC_SAM9X25] = "at91sam9x25",
  202. [AT91_SOC_SUBTYPE_NONE] = "Unknown"
  203. };
  204. const char *at91_get_soc_subtype(struct at91_socinfo *c)
  205. {
  206. return soc_subtype_name[c->subtype];
  207. }
  208. EXPORT_SYMBOL(at91_get_soc_subtype);
  209. void __init at91_map_io(void)
  210. {
  211. /* Map peripherals */
  212. iotable_init(&at91_io_desc, 1);
  213. at91_soc_initdata.type = AT91_SOC_NONE;
  214. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  215. soc_detect(AT91_BASE_DBGU0);
  216. if (!at91_soc_is_detected())
  217. soc_detect(AT91_BASE_DBGU1);
  218. if (!at91_soc_is_detected())
  219. panic("AT91: Impossible to detect the SOC type");
  220. pr_info("AT91: Detected soc type: %s\n",
  221. at91_get_soc_type(&at91_soc_initdata));
  222. pr_info("AT91: Detected soc subtype: %s\n",
  223. at91_get_soc_subtype(&at91_soc_initdata));
  224. if (!at91_soc_is_enabled())
  225. panic("AT91: Soc not enabled");
  226. if (at91_boot_soc.map_io)
  227. at91_boot_soc.map_io();
  228. }
  229. void __iomem *at91_shdwc_base = NULL;
  230. static void at91sam9_poweroff(void)
  231. {
  232. at91_shdwc_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  233. }
  234. void __init at91_ioremap_shdwc(u32 base_addr)
  235. {
  236. at91_shdwc_base = ioremap(base_addr, 16);
  237. if (!at91_shdwc_base)
  238. panic("Impossible to ioremap at91_shdwc_base\n");
  239. pm_power_off = at91sam9_poweroff;
  240. }
  241. void __iomem *at91_rstc_base;
  242. void __init at91_ioremap_rstc(u32 base_addr)
  243. {
  244. at91_rstc_base = ioremap(base_addr, 16);
  245. if (!at91_rstc_base)
  246. panic("Impossible to ioremap at91_rstc_base\n");
  247. }
  248. void __iomem *at91_matrix_base;
  249. EXPORT_SYMBOL_GPL(at91_matrix_base);
  250. void __init at91_ioremap_matrix(u32 base_addr)
  251. {
  252. at91_matrix_base = ioremap(base_addr, 512);
  253. if (!at91_matrix_base)
  254. panic("Impossible to ioremap at91_matrix_base\n");
  255. }
  256. #if defined(CONFIG_OF)
  257. static struct of_device_id rstc_ids[] = {
  258. { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9_alt_restart },
  259. { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
  260. { /*sentinel*/ }
  261. };
  262. static void at91_dt_rstc(void)
  263. {
  264. struct device_node *np;
  265. const struct of_device_id *of_id;
  266. np = of_find_matching_node(NULL, rstc_ids);
  267. if (!np)
  268. panic("unable to find compatible rstc node in dtb\n");
  269. at91_rstc_base = of_iomap(np, 0);
  270. if (!at91_rstc_base)
  271. panic("unable to map rstc cpu registers\n");
  272. of_id = of_match_node(rstc_ids, np);
  273. if (!of_id)
  274. panic("AT91: rtsc no restart function availlable\n");
  275. arm_pm_restart = of_id->data;
  276. of_node_put(np);
  277. }
  278. static struct of_device_id ramc_ids[] = {
  279. { .compatible = "atmel,at91rm9200-sdramc" },
  280. { .compatible = "atmel,at91sam9260-sdramc" },
  281. { .compatible = "atmel,at91sam9g45-ddramc" },
  282. { /*sentinel*/ }
  283. };
  284. static void at91_dt_ramc(void)
  285. {
  286. struct device_node *np;
  287. np = of_find_matching_node(NULL, ramc_ids);
  288. if (!np)
  289. panic("unable to find compatible ram conroller node in dtb\n");
  290. at91_ramc_base[0] = of_iomap(np, 0);
  291. if (!at91_ramc_base[0])
  292. panic("unable to map ramc[0] cpu registers\n");
  293. /* the controller may have 2 banks */
  294. at91_ramc_base[1] = of_iomap(np, 1);
  295. of_node_put(np);
  296. }
  297. static struct of_device_id shdwc_ids[] = {
  298. { .compatible = "atmel,at91sam9260-shdwc", },
  299. { .compatible = "atmel,at91sam9rl-shdwc", },
  300. { .compatible = "atmel,at91sam9x5-shdwc", },
  301. { /*sentinel*/ }
  302. };
  303. static const char *shdwc_wakeup_modes[] = {
  304. [AT91_SHDW_WKMODE0_NONE] = "none",
  305. [AT91_SHDW_WKMODE0_HIGH] = "high",
  306. [AT91_SHDW_WKMODE0_LOW] = "low",
  307. [AT91_SHDW_WKMODE0_ANYLEVEL] = "any",
  308. };
  309. const int at91_dtget_shdwc_wakeup_mode(struct device_node *np)
  310. {
  311. const char *pm;
  312. int err, i;
  313. err = of_property_read_string(np, "atmel,wakeup-mode", &pm);
  314. if (err < 0)
  315. return AT91_SHDW_WKMODE0_ANYLEVEL;
  316. for (i = 0; i < ARRAY_SIZE(shdwc_wakeup_modes); i++)
  317. if (!strcasecmp(pm, shdwc_wakeup_modes[i]))
  318. return i;
  319. return -ENODEV;
  320. }
  321. static void at91_dt_shdwc(void)
  322. {
  323. struct device_node *np;
  324. int wakeup_mode;
  325. u32 reg;
  326. u32 mode = 0;
  327. np = of_find_matching_node(NULL, shdwc_ids);
  328. if (!np) {
  329. pr_debug("AT91: unable to find compatible shutdown (shdwc) conroller node in dtb\n");
  330. return;
  331. }
  332. at91_shdwc_base = of_iomap(np, 0);
  333. if (!at91_shdwc_base)
  334. panic("AT91: unable to map shdwc cpu registers\n");
  335. wakeup_mode = at91_dtget_shdwc_wakeup_mode(np);
  336. if (wakeup_mode < 0) {
  337. pr_warn("AT91: shdwc unknown wakeup mode\n");
  338. goto end;
  339. }
  340. if (!of_property_read_u32(np, "atmel,wakeup-counter", &reg)) {
  341. if (reg > AT91_SHDW_CPTWK0_MAX) {
  342. pr_warn("AT91: shdwc wakeup conter 0x%x > 0x%x reduce it to 0x%x\n",
  343. reg, AT91_SHDW_CPTWK0_MAX, AT91_SHDW_CPTWK0_MAX);
  344. reg = AT91_SHDW_CPTWK0_MAX;
  345. }
  346. mode |= AT91_SHDW_CPTWK0_(reg);
  347. }
  348. if (of_property_read_bool(np, "atmel,wakeup-rtc-timer"))
  349. mode |= AT91_SHDW_RTCWKEN;
  350. if (of_property_read_bool(np, "atmel,wakeup-rtt-timer"))
  351. mode |= AT91_SHDW_RTTWKEN;
  352. at91_shdwc_write(AT91_SHDW_MR, wakeup_mode | mode);
  353. end:
  354. pm_power_off = at91sam9_poweroff;
  355. of_node_put(np);
  356. }
  357. void __init at91rm9200_dt_initialize(void)
  358. {
  359. at91_dt_ramc();
  360. /* Init clock subsystem */
  361. at91_dt_clock_init();
  362. /* Register the processor-specific clocks */
  363. at91_boot_soc.register_clocks();
  364. at91_boot_soc.init();
  365. }
  366. void __init at91_dt_initialize(void)
  367. {
  368. at91_dt_rstc();
  369. at91_dt_ramc();
  370. at91_dt_shdwc();
  371. /* Init clock subsystem */
  372. at91_dt_clock_init();
  373. /* Register the processor-specific clocks */
  374. at91_boot_soc.register_clocks();
  375. if (at91_boot_soc.init)
  376. at91_boot_soc.init();
  377. }
  378. #endif
  379. void __init at91_initialize(unsigned long main_clock)
  380. {
  381. at91_boot_soc.ioremap_registers();
  382. /* Init clock subsystem */
  383. at91_clock_init(main_clock);
  384. /* Register the processor-specific clocks */
  385. at91_boot_soc.register_clocks();
  386. at91_boot_soc.init();
  387. pinctrl_provide_dummies();
  388. }