gic.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu_pm.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/io.h>
  34. #include <linux/of.h>
  35. #include <linux/of_address.h>
  36. #include <linux/of_irq.h>
  37. #include <linux/irqdomain.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/percpu.h>
  40. #include <linux/slab.h>
  41. #include <asm/irq.h>
  42. #include <asm/exception.h>
  43. #include <asm/smp_plat.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/hardware/gic.h>
  46. union gic_base {
  47. void __iomem *common_base;
  48. void __percpu __iomem **percpu_base;
  49. };
  50. struct gic_chip_data {
  51. union gic_base dist_base;
  52. union gic_base cpu_base;
  53. #ifdef CONFIG_CPU_PM
  54. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  55. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  56. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  57. u32 __percpu *saved_ppi_enable;
  58. u32 __percpu *saved_ppi_conf;
  59. #endif
  60. struct irq_domain *domain;
  61. unsigned int gic_irqs;
  62. #ifdef CONFIG_GIC_NON_BANKED
  63. void __iomem *(*get_base)(union gic_base *);
  64. #endif
  65. };
  66. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  67. /*
  68. * The GIC mapping of CPU interfaces does not necessarily match
  69. * the logical CPU numbering. Let's use a mapping as returned
  70. * by the GIC itself.
  71. */
  72. #define NR_GIC_CPU_IF 8
  73. static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;
  74. /*
  75. * Supported arch specific GIC irq extension.
  76. * Default make them NULL.
  77. */
  78. struct irq_chip gic_arch_extn = {
  79. .irq_eoi = NULL,
  80. .irq_mask = NULL,
  81. .irq_unmask = NULL,
  82. .irq_retrigger = NULL,
  83. .irq_set_type = NULL,
  84. .irq_set_wake = NULL,
  85. };
  86. #ifndef MAX_GIC_NR
  87. #define MAX_GIC_NR 1
  88. #endif
  89. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  90. #ifdef CONFIG_GIC_NON_BANKED
  91. static void __iomem *gic_get_percpu_base(union gic_base *base)
  92. {
  93. return *__this_cpu_ptr(base->percpu_base);
  94. }
  95. static void __iomem *gic_get_common_base(union gic_base *base)
  96. {
  97. return base->common_base;
  98. }
  99. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  100. {
  101. return data->get_base(&data->dist_base);
  102. }
  103. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  104. {
  105. return data->get_base(&data->cpu_base);
  106. }
  107. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  108. void __iomem *(*f)(union gic_base *))
  109. {
  110. data->get_base = f;
  111. }
  112. #else
  113. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  114. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  115. #define gic_set_base_accessor(d,f)
  116. #endif
  117. static inline void __iomem *gic_dist_base(struct irq_data *d)
  118. {
  119. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  120. return gic_data_dist_base(gic_data);
  121. }
  122. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  123. {
  124. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  125. return gic_data_cpu_base(gic_data);
  126. }
  127. static inline unsigned int gic_irq(struct irq_data *d)
  128. {
  129. return d->hwirq;
  130. }
  131. /*
  132. * Routines to acknowledge, disable and enable interrupts
  133. */
  134. static void gic_mask_irq(struct irq_data *d)
  135. {
  136. u32 mask = 1 << (gic_irq(d) % 32);
  137. raw_spin_lock(&irq_controller_lock);
  138. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  139. if (gic_arch_extn.irq_mask)
  140. gic_arch_extn.irq_mask(d);
  141. raw_spin_unlock(&irq_controller_lock);
  142. }
  143. static void gic_unmask_irq(struct irq_data *d)
  144. {
  145. u32 mask = 1 << (gic_irq(d) % 32);
  146. raw_spin_lock(&irq_controller_lock);
  147. if (gic_arch_extn.irq_unmask)
  148. gic_arch_extn.irq_unmask(d);
  149. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  150. raw_spin_unlock(&irq_controller_lock);
  151. }
  152. static void gic_eoi_irq(struct irq_data *d)
  153. {
  154. if (gic_arch_extn.irq_eoi) {
  155. raw_spin_lock(&irq_controller_lock);
  156. gic_arch_extn.irq_eoi(d);
  157. raw_spin_unlock(&irq_controller_lock);
  158. }
  159. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  160. }
  161. static int gic_set_type(struct irq_data *d, unsigned int type)
  162. {
  163. void __iomem *base = gic_dist_base(d);
  164. unsigned int gicirq = gic_irq(d);
  165. u32 enablemask = 1 << (gicirq % 32);
  166. u32 enableoff = (gicirq / 32) * 4;
  167. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  168. u32 confoff = (gicirq / 16) * 4;
  169. bool enabled = false;
  170. u32 val;
  171. /* Interrupt configuration for SGIs can't be changed */
  172. if (gicirq < 16)
  173. return -EINVAL;
  174. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  175. return -EINVAL;
  176. raw_spin_lock(&irq_controller_lock);
  177. if (gic_arch_extn.irq_set_type)
  178. gic_arch_extn.irq_set_type(d, type);
  179. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  180. if (type == IRQ_TYPE_LEVEL_HIGH)
  181. val &= ~confmask;
  182. else if (type == IRQ_TYPE_EDGE_RISING)
  183. val |= confmask;
  184. /*
  185. * As recommended by the spec, disable the interrupt before changing
  186. * the configuration
  187. */
  188. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  189. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  190. enabled = true;
  191. }
  192. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  193. if (enabled)
  194. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  195. raw_spin_unlock(&irq_controller_lock);
  196. return 0;
  197. }
  198. static int gic_retrigger(struct irq_data *d)
  199. {
  200. if (gic_arch_extn.irq_retrigger)
  201. return gic_arch_extn.irq_retrigger(d);
  202. return -ENXIO;
  203. }
  204. #ifdef CONFIG_SMP
  205. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  206. bool force)
  207. {
  208. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  209. unsigned int shift = (gic_irq(d) % 4) * 8;
  210. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  211. u32 val, mask, bit;
  212. if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
  213. return -EINVAL;
  214. mask = 0xff << shift;
  215. bit = gic_cpu_map[cpu] << shift;
  216. raw_spin_lock(&irq_controller_lock);
  217. val = readl_relaxed(reg) & ~mask;
  218. writel_relaxed(val | bit, reg);
  219. raw_spin_unlock(&irq_controller_lock);
  220. return IRQ_SET_MASK_OK;
  221. }
  222. #endif
  223. #ifdef CONFIG_PM
  224. static int gic_set_wake(struct irq_data *d, unsigned int on)
  225. {
  226. int ret = -ENXIO;
  227. if (gic_arch_extn.irq_set_wake)
  228. ret = gic_arch_extn.irq_set_wake(d, on);
  229. return ret;
  230. }
  231. #else
  232. #define gic_set_wake NULL
  233. #endif
  234. asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  235. {
  236. u32 irqstat, irqnr;
  237. struct gic_chip_data *gic = &gic_data[0];
  238. void __iomem *cpu_base = gic_data_cpu_base(gic);
  239. do {
  240. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  241. irqnr = irqstat & ~0x1c00;
  242. if (likely(irqnr > 15 && irqnr < 1021)) {
  243. irqnr = irq_find_mapping(gic->domain, irqnr);
  244. handle_IRQ(irqnr, regs);
  245. continue;
  246. }
  247. if (irqnr < 16) {
  248. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  249. #ifdef CONFIG_SMP
  250. handle_IPI(irqnr, regs);
  251. #endif
  252. continue;
  253. }
  254. break;
  255. } while (1);
  256. }
  257. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  258. {
  259. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  260. struct irq_chip *chip = irq_get_chip(irq);
  261. unsigned int cascade_irq, gic_irq;
  262. unsigned long status;
  263. chained_irq_enter(chip, desc);
  264. raw_spin_lock(&irq_controller_lock);
  265. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  266. raw_spin_unlock(&irq_controller_lock);
  267. gic_irq = (status & 0x3ff);
  268. if (gic_irq == 1023)
  269. goto out;
  270. cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
  271. if (unlikely(gic_irq < 32 || gic_irq > 1020))
  272. do_bad_IRQ(cascade_irq, desc);
  273. else
  274. generic_handle_irq(cascade_irq);
  275. out:
  276. chained_irq_exit(chip, desc);
  277. }
  278. static struct irq_chip gic_chip = {
  279. .name = "GIC",
  280. .irq_mask = gic_mask_irq,
  281. .irq_unmask = gic_unmask_irq,
  282. .irq_eoi = gic_eoi_irq,
  283. .irq_set_type = gic_set_type,
  284. .irq_retrigger = gic_retrigger,
  285. #ifdef CONFIG_SMP
  286. .irq_set_affinity = gic_set_affinity,
  287. #endif
  288. .irq_set_wake = gic_set_wake,
  289. };
  290. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  291. {
  292. if (gic_nr >= MAX_GIC_NR)
  293. BUG();
  294. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  295. BUG();
  296. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  297. }
  298. static void __init gic_dist_init(struct gic_chip_data *gic)
  299. {
  300. unsigned int i;
  301. u32 cpumask;
  302. unsigned int gic_irqs = gic->gic_irqs;
  303. void __iomem *base = gic_data_dist_base(gic);
  304. writel_relaxed(0, base + GIC_DIST_CTRL);
  305. /*
  306. * Set all global interrupts to be level triggered, active low.
  307. */
  308. for (i = 32; i < gic_irqs; i += 16)
  309. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  310. /*
  311. * Set all global interrupts to this CPU only.
  312. */
  313. cpumask = readl_relaxed(base + GIC_DIST_TARGET + 0);
  314. for (i = 32; i < gic_irqs; i += 4)
  315. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  316. /*
  317. * Set priority on all global interrupts.
  318. */
  319. for (i = 32; i < gic_irqs; i += 4)
  320. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  321. /*
  322. * Disable all interrupts. Leave the PPI and SGIs alone
  323. * as these enables are banked registers.
  324. */
  325. for (i = 32; i < gic_irqs; i += 32)
  326. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  327. writel_relaxed(1, base + GIC_DIST_CTRL);
  328. }
  329. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  330. {
  331. void __iomem *dist_base = gic_data_dist_base(gic);
  332. void __iomem *base = gic_data_cpu_base(gic);
  333. unsigned int cpu_mask, cpu = smp_processor_id();
  334. int i;
  335. /*
  336. * Get what the GIC says our CPU mask is.
  337. */
  338. BUG_ON(cpu >= NR_GIC_CPU_IF);
  339. cpu_mask = readl_relaxed(dist_base + GIC_DIST_TARGET + 0);
  340. gic_cpu_map[cpu] = cpu_mask;
  341. /*
  342. * Clear our mask from the other map entries in case they're
  343. * still undefined.
  344. */
  345. for (i = 0; i < NR_GIC_CPU_IF; i++)
  346. if (i != cpu)
  347. gic_cpu_map[i] &= ~cpu_mask;
  348. /*
  349. * Deal with the banked PPI and SGI interrupts - disable all
  350. * PPI interrupts, ensure all SGI interrupts are enabled.
  351. */
  352. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  353. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  354. /*
  355. * Set priority on PPI and SGI interrupts
  356. */
  357. for (i = 0; i < 32; i += 4)
  358. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  359. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  360. writel_relaxed(1, base + GIC_CPU_CTRL);
  361. }
  362. #ifdef CONFIG_CPU_PM
  363. /*
  364. * Saves the GIC distributor registers during suspend or idle. Must be called
  365. * with interrupts disabled but before powering down the GIC. After calling
  366. * this function, no interrupts will be delivered by the GIC, and another
  367. * platform-specific wakeup source must be enabled.
  368. */
  369. static void gic_dist_save(unsigned int gic_nr)
  370. {
  371. unsigned int gic_irqs;
  372. void __iomem *dist_base;
  373. int i;
  374. if (gic_nr >= MAX_GIC_NR)
  375. BUG();
  376. gic_irqs = gic_data[gic_nr].gic_irqs;
  377. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  378. if (!dist_base)
  379. return;
  380. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  381. gic_data[gic_nr].saved_spi_conf[i] =
  382. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  383. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  384. gic_data[gic_nr].saved_spi_target[i] =
  385. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  386. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  387. gic_data[gic_nr].saved_spi_enable[i] =
  388. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  389. }
  390. /*
  391. * Restores the GIC distributor registers during resume or when coming out of
  392. * idle. Must be called before enabling interrupts. If a level interrupt
  393. * that occured while the GIC was suspended is still present, it will be
  394. * handled normally, but any edge interrupts that occured will not be seen by
  395. * the GIC and need to be handled by the platform-specific wakeup source.
  396. */
  397. static void gic_dist_restore(unsigned int gic_nr)
  398. {
  399. unsigned int gic_irqs;
  400. unsigned int i;
  401. void __iomem *dist_base;
  402. if (gic_nr >= MAX_GIC_NR)
  403. BUG();
  404. gic_irqs = gic_data[gic_nr].gic_irqs;
  405. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  406. if (!dist_base)
  407. return;
  408. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  409. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  410. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  411. dist_base + GIC_DIST_CONFIG + i * 4);
  412. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  413. writel_relaxed(0xa0a0a0a0,
  414. dist_base + GIC_DIST_PRI + i * 4);
  415. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  416. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  417. dist_base + GIC_DIST_TARGET + i * 4);
  418. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  419. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  420. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  421. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  422. }
  423. static void gic_cpu_save(unsigned int gic_nr)
  424. {
  425. int i;
  426. u32 *ptr;
  427. void __iomem *dist_base;
  428. void __iomem *cpu_base;
  429. if (gic_nr >= MAX_GIC_NR)
  430. BUG();
  431. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  432. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  433. if (!dist_base || !cpu_base)
  434. return;
  435. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  436. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  437. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  438. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  439. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  440. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  441. }
  442. static void gic_cpu_restore(unsigned int gic_nr)
  443. {
  444. int i;
  445. u32 *ptr;
  446. void __iomem *dist_base;
  447. void __iomem *cpu_base;
  448. if (gic_nr >= MAX_GIC_NR)
  449. BUG();
  450. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  451. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  452. if (!dist_base || !cpu_base)
  453. return;
  454. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  455. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  456. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  457. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  458. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  459. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  460. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  461. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  462. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  463. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  464. }
  465. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  466. {
  467. int i;
  468. for (i = 0; i < MAX_GIC_NR; i++) {
  469. #ifdef CONFIG_GIC_NON_BANKED
  470. /* Skip over unused GICs */
  471. if (!gic_data[i].get_base)
  472. continue;
  473. #endif
  474. switch (cmd) {
  475. case CPU_PM_ENTER:
  476. gic_cpu_save(i);
  477. break;
  478. case CPU_PM_ENTER_FAILED:
  479. case CPU_PM_EXIT:
  480. gic_cpu_restore(i);
  481. break;
  482. case CPU_CLUSTER_PM_ENTER:
  483. gic_dist_save(i);
  484. break;
  485. case CPU_CLUSTER_PM_ENTER_FAILED:
  486. case CPU_CLUSTER_PM_EXIT:
  487. gic_dist_restore(i);
  488. break;
  489. }
  490. }
  491. return NOTIFY_OK;
  492. }
  493. static struct notifier_block gic_notifier_block = {
  494. .notifier_call = gic_notifier,
  495. };
  496. static void __init gic_pm_init(struct gic_chip_data *gic)
  497. {
  498. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  499. sizeof(u32));
  500. BUG_ON(!gic->saved_ppi_enable);
  501. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  502. sizeof(u32));
  503. BUG_ON(!gic->saved_ppi_conf);
  504. if (gic == &gic_data[0])
  505. cpu_pm_register_notifier(&gic_notifier_block);
  506. }
  507. #else
  508. static void __init gic_pm_init(struct gic_chip_data *gic)
  509. {
  510. }
  511. #endif
  512. static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  513. irq_hw_number_t hw)
  514. {
  515. if (hw < 32) {
  516. irq_set_percpu_devid(irq);
  517. irq_set_chip_and_handler(irq, &gic_chip,
  518. handle_percpu_devid_irq);
  519. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  520. } else {
  521. irq_set_chip_and_handler(irq, &gic_chip,
  522. handle_fasteoi_irq);
  523. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  524. }
  525. irq_set_chip_data(irq, d->host_data);
  526. return 0;
  527. }
  528. static int gic_irq_domain_xlate(struct irq_domain *d,
  529. struct device_node *controller,
  530. const u32 *intspec, unsigned int intsize,
  531. unsigned long *out_hwirq, unsigned int *out_type)
  532. {
  533. if (d->of_node != controller)
  534. return -EINVAL;
  535. if (intsize < 3)
  536. return -EINVAL;
  537. /* Get the interrupt number and add 16 to skip over SGIs */
  538. *out_hwirq = intspec[1] + 16;
  539. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  540. if (!intspec[0])
  541. *out_hwirq += 16;
  542. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  543. return 0;
  544. }
  545. const struct irq_domain_ops gic_irq_domain_ops = {
  546. .map = gic_irq_domain_map,
  547. .xlate = gic_irq_domain_xlate,
  548. };
  549. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  550. void __iomem *dist_base, void __iomem *cpu_base,
  551. u32 percpu_offset, struct device_node *node)
  552. {
  553. irq_hw_number_t hwirq_base;
  554. struct gic_chip_data *gic;
  555. int gic_irqs, irq_base, i;
  556. BUG_ON(gic_nr >= MAX_GIC_NR);
  557. gic = &gic_data[gic_nr];
  558. #ifdef CONFIG_GIC_NON_BANKED
  559. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  560. unsigned int cpu;
  561. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  562. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  563. if (WARN_ON(!gic->dist_base.percpu_base ||
  564. !gic->cpu_base.percpu_base)) {
  565. free_percpu(gic->dist_base.percpu_base);
  566. free_percpu(gic->cpu_base.percpu_base);
  567. return;
  568. }
  569. for_each_possible_cpu(cpu) {
  570. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  571. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  572. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  573. }
  574. gic_set_base_accessor(gic, gic_get_percpu_base);
  575. } else
  576. #endif
  577. { /* Normal, sane GIC... */
  578. WARN(percpu_offset,
  579. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  580. percpu_offset);
  581. gic->dist_base.common_base = dist_base;
  582. gic->cpu_base.common_base = cpu_base;
  583. gic_set_base_accessor(gic, gic_get_common_base);
  584. }
  585. /*
  586. * Initialize the CPU interface map to all CPUs.
  587. * It will be refined as each CPU probes its ID.
  588. */
  589. for (i = 0; i < NR_GIC_CPU_IF; i++)
  590. gic_cpu_map[i] = 0xff;
  591. /*
  592. * For primary GICs, skip over SGIs.
  593. * For secondary GICs, skip over PPIs, too.
  594. */
  595. if (gic_nr == 0 && (irq_start & 31) > 0) {
  596. hwirq_base = 16;
  597. if (irq_start != -1)
  598. irq_start = (irq_start & ~31) + 16;
  599. } else {
  600. hwirq_base = 32;
  601. }
  602. /*
  603. * Find out how many interrupts are supported.
  604. * The GIC only supports up to 1020 interrupt sources.
  605. */
  606. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  607. gic_irqs = (gic_irqs + 1) * 32;
  608. if (gic_irqs > 1020)
  609. gic_irqs = 1020;
  610. gic->gic_irqs = gic_irqs;
  611. gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
  612. irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
  613. if (IS_ERR_VALUE(irq_base)) {
  614. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  615. irq_start);
  616. irq_base = irq_start;
  617. }
  618. gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
  619. hwirq_base, &gic_irq_domain_ops, gic);
  620. if (WARN_ON(!gic->domain))
  621. return;
  622. gic_chip.flags |= gic_arch_extn.flags;
  623. gic_dist_init(gic);
  624. gic_cpu_init(gic);
  625. gic_pm_init(gic);
  626. }
  627. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  628. {
  629. BUG_ON(gic_nr >= MAX_GIC_NR);
  630. gic_cpu_init(&gic_data[gic_nr]);
  631. }
  632. #ifdef CONFIG_SMP
  633. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  634. {
  635. int cpu;
  636. unsigned long map = 0;
  637. /* Convert our logical CPU mask into a physical one. */
  638. for_each_cpu(cpu, mask)
  639. map |= gic_cpu_map[cpu];
  640. /*
  641. * Ensure that stores to Normal memory are visible to the
  642. * other CPUs before issuing the IPI.
  643. */
  644. dsb();
  645. /* this always happens on GIC0 */
  646. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  647. }
  648. #endif
  649. #ifdef CONFIG_OF
  650. static int gic_cnt __initdata = 0;
  651. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  652. {
  653. void __iomem *cpu_base;
  654. void __iomem *dist_base;
  655. u32 percpu_offset;
  656. int irq;
  657. if (WARN_ON(!node))
  658. return -ENODEV;
  659. dist_base = of_iomap(node, 0);
  660. WARN(!dist_base, "unable to map gic dist registers\n");
  661. cpu_base = of_iomap(node, 1);
  662. WARN(!cpu_base, "unable to map gic cpu registers\n");
  663. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  664. percpu_offset = 0;
  665. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
  666. if (parent) {
  667. irq = irq_of_parse_and_map(node, 0);
  668. gic_cascade_irq(gic_cnt, irq);
  669. }
  670. gic_cnt++;
  671. return 0;
  672. }
  673. #endif