wm8505.dtsi 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8505";
  11. cpus {
  12. cpu@0 {
  13. compatible = "arm,arm926ejs";
  14. };
  15. };
  16. soc {
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. compatible = "simple-bus";
  20. ranges;
  21. interrupt-parent = <&intc0>;
  22. intc0: interrupt-controller@d8140000 {
  23. compatible = "via,vt8500-intc";
  24. interrupt-controller;
  25. reg = <0xd8140000 0x10000>;
  26. #interrupt-cells = <1>;
  27. };
  28. /* Secondary IC cascaded to intc0 */
  29. intc1: interrupt-controller@d8150000 {
  30. compatible = "via,vt8500-intc";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xD8150000 0x10000>;
  34. interrupts = <56 57 58 59 60 61 62 63>;
  35. };
  36. gpio: gpio-controller@d8110000 {
  37. compatible = "wm,wm8505-gpio";
  38. gpio-controller;
  39. reg = <0xd8110000 0x10000>;
  40. #gpio-cells = <3>;
  41. };
  42. pmc@d8130000 {
  43. compatible = "via,vt8500-pmc";
  44. reg = <0xd8130000 0x1000>;
  45. clocks {
  46. #address-cells = <1>;
  47. #size-cells = <0>;
  48. ref24: ref24M {
  49. #clock-cells = <0>;
  50. compatible = "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. };
  55. timer@d8130100 {
  56. compatible = "via,vt8500-timer";
  57. reg = <0xd8130100 0x28>;
  58. interrupts = <36>;
  59. };
  60. ehci@d8007100 {
  61. compatible = "via,vt8500-ehci";
  62. reg = <0xd8007100 0x200>;
  63. interrupts = <1>;
  64. };
  65. uhci@d8007300 {
  66. compatible = "platform-uhci";
  67. reg = <0xd8007300 0x200>;
  68. interrupts = <0>;
  69. };
  70. fb@d8050800 {
  71. compatible = "wm,wm8505-fb";
  72. reg = <0xd8050800 0x200>;
  73. display = <&display>;
  74. default-mode = <&mode0>;
  75. };
  76. ge_rops@d8050400 {
  77. compatible = "wm,prizm-ge-rops";
  78. reg = <0xd8050400 0x100>;
  79. };
  80. uart@d8200000 {
  81. compatible = "via,vt8500-uart";
  82. reg = <0xd8200000 0x1040>;
  83. interrupts = <32>;
  84. clocks = <&ref24>;
  85. };
  86. uart@d82b0000 {
  87. compatible = "via,vt8500-uart";
  88. reg = <0xd82b0000 0x1040>;
  89. interrupts = <33>;
  90. clocks = <&ref24>;
  91. };
  92. uart@d8210000 {
  93. compatible = "via,vt8500-uart";
  94. reg = <0xd8210000 0x1040>;
  95. interrupts = <47>;
  96. clocks = <&ref24>;
  97. };
  98. uart@d82c0000 {
  99. compatible = "via,vt8500-uart";
  100. reg = <0xd82c0000 0x1040>;
  101. interrupts = <50>;
  102. clocks = <&ref24>;
  103. };
  104. uart@d8370000 {
  105. compatible = "via,vt8500-uart";
  106. reg = <0xd8370000 0x1040>;
  107. interrupts = <31>;
  108. clocks = <&ref24>;
  109. };
  110. uart@d8380000 {
  111. compatible = "via,vt8500-uart";
  112. reg = <0xd8380000 0x1040>;
  113. interrupts = <30>;
  114. clocks = <&ref24>;
  115. };
  116. rtc@d8100000 {
  117. compatible = "via,vt8500-rtc";
  118. reg = <0xd8100000 0x10000>;
  119. interrupts = <48>;
  120. };
  121. };
  122. };