clock24xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
  12. * Gordon McNutt and RidgeRun, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #undef DEBUG
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h>
  22. #include <linux/list.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/bitops.h>
  29. #include <plat/clock.h>
  30. #include <plat/sram.h>
  31. #include <plat/prcm.h>
  32. #include <plat/clkdev_omap.h>
  33. #include <asm/div64.h>
  34. #include <asm/clkdev.h>
  35. #include <plat/sdrc.h>
  36. #include "clock.h"
  37. #include "prm.h"
  38. #include "prm-regbits-24xx.h"
  39. #include "cm.h"
  40. #include "cm-regbits-24xx.h"
  41. static const struct clkops clkops_oscck;
  42. static const struct clkops clkops_apll96;
  43. static const struct clkops clkops_apll54;
  44. static void omap2430_clk_i2chs_find_idlest(struct clk *clk,
  45. void __iomem **idlest_reg,
  46. u8 *idlest_bit);
  47. /* 2430 I2CHS has non-standard IDLEST register */
  48. static const struct clkops clkops_omap2430_i2chs_wait = {
  49. .enable = omap2_dflt_clk_enable,
  50. .disable = omap2_dflt_clk_disable,
  51. .find_idlest = omap2430_clk_i2chs_find_idlest,
  52. .find_companion = omap2_clk_dflt_find_companion,
  53. };
  54. #include "clock24xx.h"
  55. static struct omap_clk omap24xx_clks[] = {
  56. /* external root sources */
  57. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X | CK_242X),
  58. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X | CK_242X),
  59. CLK(NULL, "osc_ck", &osc_ck, CK_243X | CK_242X),
  60. CLK(NULL, "sys_ck", &sys_ck, CK_243X | CK_242X),
  61. CLK(NULL, "alt_ck", &alt_ck, CK_243X | CK_242X),
  62. /* internal analog sources */
  63. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X | CK_242X),
  64. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X | CK_242X),
  65. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X | CK_242X),
  66. /* internal prcm root sources */
  67. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X | CK_242X),
  68. CLK(NULL, "core_ck", &core_ck, CK_243X | CK_242X),
  69. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X | CK_242X),
  70. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X | CK_242X),
  71. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X | CK_242X),
  72. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X | CK_242X),
  73. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X | CK_242X),
  74. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X | CK_242X),
  75. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  76. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  77. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  78. /* mpu domain clocks */
  79. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X | CK_242X),
  80. /* dsp domain clocks */
  81. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X | CK_242X),
  82. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X | CK_242X),
  83. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  84. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  85. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  86. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  87. /* GFX domain clocks */
  88. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X | CK_242X),
  89. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X | CK_242X),
  90. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X | CK_242X),
  91. /* Modem domain clocks */
  92. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  93. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  94. /* DSS domain clocks */
  95. CLK("omapdss", "ick", &dss_ick, CK_243X | CK_242X),
  96. CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X | CK_242X),
  97. CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X | CK_242X),
  98. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X | CK_242X),
  99. /* L3 domain clocks */
  100. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X | CK_242X),
  101. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X | CK_242X),
  102. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X | CK_242X),
  103. /* L4 domain clocks */
  104. CLK(NULL, "l4_ck", &l4_ck, CK_243X | CK_242X),
  105. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X | CK_242X),
  106. /* virtual meta-group clock */
  107. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X | CK_242X),
  108. /* general l4 interface ck, multi-parent functional clk */
  109. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X | CK_242X),
  110. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X | CK_242X),
  111. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X | CK_242X),
  112. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X | CK_242X),
  113. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X | CK_242X),
  114. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X | CK_242X),
  115. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X | CK_242X),
  116. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X | CK_242X),
  117. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X | CK_242X),
  118. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X | CK_242X),
  119. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X | CK_242X),
  120. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X | CK_242X),
  121. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X | CK_242X),
  122. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X | CK_242X),
  123. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X | CK_242X),
  124. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X | CK_242X),
  125. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X | CK_242X),
  126. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X | CK_242X),
  127. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X | CK_242X),
  128. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X | CK_242X),
  129. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X | CK_242X),
  130. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X | CK_242X),
  131. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X | CK_242X),
  132. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X | CK_242X),
  133. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X | CK_242X),
  134. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X | CK_242X),
  135. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X | CK_242X),
  136. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X | CK_242X),
  137. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  138. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
  139. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  140. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
  141. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  142. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
  143. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X | CK_242X),
  144. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X | CK_242X),
  145. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X | CK_242X),
  146. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X | CK_242X),
  147. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  148. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
  149. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X | CK_242X),
  150. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X | CK_242X),
  151. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X | CK_242X),
  152. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X | CK_242X),
  153. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X | CK_242X),
  154. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X | CK_242X),
  155. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X | CK_242X),
  156. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X | CK_242X),
  157. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X | CK_242X),
  158. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X | CK_242X),
  159. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X | CK_242X),
  160. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X | CK_242X),
  161. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X | CK_242X),
  162. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  163. CLK("omap24xxcam", "fck", &cam_fck, CK_243X | CK_242X),
  164. CLK("omap24xxcam", "ick", &cam_ick, CK_243X | CK_242X),
  165. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X | CK_242X),
  166. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X | CK_242X),
  167. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X | CK_242X),
  168. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  169. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  170. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X | CK_242X),
  171. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X | CK_242X),
  172. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  173. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  174. CLK(NULL, "fac_ick", &fac_ick, CK_243X | CK_242X),
  175. CLK(NULL, "fac_fck", &fac_fck, CK_243X | CK_242X),
  176. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  177. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  178. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X | CK_242X),
  179. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X | CK_242X),
  180. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X | CK_242X),
  181. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
  182. CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
  183. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X | CK_242X),
  184. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
  185. CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
  186. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X | CK_242X),
  187. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X | CK_242X),
  188. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X | CK_242X),
  189. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  190. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  191. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  192. CLK(NULL, "des_ick", &des_ick, CK_243X | CK_242X),
  193. CLK(NULL, "sha_ick", &sha_ick, CK_243X | CK_242X),
  194. CLK("omap_rng", "ick", &rng_ick, CK_243X | CK_242X),
  195. CLK(NULL, "aes_ick", &aes_ick, CK_243X | CK_242X),
  196. CLK(NULL, "pka_ick", &pka_ick, CK_243X | CK_242X),
  197. CLK(NULL, "usb_fck", &usb_fck, CK_243X | CK_242X),
  198. CLK("musb_hdrc", "ick", &usbhs_ick, CK_243X),
  199. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
  200. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
  201. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
  202. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
  203. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  204. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  205. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  206. CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  207. CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  208. };
  209. /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
  210. #define EN_APLL_STOPPED 0
  211. #define EN_APLL_LOCKED 3
  212. /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
  213. #define APLLS_CLKIN_19_2MHZ 0
  214. #define APLLS_CLKIN_13MHZ 2
  215. #define APLLS_CLKIN_12MHZ 3
  216. /* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
  217. static struct prcm_config *curr_prcm_set;
  218. static struct clk *vclk;
  219. static struct clk *sclk;
  220. static void __iomem *prcm_clksrc_ctrl;
  221. /*-------------------------------------------------------------------------
  222. * Omap24xx specific clock functions
  223. *-------------------------------------------------------------------------*/
  224. /**
  225. * omap2430_clk_i2chs_find_idlest - return CM_IDLEST info for 2430 I2CHS
  226. * @clk: struct clk * being enabled
  227. * @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
  228. * @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
  229. *
  230. * OMAP2430 I2CHS CM_IDLEST bits are in CM_IDLEST1_CORE, but the
  231. * CM_*CLKEN bits are in CM_{I,F}CLKEN2_CORE. This custom function
  232. * passes back the correct CM_IDLEST register address for I2CHS
  233. * modules. No return value.
  234. */
  235. static void omap2430_clk_i2chs_find_idlest(struct clk *clk,
  236. void __iomem **idlest_reg,
  237. u8 *idlest_bit)
  238. {
  239. *idlest_reg = OMAP_CM_REGADDR(CORE_MOD, CM_IDLEST);
  240. *idlest_bit = clk->enable_bit;
  241. }
  242. /**
  243. * omap2xxx_clk_get_core_rate - return the CORE_CLK rate
  244. * @clk: pointer to the combined dpll_ck + core_ck (currently "dpll_ck")
  245. *
  246. * Returns the CORE_CLK rate. CORE_CLK can have one of three rate
  247. * sources on OMAP2xxx: the DPLL CLKOUT rate, DPLL CLKOUTX2, or 32KHz
  248. * (the latter is unusual). This currently should be called with
  249. * struct clk *dpll_ck, which is a composite clock of dpll_ck and
  250. * core_ck.
  251. */
  252. static unsigned long omap2xxx_clk_get_core_rate(struct clk *clk)
  253. {
  254. long long core_clk;
  255. u32 v;
  256. core_clk = omap2_get_dpll_rate(clk);
  257. v = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  258. v &= OMAP24XX_CORE_CLK_SRC_MASK;
  259. if (v == CORE_CLK_SRC_32K)
  260. core_clk = 32768;
  261. else
  262. core_clk *= v;
  263. return core_clk;
  264. }
  265. static int omap2_enable_osc_ck(struct clk *clk)
  266. {
  267. u32 pcc;
  268. pcc = __raw_readl(prcm_clksrc_ctrl);
  269. __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  270. return 0;
  271. }
  272. static void omap2_disable_osc_ck(struct clk *clk)
  273. {
  274. u32 pcc;
  275. pcc = __raw_readl(prcm_clksrc_ctrl);
  276. __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
  277. }
  278. static const struct clkops clkops_oscck = {
  279. .enable = &omap2_enable_osc_ck,
  280. .disable = &omap2_disable_osc_ck,
  281. };
  282. #ifdef OLD_CK
  283. /* Recalculate SYST_CLK */
  284. static void omap2_sys_clk_recalc(struct clk * clk)
  285. {
  286. u32 div = PRCM_CLKSRC_CTRL;
  287. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  288. div >>= clk->rate_offset;
  289. clk->rate = (clk->parent->rate / div);
  290. propagate_rate(clk);
  291. }
  292. #endif /* OLD_CK */
  293. /* Enable an APLL if off */
  294. static int omap2_clk_apll_enable(struct clk *clk, u32 status_mask)
  295. {
  296. u32 cval, apll_mask;
  297. apll_mask = EN_APLL_LOCKED << clk->enable_bit;
  298. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  299. if ((cval & apll_mask) == apll_mask)
  300. return 0; /* apll already enabled */
  301. cval &= ~apll_mask;
  302. cval |= apll_mask;
  303. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  304. omap2_cm_wait_idlest(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), status_mask,
  305. clk->name);
  306. /*
  307. * REVISIT: Should we return an error code if omap2_wait_clock_ready()
  308. * fails?
  309. */
  310. return 0;
  311. }
  312. static int omap2_clk_apll96_enable(struct clk *clk)
  313. {
  314. return omap2_clk_apll_enable(clk, OMAP24XX_ST_96M_APLL);
  315. }
  316. static int omap2_clk_apll54_enable(struct clk *clk)
  317. {
  318. return omap2_clk_apll_enable(clk, OMAP24XX_ST_54M_APLL);
  319. }
  320. /* Stop APLL */
  321. static void omap2_clk_apll_disable(struct clk *clk)
  322. {
  323. u32 cval;
  324. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  325. cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
  326. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  327. }
  328. static const struct clkops clkops_apll96 = {
  329. .enable = &omap2_clk_apll96_enable,
  330. .disable = &omap2_clk_apll_disable,
  331. };
  332. static const struct clkops clkops_apll54 = {
  333. .enable = &omap2_clk_apll54_enable,
  334. .disable = &omap2_clk_apll_disable,
  335. };
  336. /*
  337. * Uses the current prcm set to tell if a rate is valid.
  338. * You can go slower, but not faster within a given rate set.
  339. */
  340. static long omap2_dpllcore_round_rate(unsigned long target_rate)
  341. {
  342. u32 high, low, core_clk_src;
  343. core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  344. core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
  345. if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
  346. high = curr_prcm_set->dpll_speed * 2;
  347. low = curr_prcm_set->dpll_speed;
  348. } else { /* DPLL clockout x 2 */
  349. high = curr_prcm_set->dpll_speed;
  350. low = curr_prcm_set->dpll_speed / 2;
  351. }
  352. #ifdef DOWN_VARIABLE_DPLL
  353. if (target_rate > high)
  354. return high;
  355. else
  356. return target_rate;
  357. #else
  358. if (target_rate > low)
  359. return high;
  360. else
  361. return low;
  362. #endif
  363. }
  364. static unsigned long omap2_dpllcore_recalc(struct clk *clk)
  365. {
  366. return omap2xxx_clk_get_core_rate(clk);
  367. }
  368. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate)
  369. {
  370. u32 cur_rate, low, mult, div, valid_rate, done_rate;
  371. u32 bypass = 0;
  372. struct prcm_config tmpset;
  373. const struct dpll_data *dd;
  374. cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
  375. mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  376. mult &= OMAP24XX_CORE_CLK_SRC_MASK;
  377. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  378. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
  379. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  380. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  381. } else if (rate != cur_rate) {
  382. valid_rate = omap2_dpllcore_round_rate(rate);
  383. if (valid_rate != rate)
  384. return -EINVAL;
  385. if (mult == 1)
  386. low = curr_prcm_set->dpll_speed;
  387. else
  388. low = curr_prcm_set->dpll_speed / 2;
  389. dd = clk->dpll_data;
  390. if (!dd)
  391. return -EINVAL;
  392. tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
  393. tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
  394. dd->div1_mask);
  395. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  396. tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  397. tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
  398. if (rate > low) {
  399. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
  400. mult = ((rate / 2) / 1000000);
  401. done_rate = CORE_CLK_SRC_DPLL_X2;
  402. } else {
  403. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
  404. mult = (rate / 1000000);
  405. done_rate = CORE_CLK_SRC_DPLL;
  406. }
  407. tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
  408. tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
  409. /* Worst case */
  410. tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
  411. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  412. bypass = 1;
  413. /* For omap2xxx_sdrc_init_params() */
  414. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  415. /* Force dll lock mode */
  416. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  417. bypass);
  418. /* Errata: ret dll entry state */
  419. omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
  420. omap2xxx_sdrc_reprogram(done_rate, 0);
  421. }
  422. return 0;
  423. }
  424. /**
  425. * omap2_table_mpu_recalc - just return the MPU speed
  426. * @clk: virt_prcm_set struct clk
  427. *
  428. * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
  429. */
  430. static unsigned long omap2_table_mpu_recalc(struct clk *clk)
  431. {
  432. return curr_prcm_set->mpu_speed;
  433. }
  434. /*
  435. * Look for a rate equal or less than the target rate given a configuration set.
  436. *
  437. * What's not entirely clear is "which" field represents the key field.
  438. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  439. * just uses the ARM rates.
  440. */
  441. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
  442. {
  443. struct prcm_config *ptr;
  444. long highest_rate;
  445. highest_rate = -EINVAL;
  446. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  447. if (!(ptr->flags & cpu_mask))
  448. continue;
  449. if (ptr->xtal_speed != sys_ck.rate)
  450. continue;
  451. highest_rate = ptr->mpu_speed;
  452. /* Can check only after xtal frequency check */
  453. if (ptr->mpu_speed <= rate)
  454. break;
  455. }
  456. return highest_rate;
  457. }
  458. /* Sets basic clocks based on the specified rate */
  459. static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
  460. {
  461. u32 cur_rate, done_rate, bypass = 0, tmp;
  462. struct prcm_config *prcm;
  463. unsigned long found_speed = 0;
  464. unsigned long flags;
  465. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  466. if (!(prcm->flags & cpu_mask))
  467. continue;
  468. if (prcm->xtal_speed != sys_ck.rate)
  469. continue;
  470. if (prcm->mpu_speed <= rate) {
  471. found_speed = prcm->mpu_speed;
  472. break;
  473. }
  474. }
  475. if (!found_speed) {
  476. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  477. rate / 1000000);
  478. return -EINVAL;
  479. }
  480. curr_prcm_set = prcm;
  481. cur_rate = omap2xxx_clk_get_core_rate(&dpll_ck);
  482. if (prcm->dpll_speed == cur_rate / 2) {
  483. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
  484. } else if (prcm->dpll_speed == cur_rate * 2) {
  485. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  486. } else if (prcm->dpll_speed != cur_rate) {
  487. local_irq_save(flags);
  488. if (prcm->dpll_speed == prcm->xtal_speed)
  489. bypass = 1;
  490. if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
  491. CORE_CLK_SRC_DPLL_X2)
  492. done_rate = CORE_CLK_SRC_DPLL_X2;
  493. else
  494. done_rate = CORE_CLK_SRC_DPLL;
  495. /* MPU divider */
  496. cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
  497. /* dsp + iva1 div(2420), iva2.1(2430) */
  498. cm_write_mod_reg(prcm->cm_clksel_dsp,
  499. OMAP24XX_DSP_MOD, CM_CLKSEL);
  500. cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
  501. /* Major subsystem dividers */
  502. tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
  503. cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD,
  504. CM_CLKSEL1);
  505. if (cpu_is_omap2430())
  506. cm_write_mod_reg(prcm->cm_clksel_mdm,
  507. OMAP2430_MDM_MOD, CM_CLKSEL);
  508. /* x2 to enter omap2xxx_sdrc_init_params() */
  509. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  510. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  511. bypass);
  512. omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
  513. omap2xxx_sdrc_reprogram(done_rate, 0);
  514. local_irq_restore(flags);
  515. }
  516. return 0;
  517. }
  518. #ifdef CONFIG_CPU_FREQ
  519. /*
  520. * Walk PRCM rate table and fillout cpufreq freq_table
  521. */
  522. static struct cpufreq_frequency_table freq_table[ARRAY_SIZE(rate_table)];
  523. void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table)
  524. {
  525. struct prcm_config *prcm;
  526. int i = 0;
  527. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  528. if (!(prcm->flags & cpu_mask))
  529. continue;
  530. if (prcm->xtal_speed != sys_ck.rate)
  531. continue;
  532. /* don't put bypass rates in table */
  533. if (prcm->dpll_speed == prcm->xtal_speed)
  534. continue;
  535. freq_table[i].index = i;
  536. freq_table[i].frequency = prcm->mpu_speed / 1000;
  537. i++;
  538. }
  539. if (i == 0) {
  540. printk(KERN_WARNING "%s: failed to initialize frequency "
  541. "table\n", __func__);
  542. return;
  543. }
  544. freq_table[i].index = i;
  545. freq_table[i].frequency = CPUFREQ_TABLE_END;
  546. *table = &freq_table[0];
  547. }
  548. #endif
  549. struct clk_functions omap2_clk_functions = {
  550. .clk_enable = omap2_clk_enable,
  551. .clk_disable = omap2_clk_disable,
  552. .clk_round_rate = omap2_clk_round_rate,
  553. .clk_set_rate = omap2_clk_set_rate,
  554. .clk_set_parent = omap2_clk_set_parent,
  555. .clk_disable_unused = omap2_clk_disable_unused,
  556. #ifdef CONFIG_CPU_FREQ
  557. .clk_init_cpufreq_table = omap2_clk_init_cpufreq_table,
  558. #endif
  559. };
  560. static u32 omap2_get_apll_clkin(void)
  561. {
  562. u32 aplls, srate = 0;
  563. aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
  564. aplls &= OMAP24XX_APLLS_CLKIN_MASK;
  565. aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
  566. if (aplls == APLLS_CLKIN_19_2MHZ)
  567. srate = 19200000;
  568. else if (aplls == APLLS_CLKIN_13MHZ)
  569. srate = 13000000;
  570. else if (aplls == APLLS_CLKIN_12MHZ)
  571. srate = 12000000;
  572. return srate;
  573. }
  574. static u32 omap2_get_sysclkdiv(void)
  575. {
  576. u32 div;
  577. div = __raw_readl(prcm_clksrc_ctrl);
  578. div &= OMAP_SYSCLKDIV_MASK;
  579. div >>= OMAP_SYSCLKDIV_SHIFT;
  580. return div;
  581. }
  582. static unsigned long omap2_osc_clk_recalc(struct clk *clk)
  583. {
  584. return omap2_get_apll_clkin() * omap2_get_sysclkdiv();
  585. }
  586. static unsigned long omap2_sys_clk_recalc(struct clk *clk)
  587. {
  588. return clk->parent->rate / omap2_get_sysclkdiv();
  589. }
  590. /*
  591. * Set clocks for bypass mode for reboot to work.
  592. */
  593. void omap2_clk_prepare_for_reboot(void)
  594. {
  595. u32 rate;
  596. if (vclk == NULL || sclk == NULL)
  597. return;
  598. rate = clk_get_rate(sclk);
  599. clk_set_rate(vclk, rate);
  600. }
  601. /*
  602. * Switch the MPU rate if specified on cmdline.
  603. * We cannot do this early until cmdline is parsed.
  604. */
  605. static int __init omap2_clk_arch_init(void)
  606. {
  607. if (!mpurate)
  608. return -EINVAL;
  609. if (clk_set_rate(&virt_prcm_set, mpurate))
  610. printk(KERN_ERR "Could not find matching MPU rate\n");
  611. recalculate_root_clocks();
  612. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  613. "%ld.%01ld/%ld/%ld MHz\n",
  614. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  615. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  616. return 0;
  617. }
  618. arch_initcall(omap2_clk_arch_init);
  619. int __init omap2_clk_init(void)
  620. {
  621. struct prcm_config *prcm;
  622. struct omap_clk *c;
  623. u32 clkrate;
  624. u16 cpu_clkflg;
  625. if (cpu_is_omap242x()) {
  626. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  627. cpu_mask = RATE_IN_242X;
  628. cpu_clkflg = CK_242X;
  629. } else if (cpu_is_omap2430()) {
  630. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  631. cpu_mask = RATE_IN_243X;
  632. cpu_clkflg = CK_243X;
  633. }
  634. clk_init(&omap2_clk_functions);
  635. for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
  636. clk_preinit(c->lk.clk);
  637. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  638. propagate_rate(&osc_ck);
  639. sys_ck.rate = omap2_sys_clk_recalc(&sys_ck);
  640. propagate_rate(&sys_ck);
  641. for (c = omap24xx_clks; c < omap24xx_clks + ARRAY_SIZE(omap24xx_clks); c++)
  642. if (c->cpu & cpu_clkflg) {
  643. clkdev_add(&c->lk);
  644. clk_register(c->lk.clk);
  645. omap2_init_clk_clkdm(c->lk.clk);
  646. }
  647. /* Check the MPU rate set by bootloader */
  648. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  649. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  650. if (!(prcm->flags & cpu_mask))
  651. continue;
  652. if (prcm->xtal_speed != sys_ck.rate)
  653. continue;
  654. if (prcm->dpll_speed <= clkrate)
  655. break;
  656. }
  657. curr_prcm_set = prcm;
  658. recalculate_root_clocks();
  659. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  660. "%ld.%01ld/%ld/%ld MHz\n",
  661. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  662. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  663. /*
  664. * Only enable those clocks we will need, let the drivers
  665. * enable other clocks as necessary
  666. */
  667. clk_enable_init_clocks();
  668. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  669. vclk = clk_get(NULL, "virt_prcm_set");
  670. sclk = clk_get(NULL, "sys_ck");
  671. return 0;
  672. }