tg3.c 368 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.86"
  59. #define DRV_MODULE_RELDATE "November 9, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  189. {}
  190. };
  191. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  192. static const struct {
  193. const char string[ETH_GSTRING_LEN];
  194. } ethtool_stats_keys[TG3_NUM_STATS] = {
  195. { "rx_octets" },
  196. { "rx_fragments" },
  197. { "rx_ucast_packets" },
  198. { "rx_mcast_packets" },
  199. { "rx_bcast_packets" },
  200. { "rx_fcs_errors" },
  201. { "rx_align_errors" },
  202. { "rx_xon_pause_rcvd" },
  203. { "rx_xoff_pause_rcvd" },
  204. { "rx_mac_ctrl_rcvd" },
  205. { "rx_xoff_entered" },
  206. { "rx_frame_too_long_errors" },
  207. { "rx_jabbers" },
  208. { "rx_undersize_packets" },
  209. { "rx_in_length_errors" },
  210. { "rx_out_length_errors" },
  211. { "rx_64_or_less_octet_packets" },
  212. { "rx_65_to_127_octet_packets" },
  213. { "rx_128_to_255_octet_packets" },
  214. { "rx_256_to_511_octet_packets" },
  215. { "rx_512_to_1023_octet_packets" },
  216. { "rx_1024_to_1522_octet_packets" },
  217. { "rx_1523_to_2047_octet_packets" },
  218. { "rx_2048_to_4095_octet_packets" },
  219. { "rx_4096_to_8191_octet_packets" },
  220. { "rx_8192_to_9022_octet_packets" },
  221. { "tx_octets" },
  222. { "tx_collisions" },
  223. { "tx_xon_sent" },
  224. { "tx_xoff_sent" },
  225. { "tx_flow_control" },
  226. { "tx_mac_errors" },
  227. { "tx_single_collisions" },
  228. { "tx_mult_collisions" },
  229. { "tx_deferred" },
  230. { "tx_excessive_collisions" },
  231. { "tx_late_collisions" },
  232. { "tx_collide_2times" },
  233. { "tx_collide_3times" },
  234. { "tx_collide_4times" },
  235. { "tx_collide_5times" },
  236. { "tx_collide_6times" },
  237. { "tx_collide_7times" },
  238. { "tx_collide_8times" },
  239. { "tx_collide_9times" },
  240. { "tx_collide_10times" },
  241. { "tx_collide_11times" },
  242. { "tx_collide_12times" },
  243. { "tx_collide_13times" },
  244. { "tx_collide_14times" },
  245. { "tx_collide_15times" },
  246. { "tx_ucast_packets" },
  247. { "tx_mcast_packets" },
  248. { "tx_bcast_packets" },
  249. { "tx_carrier_sense_errors" },
  250. { "tx_discards" },
  251. { "tx_errors" },
  252. { "dma_writeq_full" },
  253. { "dma_write_prioq_full" },
  254. { "rxbds_empty" },
  255. { "rx_discards" },
  256. { "rx_errors" },
  257. { "rx_threshold_hit" },
  258. { "dma_readq_full" },
  259. { "dma_read_prioq_full" },
  260. { "tx_comp_queue_full" },
  261. { "ring_set_send_prod_index" },
  262. { "ring_status_update" },
  263. { "nic_irqs" },
  264. { "nic_avoided_irqs" },
  265. { "nic_tx_threshold_hit" }
  266. };
  267. static const struct {
  268. const char string[ETH_GSTRING_LEN];
  269. } ethtool_test_keys[TG3_NUM_TEST] = {
  270. { "nvram test (online) " },
  271. { "link test (online) " },
  272. { "register test (offline)" },
  273. { "memory test (offline)" },
  274. { "loopback test (offline)" },
  275. { "interrupt test (offline)" },
  276. };
  277. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  278. {
  279. writel(val, tp->regs + off);
  280. }
  281. static u32 tg3_read32(struct tg3 *tp, u32 off)
  282. {
  283. return (readl(tp->regs + off));
  284. }
  285. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->aperegs + off);
  288. }
  289. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->aperegs + off));
  292. }
  293. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&tp->indirect_lock, flags);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  299. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  300. }
  301. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. readl(tp->regs + off);
  305. }
  306. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  307. {
  308. unsigned long flags;
  309. u32 val;
  310. spin_lock_irqsave(&tp->indirect_lock, flags);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  312. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  313. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  314. return val;
  315. }
  316. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  320. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  321. TG3_64BIT_REG_LOW, val);
  322. return;
  323. }
  324. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. /* In indirect mode when disabling interrupts, we also need
  334. * to clear the interrupt bit in the GRC local ctrl register.
  335. */
  336. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  337. (val == 0x1)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  339. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  340. }
  341. }
  342. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  343. {
  344. unsigned long flags;
  345. u32 val;
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. return val;
  351. }
  352. /* usec_wait specifies the wait time in usec when writing to certain registers
  353. * where it is unsafe to read back the register without some delay.
  354. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  355. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  356. */
  357. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  358. {
  359. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  360. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  361. /* Non-posted methods */
  362. tp->write32(tp, off, val);
  363. else {
  364. /* Posted method */
  365. tg3_write32(tp, off, val);
  366. if (usec_wait)
  367. udelay(usec_wait);
  368. tp->read32(tp, off);
  369. }
  370. /* Wait again after the read for the posted method to guarantee that
  371. * the wait time is met.
  372. */
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. }
  376. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. tp->write32_mbox(tp, off, val);
  379. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  380. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  381. tp->read32_mbox(tp, off);
  382. }
  383. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. void __iomem *mbox = tp->regs + off;
  386. writel(val, mbox);
  387. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  390. readl(mbox);
  391. }
  392. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  393. {
  394. return (readl(tp->regs + off + GRCMBOX_BASE));
  395. }
  396. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. writel(val, tp->regs + off + GRCMBOX_BASE);
  399. }
  400. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  401. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  402. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  403. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  404. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  405. #define tw32(reg,val) tp->write32(tp, reg, val)
  406. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  407. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  413. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  414. return;
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  419. /* Always leave this as zero. */
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  421. } else {
  422. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. }
  427. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  428. }
  429. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  430. {
  431. unsigned long flags;
  432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  433. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  434. *val = 0;
  435. return;
  436. }
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  440. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  441. /* Always leave this as zero. */
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  443. } else {
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. *val = tr32(TG3PCI_MEM_WIN_DATA);
  446. /* Always leave this as zero. */
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. }
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. }
  451. static void tg3_ape_lock_init(struct tg3 *tp)
  452. {
  453. int i;
  454. /* Make sure the driver hasn't any stale locks. */
  455. for (i = 0; i < 8; i++)
  456. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  457. APE_LOCK_GRANT_DRIVER);
  458. }
  459. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  460. {
  461. int i, off;
  462. int ret = 0;
  463. u32 status;
  464. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  465. return 0;
  466. switch (locknum) {
  467. case TG3_APE_LOCK_MEM:
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. off = 4 * locknum;
  473. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  474. /* Wait for up to 1 millisecond to acquire lock. */
  475. for (i = 0; i < 100; i++) {
  476. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  477. if (status == APE_LOCK_GRANT_DRIVER)
  478. break;
  479. udelay(10);
  480. }
  481. if (status != APE_LOCK_GRANT_DRIVER) {
  482. /* Revoke the lock request. */
  483. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  484. APE_LOCK_GRANT_DRIVER);
  485. ret = -EBUSY;
  486. }
  487. return ret;
  488. }
  489. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  490. {
  491. int off;
  492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  493. return;
  494. switch (locknum) {
  495. case TG3_APE_LOCK_MEM:
  496. break;
  497. default:
  498. return;
  499. }
  500. off = 4 * locknum;
  501. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  502. }
  503. static void tg3_disable_ints(struct tg3 *tp)
  504. {
  505. tw32(TG3PCI_MISC_HOST_CTRL,
  506. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  508. }
  509. static inline void tg3_cond_int(struct tg3 *tp)
  510. {
  511. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  512. (tp->hw_status->status & SD_STATUS_UPDATED))
  513. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  514. else
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static void tg3_enable_ints(struct tg3 *tp)
  519. {
  520. tp->irq_sync = 0;
  521. wmb();
  522. tw32(TG3PCI_MISC_HOST_CTRL,
  523. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  524. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  525. (tp->last_tag << 24));
  526. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. tg3_cond_int(tp);
  530. }
  531. static inline unsigned int tg3_has_work(struct tg3 *tp)
  532. {
  533. struct tg3_hw_status *sblk = tp->hw_status;
  534. unsigned int work_exists = 0;
  535. /* check for phy events */
  536. if (!(tp->tg3_flags &
  537. (TG3_FLAG_USE_LINKCHG_REG |
  538. TG3_FLAG_POLL_SERDES))) {
  539. if (sblk->status & SD_STATUS_LINK_CHG)
  540. work_exists = 1;
  541. }
  542. /* check for RX/TX work to do */
  543. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  544. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  545. work_exists = 1;
  546. return work_exists;
  547. }
  548. /* tg3_restart_ints
  549. * similar to tg3_enable_ints, but it accurately determines whether there
  550. * is new work pending and can return without flushing the PIO write
  551. * which reenables interrupts
  552. */
  553. static void tg3_restart_ints(struct tg3 *tp)
  554. {
  555. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  556. tp->last_tag << 24);
  557. mmiowb();
  558. /* When doing tagged status, this work check is unnecessary.
  559. * The last_tag we write above tells the chip which piece of
  560. * work we've completed.
  561. */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. tg3_has_work(tp))
  564. tw32(HOSTCC_MODE, tp->coalesce_mode |
  565. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  566. }
  567. static inline void tg3_netif_stop(struct tg3 *tp)
  568. {
  569. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  570. napi_disable(&tp->napi);
  571. netif_tx_disable(tp->dev);
  572. }
  573. static inline void tg3_netif_start(struct tg3 *tp)
  574. {
  575. netif_wake_queue(tp->dev);
  576. /* NOTE: unconditional netif_wake_queue is only appropriate
  577. * so long as all callers are assured to have free tx slots
  578. * (such as after tg3_init_hw)
  579. */
  580. napi_enable(&tp->napi);
  581. tp->hw_status->status |= SD_STATUS_UPDATED;
  582. tg3_enable_ints(tp);
  583. }
  584. static void tg3_switch_clocks(struct tg3 *tp)
  585. {
  586. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  587. u32 orig_clock_ctrl;
  588. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  589. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  590. return;
  591. orig_clock_ctrl = clock_ctrl;
  592. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  593. CLOCK_CTRL_CLKRUN_OENABLE |
  594. 0x1f);
  595. tp->pci_clock_ctrl = clock_ctrl;
  596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  597. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  598. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  599. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  600. }
  601. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  602. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  603. clock_ctrl |
  604. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  605. 40);
  606. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  607. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  608. 40);
  609. }
  610. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  611. }
  612. #define PHY_BUSY_LOOPS 5000
  613. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  614. {
  615. u32 frame_val;
  616. unsigned int loops;
  617. int ret;
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE,
  620. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  621. udelay(80);
  622. }
  623. *val = 0x0;
  624. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  625. MI_COM_PHY_ADDR_MASK);
  626. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  627. MI_COM_REG_ADDR_MASK);
  628. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  629. tw32_f(MAC_MI_COM, frame_val);
  630. loops = PHY_BUSY_LOOPS;
  631. while (loops != 0) {
  632. udelay(10);
  633. frame_val = tr32(MAC_MI_COM);
  634. if ((frame_val & MI_COM_BUSY) == 0) {
  635. udelay(5);
  636. frame_val = tr32(MAC_MI_COM);
  637. break;
  638. }
  639. loops -= 1;
  640. }
  641. ret = -EBUSY;
  642. if (loops != 0) {
  643. *val = frame_val & MI_COM_DATA_MASK;
  644. ret = 0;
  645. }
  646. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  648. udelay(80);
  649. }
  650. return ret;
  651. }
  652. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  653. {
  654. u32 frame_val;
  655. unsigned int loops;
  656. int ret;
  657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  658. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  659. return 0;
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE,
  662. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  663. udelay(80);
  664. }
  665. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  666. MI_COM_PHY_ADDR_MASK);
  667. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  668. MI_COM_REG_ADDR_MASK);
  669. frame_val |= (val & MI_COM_DATA_MASK);
  670. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  671. tw32_f(MAC_MI_COM, frame_val);
  672. loops = PHY_BUSY_LOOPS;
  673. while (loops != 0) {
  674. udelay(10);
  675. frame_val = tr32(MAC_MI_COM);
  676. if ((frame_val & MI_COM_BUSY) == 0) {
  677. udelay(5);
  678. frame_val = tr32(MAC_MI_COM);
  679. break;
  680. }
  681. loops -= 1;
  682. }
  683. ret = -EBUSY;
  684. if (loops != 0)
  685. ret = 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  688. udelay(80);
  689. }
  690. return ret;
  691. }
  692. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  693. {
  694. u32 phy;
  695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  696. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  697. return;
  698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  699. u32 ephy;
  700. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  701. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  702. ephy | MII_TG3_EPHY_SHADOW_EN);
  703. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  704. if (enable)
  705. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  706. else
  707. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  708. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  709. }
  710. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  711. }
  712. } else {
  713. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  714. MII_TG3_AUXCTL_SHDWSEL_MISC;
  715. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  716. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  717. if (enable)
  718. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  719. else
  720. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  721. phy |= MII_TG3_AUXCTL_MISC_WREN;
  722. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  723. }
  724. }
  725. }
  726. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  727. {
  728. u32 val;
  729. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  730. return;
  731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  733. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  734. (val | (1 << 15) | (1 << 4)));
  735. }
  736. static int tg3_bmcr_reset(struct tg3 *tp)
  737. {
  738. u32 phy_control;
  739. int limit, err;
  740. /* OK, reset it, and poll the BMCR_RESET bit until it
  741. * clears or we time out.
  742. */
  743. phy_control = BMCR_RESET;
  744. err = tg3_writephy(tp, MII_BMCR, phy_control);
  745. if (err != 0)
  746. return -EBUSY;
  747. limit = 5000;
  748. while (limit--) {
  749. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. if ((phy_control & BMCR_RESET) == 0) {
  753. udelay(40);
  754. break;
  755. }
  756. udelay(10);
  757. }
  758. if (limit <= 0)
  759. return -EBUSY;
  760. return 0;
  761. }
  762. static int tg3_wait_macro_done(struct tg3 *tp)
  763. {
  764. int limit = 100;
  765. while (limit--) {
  766. u32 tmp32;
  767. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  768. if ((tmp32 & 0x1000) == 0)
  769. break;
  770. }
  771. }
  772. if (limit <= 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  777. {
  778. static const u32 test_pat[4][6] = {
  779. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  780. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  781. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  782. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  783. };
  784. int chan;
  785. for (chan = 0; chan < 4; chan++) {
  786. int i;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  788. (chan * 0x2000) | 0x0200);
  789. tg3_writephy(tp, 0x16, 0x0002);
  790. for (i = 0; i < 6; i++)
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  792. test_pat[chan][i]);
  793. tg3_writephy(tp, 0x16, 0x0202);
  794. if (tg3_wait_macro_done(tp)) {
  795. *resetp = 1;
  796. return -EBUSY;
  797. }
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  799. (chan * 0x2000) | 0x0200);
  800. tg3_writephy(tp, 0x16, 0x0082);
  801. if (tg3_wait_macro_done(tp)) {
  802. *resetp = 1;
  803. return -EBUSY;
  804. }
  805. tg3_writephy(tp, 0x16, 0x0802);
  806. if (tg3_wait_macro_done(tp)) {
  807. *resetp = 1;
  808. return -EBUSY;
  809. }
  810. for (i = 0; i < 6; i += 2) {
  811. u32 low, high;
  812. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  813. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  814. tg3_wait_macro_done(tp)) {
  815. *resetp = 1;
  816. return -EBUSY;
  817. }
  818. low &= 0x7fff;
  819. high &= 0x000f;
  820. if (low != test_pat[chan][i] ||
  821. high != test_pat[chan][i+1]) {
  822. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  825. return -EBUSY;
  826. }
  827. }
  828. }
  829. return 0;
  830. }
  831. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  832. {
  833. int chan;
  834. for (chan = 0; chan < 4; chan++) {
  835. int i;
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  837. (chan * 0x2000) | 0x0200);
  838. tg3_writephy(tp, 0x16, 0x0002);
  839. for (i = 0; i < 6; i++)
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  841. tg3_writephy(tp, 0x16, 0x0202);
  842. if (tg3_wait_macro_done(tp))
  843. return -EBUSY;
  844. }
  845. return 0;
  846. }
  847. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  848. {
  849. u32 reg32, phy9_orig;
  850. int retries, do_phy_reset, err;
  851. retries = 10;
  852. do_phy_reset = 1;
  853. do {
  854. if (do_phy_reset) {
  855. err = tg3_bmcr_reset(tp);
  856. if (err)
  857. return err;
  858. do_phy_reset = 0;
  859. }
  860. /* Disable transmitter and interrupt. */
  861. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  862. continue;
  863. reg32 |= 0x3000;
  864. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  865. /* Set full-duplex, 1000 mbps. */
  866. tg3_writephy(tp, MII_BMCR,
  867. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  868. /* Set to master mode. */
  869. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  870. continue;
  871. tg3_writephy(tp, MII_TG3_CTRL,
  872. (MII_TG3_CTRL_AS_MASTER |
  873. MII_TG3_CTRL_ENABLE_AS_MASTER));
  874. /* Enable SM_DSP_CLOCK and 6dB. */
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  876. /* Block the PHY control access. */
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  879. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  880. if (!err)
  881. break;
  882. } while (--retries);
  883. err = tg3_phy_reset_chanpat(tp);
  884. if (err)
  885. return err;
  886. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  887. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  888. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  889. tg3_writephy(tp, 0x16, 0x0000);
  890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  892. /* Set Extended packet length bit for jumbo frames */
  893. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  894. }
  895. else {
  896. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  897. }
  898. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  899. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  900. reg32 &= ~0x3000;
  901. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  902. } else if (!err)
  903. err = -EBUSY;
  904. return err;
  905. }
  906. static void tg3_link_report(struct tg3 *);
  907. /* This will reset the tigon3 PHY if there is no valid
  908. * link unless the FORCE argument is non-zero.
  909. */
  910. static int tg3_phy_reset(struct tg3 *tp)
  911. {
  912. u32 phy_status;
  913. int err;
  914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  915. u32 val;
  916. val = tr32(GRC_MISC_CFG);
  917. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  918. udelay(40);
  919. }
  920. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  921. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  922. if (err != 0)
  923. return -EBUSY;
  924. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  925. netif_carrier_off(tp->dev);
  926. tg3_link_report(tp);
  927. }
  928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  931. err = tg3_phy_reset_5703_4_5(tp);
  932. if (err)
  933. return err;
  934. goto out;
  935. }
  936. err = tg3_bmcr_reset(tp);
  937. if (err)
  938. return err;
  939. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  940. u32 val;
  941. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  942. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  943. CPMU_LSPD_1000MB_MACCLK_12_5) {
  944. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  945. udelay(40);
  946. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  947. }
  948. /* Disable GPHY autopowerdown. */
  949. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  950. MII_TG3_MISC_SHDW_WREN |
  951. MII_TG3_MISC_SHDW_APD_SEL |
  952. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  953. }
  954. out:
  955. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  956. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  959. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  960. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  961. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  962. }
  963. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  964. tg3_writephy(tp, 0x1c, 0x8d68);
  965. tg3_writephy(tp, 0x1c, 0x8d68);
  966. }
  967. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  968. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  969. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  971. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  972. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  973. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  974. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  975. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  976. }
  977. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  978. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  980. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  981. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  982. tg3_writephy(tp, MII_TG3_TEST1,
  983. MII_TG3_TEST1_TRIM_EN | 0x4);
  984. } else
  985. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  986. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  987. }
  988. /* Set Extended packet length bit (bit 14) on all chips that */
  989. /* support jumbo frames */
  990. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  991. /* Cannot do read-modify-write on 5401 */
  992. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  993. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  994. u32 phy_reg;
  995. /* Set bit 14 with read-modify-write to preserve other bits */
  996. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  997. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  998. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  999. }
  1000. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1001. * jumbo frames transmission.
  1002. */
  1003. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1004. u32 phy_reg;
  1005. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1006. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1007. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1008. }
  1009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1010. /* adjust output voltage */
  1011. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1012. }
  1013. tg3_phy_toggle_automdix(tp, 1);
  1014. tg3_phy_set_wirespeed(tp);
  1015. return 0;
  1016. }
  1017. static void tg3_frob_aux_power(struct tg3 *tp)
  1018. {
  1019. struct tg3 *tp_peer = tp;
  1020. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1021. return;
  1022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1023. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1024. struct net_device *dev_peer;
  1025. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1026. /* remove_one() may have been run on the peer. */
  1027. if (!dev_peer)
  1028. tp_peer = tp;
  1029. else
  1030. tp_peer = netdev_priv(dev_peer);
  1031. }
  1032. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1033. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1034. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1035. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1038. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1039. (GRC_LCLCTRL_GPIO_OE0 |
  1040. GRC_LCLCTRL_GPIO_OE1 |
  1041. GRC_LCLCTRL_GPIO_OE2 |
  1042. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1043. GRC_LCLCTRL_GPIO_OUTPUT1),
  1044. 100);
  1045. } else {
  1046. u32 no_gpio2;
  1047. u32 grc_local_ctrl = 0;
  1048. if (tp_peer != tp &&
  1049. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1050. return;
  1051. /* Workaround to prevent overdrawing Amps. */
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1053. ASIC_REV_5714) {
  1054. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1056. grc_local_ctrl, 100);
  1057. }
  1058. /* On 5753 and variants, GPIO2 cannot be used. */
  1059. no_gpio2 = tp->nic_sram_data_cfg &
  1060. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1061. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1062. GRC_LCLCTRL_GPIO_OE1 |
  1063. GRC_LCLCTRL_GPIO_OE2 |
  1064. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1065. GRC_LCLCTRL_GPIO_OUTPUT2;
  1066. if (no_gpio2) {
  1067. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1068. GRC_LCLCTRL_GPIO_OUTPUT2);
  1069. }
  1070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1071. grc_local_ctrl, 100);
  1072. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1073. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1074. grc_local_ctrl, 100);
  1075. if (!no_gpio2) {
  1076. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1078. grc_local_ctrl, 100);
  1079. }
  1080. }
  1081. } else {
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1084. if (tp_peer != tp &&
  1085. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1086. return;
  1087. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1088. (GRC_LCLCTRL_GPIO_OE1 |
  1089. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1090. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1091. GRC_LCLCTRL_GPIO_OE1, 100);
  1092. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1093. (GRC_LCLCTRL_GPIO_OE1 |
  1094. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1095. }
  1096. }
  1097. }
  1098. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1099. {
  1100. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1101. return 1;
  1102. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1103. if (speed != SPEED_10)
  1104. return 1;
  1105. } else if (speed == SPEED_10)
  1106. return 1;
  1107. return 0;
  1108. }
  1109. static int tg3_setup_phy(struct tg3 *, int);
  1110. #define RESET_KIND_SHUTDOWN 0
  1111. #define RESET_KIND_INIT 1
  1112. #define RESET_KIND_SUSPEND 2
  1113. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1114. static int tg3_halt_cpu(struct tg3 *, u32);
  1115. static int tg3_nvram_lock(struct tg3 *);
  1116. static void tg3_nvram_unlock(struct tg3 *);
  1117. static void tg3_power_down_phy(struct tg3 *tp)
  1118. {
  1119. u32 val;
  1120. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1122. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1123. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1124. sg_dig_ctrl |=
  1125. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1126. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1127. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1128. }
  1129. return;
  1130. }
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1132. tg3_bmcr_reset(tp);
  1133. val = tr32(GRC_MISC_CFG);
  1134. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1135. udelay(40);
  1136. return;
  1137. } else {
  1138. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1139. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1140. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1141. }
  1142. /* The PHY should not be powered down on some chips because
  1143. * of bugs.
  1144. */
  1145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1148. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1149. return;
  1150. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1151. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1152. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1153. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1154. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1155. }
  1156. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1157. }
  1158. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1159. {
  1160. u32 misc_host_ctrl;
  1161. u16 power_control, power_caps;
  1162. int pm = tp->pm_cap;
  1163. /* Make sure register accesses (indirect or otherwise)
  1164. * will function correctly.
  1165. */
  1166. pci_write_config_dword(tp->pdev,
  1167. TG3PCI_MISC_HOST_CTRL,
  1168. tp->misc_host_ctrl);
  1169. pci_read_config_word(tp->pdev,
  1170. pm + PCI_PM_CTRL,
  1171. &power_control);
  1172. power_control |= PCI_PM_CTRL_PME_STATUS;
  1173. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1174. switch (state) {
  1175. case PCI_D0:
  1176. power_control |= 0;
  1177. pci_write_config_word(tp->pdev,
  1178. pm + PCI_PM_CTRL,
  1179. power_control);
  1180. udelay(100); /* Delay after power state change */
  1181. /* Switch out of Vaux if it is a NIC */
  1182. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1183. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1184. return 0;
  1185. case PCI_D1:
  1186. power_control |= 1;
  1187. break;
  1188. case PCI_D2:
  1189. power_control |= 2;
  1190. break;
  1191. case PCI_D3hot:
  1192. power_control |= 3;
  1193. break;
  1194. default:
  1195. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1196. "requested.\n",
  1197. tp->dev->name, state);
  1198. return -EINVAL;
  1199. };
  1200. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1201. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1202. tw32(TG3PCI_MISC_HOST_CTRL,
  1203. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1204. if (tp->link_config.phy_is_low_power == 0) {
  1205. tp->link_config.phy_is_low_power = 1;
  1206. tp->link_config.orig_speed = tp->link_config.speed;
  1207. tp->link_config.orig_duplex = tp->link_config.duplex;
  1208. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1209. }
  1210. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1211. tp->link_config.speed = SPEED_10;
  1212. tp->link_config.duplex = DUPLEX_HALF;
  1213. tp->link_config.autoneg = AUTONEG_ENABLE;
  1214. tg3_setup_phy(tp, 0);
  1215. }
  1216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1217. u32 val;
  1218. val = tr32(GRC_VCPU_EXT_CTRL);
  1219. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1220. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1221. int i;
  1222. u32 val;
  1223. for (i = 0; i < 200; i++) {
  1224. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1225. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1226. break;
  1227. msleep(1);
  1228. }
  1229. }
  1230. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1231. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1232. WOL_DRV_STATE_SHUTDOWN |
  1233. WOL_DRV_WOL |
  1234. WOL_SET_MAGIC_PKT);
  1235. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1236. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1237. u32 mac_mode;
  1238. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1239. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1240. udelay(40);
  1241. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1243. else
  1244. mac_mode = MAC_MODE_PORT_MODE_MII;
  1245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1247. ASIC_REV_5700) {
  1248. u32 speed = (tp->tg3_flags &
  1249. TG3_FLAG_WOL_SPEED_100MB) ?
  1250. SPEED_100 : SPEED_10;
  1251. if (tg3_5700_link_polarity(tp, speed))
  1252. mac_mode |= MAC_MODE_LINK_POLARITY;
  1253. else
  1254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1255. }
  1256. } else {
  1257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1258. }
  1259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1261. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1262. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1263. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1264. tw32_f(MAC_MODE, mac_mode);
  1265. udelay(100);
  1266. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1267. udelay(10);
  1268. }
  1269. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1272. u32 base_val;
  1273. base_val = tp->pci_clock_ctrl;
  1274. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1275. CLOCK_CTRL_TXCLK_DISABLE);
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1277. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1278. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1279. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1281. /* do nothing */
  1282. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1283. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1284. u32 newbits1, newbits2;
  1285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1287. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1288. CLOCK_CTRL_TXCLK_DISABLE |
  1289. CLOCK_CTRL_ALTCLK);
  1290. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1291. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1292. newbits1 = CLOCK_CTRL_625_CORE;
  1293. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1294. } else {
  1295. newbits1 = CLOCK_CTRL_ALTCLK;
  1296. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1297. }
  1298. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1299. 40);
  1300. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1301. 40);
  1302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1303. u32 newbits3;
  1304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1306. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1307. CLOCK_CTRL_TXCLK_DISABLE |
  1308. CLOCK_CTRL_44MHZ_CORE);
  1309. } else {
  1310. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1311. }
  1312. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1313. tp->pci_clock_ctrl | newbits3, 40);
  1314. }
  1315. }
  1316. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1317. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1318. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1319. tg3_power_down_phy(tp);
  1320. tg3_frob_aux_power(tp);
  1321. /* Workaround for unstable PLL clock */
  1322. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1323. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1324. u32 val = tr32(0x7d00);
  1325. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1326. tw32(0x7d00, val);
  1327. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1328. int err;
  1329. err = tg3_nvram_lock(tp);
  1330. tg3_halt_cpu(tp, RX_CPU_BASE);
  1331. if (!err)
  1332. tg3_nvram_unlock(tp);
  1333. }
  1334. }
  1335. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1336. /* Finally, set the new power state. */
  1337. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1338. udelay(100); /* Delay after power state change */
  1339. return 0;
  1340. }
  1341. static void tg3_link_report(struct tg3 *tp)
  1342. {
  1343. if (!netif_carrier_ok(tp->dev)) {
  1344. if (netif_msg_link(tp))
  1345. printk(KERN_INFO PFX "%s: Link is down.\n",
  1346. tp->dev->name);
  1347. } else if (netif_msg_link(tp)) {
  1348. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1349. tp->dev->name,
  1350. (tp->link_config.active_speed == SPEED_1000 ?
  1351. 1000 :
  1352. (tp->link_config.active_speed == SPEED_100 ?
  1353. 100 : 10)),
  1354. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1355. "full" : "half"));
  1356. printk(KERN_INFO PFX
  1357. "%s: Flow control is %s for TX and %s for RX.\n",
  1358. tp->dev->name,
  1359. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1360. "on" : "off",
  1361. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1362. "on" : "off");
  1363. }
  1364. }
  1365. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1366. {
  1367. u16 miireg;
  1368. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1369. miireg = ADVERTISE_PAUSE_CAP;
  1370. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1371. miireg = ADVERTISE_PAUSE_ASYM;
  1372. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1373. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1374. else
  1375. miireg = 0;
  1376. return miireg;
  1377. }
  1378. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1379. {
  1380. u16 miireg;
  1381. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1382. miireg = ADVERTISE_1000XPAUSE;
  1383. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1384. miireg = ADVERTISE_1000XPSE_ASYM;
  1385. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1386. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1387. else
  1388. miireg = 0;
  1389. return miireg;
  1390. }
  1391. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1392. {
  1393. u8 cap = 0;
  1394. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1395. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1396. if (rmtadv & LPA_PAUSE_CAP)
  1397. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1398. else if (rmtadv & LPA_PAUSE_ASYM)
  1399. cap = TG3_FLOW_CTRL_RX;
  1400. } else {
  1401. if (rmtadv & LPA_PAUSE_CAP)
  1402. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1403. }
  1404. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1405. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1406. cap = TG3_FLOW_CTRL_TX;
  1407. }
  1408. return cap;
  1409. }
  1410. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1411. {
  1412. u8 cap = 0;
  1413. if (lcladv & ADVERTISE_1000XPAUSE) {
  1414. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1415. if (rmtadv & LPA_1000XPAUSE)
  1416. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1417. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1418. cap = TG3_FLOW_CTRL_RX;
  1419. } else {
  1420. if (rmtadv & LPA_1000XPAUSE)
  1421. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1422. }
  1423. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1424. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1425. cap = TG3_FLOW_CTRL_TX;
  1426. }
  1427. return cap;
  1428. }
  1429. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1430. {
  1431. u8 new_tg3_flags = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1435. if (tp->tg3_flags2 & (TG3_FLG2_MII_SERDES|TG3_FLG2_HW_AUTONEG))
  1436. new_tg3_flags = tg3_resolve_flowctrl_1000X(local_adv,
  1437. remote_adv);
  1438. else
  1439. new_tg3_flags = tg3_resolve_flowctrl_1000T(local_adv,
  1440. remote_adv);
  1441. } else {
  1442. new_tg3_flags = tp->link_config.flowctrl;
  1443. }
  1444. tp->link_config.active_flowctrl = new_tg3_flags;
  1445. if (new_tg3_flags & TG3_FLOW_CTRL_RX)
  1446. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1447. else
  1448. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1449. if (old_rx_mode != tp->rx_mode) {
  1450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1451. }
  1452. if (new_tg3_flags & TG3_FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode) {
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. }
  1460. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1461. {
  1462. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1463. case MII_TG3_AUX_STAT_10HALF:
  1464. *speed = SPEED_10;
  1465. *duplex = DUPLEX_HALF;
  1466. break;
  1467. case MII_TG3_AUX_STAT_10FULL:
  1468. *speed = SPEED_10;
  1469. *duplex = DUPLEX_FULL;
  1470. break;
  1471. case MII_TG3_AUX_STAT_100HALF:
  1472. *speed = SPEED_100;
  1473. *duplex = DUPLEX_HALF;
  1474. break;
  1475. case MII_TG3_AUX_STAT_100FULL:
  1476. *speed = SPEED_100;
  1477. *duplex = DUPLEX_FULL;
  1478. break;
  1479. case MII_TG3_AUX_STAT_1000HALF:
  1480. *speed = SPEED_1000;
  1481. *duplex = DUPLEX_HALF;
  1482. break;
  1483. case MII_TG3_AUX_STAT_1000FULL:
  1484. *speed = SPEED_1000;
  1485. *duplex = DUPLEX_FULL;
  1486. break;
  1487. default:
  1488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1489. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1490. SPEED_10;
  1491. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1492. DUPLEX_HALF;
  1493. break;
  1494. }
  1495. *speed = SPEED_INVALID;
  1496. *duplex = DUPLEX_INVALID;
  1497. break;
  1498. };
  1499. }
  1500. static void tg3_phy_copper_begin(struct tg3 *tp)
  1501. {
  1502. u32 new_adv;
  1503. int i;
  1504. if (tp->link_config.phy_is_low_power) {
  1505. /* Entering low power mode. Disable gigabit and
  1506. * 100baseT advertisements.
  1507. */
  1508. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1509. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1510. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1511. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1512. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1513. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1514. } else if (tp->link_config.speed == SPEED_INVALID) {
  1515. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1516. tp->link_config.advertising &=
  1517. ~(ADVERTISED_1000baseT_Half |
  1518. ADVERTISED_1000baseT_Full);
  1519. new_adv = ADVERTISE_CSMA;
  1520. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1521. new_adv |= ADVERTISE_10HALF;
  1522. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1523. new_adv |= ADVERTISE_10FULL;
  1524. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1525. new_adv |= ADVERTISE_100HALF;
  1526. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1527. new_adv |= ADVERTISE_100FULL;
  1528. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1529. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1530. if (tp->link_config.advertising &
  1531. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1532. new_adv = 0;
  1533. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1534. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1535. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1536. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1537. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1538. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1539. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1540. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1541. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1542. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1543. } else {
  1544. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1545. }
  1546. } else {
  1547. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1548. new_adv |= ADVERTISE_CSMA;
  1549. /* Asking for a specific link mode. */
  1550. if (tp->link_config.speed == SPEED_1000) {
  1551. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1552. if (tp->link_config.duplex == DUPLEX_FULL)
  1553. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1554. else
  1555. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1557. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1558. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1560. } else {
  1561. if (tp->link_config.speed == SPEED_100) {
  1562. if (tp->link_config.duplex == DUPLEX_FULL)
  1563. new_adv |= ADVERTISE_100FULL;
  1564. else
  1565. new_adv |= ADVERTISE_100HALF;
  1566. } else {
  1567. if (tp->link_config.duplex == DUPLEX_FULL)
  1568. new_adv |= ADVERTISE_10FULL;
  1569. else
  1570. new_adv |= ADVERTISE_10HALF;
  1571. }
  1572. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1573. new_adv = 0;
  1574. }
  1575. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1576. }
  1577. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1578. tp->link_config.speed != SPEED_INVALID) {
  1579. u32 bmcr, orig_bmcr;
  1580. tp->link_config.active_speed = tp->link_config.speed;
  1581. tp->link_config.active_duplex = tp->link_config.duplex;
  1582. bmcr = 0;
  1583. switch (tp->link_config.speed) {
  1584. default:
  1585. case SPEED_10:
  1586. break;
  1587. case SPEED_100:
  1588. bmcr |= BMCR_SPEED100;
  1589. break;
  1590. case SPEED_1000:
  1591. bmcr |= TG3_BMCR_SPEED1000;
  1592. break;
  1593. };
  1594. if (tp->link_config.duplex == DUPLEX_FULL)
  1595. bmcr |= BMCR_FULLDPLX;
  1596. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1597. (bmcr != orig_bmcr)) {
  1598. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1599. for (i = 0; i < 1500; i++) {
  1600. u32 tmp;
  1601. udelay(10);
  1602. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1603. tg3_readphy(tp, MII_BMSR, &tmp))
  1604. continue;
  1605. if (!(tmp & BMSR_LSTATUS)) {
  1606. udelay(40);
  1607. break;
  1608. }
  1609. }
  1610. tg3_writephy(tp, MII_BMCR, bmcr);
  1611. udelay(40);
  1612. }
  1613. } else {
  1614. tg3_writephy(tp, MII_BMCR,
  1615. BMCR_ANENABLE | BMCR_ANRESTART);
  1616. }
  1617. }
  1618. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1619. {
  1620. int err;
  1621. /* Turn off tap power management. */
  1622. /* Set Extended packet length bit */
  1623. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1624. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1625. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1626. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1627. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1628. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1629. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1630. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1631. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1632. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1633. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1634. udelay(40);
  1635. return err;
  1636. }
  1637. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1638. {
  1639. u32 adv_reg, all_mask = 0;
  1640. if (mask & ADVERTISED_10baseT_Half)
  1641. all_mask |= ADVERTISE_10HALF;
  1642. if (mask & ADVERTISED_10baseT_Full)
  1643. all_mask |= ADVERTISE_10FULL;
  1644. if (mask & ADVERTISED_100baseT_Half)
  1645. all_mask |= ADVERTISE_100HALF;
  1646. if (mask & ADVERTISED_100baseT_Full)
  1647. all_mask |= ADVERTISE_100FULL;
  1648. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1649. return 0;
  1650. if ((adv_reg & all_mask) != all_mask)
  1651. return 0;
  1652. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1653. u32 tg3_ctrl;
  1654. all_mask = 0;
  1655. if (mask & ADVERTISED_1000baseT_Half)
  1656. all_mask |= ADVERTISE_1000HALF;
  1657. if (mask & ADVERTISED_1000baseT_Full)
  1658. all_mask |= ADVERTISE_1000FULL;
  1659. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1660. return 0;
  1661. if ((tg3_ctrl & all_mask) != all_mask)
  1662. return 0;
  1663. }
  1664. return 1;
  1665. }
  1666. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1667. {
  1668. int current_link_up;
  1669. u32 bmsr, dummy;
  1670. u16 current_speed;
  1671. u8 current_duplex;
  1672. int i, err;
  1673. tw32(MAC_EVENT, 0);
  1674. tw32_f(MAC_STATUS,
  1675. (MAC_STATUS_SYNC_CHANGED |
  1676. MAC_STATUS_CFG_CHANGED |
  1677. MAC_STATUS_MI_COMPLETION |
  1678. MAC_STATUS_LNKSTATE_CHANGED));
  1679. udelay(40);
  1680. tp->mi_mode = MAC_MI_MODE_BASE;
  1681. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1682. udelay(80);
  1683. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1684. /* Some third-party PHYs need to be reset on link going
  1685. * down.
  1686. */
  1687. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1690. netif_carrier_ok(tp->dev)) {
  1691. tg3_readphy(tp, MII_BMSR, &bmsr);
  1692. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1693. !(bmsr & BMSR_LSTATUS))
  1694. force_reset = 1;
  1695. }
  1696. if (force_reset)
  1697. tg3_phy_reset(tp);
  1698. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1699. tg3_readphy(tp, MII_BMSR, &bmsr);
  1700. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1701. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1702. bmsr = 0;
  1703. if (!(bmsr & BMSR_LSTATUS)) {
  1704. err = tg3_init_5401phy_dsp(tp);
  1705. if (err)
  1706. return err;
  1707. tg3_readphy(tp, MII_BMSR, &bmsr);
  1708. for (i = 0; i < 1000; i++) {
  1709. udelay(10);
  1710. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1711. (bmsr & BMSR_LSTATUS)) {
  1712. udelay(40);
  1713. break;
  1714. }
  1715. }
  1716. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1717. !(bmsr & BMSR_LSTATUS) &&
  1718. tp->link_config.active_speed == SPEED_1000) {
  1719. err = tg3_phy_reset(tp);
  1720. if (!err)
  1721. err = tg3_init_5401phy_dsp(tp);
  1722. if (err)
  1723. return err;
  1724. }
  1725. }
  1726. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1727. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1728. /* 5701 {A0,B0} CRC bug workaround */
  1729. tg3_writephy(tp, 0x15, 0x0a75);
  1730. tg3_writephy(tp, 0x1c, 0x8c68);
  1731. tg3_writephy(tp, 0x1c, 0x8d68);
  1732. tg3_writephy(tp, 0x1c, 0x8c68);
  1733. }
  1734. /* Clear pending interrupts... */
  1735. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1736. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1737. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1738. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1739. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1740. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1743. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1744. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1745. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1746. else
  1747. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1748. }
  1749. current_link_up = 0;
  1750. current_speed = SPEED_INVALID;
  1751. current_duplex = DUPLEX_INVALID;
  1752. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1753. u32 val;
  1754. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1755. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1756. if (!(val & (1 << 10))) {
  1757. val |= (1 << 10);
  1758. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1759. goto relink;
  1760. }
  1761. }
  1762. bmsr = 0;
  1763. for (i = 0; i < 100; i++) {
  1764. tg3_readphy(tp, MII_BMSR, &bmsr);
  1765. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1766. (bmsr & BMSR_LSTATUS))
  1767. break;
  1768. udelay(40);
  1769. }
  1770. if (bmsr & BMSR_LSTATUS) {
  1771. u32 aux_stat, bmcr;
  1772. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1773. for (i = 0; i < 2000; i++) {
  1774. udelay(10);
  1775. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1776. aux_stat)
  1777. break;
  1778. }
  1779. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1780. &current_speed,
  1781. &current_duplex);
  1782. bmcr = 0;
  1783. for (i = 0; i < 200; i++) {
  1784. tg3_readphy(tp, MII_BMCR, &bmcr);
  1785. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1786. continue;
  1787. if (bmcr && bmcr != 0x7fff)
  1788. break;
  1789. udelay(10);
  1790. }
  1791. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1792. if (bmcr & BMCR_ANENABLE) {
  1793. current_link_up = 1;
  1794. /* Force autoneg restart if we are exiting
  1795. * low power mode.
  1796. */
  1797. if (!tg3_copper_is_advertising_all(tp,
  1798. tp->link_config.advertising))
  1799. current_link_up = 0;
  1800. } else {
  1801. current_link_up = 0;
  1802. }
  1803. } else {
  1804. if (!(bmcr & BMCR_ANENABLE) &&
  1805. tp->link_config.speed == current_speed &&
  1806. tp->link_config.duplex == current_duplex) {
  1807. current_link_up = 1;
  1808. } else {
  1809. current_link_up = 0;
  1810. }
  1811. }
  1812. tp->link_config.active_speed = current_speed;
  1813. tp->link_config.active_duplex = current_duplex;
  1814. }
  1815. if (current_link_up == 1 &&
  1816. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1817. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1818. u32 local_adv, remote_adv;
  1819. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1820. local_adv = 0;
  1821. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1822. remote_adv = 0;
  1823. /* If we are not advertising what has been requested,
  1824. * bring the link down and reconfigure.
  1825. */
  1826. if (local_adv !=
  1827. tg3_advert_flowctrl_1000T(tp->link_config.flowctrl)) {
  1828. current_link_up = 0;
  1829. } else {
  1830. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1831. }
  1832. }
  1833. relink:
  1834. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1835. u32 tmp;
  1836. tg3_phy_copper_begin(tp);
  1837. tg3_readphy(tp, MII_BMSR, &tmp);
  1838. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1839. (tmp & BMSR_LSTATUS))
  1840. current_link_up = 1;
  1841. }
  1842. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1843. if (current_link_up == 1) {
  1844. if (tp->link_config.active_speed == SPEED_100 ||
  1845. tp->link_config.active_speed == SPEED_10)
  1846. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1847. else
  1848. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1849. } else
  1850. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1851. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1852. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1853. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1855. if (current_link_up == 1 &&
  1856. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1857. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1858. else
  1859. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1860. }
  1861. /* ??? Without this setting Netgear GA302T PHY does not
  1862. * ??? send/receive packets...
  1863. */
  1864. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1865. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1866. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1867. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1868. udelay(80);
  1869. }
  1870. tw32_f(MAC_MODE, tp->mac_mode);
  1871. udelay(40);
  1872. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1873. /* Polled via timer. */
  1874. tw32_f(MAC_EVENT, 0);
  1875. } else {
  1876. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1877. }
  1878. udelay(40);
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1880. current_link_up == 1 &&
  1881. tp->link_config.active_speed == SPEED_1000 &&
  1882. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1883. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1884. udelay(120);
  1885. tw32_f(MAC_STATUS,
  1886. (MAC_STATUS_SYNC_CHANGED |
  1887. MAC_STATUS_CFG_CHANGED));
  1888. udelay(40);
  1889. tg3_write_mem(tp,
  1890. NIC_SRAM_FIRMWARE_MBOX,
  1891. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1892. }
  1893. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1894. if (current_link_up)
  1895. netif_carrier_on(tp->dev);
  1896. else
  1897. netif_carrier_off(tp->dev);
  1898. tg3_link_report(tp);
  1899. }
  1900. return 0;
  1901. }
  1902. struct tg3_fiber_aneginfo {
  1903. int state;
  1904. #define ANEG_STATE_UNKNOWN 0
  1905. #define ANEG_STATE_AN_ENABLE 1
  1906. #define ANEG_STATE_RESTART_INIT 2
  1907. #define ANEG_STATE_RESTART 3
  1908. #define ANEG_STATE_DISABLE_LINK_OK 4
  1909. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1910. #define ANEG_STATE_ABILITY_DETECT 6
  1911. #define ANEG_STATE_ACK_DETECT_INIT 7
  1912. #define ANEG_STATE_ACK_DETECT 8
  1913. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1914. #define ANEG_STATE_COMPLETE_ACK 10
  1915. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1916. #define ANEG_STATE_IDLE_DETECT 12
  1917. #define ANEG_STATE_LINK_OK 13
  1918. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1919. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1920. u32 flags;
  1921. #define MR_AN_ENABLE 0x00000001
  1922. #define MR_RESTART_AN 0x00000002
  1923. #define MR_AN_COMPLETE 0x00000004
  1924. #define MR_PAGE_RX 0x00000008
  1925. #define MR_NP_LOADED 0x00000010
  1926. #define MR_TOGGLE_TX 0x00000020
  1927. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1928. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1929. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1930. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1931. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1932. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1933. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1934. #define MR_TOGGLE_RX 0x00002000
  1935. #define MR_NP_RX 0x00004000
  1936. #define MR_LINK_OK 0x80000000
  1937. unsigned long link_time, cur_time;
  1938. u32 ability_match_cfg;
  1939. int ability_match_count;
  1940. char ability_match, idle_match, ack_match;
  1941. u32 txconfig, rxconfig;
  1942. #define ANEG_CFG_NP 0x00000080
  1943. #define ANEG_CFG_ACK 0x00000040
  1944. #define ANEG_CFG_RF2 0x00000020
  1945. #define ANEG_CFG_RF1 0x00000010
  1946. #define ANEG_CFG_PS2 0x00000001
  1947. #define ANEG_CFG_PS1 0x00008000
  1948. #define ANEG_CFG_HD 0x00004000
  1949. #define ANEG_CFG_FD 0x00002000
  1950. #define ANEG_CFG_INVAL 0x00001f06
  1951. };
  1952. #define ANEG_OK 0
  1953. #define ANEG_DONE 1
  1954. #define ANEG_TIMER_ENAB 2
  1955. #define ANEG_FAILED -1
  1956. #define ANEG_STATE_SETTLE_TIME 10000
  1957. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1958. struct tg3_fiber_aneginfo *ap)
  1959. {
  1960. unsigned long delta;
  1961. u32 rx_cfg_reg;
  1962. int ret;
  1963. if (ap->state == ANEG_STATE_UNKNOWN) {
  1964. ap->rxconfig = 0;
  1965. ap->link_time = 0;
  1966. ap->cur_time = 0;
  1967. ap->ability_match_cfg = 0;
  1968. ap->ability_match_count = 0;
  1969. ap->ability_match = 0;
  1970. ap->idle_match = 0;
  1971. ap->ack_match = 0;
  1972. }
  1973. ap->cur_time++;
  1974. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1975. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1976. if (rx_cfg_reg != ap->ability_match_cfg) {
  1977. ap->ability_match_cfg = rx_cfg_reg;
  1978. ap->ability_match = 0;
  1979. ap->ability_match_count = 0;
  1980. } else {
  1981. if (++ap->ability_match_count > 1) {
  1982. ap->ability_match = 1;
  1983. ap->ability_match_cfg = rx_cfg_reg;
  1984. }
  1985. }
  1986. if (rx_cfg_reg & ANEG_CFG_ACK)
  1987. ap->ack_match = 1;
  1988. else
  1989. ap->ack_match = 0;
  1990. ap->idle_match = 0;
  1991. } else {
  1992. ap->idle_match = 1;
  1993. ap->ability_match_cfg = 0;
  1994. ap->ability_match_count = 0;
  1995. ap->ability_match = 0;
  1996. ap->ack_match = 0;
  1997. rx_cfg_reg = 0;
  1998. }
  1999. ap->rxconfig = rx_cfg_reg;
  2000. ret = ANEG_OK;
  2001. switch(ap->state) {
  2002. case ANEG_STATE_UNKNOWN:
  2003. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2004. ap->state = ANEG_STATE_AN_ENABLE;
  2005. /* fallthru */
  2006. case ANEG_STATE_AN_ENABLE:
  2007. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2008. if (ap->flags & MR_AN_ENABLE) {
  2009. ap->link_time = 0;
  2010. ap->cur_time = 0;
  2011. ap->ability_match_cfg = 0;
  2012. ap->ability_match_count = 0;
  2013. ap->ability_match = 0;
  2014. ap->idle_match = 0;
  2015. ap->ack_match = 0;
  2016. ap->state = ANEG_STATE_RESTART_INIT;
  2017. } else {
  2018. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2019. }
  2020. break;
  2021. case ANEG_STATE_RESTART_INIT:
  2022. ap->link_time = ap->cur_time;
  2023. ap->flags &= ~(MR_NP_LOADED);
  2024. ap->txconfig = 0;
  2025. tw32(MAC_TX_AUTO_NEG, 0);
  2026. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2027. tw32_f(MAC_MODE, tp->mac_mode);
  2028. udelay(40);
  2029. ret = ANEG_TIMER_ENAB;
  2030. ap->state = ANEG_STATE_RESTART;
  2031. /* fallthru */
  2032. case ANEG_STATE_RESTART:
  2033. delta = ap->cur_time - ap->link_time;
  2034. if (delta > ANEG_STATE_SETTLE_TIME) {
  2035. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2036. } else {
  2037. ret = ANEG_TIMER_ENAB;
  2038. }
  2039. break;
  2040. case ANEG_STATE_DISABLE_LINK_OK:
  2041. ret = ANEG_DONE;
  2042. break;
  2043. case ANEG_STATE_ABILITY_DETECT_INIT:
  2044. ap->flags &= ~(MR_TOGGLE_TX);
  2045. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  2046. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2047. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2048. tw32_f(MAC_MODE, tp->mac_mode);
  2049. udelay(40);
  2050. ap->state = ANEG_STATE_ABILITY_DETECT;
  2051. break;
  2052. case ANEG_STATE_ABILITY_DETECT:
  2053. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2054. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2055. }
  2056. break;
  2057. case ANEG_STATE_ACK_DETECT_INIT:
  2058. ap->txconfig |= ANEG_CFG_ACK;
  2059. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2060. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2061. tw32_f(MAC_MODE, tp->mac_mode);
  2062. udelay(40);
  2063. ap->state = ANEG_STATE_ACK_DETECT;
  2064. /* fallthru */
  2065. case ANEG_STATE_ACK_DETECT:
  2066. if (ap->ack_match != 0) {
  2067. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2068. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2069. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2070. } else {
  2071. ap->state = ANEG_STATE_AN_ENABLE;
  2072. }
  2073. } else if (ap->ability_match != 0 &&
  2074. ap->rxconfig == 0) {
  2075. ap->state = ANEG_STATE_AN_ENABLE;
  2076. }
  2077. break;
  2078. case ANEG_STATE_COMPLETE_ACK_INIT:
  2079. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2080. ret = ANEG_FAILED;
  2081. break;
  2082. }
  2083. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2084. MR_LP_ADV_HALF_DUPLEX |
  2085. MR_LP_ADV_SYM_PAUSE |
  2086. MR_LP_ADV_ASYM_PAUSE |
  2087. MR_LP_ADV_REMOTE_FAULT1 |
  2088. MR_LP_ADV_REMOTE_FAULT2 |
  2089. MR_LP_ADV_NEXT_PAGE |
  2090. MR_TOGGLE_RX |
  2091. MR_NP_RX);
  2092. if (ap->rxconfig & ANEG_CFG_FD)
  2093. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2094. if (ap->rxconfig & ANEG_CFG_HD)
  2095. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2096. if (ap->rxconfig & ANEG_CFG_PS1)
  2097. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2098. if (ap->rxconfig & ANEG_CFG_PS2)
  2099. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2100. if (ap->rxconfig & ANEG_CFG_RF1)
  2101. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2102. if (ap->rxconfig & ANEG_CFG_RF2)
  2103. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2104. if (ap->rxconfig & ANEG_CFG_NP)
  2105. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2106. ap->link_time = ap->cur_time;
  2107. ap->flags ^= (MR_TOGGLE_TX);
  2108. if (ap->rxconfig & 0x0008)
  2109. ap->flags |= MR_TOGGLE_RX;
  2110. if (ap->rxconfig & ANEG_CFG_NP)
  2111. ap->flags |= MR_NP_RX;
  2112. ap->flags |= MR_PAGE_RX;
  2113. ap->state = ANEG_STATE_COMPLETE_ACK;
  2114. ret = ANEG_TIMER_ENAB;
  2115. break;
  2116. case ANEG_STATE_COMPLETE_ACK:
  2117. if (ap->ability_match != 0 &&
  2118. ap->rxconfig == 0) {
  2119. ap->state = ANEG_STATE_AN_ENABLE;
  2120. break;
  2121. }
  2122. delta = ap->cur_time - ap->link_time;
  2123. if (delta > ANEG_STATE_SETTLE_TIME) {
  2124. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2125. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2126. } else {
  2127. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2128. !(ap->flags & MR_NP_RX)) {
  2129. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2130. } else {
  2131. ret = ANEG_FAILED;
  2132. }
  2133. }
  2134. }
  2135. break;
  2136. case ANEG_STATE_IDLE_DETECT_INIT:
  2137. ap->link_time = ap->cur_time;
  2138. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2139. tw32_f(MAC_MODE, tp->mac_mode);
  2140. udelay(40);
  2141. ap->state = ANEG_STATE_IDLE_DETECT;
  2142. ret = ANEG_TIMER_ENAB;
  2143. break;
  2144. case ANEG_STATE_IDLE_DETECT:
  2145. if (ap->ability_match != 0 &&
  2146. ap->rxconfig == 0) {
  2147. ap->state = ANEG_STATE_AN_ENABLE;
  2148. break;
  2149. }
  2150. delta = ap->cur_time - ap->link_time;
  2151. if (delta > ANEG_STATE_SETTLE_TIME) {
  2152. /* XXX another gem from the Broadcom driver :( */
  2153. ap->state = ANEG_STATE_LINK_OK;
  2154. }
  2155. break;
  2156. case ANEG_STATE_LINK_OK:
  2157. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2158. ret = ANEG_DONE;
  2159. break;
  2160. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2161. /* ??? unimplemented */
  2162. break;
  2163. case ANEG_STATE_NEXT_PAGE_WAIT:
  2164. /* ??? unimplemented */
  2165. break;
  2166. default:
  2167. ret = ANEG_FAILED;
  2168. break;
  2169. };
  2170. return ret;
  2171. }
  2172. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2173. {
  2174. int res = 0;
  2175. struct tg3_fiber_aneginfo aninfo;
  2176. int status = ANEG_FAILED;
  2177. unsigned int tick;
  2178. u32 tmp;
  2179. tw32_f(MAC_TX_AUTO_NEG, 0);
  2180. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2181. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2182. udelay(40);
  2183. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2184. udelay(40);
  2185. memset(&aninfo, 0, sizeof(aninfo));
  2186. aninfo.flags |= MR_AN_ENABLE;
  2187. aninfo.state = ANEG_STATE_UNKNOWN;
  2188. aninfo.cur_time = 0;
  2189. tick = 0;
  2190. while (++tick < 195000) {
  2191. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2192. if (status == ANEG_DONE || status == ANEG_FAILED)
  2193. break;
  2194. udelay(1);
  2195. }
  2196. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2197. tw32_f(MAC_MODE, tp->mac_mode);
  2198. udelay(40);
  2199. *flags = aninfo.flags;
  2200. if (status == ANEG_DONE &&
  2201. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2202. MR_LP_ADV_FULL_DUPLEX)))
  2203. res = 1;
  2204. return res;
  2205. }
  2206. static void tg3_init_bcm8002(struct tg3 *tp)
  2207. {
  2208. u32 mac_status = tr32(MAC_STATUS);
  2209. int i;
  2210. /* Reset when initting first time or we have a link. */
  2211. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2212. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2213. return;
  2214. /* Set PLL lock range. */
  2215. tg3_writephy(tp, 0x16, 0x8007);
  2216. /* SW reset */
  2217. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2218. /* Wait for reset to complete. */
  2219. /* XXX schedule_timeout() ... */
  2220. for (i = 0; i < 500; i++)
  2221. udelay(10);
  2222. /* Config mode; select PMA/Ch 1 regs. */
  2223. tg3_writephy(tp, 0x10, 0x8411);
  2224. /* Enable auto-lock and comdet, select txclk for tx. */
  2225. tg3_writephy(tp, 0x11, 0x0a10);
  2226. tg3_writephy(tp, 0x18, 0x00a0);
  2227. tg3_writephy(tp, 0x16, 0x41ff);
  2228. /* Assert and deassert POR. */
  2229. tg3_writephy(tp, 0x13, 0x0400);
  2230. udelay(40);
  2231. tg3_writephy(tp, 0x13, 0x0000);
  2232. tg3_writephy(tp, 0x11, 0x0a50);
  2233. udelay(40);
  2234. tg3_writephy(tp, 0x11, 0x0a10);
  2235. /* Wait for signal to stabilize */
  2236. /* XXX schedule_timeout() ... */
  2237. for (i = 0; i < 15000; i++)
  2238. udelay(10);
  2239. /* Deselect the channel register so we can read the PHYID
  2240. * later.
  2241. */
  2242. tg3_writephy(tp, 0x10, 0x8011);
  2243. }
  2244. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2245. {
  2246. u16 flowctrl;
  2247. u32 sg_dig_ctrl, sg_dig_status;
  2248. u32 serdes_cfg, expected_sg_dig_ctrl;
  2249. int workaround, port_a;
  2250. int current_link_up;
  2251. serdes_cfg = 0;
  2252. expected_sg_dig_ctrl = 0;
  2253. workaround = 0;
  2254. port_a = 1;
  2255. current_link_up = 0;
  2256. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2257. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2258. workaround = 1;
  2259. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2260. port_a = 0;
  2261. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2262. /* preserve bits 20-23 for voltage regulator */
  2263. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2264. }
  2265. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2266. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2267. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2268. if (workaround) {
  2269. u32 val = serdes_cfg;
  2270. if (port_a)
  2271. val |= 0xc010000;
  2272. else
  2273. val |= 0x4010000;
  2274. tw32_f(MAC_SERDES_CFG, val);
  2275. }
  2276. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2277. }
  2278. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2279. tg3_setup_flow_control(tp, 0, 0);
  2280. current_link_up = 1;
  2281. }
  2282. goto out;
  2283. }
  2284. /* Want auto-negotiation. */
  2285. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2286. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2287. if (flowctrl & ADVERTISE_1000XPAUSE)
  2288. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2289. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2290. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2291. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2292. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2293. tp->serdes_counter &&
  2294. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2295. MAC_STATUS_RCVD_CFG)) ==
  2296. MAC_STATUS_PCS_SYNCED)) {
  2297. tp->serdes_counter--;
  2298. current_link_up = 1;
  2299. goto out;
  2300. }
  2301. restart_autoneg:
  2302. if (workaround)
  2303. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2304. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2305. udelay(5);
  2306. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2307. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2308. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2309. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2310. MAC_STATUS_SIGNAL_DET)) {
  2311. sg_dig_status = tr32(SG_DIG_STATUS);
  2312. mac_status = tr32(MAC_STATUS);
  2313. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2314. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2315. u32 local_adv = 0, remote_adv = 0;
  2316. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2317. local_adv |= ADVERTISE_1000XPAUSE;
  2318. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2319. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2320. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2321. remote_adv |= LPA_1000XPAUSE;
  2322. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2323. remote_adv |= LPA_1000XPAUSE_ASYM;
  2324. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2325. current_link_up = 1;
  2326. tp->serdes_counter = 0;
  2327. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2328. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2329. if (tp->serdes_counter)
  2330. tp->serdes_counter--;
  2331. else {
  2332. if (workaround) {
  2333. u32 val = serdes_cfg;
  2334. if (port_a)
  2335. val |= 0xc010000;
  2336. else
  2337. val |= 0x4010000;
  2338. tw32_f(MAC_SERDES_CFG, val);
  2339. }
  2340. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2341. udelay(40);
  2342. /* Link parallel detection - link is up */
  2343. /* only if we have PCS_SYNC and not */
  2344. /* receiving config code words */
  2345. mac_status = tr32(MAC_STATUS);
  2346. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2347. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2348. tg3_setup_flow_control(tp, 0, 0);
  2349. current_link_up = 1;
  2350. tp->tg3_flags2 |=
  2351. TG3_FLG2_PARALLEL_DETECT;
  2352. tp->serdes_counter =
  2353. SERDES_PARALLEL_DET_TIMEOUT;
  2354. } else
  2355. goto restart_autoneg;
  2356. }
  2357. }
  2358. } else {
  2359. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2360. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2361. }
  2362. out:
  2363. return current_link_up;
  2364. }
  2365. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2366. {
  2367. int current_link_up = 0;
  2368. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2369. goto out;
  2370. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2371. u32 flags;
  2372. int i;
  2373. if (fiber_autoneg(tp, &flags)) {
  2374. u32 local_adv, remote_adv;
  2375. local_adv = ADVERTISE_PAUSE_CAP;
  2376. remote_adv = 0;
  2377. if (flags & MR_LP_ADV_SYM_PAUSE)
  2378. remote_adv |= LPA_PAUSE_CAP;
  2379. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2380. remote_adv |= LPA_PAUSE_ASYM;
  2381. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2382. current_link_up = 1;
  2383. }
  2384. for (i = 0; i < 30; i++) {
  2385. udelay(20);
  2386. tw32_f(MAC_STATUS,
  2387. (MAC_STATUS_SYNC_CHANGED |
  2388. MAC_STATUS_CFG_CHANGED));
  2389. udelay(40);
  2390. if ((tr32(MAC_STATUS) &
  2391. (MAC_STATUS_SYNC_CHANGED |
  2392. MAC_STATUS_CFG_CHANGED)) == 0)
  2393. break;
  2394. }
  2395. mac_status = tr32(MAC_STATUS);
  2396. if (current_link_up == 0 &&
  2397. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2398. !(mac_status & MAC_STATUS_RCVD_CFG))
  2399. current_link_up = 1;
  2400. } else {
  2401. /* Forcing 1000FD link up. */
  2402. current_link_up = 1;
  2403. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2404. udelay(40);
  2405. tw32_f(MAC_MODE, tp->mac_mode);
  2406. udelay(40);
  2407. }
  2408. out:
  2409. return current_link_up;
  2410. }
  2411. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2412. {
  2413. u32 orig_pause_cfg;
  2414. u16 orig_active_speed;
  2415. u8 orig_active_duplex;
  2416. u32 mac_status;
  2417. int current_link_up;
  2418. int i;
  2419. orig_pause_cfg = tp->link_config.active_flowctrl;
  2420. orig_active_speed = tp->link_config.active_speed;
  2421. orig_active_duplex = tp->link_config.active_duplex;
  2422. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2423. netif_carrier_ok(tp->dev) &&
  2424. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2425. mac_status = tr32(MAC_STATUS);
  2426. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2427. MAC_STATUS_SIGNAL_DET |
  2428. MAC_STATUS_CFG_CHANGED |
  2429. MAC_STATUS_RCVD_CFG);
  2430. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2431. MAC_STATUS_SIGNAL_DET)) {
  2432. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2433. MAC_STATUS_CFG_CHANGED));
  2434. return 0;
  2435. }
  2436. }
  2437. tw32_f(MAC_TX_AUTO_NEG, 0);
  2438. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2439. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2440. tw32_f(MAC_MODE, tp->mac_mode);
  2441. udelay(40);
  2442. if (tp->phy_id == PHY_ID_BCM8002)
  2443. tg3_init_bcm8002(tp);
  2444. /* Enable link change event even when serdes polling. */
  2445. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2446. udelay(40);
  2447. current_link_up = 0;
  2448. mac_status = tr32(MAC_STATUS);
  2449. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2450. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2451. else
  2452. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2453. tp->hw_status->status =
  2454. (SD_STATUS_UPDATED |
  2455. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2456. for (i = 0; i < 100; i++) {
  2457. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2458. MAC_STATUS_CFG_CHANGED));
  2459. udelay(5);
  2460. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2461. MAC_STATUS_CFG_CHANGED |
  2462. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2463. break;
  2464. }
  2465. mac_status = tr32(MAC_STATUS);
  2466. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2467. current_link_up = 0;
  2468. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2469. tp->serdes_counter == 0) {
  2470. tw32_f(MAC_MODE, (tp->mac_mode |
  2471. MAC_MODE_SEND_CONFIGS));
  2472. udelay(1);
  2473. tw32_f(MAC_MODE, tp->mac_mode);
  2474. }
  2475. }
  2476. if (current_link_up == 1) {
  2477. tp->link_config.active_speed = SPEED_1000;
  2478. tp->link_config.active_duplex = DUPLEX_FULL;
  2479. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2480. LED_CTRL_LNKLED_OVERRIDE |
  2481. LED_CTRL_1000MBPS_ON));
  2482. } else {
  2483. tp->link_config.active_speed = SPEED_INVALID;
  2484. tp->link_config.active_duplex = DUPLEX_INVALID;
  2485. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2486. LED_CTRL_LNKLED_OVERRIDE |
  2487. LED_CTRL_TRAFFIC_OVERRIDE));
  2488. }
  2489. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2490. if (current_link_up)
  2491. netif_carrier_on(tp->dev);
  2492. else
  2493. netif_carrier_off(tp->dev);
  2494. tg3_link_report(tp);
  2495. } else {
  2496. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2497. if (orig_pause_cfg != now_pause_cfg ||
  2498. orig_active_speed != tp->link_config.active_speed ||
  2499. orig_active_duplex != tp->link_config.active_duplex)
  2500. tg3_link_report(tp);
  2501. }
  2502. return 0;
  2503. }
  2504. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2505. {
  2506. int current_link_up, err = 0;
  2507. u32 bmsr, bmcr;
  2508. u16 current_speed;
  2509. u8 current_duplex;
  2510. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2511. tw32_f(MAC_MODE, tp->mac_mode);
  2512. udelay(40);
  2513. tw32(MAC_EVENT, 0);
  2514. tw32_f(MAC_STATUS,
  2515. (MAC_STATUS_SYNC_CHANGED |
  2516. MAC_STATUS_CFG_CHANGED |
  2517. MAC_STATUS_MI_COMPLETION |
  2518. MAC_STATUS_LNKSTATE_CHANGED));
  2519. udelay(40);
  2520. if (force_reset)
  2521. tg3_phy_reset(tp);
  2522. current_link_up = 0;
  2523. current_speed = SPEED_INVALID;
  2524. current_duplex = DUPLEX_INVALID;
  2525. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2526. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2528. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2529. bmsr |= BMSR_LSTATUS;
  2530. else
  2531. bmsr &= ~BMSR_LSTATUS;
  2532. }
  2533. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2534. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2535. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2536. /* do nothing, just check for link up at the end */
  2537. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2538. u32 adv, new_adv;
  2539. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2540. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2541. ADVERTISE_1000XPAUSE |
  2542. ADVERTISE_1000XPSE_ASYM |
  2543. ADVERTISE_SLCT);
  2544. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2545. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2546. new_adv |= ADVERTISE_1000XHALF;
  2547. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2548. new_adv |= ADVERTISE_1000XFULL;
  2549. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2550. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2551. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2552. tg3_writephy(tp, MII_BMCR, bmcr);
  2553. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2554. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2555. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2556. return err;
  2557. }
  2558. } else {
  2559. u32 new_bmcr;
  2560. bmcr &= ~BMCR_SPEED1000;
  2561. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2562. if (tp->link_config.duplex == DUPLEX_FULL)
  2563. new_bmcr |= BMCR_FULLDPLX;
  2564. if (new_bmcr != bmcr) {
  2565. /* BMCR_SPEED1000 is a reserved bit that needs
  2566. * to be set on write.
  2567. */
  2568. new_bmcr |= BMCR_SPEED1000;
  2569. /* Force a linkdown */
  2570. if (netif_carrier_ok(tp->dev)) {
  2571. u32 adv;
  2572. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2573. adv &= ~(ADVERTISE_1000XFULL |
  2574. ADVERTISE_1000XHALF |
  2575. ADVERTISE_SLCT);
  2576. tg3_writephy(tp, MII_ADVERTISE, adv);
  2577. tg3_writephy(tp, MII_BMCR, bmcr |
  2578. BMCR_ANRESTART |
  2579. BMCR_ANENABLE);
  2580. udelay(10);
  2581. netif_carrier_off(tp->dev);
  2582. }
  2583. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2584. bmcr = new_bmcr;
  2585. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2586. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2587. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2588. ASIC_REV_5714) {
  2589. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2590. bmsr |= BMSR_LSTATUS;
  2591. else
  2592. bmsr &= ~BMSR_LSTATUS;
  2593. }
  2594. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2595. }
  2596. }
  2597. if (bmsr & BMSR_LSTATUS) {
  2598. current_speed = SPEED_1000;
  2599. current_link_up = 1;
  2600. if (bmcr & BMCR_FULLDPLX)
  2601. current_duplex = DUPLEX_FULL;
  2602. else
  2603. current_duplex = DUPLEX_HALF;
  2604. if (bmcr & BMCR_ANENABLE) {
  2605. u32 local_adv, remote_adv, common;
  2606. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2607. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2608. common = local_adv & remote_adv;
  2609. if (common & (ADVERTISE_1000XHALF |
  2610. ADVERTISE_1000XFULL)) {
  2611. if (common & ADVERTISE_1000XFULL)
  2612. current_duplex = DUPLEX_FULL;
  2613. else
  2614. current_duplex = DUPLEX_HALF;
  2615. tg3_setup_flow_control(tp, local_adv,
  2616. remote_adv);
  2617. }
  2618. else
  2619. current_link_up = 0;
  2620. }
  2621. }
  2622. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2623. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2624. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2625. tw32_f(MAC_MODE, tp->mac_mode);
  2626. udelay(40);
  2627. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2628. tp->link_config.active_speed = current_speed;
  2629. tp->link_config.active_duplex = current_duplex;
  2630. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2631. if (current_link_up)
  2632. netif_carrier_on(tp->dev);
  2633. else {
  2634. netif_carrier_off(tp->dev);
  2635. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2636. }
  2637. tg3_link_report(tp);
  2638. }
  2639. return err;
  2640. }
  2641. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2642. {
  2643. if (tp->serdes_counter) {
  2644. /* Give autoneg time to complete. */
  2645. tp->serdes_counter--;
  2646. return;
  2647. }
  2648. if (!netif_carrier_ok(tp->dev) &&
  2649. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2650. u32 bmcr;
  2651. tg3_readphy(tp, MII_BMCR, &bmcr);
  2652. if (bmcr & BMCR_ANENABLE) {
  2653. u32 phy1, phy2;
  2654. /* Select shadow register 0x1f */
  2655. tg3_writephy(tp, 0x1c, 0x7c00);
  2656. tg3_readphy(tp, 0x1c, &phy1);
  2657. /* Select expansion interrupt status register */
  2658. tg3_writephy(tp, 0x17, 0x0f01);
  2659. tg3_readphy(tp, 0x15, &phy2);
  2660. tg3_readphy(tp, 0x15, &phy2);
  2661. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2662. /* We have signal detect and not receiving
  2663. * config code words, link is up by parallel
  2664. * detection.
  2665. */
  2666. bmcr &= ~BMCR_ANENABLE;
  2667. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2668. tg3_writephy(tp, MII_BMCR, bmcr);
  2669. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2670. }
  2671. }
  2672. }
  2673. else if (netif_carrier_ok(tp->dev) &&
  2674. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2675. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2676. u32 phy2;
  2677. /* Select expansion interrupt status register */
  2678. tg3_writephy(tp, 0x17, 0x0f01);
  2679. tg3_readphy(tp, 0x15, &phy2);
  2680. if (phy2 & 0x20) {
  2681. u32 bmcr;
  2682. /* Config code words received, turn on autoneg. */
  2683. tg3_readphy(tp, MII_BMCR, &bmcr);
  2684. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2685. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2686. }
  2687. }
  2688. }
  2689. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2690. {
  2691. int err;
  2692. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2693. err = tg3_setup_fiber_phy(tp, force_reset);
  2694. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2695. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2696. } else {
  2697. err = tg3_setup_copper_phy(tp, force_reset);
  2698. }
  2699. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  2700. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  2701. u32 val, scale;
  2702. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  2703. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  2704. scale = 65;
  2705. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  2706. scale = 6;
  2707. else
  2708. scale = 12;
  2709. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  2710. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  2711. tw32(GRC_MISC_CFG, val);
  2712. }
  2713. if (tp->link_config.active_speed == SPEED_1000 &&
  2714. tp->link_config.active_duplex == DUPLEX_HALF)
  2715. tw32(MAC_TX_LENGTHS,
  2716. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2717. (6 << TX_LENGTHS_IPG_SHIFT) |
  2718. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2719. else
  2720. tw32(MAC_TX_LENGTHS,
  2721. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2722. (6 << TX_LENGTHS_IPG_SHIFT) |
  2723. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2724. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2725. if (netif_carrier_ok(tp->dev)) {
  2726. tw32(HOSTCC_STAT_COAL_TICKS,
  2727. tp->coal.stats_block_coalesce_usecs);
  2728. } else {
  2729. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2730. }
  2731. }
  2732. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2733. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2734. if (!netif_carrier_ok(tp->dev))
  2735. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2736. tp->pwrmgmt_thresh;
  2737. else
  2738. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2739. tw32(PCIE_PWR_MGMT_THRESH, val);
  2740. }
  2741. return err;
  2742. }
  2743. /* This is called whenever we suspect that the system chipset is re-
  2744. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2745. * is bogus tx completions. We try to recover by setting the
  2746. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2747. * in the workqueue.
  2748. */
  2749. static void tg3_tx_recover(struct tg3 *tp)
  2750. {
  2751. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2752. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2753. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2754. "mapped I/O cycles to the network device, attempting to "
  2755. "recover. Please report the problem to the driver maintainer "
  2756. "and include system chipset information.\n", tp->dev->name);
  2757. spin_lock(&tp->lock);
  2758. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2759. spin_unlock(&tp->lock);
  2760. }
  2761. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2762. {
  2763. smp_mb();
  2764. return (tp->tx_pending -
  2765. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2766. }
  2767. /* Tigon3 never reports partial packet sends. So we do not
  2768. * need special logic to handle SKBs that have not had all
  2769. * of their frags sent yet, like SunGEM does.
  2770. */
  2771. static void tg3_tx(struct tg3 *tp)
  2772. {
  2773. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2774. u32 sw_idx = tp->tx_cons;
  2775. while (sw_idx != hw_idx) {
  2776. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2777. struct sk_buff *skb = ri->skb;
  2778. int i, tx_bug = 0;
  2779. if (unlikely(skb == NULL)) {
  2780. tg3_tx_recover(tp);
  2781. return;
  2782. }
  2783. pci_unmap_single(tp->pdev,
  2784. pci_unmap_addr(ri, mapping),
  2785. skb_headlen(skb),
  2786. PCI_DMA_TODEVICE);
  2787. ri->skb = NULL;
  2788. sw_idx = NEXT_TX(sw_idx);
  2789. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2790. ri = &tp->tx_buffers[sw_idx];
  2791. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2792. tx_bug = 1;
  2793. pci_unmap_page(tp->pdev,
  2794. pci_unmap_addr(ri, mapping),
  2795. skb_shinfo(skb)->frags[i].size,
  2796. PCI_DMA_TODEVICE);
  2797. sw_idx = NEXT_TX(sw_idx);
  2798. }
  2799. dev_kfree_skb(skb);
  2800. if (unlikely(tx_bug)) {
  2801. tg3_tx_recover(tp);
  2802. return;
  2803. }
  2804. }
  2805. tp->tx_cons = sw_idx;
  2806. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2807. * before checking for netif_queue_stopped(). Without the
  2808. * memory barrier, there is a small possibility that tg3_start_xmit()
  2809. * will miss it and cause the queue to be stopped forever.
  2810. */
  2811. smp_mb();
  2812. if (unlikely(netif_queue_stopped(tp->dev) &&
  2813. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2814. netif_tx_lock(tp->dev);
  2815. if (netif_queue_stopped(tp->dev) &&
  2816. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2817. netif_wake_queue(tp->dev);
  2818. netif_tx_unlock(tp->dev);
  2819. }
  2820. }
  2821. /* Returns size of skb allocated or < 0 on error.
  2822. *
  2823. * We only need to fill in the address because the other members
  2824. * of the RX descriptor are invariant, see tg3_init_rings.
  2825. *
  2826. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2827. * posting buffers we only dirty the first cache line of the RX
  2828. * descriptor (containing the address). Whereas for the RX status
  2829. * buffers the cpu only reads the last cacheline of the RX descriptor
  2830. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2831. */
  2832. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2833. int src_idx, u32 dest_idx_unmasked)
  2834. {
  2835. struct tg3_rx_buffer_desc *desc;
  2836. struct ring_info *map, *src_map;
  2837. struct sk_buff *skb;
  2838. dma_addr_t mapping;
  2839. int skb_size, dest_idx;
  2840. src_map = NULL;
  2841. switch (opaque_key) {
  2842. case RXD_OPAQUE_RING_STD:
  2843. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2844. desc = &tp->rx_std[dest_idx];
  2845. map = &tp->rx_std_buffers[dest_idx];
  2846. if (src_idx >= 0)
  2847. src_map = &tp->rx_std_buffers[src_idx];
  2848. skb_size = tp->rx_pkt_buf_sz;
  2849. break;
  2850. case RXD_OPAQUE_RING_JUMBO:
  2851. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2852. desc = &tp->rx_jumbo[dest_idx];
  2853. map = &tp->rx_jumbo_buffers[dest_idx];
  2854. if (src_idx >= 0)
  2855. src_map = &tp->rx_jumbo_buffers[src_idx];
  2856. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2857. break;
  2858. default:
  2859. return -EINVAL;
  2860. };
  2861. /* Do not overwrite any of the map or rp information
  2862. * until we are sure we can commit to a new buffer.
  2863. *
  2864. * Callers depend upon this behavior and assume that
  2865. * we leave everything unchanged if we fail.
  2866. */
  2867. skb = netdev_alloc_skb(tp->dev, skb_size);
  2868. if (skb == NULL)
  2869. return -ENOMEM;
  2870. skb_reserve(skb, tp->rx_offset);
  2871. mapping = pci_map_single(tp->pdev, skb->data,
  2872. skb_size - tp->rx_offset,
  2873. PCI_DMA_FROMDEVICE);
  2874. map->skb = skb;
  2875. pci_unmap_addr_set(map, mapping, mapping);
  2876. if (src_map != NULL)
  2877. src_map->skb = NULL;
  2878. desc->addr_hi = ((u64)mapping >> 32);
  2879. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2880. return skb_size;
  2881. }
  2882. /* We only need to move over in the address because the other
  2883. * members of the RX descriptor are invariant. See notes above
  2884. * tg3_alloc_rx_skb for full details.
  2885. */
  2886. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2887. int src_idx, u32 dest_idx_unmasked)
  2888. {
  2889. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2890. struct ring_info *src_map, *dest_map;
  2891. int dest_idx;
  2892. switch (opaque_key) {
  2893. case RXD_OPAQUE_RING_STD:
  2894. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2895. dest_desc = &tp->rx_std[dest_idx];
  2896. dest_map = &tp->rx_std_buffers[dest_idx];
  2897. src_desc = &tp->rx_std[src_idx];
  2898. src_map = &tp->rx_std_buffers[src_idx];
  2899. break;
  2900. case RXD_OPAQUE_RING_JUMBO:
  2901. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2902. dest_desc = &tp->rx_jumbo[dest_idx];
  2903. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2904. src_desc = &tp->rx_jumbo[src_idx];
  2905. src_map = &tp->rx_jumbo_buffers[src_idx];
  2906. break;
  2907. default:
  2908. return;
  2909. };
  2910. dest_map->skb = src_map->skb;
  2911. pci_unmap_addr_set(dest_map, mapping,
  2912. pci_unmap_addr(src_map, mapping));
  2913. dest_desc->addr_hi = src_desc->addr_hi;
  2914. dest_desc->addr_lo = src_desc->addr_lo;
  2915. src_map->skb = NULL;
  2916. }
  2917. #if TG3_VLAN_TAG_USED
  2918. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2919. {
  2920. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2921. }
  2922. #endif
  2923. /* The RX ring scheme is composed of multiple rings which post fresh
  2924. * buffers to the chip, and one special ring the chip uses to report
  2925. * status back to the host.
  2926. *
  2927. * The special ring reports the status of received packets to the
  2928. * host. The chip does not write into the original descriptor the
  2929. * RX buffer was obtained from. The chip simply takes the original
  2930. * descriptor as provided by the host, updates the status and length
  2931. * field, then writes this into the next status ring entry.
  2932. *
  2933. * Each ring the host uses to post buffers to the chip is described
  2934. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2935. * it is first placed into the on-chip ram. When the packet's length
  2936. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2937. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2938. * which is within the range of the new packet's length is chosen.
  2939. *
  2940. * The "separate ring for rx status" scheme may sound queer, but it makes
  2941. * sense from a cache coherency perspective. If only the host writes
  2942. * to the buffer post rings, and only the chip writes to the rx status
  2943. * rings, then cache lines never move beyond shared-modified state.
  2944. * If both the host and chip were to write into the same ring, cache line
  2945. * eviction could occur since both entities want it in an exclusive state.
  2946. */
  2947. static int tg3_rx(struct tg3 *tp, int budget)
  2948. {
  2949. u32 work_mask, rx_std_posted = 0;
  2950. u32 sw_idx = tp->rx_rcb_ptr;
  2951. u16 hw_idx;
  2952. int received;
  2953. hw_idx = tp->hw_status->idx[0].rx_producer;
  2954. /*
  2955. * We need to order the read of hw_idx and the read of
  2956. * the opaque cookie.
  2957. */
  2958. rmb();
  2959. work_mask = 0;
  2960. received = 0;
  2961. while (sw_idx != hw_idx && budget > 0) {
  2962. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2963. unsigned int len;
  2964. struct sk_buff *skb;
  2965. dma_addr_t dma_addr;
  2966. u32 opaque_key, desc_idx, *post_ptr;
  2967. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2968. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2969. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2970. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2971. mapping);
  2972. skb = tp->rx_std_buffers[desc_idx].skb;
  2973. post_ptr = &tp->rx_std_ptr;
  2974. rx_std_posted++;
  2975. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2976. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2977. mapping);
  2978. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2979. post_ptr = &tp->rx_jumbo_ptr;
  2980. }
  2981. else {
  2982. goto next_pkt_nopost;
  2983. }
  2984. work_mask |= opaque_key;
  2985. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2986. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2987. drop_it:
  2988. tg3_recycle_rx(tp, opaque_key,
  2989. desc_idx, *post_ptr);
  2990. drop_it_no_recycle:
  2991. /* Other statistics kept track of by card. */
  2992. tp->net_stats.rx_dropped++;
  2993. goto next_pkt;
  2994. }
  2995. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2996. if (len > RX_COPY_THRESHOLD
  2997. && tp->rx_offset == 2
  2998. /* rx_offset != 2 iff this is a 5701 card running
  2999. * in PCI-X mode [see tg3_get_invariants()] */
  3000. ) {
  3001. int skb_size;
  3002. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3003. desc_idx, *post_ptr);
  3004. if (skb_size < 0)
  3005. goto drop_it;
  3006. pci_unmap_single(tp->pdev, dma_addr,
  3007. skb_size - tp->rx_offset,
  3008. PCI_DMA_FROMDEVICE);
  3009. skb_put(skb, len);
  3010. } else {
  3011. struct sk_buff *copy_skb;
  3012. tg3_recycle_rx(tp, opaque_key,
  3013. desc_idx, *post_ptr);
  3014. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3015. if (copy_skb == NULL)
  3016. goto drop_it_no_recycle;
  3017. skb_reserve(copy_skb, 2);
  3018. skb_put(copy_skb, len);
  3019. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3020. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3021. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3022. /* We'll reuse the original ring buffer. */
  3023. skb = copy_skb;
  3024. }
  3025. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3026. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3027. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3028. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3029. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3030. else
  3031. skb->ip_summed = CHECKSUM_NONE;
  3032. skb->protocol = eth_type_trans(skb, tp->dev);
  3033. #if TG3_VLAN_TAG_USED
  3034. if (tp->vlgrp != NULL &&
  3035. desc->type_flags & RXD_FLAG_VLAN) {
  3036. tg3_vlan_rx(tp, skb,
  3037. desc->err_vlan & RXD_VLAN_MASK);
  3038. } else
  3039. #endif
  3040. netif_receive_skb(skb);
  3041. tp->dev->last_rx = jiffies;
  3042. received++;
  3043. budget--;
  3044. next_pkt:
  3045. (*post_ptr)++;
  3046. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3047. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3048. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3049. TG3_64BIT_REG_LOW, idx);
  3050. work_mask &= ~RXD_OPAQUE_RING_STD;
  3051. rx_std_posted = 0;
  3052. }
  3053. next_pkt_nopost:
  3054. sw_idx++;
  3055. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3056. /* Refresh hw_idx to see if there is new work */
  3057. if (sw_idx == hw_idx) {
  3058. hw_idx = tp->hw_status->idx[0].rx_producer;
  3059. rmb();
  3060. }
  3061. }
  3062. /* ACK the status ring. */
  3063. tp->rx_rcb_ptr = sw_idx;
  3064. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3065. /* Refill RX ring(s). */
  3066. if (work_mask & RXD_OPAQUE_RING_STD) {
  3067. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3068. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3069. sw_idx);
  3070. }
  3071. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3072. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3073. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3074. sw_idx);
  3075. }
  3076. mmiowb();
  3077. return received;
  3078. }
  3079. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3080. {
  3081. struct tg3_hw_status *sblk = tp->hw_status;
  3082. /* handle link change and other phy events */
  3083. if (!(tp->tg3_flags &
  3084. (TG3_FLAG_USE_LINKCHG_REG |
  3085. TG3_FLAG_POLL_SERDES))) {
  3086. if (sblk->status & SD_STATUS_LINK_CHG) {
  3087. sblk->status = SD_STATUS_UPDATED |
  3088. (sblk->status & ~SD_STATUS_LINK_CHG);
  3089. spin_lock(&tp->lock);
  3090. tg3_setup_phy(tp, 0);
  3091. spin_unlock(&tp->lock);
  3092. }
  3093. }
  3094. /* run TX completion thread */
  3095. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3096. tg3_tx(tp);
  3097. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3098. return work_done;
  3099. }
  3100. /* run RX thread, within the bounds set by NAPI.
  3101. * All RX "locking" is done by ensuring outside
  3102. * code synchronizes with tg3->napi.poll()
  3103. */
  3104. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3105. work_done += tg3_rx(tp, budget - work_done);
  3106. return work_done;
  3107. }
  3108. static int tg3_poll(struct napi_struct *napi, int budget)
  3109. {
  3110. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3111. int work_done = 0;
  3112. struct tg3_hw_status *sblk = tp->hw_status;
  3113. while (1) {
  3114. work_done = tg3_poll_work(tp, work_done, budget);
  3115. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3116. goto tx_recovery;
  3117. if (unlikely(work_done >= budget))
  3118. break;
  3119. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3120. /* tp->last_tag is used in tg3_restart_ints() below
  3121. * to tell the hw how much work has been processed,
  3122. * so we must read it before checking for more work.
  3123. */
  3124. tp->last_tag = sblk->status_tag;
  3125. rmb();
  3126. } else
  3127. sblk->status &= ~SD_STATUS_UPDATED;
  3128. if (likely(!tg3_has_work(tp))) {
  3129. netif_rx_complete(tp->dev, napi);
  3130. tg3_restart_ints(tp);
  3131. break;
  3132. }
  3133. }
  3134. return work_done;
  3135. tx_recovery:
  3136. /* work_done is guaranteed to be less than budget. */
  3137. netif_rx_complete(tp->dev, napi);
  3138. schedule_work(&tp->reset_task);
  3139. return work_done;
  3140. }
  3141. static void tg3_irq_quiesce(struct tg3 *tp)
  3142. {
  3143. BUG_ON(tp->irq_sync);
  3144. tp->irq_sync = 1;
  3145. smp_mb();
  3146. synchronize_irq(tp->pdev->irq);
  3147. }
  3148. static inline int tg3_irq_sync(struct tg3 *tp)
  3149. {
  3150. return tp->irq_sync;
  3151. }
  3152. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3153. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3154. * with as well. Most of the time, this is not necessary except when
  3155. * shutting down the device.
  3156. */
  3157. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3158. {
  3159. spin_lock_bh(&tp->lock);
  3160. if (irq_sync)
  3161. tg3_irq_quiesce(tp);
  3162. }
  3163. static inline void tg3_full_unlock(struct tg3 *tp)
  3164. {
  3165. spin_unlock_bh(&tp->lock);
  3166. }
  3167. /* One-shot MSI handler - Chip automatically disables interrupt
  3168. * after sending MSI so driver doesn't have to do it.
  3169. */
  3170. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3171. {
  3172. struct net_device *dev = dev_id;
  3173. struct tg3 *tp = netdev_priv(dev);
  3174. prefetch(tp->hw_status);
  3175. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3176. if (likely(!tg3_irq_sync(tp)))
  3177. netif_rx_schedule(dev, &tp->napi);
  3178. return IRQ_HANDLED;
  3179. }
  3180. /* MSI ISR - No need to check for interrupt sharing and no need to
  3181. * flush status block and interrupt mailbox. PCI ordering rules
  3182. * guarantee that MSI will arrive after the status block.
  3183. */
  3184. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3185. {
  3186. struct net_device *dev = dev_id;
  3187. struct tg3 *tp = netdev_priv(dev);
  3188. prefetch(tp->hw_status);
  3189. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3190. /*
  3191. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3192. * chip-internal interrupt pending events.
  3193. * Writing non-zero to intr-mbox-0 additional tells the
  3194. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3195. * event coalescing.
  3196. */
  3197. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3198. if (likely(!tg3_irq_sync(tp)))
  3199. netif_rx_schedule(dev, &tp->napi);
  3200. return IRQ_RETVAL(1);
  3201. }
  3202. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3203. {
  3204. struct net_device *dev = dev_id;
  3205. struct tg3 *tp = netdev_priv(dev);
  3206. struct tg3_hw_status *sblk = tp->hw_status;
  3207. unsigned int handled = 1;
  3208. /* In INTx mode, it is possible for the interrupt to arrive at
  3209. * the CPU before the status block posted prior to the interrupt.
  3210. * Reading the PCI State register will confirm whether the
  3211. * interrupt is ours and will flush the status block.
  3212. */
  3213. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3214. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3215. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3216. handled = 0;
  3217. goto out;
  3218. }
  3219. }
  3220. /*
  3221. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3222. * chip-internal interrupt pending events.
  3223. * Writing non-zero to intr-mbox-0 additional tells the
  3224. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3225. * event coalescing.
  3226. *
  3227. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3228. * spurious interrupts. The flush impacts performance but
  3229. * excessive spurious interrupts can be worse in some cases.
  3230. */
  3231. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3232. if (tg3_irq_sync(tp))
  3233. goto out;
  3234. sblk->status &= ~SD_STATUS_UPDATED;
  3235. if (likely(tg3_has_work(tp))) {
  3236. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3237. netif_rx_schedule(dev, &tp->napi);
  3238. } else {
  3239. /* No work, shared interrupt perhaps? re-enable
  3240. * interrupts, and flush that PCI write
  3241. */
  3242. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3243. 0x00000000);
  3244. }
  3245. out:
  3246. return IRQ_RETVAL(handled);
  3247. }
  3248. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3249. {
  3250. struct net_device *dev = dev_id;
  3251. struct tg3 *tp = netdev_priv(dev);
  3252. struct tg3_hw_status *sblk = tp->hw_status;
  3253. unsigned int handled = 1;
  3254. /* In INTx mode, it is possible for the interrupt to arrive at
  3255. * the CPU before the status block posted prior to the interrupt.
  3256. * Reading the PCI State register will confirm whether the
  3257. * interrupt is ours and will flush the status block.
  3258. */
  3259. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3260. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3261. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3262. handled = 0;
  3263. goto out;
  3264. }
  3265. }
  3266. /*
  3267. * writing any value to intr-mbox-0 clears PCI INTA# and
  3268. * chip-internal interrupt pending events.
  3269. * writing non-zero to intr-mbox-0 additional tells the
  3270. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3271. * event coalescing.
  3272. *
  3273. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3274. * spurious interrupts. The flush impacts performance but
  3275. * excessive spurious interrupts can be worse in some cases.
  3276. */
  3277. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3278. if (tg3_irq_sync(tp))
  3279. goto out;
  3280. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3281. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3282. /* Update last_tag to mark that this status has been
  3283. * seen. Because interrupt may be shared, we may be
  3284. * racing with tg3_poll(), so only update last_tag
  3285. * if tg3_poll() is not scheduled.
  3286. */
  3287. tp->last_tag = sblk->status_tag;
  3288. __netif_rx_schedule(dev, &tp->napi);
  3289. }
  3290. out:
  3291. return IRQ_RETVAL(handled);
  3292. }
  3293. /* ISR for interrupt test */
  3294. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3295. {
  3296. struct net_device *dev = dev_id;
  3297. struct tg3 *tp = netdev_priv(dev);
  3298. struct tg3_hw_status *sblk = tp->hw_status;
  3299. if ((sblk->status & SD_STATUS_UPDATED) ||
  3300. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3301. tg3_disable_ints(tp);
  3302. return IRQ_RETVAL(1);
  3303. }
  3304. return IRQ_RETVAL(0);
  3305. }
  3306. static int tg3_init_hw(struct tg3 *, int);
  3307. static int tg3_halt(struct tg3 *, int, int);
  3308. /* Restart hardware after configuration changes, self-test, etc.
  3309. * Invoked with tp->lock held.
  3310. */
  3311. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3312. {
  3313. int err;
  3314. err = tg3_init_hw(tp, reset_phy);
  3315. if (err) {
  3316. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3317. "aborting.\n", tp->dev->name);
  3318. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3319. tg3_full_unlock(tp);
  3320. del_timer_sync(&tp->timer);
  3321. tp->irq_sync = 0;
  3322. napi_enable(&tp->napi);
  3323. dev_close(tp->dev);
  3324. tg3_full_lock(tp, 0);
  3325. }
  3326. return err;
  3327. }
  3328. #ifdef CONFIG_NET_POLL_CONTROLLER
  3329. static void tg3_poll_controller(struct net_device *dev)
  3330. {
  3331. struct tg3 *tp = netdev_priv(dev);
  3332. tg3_interrupt(tp->pdev->irq, dev);
  3333. }
  3334. #endif
  3335. static void tg3_reset_task(struct work_struct *work)
  3336. {
  3337. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3338. unsigned int restart_timer;
  3339. tg3_full_lock(tp, 0);
  3340. if (!netif_running(tp->dev)) {
  3341. tg3_full_unlock(tp);
  3342. return;
  3343. }
  3344. tg3_full_unlock(tp);
  3345. tg3_netif_stop(tp);
  3346. tg3_full_lock(tp, 1);
  3347. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3348. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3349. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3350. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3351. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3352. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3353. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3354. }
  3355. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3356. if (tg3_init_hw(tp, 1))
  3357. goto out;
  3358. tg3_netif_start(tp);
  3359. if (restart_timer)
  3360. mod_timer(&tp->timer, jiffies + 1);
  3361. out:
  3362. tg3_full_unlock(tp);
  3363. }
  3364. static void tg3_dump_short_state(struct tg3 *tp)
  3365. {
  3366. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3367. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3368. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3369. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3370. }
  3371. static void tg3_tx_timeout(struct net_device *dev)
  3372. {
  3373. struct tg3 *tp = netdev_priv(dev);
  3374. if (netif_msg_tx_err(tp)) {
  3375. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3376. dev->name);
  3377. tg3_dump_short_state(tp);
  3378. }
  3379. schedule_work(&tp->reset_task);
  3380. }
  3381. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3382. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3383. {
  3384. u32 base = (u32) mapping & 0xffffffff;
  3385. return ((base > 0xffffdcc0) &&
  3386. (base + len + 8 < base));
  3387. }
  3388. /* Test for DMA addresses > 40-bit */
  3389. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3390. int len)
  3391. {
  3392. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3393. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3394. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3395. return 0;
  3396. #else
  3397. return 0;
  3398. #endif
  3399. }
  3400. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3401. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3402. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3403. u32 last_plus_one, u32 *start,
  3404. u32 base_flags, u32 mss)
  3405. {
  3406. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3407. dma_addr_t new_addr = 0;
  3408. u32 entry = *start;
  3409. int i, ret = 0;
  3410. if (!new_skb) {
  3411. ret = -1;
  3412. } else {
  3413. /* New SKB is guaranteed to be linear. */
  3414. entry = *start;
  3415. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3416. PCI_DMA_TODEVICE);
  3417. /* Make sure new skb does not cross any 4G boundaries.
  3418. * Drop the packet if it does.
  3419. */
  3420. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3421. ret = -1;
  3422. dev_kfree_skb(new_skb);
  3423. new_skb = NULL;
  3424. } else {
  3425. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3426. base_flags, 1 | (mss << 1));
  3427. *start = NEXT_TX(entry);
  3428. }
  3429. }
  3430. /* Now clean up the sw ring entries. */
  3431. i = 0;
  3432. while (entry != last_plus_one) {
  3433. int len;
  3434. if (i == 0)
  3435. len = skb_headlen(skb);
  3436. else
  3437. len = skb_shinfo(skb)->frags[i-1].size;
  3438. pci_unmap_single(tp->pdev,
  3439. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3440. len, PCI_DMA_TODEVICE);
  3441. if (i == 0) {
  3442. tp->tx_buffers[entry].skb = new_skb;
  3443. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3444. } else {
  3445. tp->tx_buffers[entry].skb = NULL;
  3446. }
  3447. entry = NEXT_TX(entry);
  3448. i++;
  3449. }
  3450. dev_kfree_skb(skb);
  3451. return ret;
  3452. }
  3453. static void tg3_set_txd(struct tg3 *tp, int entry,
  3454. dma_addr_t mapping, int len, u32 flags,
  3455. u32 mss_and_is_end)
  3456. {
  3457. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3458. int is_end = (mss_and_is_end & 0x1);
  3459. u32 mss = (mss_and_is_end >> 1);
  3460. u32 vlan_tag = 0;
  3461. if (is_end)
  3462. flags |= TXD_FLAG_END;
  3463. if (flags & TXD_FLAG_VLAN) {
  3464. vlan_tag = flags >> 16;
  3465. flags &= 0xffff;
  3466. }
  3467. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3468. txd->addr_hi = ((u64) mapping >> 32);
  3469. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3470. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3471. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3472. }
  3473. /* hard_start_xmit for devices that don't have any bugs and
  3474. * support TG3_FLG2_HW_TSO_2 only.
  3475. */
  3476. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3477. {
  3478. struct tg3 *tp = netdev_priv(dev);
  3479. dma_addr_t mapping;
  3480. u32 len, entry, base_flags, mss;
  3481. len = skb_headlen(skb);
  3482. /* We are running in BH disabled context with netif_tx_lock
  3483. * and TX reclaim runs via tp->napi.poll inside of a software
  3484. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3485. * no IRQ context deadlocks to worry about either. Rejoice!
  3486. */
  3487. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3488. if (!netif_queue_stopped(dev)) {
  3489. netif_stop_queue(dev);
  3490. /* This is a hard error, log it. */
  3491. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3492. "queue awake!\n", dev->name);
  3493. }
  3494. return NETDEV_TX_BUSY;
  3495. }
  3496. entry = tp->tx_prod;
  3497. base_flags = 0;
  3498. mss = 0;
  3499. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3500. int tcp_opt_len, ip_tcp_len;
  3501. if (skb_header_cloned(skb) &&
  3502. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3503. dev_kfree_skb(skb);
  3504. goto out_unlock;
  3505. }
  3506. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3507. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3508. else {
  3509. struct iphdr *iph = ip_hdr(skb);
  3510. tcp_opt_len = tcp_optlen(skb);
  3511. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3512. iph->check = 0;
  3513. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3514. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3515. }
  3516. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3517. TXD_FLAG_CPU_POST_DMA);
  3518. tcp_hdr(skb)->check = 0;
  3519. }
  3520. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3521. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3522. #if TG3_VLAN_TAG_USED
  3523. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3524. base_flags |= (TXD_FLAG_VLAN |
  3525. (vlan_tx_tag_get(skb) << 16));
  3526. #endif
  3527. /* Queue skb data, a.k.a. the main skb fragment. */
  3528. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3529. tp->tx_buffers[entry].skb = skb;
  3530. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3531. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3532. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3533. entry = NEXT_TX(entry);
  3534. /* Now loop through additional data fragments, and queue them. */
  3535. if (skb_shinfo(skb)->nr_frags > 0) {
  3536. unsigned int i, last;
  3537. last = skb_shinfo(skb)->nr_frags - 1;
  3538. for (i = 0; i <= last; i++) {
  3539. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3540. len = frag->size;
  3541. mapping = pci_map_page(tp->pdev,
  3542. frag->page,
  3543. frag->page_offset,
  3544. len, PCI_DMA_TODEVICE);
  3545. tp->tx_buffers[entry].skb = NULL;
  3546. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3547. tg3_set_txd(tp, entry, mapping, len,
  3548. base_flags, (i == last) | (mss << 1));
  3549. entry = NEXT_TX(entry);
  3550. }
  3551. }
  3552. /* Packets are ready, update Tx producer idx local and on card. */
  3553. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3554. tp->tx_prod = entry;
  3555. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3556. netif_stop_queue(dev);
  3557. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3558. netif_wake_queue(tp->dev);
  3559. }
  3560. out_unlock:
  3561. mmiowb();
  3562. dev->trans_start = jiffies;
  3563. return NETDEV_TX_OK;
  3564. }
  3565. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3566. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3567. * TSO header is greater than 80 bytes.
  3568. */
  3569. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3570. {
  3571. struct sk_buff *segs, *nskb;
  3572. /* Estimate the number of fragments in the worst case */
  3573. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3574. netif_stop_queue(tp->dev);
  3575. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3576. return NETDEV_TX_BUSY;
  3577. netif_wake_queue(tp->dev);
  3578. }
  3579. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3580. if (unlikely(IS_ERR(segs)))
  3581. goto tg3_tso_bug_end;
  3582. do {
  3583. nskb = segs;
  3584. segs = segs->next;
  3585. nskb->next = NULL;
  3586. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3587. } while (segs);
  3588. tg3_tso_bug_end:
  3589. dev_kfree_skb(skb);
  3590. return NETDEV_TX_OK;
  3591. }
  3592. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3593. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3594. */
  3595. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3596. {
  3597. struct tg3 *tp = netdev_priv(dev);
  3598. dma_addr_t mapping;
  3599. u32 len, entry, base_flags, mss;
  3600. int would_hit_hwbug;
  3601. len = skb_headlen(skb);
  3602. /* We are running in BH disabled context with netif_tx_lock
  3603. * and TX reclaim runs via tp->napi.poll inside of a software
  3604. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3605. * no IRQ context deadlocks to worry about either. Rejoice!
  3606. */
  3607. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3608. if (!netif_queue_stopped(dev)) {
  3609. netif_stop_queue(dev);
  3610. /* This is a hard error, log it. */
  3611. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3612. "queue awake!\n", dev->name);
  3613. }
  3614. return NETDEV_TX_BUSY;
  3615. }
  3616. entry = tp->tx_prod;
  3617. base_flags = 0;
  3618. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3619. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3620. mss = 0;
  3621. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3622. struct iphdr *iph;
  3623. int tcp_opt_len, ip_tcp_len, hdr_len;
  3624. if (skb_header_cloned(skb) &&
  3625. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3626. dev_kfree_skb(skb);
  3627. goto out_unlock;
  3628. }
  3629. tcp_opt_len = tcp_optlen(skb);
  3630. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3631. hdr_len = ip_tcp_len + tcp_opt_len;
  3632. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3633. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3634. return (tg3_tso_bug(tp, skb));
  3635. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3636. TXD_FLAG_CPU_POST_DMA);
  3637. iph = ip_hdr(skb);
  3638. iph->check = 0;
  3639. iph->tot_len = htons(mss + hdr_len);
  3640. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3641. tcp_hdr(skb)->check = 0;
  3642. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3643. } else
  3644. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3645. iph->daddr, 0,
  3646. IPPROTO_TCP,
  3647. 0);
  3648. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3649. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3650. if (tcp_opt_len || iph->ihl > 5) {
  3651. int tsflags;
  3652. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3653. mss |= (tsflags << 11);
  3654. }
  3655. } else {
  3656. if (tcp_opt_len || iph->ihl > 5) {
  3657. int tsflags;
  3658. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3659. base_flags |= tsflags << 12;
  3660. }
  3661. }
  3662. }
  3663. #if TG3_VLAN_TAG_USED
  3664. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3665. base_flags |= (TXD_FLAG_VLAN |
  3666. (vlan_tx_tag_get(skb) << 16));
  3667. #endif
  3668. /* Queue skb data, a.k.a. the main skb fragment. */
  3669. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3670. tp->tx_buffers[entry].skb = skb;
  3671. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3672. would_hit_hwbug = 0;
  3673. if (tg3_4g_overflow_test(mapping, len))
  3674. would_hit_hwbug = 1;
  3675. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3676. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3677. entry = NEXT_TX(entry);
  3678. /* Now loop through additional data fragments, and queue them. */
  3679. if (skb_shinfo(skb)->nr_frags > 0) {
  3680. unsigned int i, last;
  3681. last = skb_shinfo(skb)->nr_frags - 1;
  3682. for (i = 0; i <= last; i++) {
  3683. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3684. len = frag->size;
  3685. mapping = pci_map_page(tp->pdev,
  3686. frag->page,
  3687. frag->page_offset,
  3688. len, PCI_DMA_TODEVICE);
  3689. tp->tx_buffers[entry].skb = NULL;
  3690. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3691. if (tg3_4g_overflow_test(mapping, len))
  3692. would_hit_hwbug = 1;
  3693. if (tg3_40bit_overflow_test(tp, mapping, len))
  3694. would_hit_hwbug = 1;
  3695. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3696. tg3_set_txd(tp, entry, mapping, len,
  3697. base_flags, (i == last)|(mss << 1));
  3698. else
  3699. tg3_set_txd(tp, entry, mapping, len,
  3700. base_flags, (i == last));
  3701. entry = NEXT_TX(entry);
  3702. }
  3703. }
  3704. if (would_hit_hwbug) {
  3705. u32 last_plus_one = entry;
  3706. u32 start;
  3707. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3708. start &= (TG3_TX_RING_SIZE - 1);
  3709. /* If the workaround fails due to memory/mapping
  3710. * failure, silently drop this packet.
  3711. */
  3712. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3713. &start, base_flags, mss))
  3714. goto out_unlock;
  3715. entry = start;
  3716. }
  3717. /* Packets are ready, update Tx producer idx local and on card. */
  3718. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3719. tp->tx_prod = entry;
  3720. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3721. netif_stop_queue(dev);
  3722. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3723. netif_wake_queue(tp->dev);
  3724. }
  3725. out_unlock:
  3726. mmiowb();
  3727. dev->trans_start = jiffies;
  3728. return NETDEV_TX_OK;
  3729. }
  3730. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3731. int new_mtu)
  3732. {
  3733. dev->mtu = new_mtu;
  3734. if (new_mtu > ETH_DATA_LEN) {
  3735. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3736. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3737. ethtool_op_set_tso(dev, 0);
  3738. }
  3739. else
  3740. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3741. } else {
  3742. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3743. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3744. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3745. }
  3746. }
  3747. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3748. {
  3749. struct tg3 *tp = netdev_priv(dev);
  3750. int err;
  3751. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3752. return -EINVAL;
  3753. if (!netif_running(dev)) {
  3754. /* We'll just catch it later when the
  3755. * device is up'd.
  3756. */
  3757. tg3_set_mtu(dev, tp, new_mtu);
  3758. return 0;
  3759. }
  3760. tg3_netif_stop(tp);
  3761. tg3_full_lock(tp, 1);
  3762. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3763. tg3_set_mtu(dev, tp, new_mtu);
  3764. err = tg3_restart_hw(tp, 0);
  3765. if (!err)
  3766. tg3_netif_start(tp);
  3767. tg3_full_unlock(tp);
  3768. return err;
  3769. }
  3770. /* Free up pending packets in all rx/tx rings.
  3771. *
  3772. * The chip has been shut down and the driver detached from
  3773. * the networking, so no interrupts or new tx packets will
  3774. * end up in the driver. tp->{tx,}lock is not held and we are not
  3775. * in an interrupt context and thus may sleep.
  3776. */
  3777. static void tg3_free_rings(struct tg3 *tp)
  3778. {
  3779. struct ring_info *rxp;
  3780. int i;
  3781. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3782. rxp = &tp->rx_std_buffers[i];
  3783. if (rxp->skb == NULL)
  3784. continue;
  3785. pci_unmap_single(tp->pdev,
  3786. pci_unmap_addr(rxp, mapping),
  3787. tp->rx_pkt_buf_sz - tp->rx_offset,
  3788. PCI_DMA_FROMDEVICE);
  3789. dev_kfree_skb_any(rxp->skb);
  3790. rxp->skb = NULL;
  3791. }
  3792. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3793. rxp = &tp->rx_jumbo_buffers[i];
  3794. if (rxp->skb == NULL)
  3795. continue;
  3796. pci_unmap_single(tp->pdev,
  3797. pci_unmap_addr(rxp, mapping),
  3798. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3799. PCI_DMA_FROMDEVICE);
  3800. dev_kfree_skb_any(rxp->skb);
  3801. rxp->skb = NULL;
  3802. }
  3803. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3804. struct tx_ring_info *txp;
  3805. struct sk_buff *skb;
  3806. int j;
  3807. txp = &tp->tx_buffers[i];
  3808. skb = txp->skb;
  3809. if (skb == NULL) {
  3810. i++;
  3811. continue;
  3812. }
  3813. pci_unmap_single(tp->pdev,
  3814. pci_unmap_addr(txp, mapping),
  3815. skb_headlen(skb),
  3816. PCI_DMA_TODEVICE);
  3817. txp->skb = NULL;
  3818. i++;
  3819. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3820. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3821. pci_unmap_page(tp->pdev,
  3822. pci_unmap_addr(txp, mapping),
  3823. skb_shinfo(skb)->frags[j].size,
  3824. PCI_DMA_TODEVICE);
  3825. i++;
  3826. }
  3827. dev_kfree_skb_any(skb);
  3828. }
  3829. }
  3830. /* Initialize tx/rx rings for packet processing.
  3831. *
  3832. * The chip has been shut down and the driver detached from
  3833. * the networking, so no interrupts or new tx packets will
  3834. * end up in the driver. tp->{tx,}lock are held and thus
  3835. * we may not sleep.
  3836. */
  3837. static int tg3_init_rings(struct tg3 *tp)
  3838. {
  3839. u32 i;
  3840. /* Free up all the SKBs. */
  3841. tg3_free_rings(tp);
  3842. /* Zero out all descriptors. */
  3843. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3844. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3845. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3846. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3847. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3848. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3849. (tp->dev->mtu > ETH_DATA_LEN))
  3850. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3851. /* Initialize invariants of the rings, we only set this
  3852. * stuff once. This works because the card does not
  3853. * write into the rx buffer posting rings.
  3854. */
  3855. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3856. struct tg3_rx_buffer_desc *rxd;
  3857. rxd = &tp->rx_std[i];
  3858. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3859. << RXD_LEN_SHIFT;
  3860. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3861. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3862. (i << RXD_OPAQUE_INDEX_SHIFT));
  3863. }
  3864. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3865. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3866. struct tg3_rx_buffer_desc *rxd;
  3867. rxd = &tp->rx_jumbo[i];
  3868. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3869. << RXD_LEN_SHIFT;
  3870. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3871. RXD_FLAG_JUMBO;
  3872. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3873. (i << RXD_OPAQUE_INDEX_SHIFT));
  3874. }
  3875. }
  3876. /* Now allocate fresh SKBs for each rx ring. */
  3877. for (i = 0; i < tp->rx_pending; i++) {
  3878. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3879. printk(KERN_WARNING PFX
  3880. "%s: Using a smaller RX standard ring, "
  3881. "only %d out of %d buffers were allocated "
  3882. "successfully.\n",
  3883. tp->dev->name, i, tp->rx_pending);
  3884. if (i == 0)
  3885. return -ENOMEM;
  3886. tp->rx_pending = i;
  3887. break;
  3888. }
  3889. }
  3890. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3891. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3892. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3893. -1, i) < 0) {
  3894. printk(KERN_WARNING PFX
  3895. "%s: Using a smaller RX jumbo ring, "
  3896. "only %d out of %d buffers were "
  3897. "allocated successfully.\n",
  3898. tp->dev->name, i, tp->rx_jumbo_pending);
  3899. if (i == 0) {
  3900. tg3_free_rings(tp);
  3901. return -ENOMEM;
  3902. }
  3903. tp->rx_jumbo_pending = i;
  3904. break;
  3905. }
  3906. }
  3907. }
  3908. return 0;
  3909. }
  3910. /*
  3911. * Must not be invoked with interrupt sources disabled and
  3912. * the hardware shutdown down.
  3913. */
  3914. static void tg3_free_consistent(struct tg3 *tp)
  3915. {
  3916. kfree(tp->rx_std_buffers);
  3917. tp->rx_std_buffers = NULL;
  3918. if (tp->rx_std) {
  3919. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3920. tp->rx_std, tp->rx_std_mapping);
  3921. tp->rx_std = NULL;
  3922. }
  3923. if (tp->rx_jumbo) {
  3924. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3925. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3926. tp->rx_jumbo = NULL;
  3927. }
  3928. if (tp->rx_rcb) {
  3929. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3930. tp->rx_rcb, tp->rx_rcb_mapping);
  3931. tp->rx_rcb = NULL;
  3932. }
  3933. if (tp->tx_ring) {
  3934. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3935. tp->tx_ring, tp->tx_desc_mapping);
  3936. tp->tx_ring = NULL;
  3937. }
  3938. if (tp->hw_status) {
  3939. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3940. tp->hw_status, tp->status_mapping);
  3941. tp->hw_status = NULL;
  3942. }
  3943. if (tp->hw_stats) {
  3944. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3945. tp->hw_stats, tp->stats_mapping);
  3946. tp->hw_stats = NULL;
  3947. }
  3948. }
  3949. /*
  3950. * Must not be invoked with interrupt sources disabled and
  3951. * the hardware shutdown down. Can sleep.
  3952. */
  3953. static int tg3_alloc_consistent(struct tg3 *tp)
  3954. {
  3955. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3956. (TG3_RX_RING_SIZE +
  3957. TG3_RX_JUMBO_RING_SIZE)) +
  3958. (sizeof(struct tx_ring_info) *
  3959. TG3_TX_RING_SIZE),
  3960. GFP_KERNEL);
  3961. if (!tp->rx_std_buffers)
  3962. return -ENOMEM;
  3963. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3964. tp->tx_buffers = (struct tx_ring_info *)
  3965. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3966. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3967. &tp->rx_std_mapping);
  3968. if (!tp->rx_std)
  3969. goto err_out;
  3970. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3971. &tp->rx_jumbo_mapping);
  3972. if (!tp->rx_jumbo)
  3973. goto err_out;
  3974. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3975. &tp->rx_rcb_mapping);
  3976. if (!tp->rx_rcb)
  3977. goto err_out;
  3978. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3979. &tp->tx_desc_mapping);
  3980. if (!tp->tx_ring)
  3981. goto err_out;
  3982. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3983. TG3_HW_STATUS_SIZE,
  3984. &tp->status_mapping);
  3985. if (!tp->hw_status)
  3986. goto err_out;
  3987. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3988. sizeof(struct tg3_hw_stats),
  3989. &tp->stats_mapping);
  3990. if (!tp->hw_stats)
  3991. goto err_out;
  3992. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3993. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3994. return 0;
  3995. err_out:
  3996. tg3_free_consistent(tp);
  3997. return -ENOMEM;
  3998. }
  3999. #define MAX_WAIT_CNT 1000
  4000. /* To stop a block, clear the enable bit and poll till it
  4001. * clears. tp->lock is held.
  4002. */
  4003. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4004. {
  4005. unsigned int i;
  4006. u32 val;
  4007. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4008. switch (ofs) {
  4009. case RCVLSC_MODE:
  4010. case DMAC_MODE:
  4011. case MBFREE_MODE:
  4012. case BUFMGR_MODE:
  4013. case MEMARB_MODE:
  4014. /* We can't enable/disable these bits of the
  4015. * 5705/5750, just say success.
  4016. */
  4017. return 0;
  4018. default:
  4019. break;
  4020. };
  4021. }
  4022. val = tr32(ofs);
  4023. val &= ~enable_bit;
  4024. tw32_f(ofs, val);
  4025. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4026. udelay(100);
  4027. val = tr32(ofs);
  4028. if ((val & enable_bit) == 0)
  4029. break;
  4030. }
  4031. if (i == MAX_WAIT_CNT && !silent) {
  4032. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4033. "ofs=%lx enable_bit=%x\n",
  4034. ofs, enable_bit);
  4035. return -ENODEV;
  4036. }
  4037. return 0;
  4038. }
  4039. /* tp->lock is held. */
  4040. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4041. {
  4042. int i, err;
  4043. tg3_disable_ints(tp);
  4044. tp->rx_mode &= ~RX_MODE_ENABLE;
  4045. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4046. udelay(10);
  4047. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4048. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4049. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4050. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4051. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4052. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4053. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4054. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4055. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4056. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4057. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4058. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4059. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4060. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4061. tw32_f(MAC_MODE, tp->mac_mode);
  4062. udelay(40);
  4063. tp->tx_mode &= ~TX_MODE_ENABLE;
  4064. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4065. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4066. udelay(100);
  4067. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4068. break;
  4069. }
  4070. if (i >= MAX_WAIT_CNT) {
  4071. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4072. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4073. tp->dev->name, tr32(MAC_TX_MODE));
  4074. err |= -ENODEV;
  4075. }
  4076. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4077. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4078. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4079. tw32(FTQ_RESET, 0xffffffff);
  4080. tw32(FTQ_RESET, 0x00000000);
  4081. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4082. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4083. if (tp->hw_status)
  4084. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4085. if (tp->hw_stats)
  4086. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4087. return err;
  4088. }
  4089. /* tp->lock is held. */
  4090. static int tg3_nvram_lock(struct tg3 *tp)
  4091. {
  4092. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4093. int i;
  4094. if (tp->nvram_lock_cnt == 0) {
  4095. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4096. for (i = 0; i < 8000; i++) {
  4097. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4098. break;
  4099. udelay(20);
  4100. }
  4101. if (i == 8000) {
  4102. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4103. return -ENODEV;
  4104. }
  4105. }
  4106. tp->nvram_lock_cnt++;
  4107. }
  4108. return 0;
  4109. }
  4110. /* tp->lock is held. */
  4111. static void tg3_nvram_unlock(struct tg3 *tp)
  4112. {
  4113. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4114. if (tp->nvram_lock_cnt > 0)
  4115. tp->nvram_lock_cnt--;
  4116. if (tp->nvram_lock_cnt == 0)
  4117. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4118. }
  4119. }
  4120. /* tp->lock is held. */
  4121. static void tg3_enable_nvram_access(struct tg3 *tp)
  4122. {
  4123. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4124. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4125. u32 nvaccess = tr32(NVRAM_ACCESS);
  4126. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4127. }
  4128. }
  4129. /* tp->lock is held. */
  4130. static void tg3_disable_nvram_access(struct tg3 *tp)
  4131. {
  4132. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4133. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4134. u32 nvaccess = tr32(NVRAM_ACCESS);
  4135. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4136. }
  4137. }
  4138. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4139. {
  4140. int i;
  4141. u32 apedata;
  4142. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4143. if (apedata != APE_SEG_SIG_MAGIC)
  4144. return;
  4145. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4146. if (apedata != APE_FW_STATUS_READY)
  4147. return;
  4148. /* Wait for up to 1 millisecond for APE to service previous event. */
  4149. for (i = 0; i < 10; i++) {
  4150. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4151. return;
  4152. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4153. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4154. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4155. event | APE_EVENT_STATUS_EVENT_PENDING);
  4156. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4157. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4158. break;
  4159. udelay(100);
  4160. }
  4161. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4162. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4163. }
  4164. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4165. {
  4166. u32 event;
  4167. u32 apedata;
  4168. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4169. return;
  4170. switch (kind) {
  4171. case RESET_KIND_INIT:
  4172. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4173. APE_HOST_SEG_SIG_MAGIC);
  4174. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4175. APE_HOST_SEG_LEN_MAGIC);
  4176. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4177. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4178. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4179. APE_HOST_DRIVER_ID_MAGIC);
  4180. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4181. APE_HOST_BEHAV_NO_PHYLOCK);
  4182. event = APE_EVENT_STATUS_STATE_START;
  4183. break;
  4184. case RESET_KIND_SHUTDOWN:
  4185. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4186. break;
  4187. case RESET_KIND_SUSPEND:
  4188. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4189. break;
  4190. default:
  4191. return;
  4192. }
  4193. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4194. tg3_ape_send_event(tp, event);
  4195. }
  4196. /* tp->lock is held. */
  4197. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4198. {
  4199. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4200. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4201. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4202. switch (kind) {
  4203. case RESET_KIND_INIT:
  4204. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4205. DRV_STATE_START);
  4206. break;
  4207. case RESET_KIND_SHUTDOWN:
  4208. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4209. DRV_STATE_UNLOAD);
  4210. break;
  4211. case RESET_KIND_SUSPEND:
  4212. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4213. DRV_STATE_SUSPEND);
  4214. break;
  4215. default:
  4216. break;
  4217. };
  4218. }
  4219. if (kind == RESET_KIND_INIT ||
  4220. kind == RESET_KIND_SUSPEND)
  4221. tg3_ape_driver_state_change(tp, kind);
  4222. }
  4223. /* tp->lock is held. */
  4224. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4225. {
  4226. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4227. switch (kind) {
  4228. case RESET_KIND_INIT:
  4229. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4230. DRV_STATE_START_DONE);
  4231. break;
  4232. case RESET_KIND_SHUTDOWN:
  4233. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4234. DRV_STATE_UNLOAD_DONE);
  4235. break;
  4236. default:
  4237. break;
  4238. };
  4239. }
  4240. if (kind == RESET_KIND_SHUTDOWN)
  4241. tg3_ape_driver_state_change(tp, kind);
  4242. }
  4243. /* tp->lock is held. */
  4244. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4245. {
  4246. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4247. switch (kind) {
  4248. case RESET_KIND_INIT:
  4249. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4250. DRV_STATE_START);
  4251. break;
  4252. case RESET_KIND_SHUTDOWN:
  4253. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4254. DRV_STATE_UNLOAD);
  4255. break;
  4256. case RESET_KIND_SUSPEND:
  4257. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4258. DRV_STATE_SUSPEND);
  4259. break;
  4260. default:
  4261. break;
  4262. };
  4263. }
  4264. }
  4265. static int tg3_poll_fw(struct tg3 *tp)
  4266. {
  4267. int i;
  4268. u32 val;
  4269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4270. /* Wait up to 20ms for init done. */
  4271. for (i = 0; i < 200; i++) {
  4272. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4273. return 0;
  4274. udelay(100);
  4275. }
  4276. return -ENODEV;
  4277. }
  4278. /* Wait for firmware initialization to complete. */
  4279. for (i = 0; i < 100000; i++) {
  4280. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4281. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4282. break;
  4283. udelay(10);
  4284. }
  4285. /* Chip might not be fitted with firmware. Some Sun onboard
  4286. * parts are configured like that. So don't signal the timeout
  4287. * of the above loop as an error, but do report the lack of
  4288. * running firmware once.
  4289. */
  4290. if (i >= 100000 &&
  4291. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4292. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4293. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4294. tp->dev->name);
  4295. }
  4296. return 0;
  4297. }
  4298. /* Save PCI command register before chip reset */
  4299. static void tg3_save_pci_state(struct tg3 *tp)
  4300. {
  4301. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4302. }
  4303. /* Restore PCI state after chip reset */
  4304. static void tg3_restore_pci_state(struct tg3 *tp)
  4305. {
  4306. u32 val;
  4307. /* Re-enable indirect register accesses. */
  4308. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4309. tp->misc_host_ctrl);
  4310. /* Set MAX PCI retry to zero. */
  4311. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4312. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4313. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4314. val |= PCISTATE_RETRY_SAME_DMA;
  4315. /* Allow reads and writes to the APE register and memory space. */
  4316. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4317. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4318. PCISTATE_ALLOW_APE_SHMEM_WR;
  4319. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4320. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4321. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4322. pcie_set_readrq(tp->pdev, 4096);
  4323. else {
  4324. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4325. tp->pci_cacheline_sz);
  4326. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4327. tp->pci_lat_timer);
  4328. }
  4329. /* Make sure PCI-X relaxed ordering bit is clear. */
  4330. if (tp->pcix_cap) {
  4331. u16 pcix_cmd;
  4332. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4333. &pcix_cmd);
  4334. pcix_cmd &= ~PCI_X_CMD_ERO;
  4335. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4336. pcix_cmd);
  4337. }
  4338. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4339. /* Chip reset on 5780 will reset MSI enable bit,
  4340. * so need to restore it.
  4341. */
  4342. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4343. u16 ctrl;
  4344. pci_read_config_word(tp->pdev,
  4345. tp->msi_cap + PCI_MSI_FLAGS,
  4346. &ctrl);
  4347. pci_write_config_word(tp->pdev,
  4348. tp->msi_cap + PCI_MSI_FLAGS,
  4349. ctrl | PCI_MSI_FLAGS_ENABLE);
  4350. val = tr32(MSGINT_MODE);
  4351. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4352. }
  4353. }
  4354. }
  4355. static void tg3_stop_fw(struct tg3 *);
  4356. /* tp->lock is held. */
  4357. static int tg3_chip_reset(struct tg3 *tp)
  4358. {
  4359. u32 val;
  4360. void (*write_op)(struct tg3 *, u32, u32);
  4361. int err;
  4362. tg3_nvram_lock(tp);
  4363. /* No matching tg3_nvram_unlock() after this because
  4364. * chip reset below will undo the nvram lock.
  4365. */
  4366. tp->nvram_lock_cnt = 0;
  4367. /* GRC_MISC_CFG core clock reset will clear the memory
  4368. * enable bit in PCI register 4 and the MSI enable bit
  4369. * on some chips, so we save relevant registers here.
  4370. */
  4371. tg3_save_pci_state(tp);
  4372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4377. tw32(GRC_FASTBOOT_PC, 0);
  4378. /*
  4379. * We must avoid the readl() that normally takes place.
  4380. * It locks machines, causes machine checks, and other
  4381. * fun things. So, temporarily disable the 5701
  4382. * hardware workaround, while we do the reset.
  4383. */
  4384. write_op = tp->write32;
  4385. if (write_op == tg3_write_flush_reg32)
  4386. tp->write32 = tg3_write32;
  4387. /* Prevent the irq handler from reading or writing PCI registers
  4388. * during chip reset when the memory enable bit in the PCI command
  4389. * register may be cleared. The chip does not generate interrupt
  4390. * at this time, but the irq handler may still be called due to irq
  4391. * sharing or irqpoll.
  4392. */
  4393. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4394. if (tp->hw_status) {
  4395. tp->hw_status->status = 0;
  4396. tp->hw_status->status_tag = 0;
  4397. }
  4398. tp->last_tag = 0;
  4399. smp_mb();
  4400. synchronize_irq(tp->pdev->irq);
  4401. /* do the reset */
  4402. val = GRC_MISC_CFG_CORECLK_RESET;
  4403. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4404. if (tr32(0x7e2c) == 0x60) {
  4405. tw32(0x7e2c, 0x20);
  4406. }
  4407. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4408. tw32(GRC_MISC_CFG, (1 << 29));
  4409. val |= (1 << 29);
  4410. }
  4411. }
  4412. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4413. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4414. tw32(GRC_VCPU_EXT_CTRL,
  4415. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4416. }
  4417. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4418. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4419. tw32(GRC_MISC_CFG, val);
  4420. /* restore 5701 hardware bug workaround write method */
  4421. tp->write32 = write_op;
  4422. /* Unfortunately, we have to delay before the PCI read back.
  4423. * Some 575X chips even will not respond to a PCI cfg access
  4424. * when the reset command is given to the chip.
  4425. *
  4426. * How do these hardware designers expect things to work
  4427. * properly if the PCI write is posted for a long period
  4428. * of time? It is always necessary to have some method by
  4429. * which a register read back can occur to push the write
  4430. * out which does the reset.
  4431. *
  4432. * For most tg3 variants the trick below was working.
  4433. * Ho hum...
  4434. */
  4435. udelay(120);
  4436. /* Flush PCI posted writes. The normal MMIO registers
  4437. * are inaccessible at this time so this is the only
  4438. * way to make this reliably (actually, this is no longer
  4439. * the case, see above). I tried to use indirect
  4440. * register read/write but this upset some 5701 variants.
  4441. */
  4442. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4443. udelay(120);
  4444. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4445. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4446. int i;
  4447. u32 cfg_val;
  4448. /* Wait for link training to complete. */
  4449. for (i = 0; i < 5000; i++)
  4450. udelay(100);
  4451. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4452. pci_write_config_dword(tp->pdev, 0xc4,
  4453. cfg_val | (1 << 15));
  4454. }
  4455. /* Set PCIE max payload size and clear error status. */
  4456. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4457. }
  4458. tg3_restore_pci_state(tp);
  4459. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4460. val = 0;
  4461. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4462. val = tr32(MEMARB_MODE);
  4463. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4464. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4465. tg3_stop_fw(tp);
  4466. tw32(0x5000, 0x400);
  4467. }
  4468. tw32(GRC_MODE, tp->grc_mode);
  4469. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4470. val = tr32(0xc4);
  4471. tw32(0xc4, val | (1 << 15));
  4472. }
  4473. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4475. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4476. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4477. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4478. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4479. }
  4480. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4481. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4482. tw32_f(MAC_MODE, tp->mac_mode);
  4483. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4484. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4485. tw32_f(MAC_MODE, tp->mac_mode);
  4486. } else
  4487. tw32_f(MAC_MODE, 0);
  4488. udelay(40);
  4489. err = tg3_poll_fw(tp);
  4490. if (err)
  4491. return err;
  4492. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4493. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4494. val = tr32(0x7c00);
  4495. tw32(0x7c00, val | (1 << 25));
  4496. }
  4497. /* Reprobe ASF enable state. */
  4498. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4499. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4500. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4501. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4502. u32 nic_cfg;
  4503. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4504. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4505. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4506. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4507. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4508. }
  4509. }
  4510. return 0;
  4511. }
  4512. /* tp->lock is held. */
  4513. static void tg3_stop_fw(struct tg3 *tp)
  4514. {
  4515. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4516. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4517. u32 val;
  4518. int i;
  4519. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4520. val = tr32(GRC_RX_CPU_EVENT);
  4521. val |= (1 << 14);
  4522. tw32(GRC_RX_CPU_EVENT, val);
  4523. /* Wait for RX cpu to ACK the event. */
  4524. for (i = 0; i < 100; i++) {
  4525. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4526. break;
  4527. udelay(1);
  4528. }
  4529. }
  4530. }
  4531. /* tp->lock is held. */
  4532. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4533. {
  4534. int err;
  4535. tg3_stop_fw(tp);
  4536. tg3_write_sig_pre_reset(tp, kind);
  4537. tg3_abort_hw(tp, silent);
  4538. err = tg3_chip_reset(tp);
  4539. tg3_write_sig_legacy(tp, kind);
  4540. tg3_write_sig_post_reset(tp, kind);
  4541. if (err)
  4542. return err;
  4543. return 0;
  4544. }
  4545. #define TG3_FW_RELEASE_MAJOR 0x0
  4546. #define TG3_FW_RELASE_MINOR 0x0
  4547. #define TG3_FW_RELEASE_FIX 0x0
  4548. #define TG3_FW_START_ADDR 0x08000000
  4549. #define TG3_FW_TEXT_ADDR 0x08000000
  4550. #define TG3_FW_TEXT_LEN 0x9c0
  4551. #define TG3_FW_RODATA_ADDR 0x080009c0
  4552. #define TG3_FW_RODATA_LEN 0x60
  4553. #define TG3_FW_DATA_ADDR 0x08000a40
  4554. #define TG3_FW_DATA_LEN 0x20
  4555. #define TG3_FW_SBSS_ADDR 0x08000a60
  4556. #define TG3_FW_SBSS_LEN 0xc
  4557. #define TG3_FW_BSS_ADDR 0x08000a70
  4558. #define TG3_FW_BSS_LEN 0x10
  4559. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4560. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4561. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4562. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4563. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4564. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4565. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4566. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4567. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4568. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4569. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4570. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4571. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4572. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4573. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4574. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4575. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4576. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4577. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4578. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4579. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4580. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4581. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4582. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4583. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4584. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4585. 0, 0, 0, 0, 0, 0,
  4586. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4587. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4588. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4589. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4590. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4591. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4592. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4593. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4594. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4595. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4596. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4597. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4598. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4599. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4600. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4601. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4602. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4603. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4604. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4605. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4606. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4607. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4608. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4609. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4610. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4611. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4612. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4613. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4614. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4615. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4616. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4617. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4618. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4619. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4620. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4621. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4622. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4623. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4624. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4625. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4626. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4627. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4628. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4629. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4630. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4631. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4632. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4633. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4634. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4635. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4636. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4637. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4638. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4639. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4640. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4641. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4642. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4643. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4644. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4645. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4646. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4647. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4648. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4649. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4650. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4651. };
  4652. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4653. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4654. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4655. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4656. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4657. 0x00000000
  4658. };
  4659. #if 0 /* All zeros, don't eat up space with it. */
  4660. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4661. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4662. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4663. };
  4664. #endif
  4665. #define RX_CPU_SCRATCH_BASE 0x30000
  4666. #define RX_CPU_SCRATCH_SIZE 0x04000
  4667. #define TX_CPU_SCRATCH_BASE 0x34000
  4668. #define TX_CPU_SCRATCH_SIZE 0x04000
  4669. /* tp->lock is held. */
  4670. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4671. {
  4672. int i;
  4673. BUG_ON(offset == TX_CPU_BASE &&
  4674. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4675. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4676. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4677. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4678. return 0;
  4679. }
  4680. if (offset == RX_CPU_BASE) {
  4681. for (i = 0; i < 10000; i++) {
  4682. tw32(offset + CPU_STATE, 0xffffffff);
  4683. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4684. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4685. break;
  4686. }
  4687. tw32(offset + CPU_STATE, 0xffffffff);
  4688. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4689. udelay(10);
  4690. } else {
  4691. for (i = 0; i < 10000; i++) {
  4692. tw32(offset + CPU_STATE, 0xffffffff);
  4693. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4694. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4695. break;
  4696. }
  4697. }
  4698. if (i >= 10000) {
  4699. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4700. "and %s CPU\n",
  4701. tp->dev->name,
  4702. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4703. return -ENODEV;
  4704. }
  4705. /* Clear firmware's nvram arbitration. */
  4706. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4707. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4708. return 0;
  4709. }
  4710. struct fw_info {
  4711. unsigned int text_base;
  4712. unsigned int text_len;
  4713. const u32 *text_data;
  4714. unsigned int rodata_base;
  4715. unsigned int rodata_len;
  4716. const u32 *rodata_data;
  4717. unsigned int data_base;
  4718. unsigned int data_len;
  4719. const u32 *data_data;
  4720. };
  4721. /* tp->lock is held. */
  4722. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4723. int cpu_scratch_size, struct fw_info *info)
  4724. {
  4725. int err, lock_err, i;
  4726. void (*write_op)(struct tg3 *, u32, u32);
  4727. if (cpu_base == TX_CPU_BASE &&
  4728. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4729. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4730. "TX cpu firmware on %s which is 5705.\n",
  4731. tp->dev->name);
  4732. return -EINVAL;
  4733. }
  4734. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4735. write_op = tg3_write_mem;
  4736. else
  4737. write_op = tg3_write_indirect_reg32;
  4738. /* It is possible that bootcode is still loading at this point.
  4739. * Get the nvram lock first before halting the cpu.
  4740. */
  4741. lock_err = tg3_nvram_lock(tp);
  4742. err = tg3_halt_cpu(tp, cpu_base);
  4743. if (!lock_err)
  4744. tg3_nvram_unlock(tp);
  4745. if (err)
  4746. goto out;
  4747. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4748. write_op(tp, cpu_scratch_base + i, 0);
  4749. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4750. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4751. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4752. write_op(tp, (cpu_scratch_base +
  4753. (info->text_base & 0xffff) +
  4754. (i * sizeof(u32))),
  4755. (info->text_data ?
  4756. info->text_data[i] : 0));
  4757. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4758. write_op(tp, (cpu_scratch_base +
  4759. (info->rodata_base & 0xffff) +
  4760. (i * sizeof(u32))),
  4761. (info->rodata_data ?
  4762. info->rodata_data[i] : 0));
  4763. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4764. write_op(tp, (cpu_scratch_base +
  4765. (info->data_base & 0xffff) +
  4766. (i * sizeof(u32))),
  4767. (info->data_data ?
  4768. info->data_data[i] : 0));
  4769. err = 0;
  4770. out:
  4771. return err;
  4772. }
  4773. /* tp->lock is held. */
  4774. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4775. {
  4776. struct fw_info info;
  4777. int err, i;
  4778. info.text_base = TG3_FW_TEXT_ADDR;
  4779. info.text_len = TG3_FW_TEXT_LEN;
  4780. info.text_data = &tg3FwText[0];
  4781. info.rodata_base = TG3_FW_RODATA_ADDR;
  4782. info.rodata_len = TG3_FW_RODATA_LEN;
  4783. info.rodata_data = &tg3FwRodata[0];
  4784. info.data_base = TG3_FW_DATA_ADDR;
  4785. info.data_len = TG3_FW_DATA_LEN;
  4786. info.data_data = NULL;
  4787. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4788. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4789. &info);
  4790. if (err)
  4791. return err;
  4792. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4793. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4794. &info);
  4795. if (err)
  4796. return err;
  4797. /* Now startup only the RX cpu. */
  4798. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4799. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4800. for (i = 0; i < 5; i++) {
  4801. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4802. break;
  4803. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4804. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4805. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4806. udelay(1000);
  4807. }
  4808. if (i >= 5) {
  4809. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4810. "to set RX CPU PC, is %08x should be %08x\n",
  4811. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4812. TG3_FW_TEXT_ADDR);
  4813. return -ENODEV;
  4814. }
  4815. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4816. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4817. return 0;
  4818. }
  4819. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4820. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4821. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4822. #define TG3_TSO_FW_START_ADDR 0x08000000
  4823. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4824. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4825. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4826. #define TG3_TSO_FW_RODATA_LEN 0x60
  4827. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4828. #define TG3_TSO_FW_DATA_LEN 0x30
  4829. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4830. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4831. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4832. #define TG3_TSO_FW_BSS_LEN 0x894
  4833. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4834. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4835. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4836. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4837. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4838. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4839. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4840. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4841. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4842. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4843. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4844. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4845. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4846. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4847. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4848. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4849. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4850. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4851. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4852. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4853. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4854. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4855. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4856. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4857. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4858. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4859. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4860. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4861. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4862. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4863. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4864. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4865. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4866. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4867. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4868. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4869. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4870. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4871. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4872. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4873. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4874. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4875. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4876. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4877. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4878. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4879. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4880. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4881. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4882. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4883. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4884. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4885. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4886. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4887. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4888. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4889. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4890. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4891. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4892. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4893. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4894. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4895. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4896. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4897. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4898. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4899. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4900. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4901. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4902. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4903. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4904. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4905. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4906. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4907. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4908. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4909. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4910. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4911. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4912. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4913. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4914. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4915. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4916. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4917. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4918. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4919. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4920. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4921. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4922. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4923. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4924. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4925. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4926. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4927. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4928. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4929. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4930. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4931. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4932. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4933. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4934. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4935. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4936. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4937. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4938. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4939. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4940. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4941. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4942. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4943. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4944. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4945. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4946. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4947. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4948. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4949. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4950. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4951. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4952. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4953. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4954. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4955. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4956. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4957. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4958. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4959. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4960. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4961. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4962. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4963. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4964. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4965. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4966. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4967. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4968. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4969. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4970. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4971. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4972. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4973. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4974. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4975. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4976. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4977. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4978. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4979. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4980. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4981. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4982. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4983. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4984. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4985. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4986. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4987. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4988. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4989. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4990. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4991. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4992. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4993. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4994. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4995. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4996. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4997. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4998. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4999. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5000. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5001. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5002. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5003. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5004. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5005. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5006. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5007. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5008. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5009. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5010. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5011. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5012. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5013. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5014. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5015. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5016. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5017. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5018. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5019. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5020. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5021. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5022. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5023. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5024. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5025. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5026. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5027. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5028. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5029. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5030. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5031. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5032. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5033. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5034. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5035. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5036. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5037. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5038. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5039. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5040. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5041. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5042. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5043. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5044. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5045. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5046. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5047. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5048. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5049. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5050. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5051. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5052. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5053. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5054. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5055. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5056. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5057. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5058. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5059. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5060. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5061. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5062. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5063. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5064. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5065. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5066. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5067. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5068. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5069. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5070. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5071. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5072. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5073. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5074. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5075. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5076. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5077. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5078. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5079. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5080. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5081. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5082. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5083. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5084. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5085. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5086. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5087. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5088. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5089. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5090. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5091. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5092. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5093. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5094. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5095. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5096. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5097. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5098. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5099. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5100. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5101. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5102. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5103. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5104. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5105. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5106. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5107. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5108. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5109. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5110. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5111. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5112. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5113. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5114. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5115. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5116. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5117. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5118. };
  5119. static const u32 tg3TsoFwRodata[] = {
  5120. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5121. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5122. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5123. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5124. 0x00000000,
  5125. };
  5126. static const u32 tg3TsoFwData[] = {
  5127. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5128. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5129. 0x00000000,
  5130. };
  5131. /* 5705 needs a special version of the TSO firmware. */
  5132. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5133. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5134. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5135. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5136. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5137. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5138. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5139. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5140. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5141. #define TG3_TSO5_FW_DATA_LEN 0x20
  5142. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5143. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5144. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5145. #define TG3_TSO5_FW_BSS_LEN 0x88
  5146. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5147. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5148. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5149. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5150. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5151. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5152. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5153. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5154. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5155. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5156. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5157. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5158. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5159. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5160. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5161. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5162. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5163. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5164. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5165. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5166. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5167. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5168. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5169. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5170. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5171. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5172. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5173. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5174. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5175. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5176. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5177. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5178. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5179. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5180. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5181. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5182. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5183. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5184. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5185. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5186. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5187. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5188. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5189. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5190. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5191. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5192. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5193. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5194. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5195. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5196. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5197. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5198. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5199. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5200. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5201. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5202. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5203. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5204. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5205. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5206. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5207. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5208. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5209. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5210. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5211. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5212. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5213. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5214. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5215. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5216. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5217. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5218. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5219. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5220. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5221. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5222. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5223. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5224. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5225. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5226. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5227. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5228. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5229. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5230. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5231. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5232. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5233. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5234. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5235. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5236. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5237. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5238. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5239. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5240. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5241. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5242. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5243. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5244. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5245. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5246. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5247. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5248. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5249. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5250. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5251. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5252. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5253. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5254. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5255. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5256. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5257. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5258. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5259. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5260. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5261. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5262. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5263. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5264. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5265. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5266. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5267. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5268. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5269. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5270. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5271. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5272. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5273. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5274. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5275. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5276. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5277. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5278. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5279. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5280. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5281. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5282. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5283. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5284. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5285. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5286. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5287. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5288. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5289. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5290. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5291. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5292. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5293. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5294. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5295. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5296. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5297. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5298. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5299. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5300. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5301. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5302. 0x00000000, 0x00000000, 0x00000000,
  5303. };
  5304. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5305. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5306. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5307. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5308. 0x00000000, 0x00000000, 0x00000000,
  5309. };
  5310. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5311. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5312. 0x00000000, 0x00000000, 0x00000000,
  5313. };
  5314. /* tp->lock is held. */
  5315. static int tg3_load_tso_firmware(struct tg3 *tp)
  5316. {
  5317. struct fw_info info;
  5318. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5319. int err, i;
  5320. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5321. return 0;
  5322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5323. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5324. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5325. info.text_data = &tg3Tso5FwText[0];
  5326. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5327. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5328. info.rodata_data = &tg3Tso5FwRodata[0];
  5329. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5330. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5331. info.data_data = &tg3Tso5FwData[0];
  5332. cpu_base = RX_CPU_BASE;
  5333. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5334. cpu_scratch_size = (info.text_len +
  5335. info.rodata_len +
  5336. info.data_len +
  5337. TG3_TSO5_FW_SBSS_LEN +
  5338. TG3_TSO5_FW_BSS_LEN);
  5339. } else {
  5340. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5341. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5342. info.text_data = &tg3TsoFwText[0];
  5343. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5344. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5345. info.rodata_data = &tg3TsoFwRodata[0];
  5346. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5347. info.data_len = TG3_TSO_FW_DATA_LEN;
  5348. info.data_data = &tg3TsoFwData[0];
  5349. cpu_base = TX_CPU_BASE;
  5350. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5351. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5352. }
  5353. err = tg3_load_firmware_cpu(tp, cpu_base,
  5354. cpu_scratch_base, cpu_scratch_size,
  5355. &info);
  5356. if (err)
  5357. return err;
  5358. /* Now startup the cpu. */
  5359. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5360. tw32_f(cpu_base + CPU_PC, info.text_base);
  5361. for (i = 0; i < 5; i++) {
  5362. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5363. break;
  5364. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5365. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5366. tw32_f(cpu_base + CPU_PC, info.text_base);
  5367. udelay(1000);
  5368. }
  5369. if (i >= 5) {
  5370. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5371. "to set CPU PC, is %08x should be %08x\n",
  5372. tp->dev->name, tr32(cpu_base + CPU_PC),
  5373. info.text_base);
  5374. return -ENODEV;
  5375. }
  5376. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5377. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5378. return 0;
  5379. }
  5380. /* tp->lock is held. */
  5381. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5382. {
  5383. u32 addr_high, addr_low;
  5384. int i;
  5385. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5386. tp->dev->dev_addr[1]);
  5387. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5388. (tp->dev->dev_addr[3] << 16) |
  5389. (tp->dev->dev_addr[4] << 8) |
  5390. (tp->dev->dev_addr[5] << 0));
  5391. for (i = 0; i < 4; i++) {
  5392. if (i == 1 && skip_mac_1)
  5393. continue;
  5394. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5395. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5396. }
  5397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5398. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5399. for (i = 0; i < 12; i++) {
  5400. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5401. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5402. }
  5403. }
  5404. addr_high = (tp->dev->dev_addr[0] +
  5405. tp->dev->dev_addr[1] +
  5406. tp->dev->dev_addr[2] +
  5407. tp->dev->dev_addr[3] +
  5408. tp->dev->dev_addr[4] +
  5409. tp->dev->dev_addr[5]) &
  5410. TX_BACKOFF_SEED_MASK;
  5411. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5412. }
  5413. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5414. {
  5415. struct tg3 *tp = netdev_priv(dev);
  5416. struct sockaddr *addr = p;
  5417. int err = 0, skip_mac_1 = 0;
  5418. if (!is_valid_ether_addr(addr->sa_data))
  5419. return -EINVAL;
  5420. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5421. if (!netif_running(dev))
  5422. return 0;
  5423. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5424. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5425. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5426. addr0_low = tr32(MAC_ADDR_0_LOW);
  5427. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5428. addr1_low = tr32(MAC_ADDR_1_LOW);
  5429. /* Skip MAC addr 1 if ASF is using it. */
  5430. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5431. !(addr1_high == 0 && addr1_low == 0))
  5432. skip_mac_1 = 1;
  5433. }
  5434. spin_lock_bh(&tp->lock);
  5435. __tg3_set_mac_addr(tp, skip_mac_1);
  5436. spin_unlock_bh(&tp->lock);
  5437. return err;
  5438. }
  5439. /* tp->lock is held. */
  5440. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5441. dma_addr_t mapping, u32 maxlen_flags,
  5442. u32 nic_addr)
  5443. {
  5444. tg3_write_mem(tp,
  5445. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5446. ((u64) mapping >> 32));
  5447. tg3_write_mem(tp,
  5448. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5449. ((u64) mapping & 0xffffffff));
  5450. tg3_write_mem(tp,
  5451. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5452. maxlen_flags);
  5453. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5454. tg3_write_mem(tp,
  5455. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5456. nic_addr);
  5457. }
  5458. static void __tg3_set_rx_mode(struct net_device *);
  5459. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5460. {
  5461. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5462. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5463. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5464. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5465. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5466. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5467. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5468. }
  5469. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5470. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5471. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5472. u32 val = ec->stats_block_coalesce_usecs;
  5473. if (!netif_carrier_ok(tp->dev))
  5474. val = 0;
  5475. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5476. }
  5477. }
  5478. /* tp->lock is held. */
  5479. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5480. {
  5481. u32 val, rdmac_mode;
  5482. int i, err, limit;
  5483. tg3_disable_ints(tp);
  5484. tg3_stop_fw(tp);
  5485. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5486. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5487. tg3_abort_hw(tp, 1);
  5488. }
  5489. if (reset_phy)
  5490. tg3_phy_reset(tp);
  5491. err = tg3_chip_reset(tp);
  5492. if (err)
  5493. return err;
  5494. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5495. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5496. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5497. val = tr32(TG3_CPMU_CTRL);
  5498. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5499. tw32(TG3_CPMU_CTRL, val);
  5500. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5501. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5502. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5503. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5504. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5505. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5506. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5507. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5508. val = tr32(TG3_CPMU_HST_ACC);
  5509. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5510. val |= CPMU_HST_ACC_MACCLK_6_25;
  5511. tw32(TG3_CPMU_HST_ACC, val);
  5512. }
  5513. /* This works around an issue with Athlon chipsets on
  5514. * B3 tigon3 silicon. This bit has no effect on any
  5515. * other revision. But do not set this on PCI Express
  5516. * chips and don't even touch the clocks if the CPMU is present.
  5517. */
  5518. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5519. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5520. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5521. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5522. }
  5523. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5524. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5525. val = tr32(TG3PCI_PCISTATE);
  5526. val |= PCISTATE_RETRY_SAME_DMA;
  5527. tw32(TG3PCI_PCISTATE, val);
  5528. }
  5529. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5530. /* Allow reads and writes to the
  5531. * APE register and memory space.
  5532. */
  5533. val = tr32(TG3PCI_PCISTATE);
  5534. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5535. PCISTATE_ALLOW_APE_SHMEM_WR;
  5536. tw32(TG3PCI_PCISTATE, val);
  5537. }
  5538. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5539. /* Enable some hw fixes. */
  5540. val = tr32(TG3PCI_MSI_DATA);
  5541. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5542. tw32(TG3PCI_MSI_DATA, val);
  5543. }
  5544. /* Descriptor ring init may make accesses to the
  5545. * NIC SRAM area to setup the TX descriptors, so we
  5546. * can only do this after the hardware has been
  5547. * successfully reset.
  5548. */
  5549. err = tg3_init_rings(tp);
  5550. if (err)
  5551. return err;
  5552. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5553. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5554. /* This value is determined during the probe time DMA
  5555. * engine test, tg3_test_dma.
  5556. */
  5557. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5558. }
  5559. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5560. GRC_MODE_4X_NIC_SEND_RINGS |
  5561. GRC_MODE_NO_TX_PHDR_CSUM |
  5562. GRC_MODE_NO_RX_PHDR_CSUM);
  5563. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5564. /* Pseudo-header checksum is done by hardware logic and not
  5565. * the offload processers, so make the chip do the pseudo-
  5566. * header checksums on receive. For transmit it is more
  5567. * convenient to do the pseudo-header checksum in software
  5568. * as Linux does that on transmit for us in all cases.
  5569. */
  5570. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5571. tw32(GRC_MODE,
  5572. tp->grc_mode |
  5573. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5574. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5575. val = tr32(GRC_MISC_CFG);
  5576. val &= ~0xff;
  5577. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5578. tw32(GRC_MISC_CFG, val);
  5579. /* Initialize MBUF/DESC pool. */
  5580. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5581. /* Do nothing. */
  5582. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5583. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5585. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5586. else
  5587. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5588. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5589. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5590. }
  5591. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5592. int fw_len;
  5593. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5594. TG3_TSO5_FW_RODATA_LEN +
  5595. TG3_TSO5_FW_DATA_LEN +
  5596. TG3_TSO5_FW_SBSS_LEN +
  5597. TG3_TSO5_FW_BSS_LEN);
  5598. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5599. tw32(BUFMGR_MB_POOL_ADDR,
  5600. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5601. tw32(BUFMGR_MB_POOL_SIZE,
  5602. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5603. }
  5604. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5605. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5606. tp->bufmgr_config.mbuf_read_dma_low_water);
  5607. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5608. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5609. tw32(BUFMGR_MB_HIGH_WATER,
  5610. tp->bufmgr_config.mbuf_high_water);
  5611. } else {
  5612. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5613. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5614. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5615. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5616. tw32(BUFMGR_MB_HIGH_WATER,
  5617. tp->bufmgr_config.mbuf_high_water_jumbo);
  5618. }
  5619. tw32(BUFMGR_DMA_LOW_WATER,
  5620. tp->bufmgr_config.dma_low_water);
  5621. tw32(BUFMGR_DMA_HIGH_WATER,
  5622. tp->bufmgr_config.dma_high_water);
  5623. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5624. for (i = 0; i < 2000; i++) {
  5625. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5626. break;
  5627. udelay(10);
  5628. }
  5629. if (i >= 2000) {
  5630. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5631. tp->dev->name);
  5632. return -ENODEV;
  5633. }
  5634. /* Setup replenish threshold. */
  5635. val = tp->rx_pending / 8;
  5636. if (val == 0)
  5637. val = 1;
  5638. else if (val > tp->rx_std_max_post)
  5639. val = tp->rx_std_max_post;
  5640. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5641. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5642. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5643. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5644. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5645. }
  5646. tw32(RCVBDI_STD_THRESH, val);
  5647. /* Initialize TG3_BDINFO's at:
  5648. * RCVDBDI_STD_BD: standard eth size rx ring
  5649. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5650. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5651. *
  5652. * like so:
  5653. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5654. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5655. * ring attribute flags
  5656. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5657. *
  5658. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5659. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5660. *
  5661. * The size of each ring is fixed in the firmware, but the location is
  5662. * configurable.
  5663. */
  5664. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5665. ((u64) tp->rx_std_mapping >> 32));
  5666. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5667. ((u64) tp->rx_std_mapping & 0xffffffff));
  5668. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5669. NIC_SRAM_RX_BUFFER_DESC);
  5670. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5671. * configs on 5705.
  5672. */
  5673. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5674. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5675. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5676. } else {
  5677. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5678. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5679. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5680. BDINFO_FLAGS_DISABLED);
  5681. /* Setup replenish threshold. */
  5682. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5683. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5684. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5685. ((u64) tp->rx_jumbo_mapping >> 32));
  5686. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5687. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5688. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5689. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5690. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5691. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5692. } else {
  5693. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5694. BDINFO_FLAGS_DISABLED);
  5695. }
  5696. }
  5697. /* There is only one send ring on 5705/5750, no need to explicitly
  5698. * disable the others.
  5699. */
  5700. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5701. /* Clear out send RCB ring in SRAM. */
  5702. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5703. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5704. BDINFO_FLAGS_DISABLED);
  5705. }
  5706. tp->tx_prod = 0;
  5707. tp->tx_cons = 0;
  5708. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5709. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5710. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5711. tp->tx_desc_mapping,
  5712. (TG3_TX_RING_SIZE <<
  5713. BDINFO_FLAGS_MAXLEN_SHIFT),
  5714. NIC_SRAM_TX_BUFFER_DESC);
  5715. /* There is only one receive return ring on 5705/5750, no need
  5716. * to explicitly disable the others.
  5717. */
  5718. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5719. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5720. i += TG3_BDINFO_SIZE) {
  5721. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5722. BDINFO_FLAGS_DISABLED);
  5723. }
  5724. }
  5725. tp->rx_rcb_ptr = 0;
  5726. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5727. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5728. tp->rx_rcb_mapping,
  5729. (TG3_RX_RCB_RING_SIZE(tp) <<
  5730. BDINFO_FLAGS_MAXLEN_SHIFT),
  5731. 0);
  5732. tp->rx_std_ptr = tp->rx_pending;
  5733. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5734. tp->rx_std_ptr);
  5735. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5736. tp->rx_jumbo_pending : 0;
  5737. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5738. tp->rx_jumbo_ptr);
  5739. /* Initialize MAC address and backoff seed. */
  5740. __tg3_set_mac_addr(tp, 0);
  5741. /* MTU + ethernet header + FCS + optional VLAN tag */
  5742. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5743. /* The slot time is changed by tg3_setup_phy if we
  5744. * run at gigabit with half duplex.
  5745. */
  5746. tw32(MAC_TX_LENGTHS,
  5747. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5748. (6 << TX_LENGTHS_IPG_SHIFT) |
  5749. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5750. /* Receive rules. */
  5751. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5752. tw32(RCVLPC_CONFIG, 0x0181);
  5753. /* Calculate RDMAC_MODE setting early, we need it to determine
  5754. * the RCVLPC_STATE_ENABLE mask.
  5755. */
  5756. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5757. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5758. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5759. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5760. RDMAC_MODE_LNGREAD_ENAB);
  5761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5762. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5763. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5764. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5765. /* If statement applies to 5705 and 5750 PCI devices only */
  5766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5767. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5768. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5769. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5771. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5772. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5773. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5774. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5775. }
  5776. }
  5777. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5778. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5779. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5780. rdmac_mode |= (1 << 27);
  5781. /* Receive/send statistics. */
  5782. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5783. val = tr32(RCVLPC_STATS_ENABLE);
  5784. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5785. tw32(RCVLPC_STATS_ENABLE, val);
  5786. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5787. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5788. val = tr32(RCVLPC_STATS_ENABLE);
  5789. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5790. tw32(RCVLPC_STATS_ENABLE, val);
  5791. } else {
  5792. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5793. }
  5794. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5795. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5796. tw32(SNDDATAI_STATSCTRL,
  5797. (SNDDATAI_SCTRL_ENABLE |
  5798. SNDDATAI_SCTRL_FASTUPD));
  5799. /* Setup host coalescing engine. */
  5800. tw32(HOSTCC_MODE, 0);
  5801. for (i = 0; i < 2000; i++) {
  5802. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5803. break;
  5804. udelay(10);
  5805. }
  5806. __tg3_set_coalesce(tp, &tp->coal);
  5807. /* set status block DMA address */
  5808. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5809. ((u64) tp->status_mapping >> 32));
  5810. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5811. ((u64) tp->status_mapping & 0xffffffff));
  5812. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5813. /* Status/statistics block address. See tg3_timer,
  5814. * the tg3_periodic_fetch_stats call there, and
  5815. * tg3_get_stats to see how this works for 5705/5750 chips.
  5816. */
  5817. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5818. ((u64) tp->stats_mapping >> 32));
  5819. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5820. ((u64) tp->stats_mapping & 0xffffffff));
  5821. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5822. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5823. }
  5824. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5825. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5826. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5827. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5828. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5829. /* Clear statistics/status block in chip, and status block in ram. */
  5830. for (i = NIC_SRAM_STATS_BLK;
  5831. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5832. i += sizeof(u32)) {
  5833. tg3_write_mem(tp, i, 0);
  5834. udelay(40);
  5835. }
  5836. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5837. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5838. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5839. /* reset to prevent losing 1st rx packet intermittently */
  5840. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5841. udelay(10);
  5842. }
  5843. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5844. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5845. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5846. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5847. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5848. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5849. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5850. udelay(40);
  5851. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5852. * If TG3_FLG2_IS_NIC is zero, we should read the
  5853. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5854. * whether used as inputs or outputs, are set by boot code after
  5855. * reset.
  5856. */
  5857. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5858. u32 gpio_mask;
  5859. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5860. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5861. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5863. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5864. GRC_LCLCTRL_GPIO_OUTPUT3;
  5865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5866. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5867. tp->grc_local_ctrl &= ~gpio_mask;
  5868. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5869. /* GPIO1 must be driven high for eeprom write protect */
  5870. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5871. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5872. GRC_LCLCTRL_GPIO_OUTPUT1);
  5873. }
  5874. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5875. udelay(100);
  5876. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5877. tp->last_tag = 0;
  5878. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5879. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5880. udelay(40);
  5881. }
  5882. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5883. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5884. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5885. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5886. WDMAC_MODE_LNGREAD_ENAB);
  5887. /* If statement applies to 5705 and 5750 PCI devices only */
  5888. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5889. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5891. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5892. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5893. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5894. /* nothing */
  5895. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5896. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5897. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5898. val |= WDMAC_MODE_RX_ACCEL;
  5899. }
  5900. }
  5901. /* Enable host coalescing bug fix */
  5902. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5903. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5905. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5906. val |= (1 << 29);
  5907. tw32_f(WDMAC_MODE, val);
  5908. udelay(40);
  5909. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5910. u16 pcix_cmd;
  5911. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5912. &pcix_cmd);
  5913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5914. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5915. pcix_cmd |= PCI_X_CMD_READ_2K;
  5916. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5917. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5918. pcix_cmd |= PCI_X_CMD_READ_2K;
  5919. }
  5920. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5921. pcix_cmd);
  5922. }
  5923. tw32_f(RDMAC_MODE, rdmac_mode);
  5924. udelay(40);
  5925. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5926. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5927. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5929. tw32(SNDDATAC_MODE,
  5930. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5931. else
  5932. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5933. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5934. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5935. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5936. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5937. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5938. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5939. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5940. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5941. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5942. err = tg3_load_5701_a0_firmware_fix(tp);
  5943. if (err)
  5944. return err;
  5945. }
  5946. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5947. err = tg3_load_tso_firmware(tp);
  5948. if (err)
  5949. return err;
  5950. }
  5951. tp->tx_mode = TX_MODE_ENABLE;
  5952. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5953. udelay(100);
  5954. tp->rx_mode = RX_MODE_ENABLE;
  5955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5956. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5957. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5958. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5959. udelay(10);
  5960. if (tp->link_config.phy_is_low_power) {
  5961. tp->link_config.phy_is_low_power = 0;
  5962. tp->link_config.speed = tp->link_config.orig_speed;
  5963. tp->link_config.duplex = tp->link_config.orig_duplex;
  5964. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5965. }
  5966. tp->mi_mode = MAC_MI_MODE_BASE;
  5967. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5968. udelay(80);
  5969. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5970. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5971. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5972. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5973. udelay(10);
  5974. }
  5975. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5976. udelay(10);
  5977. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5978. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5979. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5980. /* Set drive transmission level to 1.2V */
  5981. /* only if the signal pre-emphasis bit is not set */
  5982. val = tr32(MAC_SERDES_CFG);
  5983. val &= 0xfffff000;
  5984. val |= 0x880;
  5985. tw32(MAC_SERDES_CFG, val);
  5986. }
  5987. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5988. tw32(MAC_SERDES_CFG, 0x616000);
  5989. }
  5990. /* Prevent chip from dropping frames when flow control
  5991. * is enabled.
  5992. */
  5993. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5995. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5996. /* Use hardware link auto-negotiation */
  5997. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5998. }
  5999. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6000. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6001. u32 tmp;
  6002. tmp = tr32(SERDES_RX_CTRL);
  6003. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6004. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6005. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6006. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6007. }
  6008. err = tg3_setup_phy(tp, 0);
  6009. if (err)
  6010. return err;
  6011. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6012. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6013. u32 tmp;
  6014. /* Clear CRC stats. */
  6015. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6016. tg3_writephy(tp, MII_TG3_TEST1,
  6017. tmp | MII_TG3_TEST1_CRC_EN);
  6018. tg3_readphy(tp, 0x14, &tmp);
  6019. }
  6020. }
  6021. __tg3_set_rx_mode(tp->dev);
  6022. /* Initialize receive rules. */
  6023. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6024. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6025. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6026. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6027. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6028. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6029. limit = 8;
  6030. else
  6031. limit = 16;
  6032. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6033. limit -= 4;
  6034. switch (limit) {
  6035. case 16:
  6036. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6037. case 15:
  6038. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6039. case 14:
  6040. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6041. case 13:
  6042. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6043. case 12:
  6044. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6045. case 11:
  6046. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6047. case 10:
  6048. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6049. case 9:
  6050. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6051. case 8:
  6052. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6053. case 7:
  6054. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6055. case 6:
  6056. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6057. case 5:
  6058. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6059. case 4:
  6060. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6061. case 3:
  6062. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6063. case 2:
  6064. case 1:
  6065. default:
  6066. break;
  6067. };
  6068. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6069. /* Write our heartbeat update interval to APE. */
  6070. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6071. APE_HOST_HEARTBEAT_INT_DISABLE);
  6072. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6073. return 0;
  6074. }
  6075. /* Called at device open time to get the chip ready for
  6076. * packet processing. Invoked with tp->lock held.
  6077. */
  6078. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6079. {
  6080. int err;
  6081. /* Force the chip into D0. */
  6082. err = tg3_set_power_state(tp, PCI_D0);
  6083. if (err)
  6084. goto out;
  6085. tg3_switch_clocks(tp);
  6086. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6087. err = tg3_reset_hw(tp, reset_phy);
  6088. out:
  6089. return err;
  6090. }
  6091. #define TG3_STAT_ADD32(PSTAT, REG) \
  6092. do { u32 __val = tr32(REG); \
  6093. (PSTAT)->low += __val; \
  6094. if ((PSTAT)->low < __val) \
  6095. (PSTAT)->high += 1; \
  6096. } while (0)
  6097. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6098. {
  6099. struct tg3_hw_stats *sp = tp->hw_stats;
  6100. if (!netif_carrier_ok(tp->dev))
  6101. return;
  6102. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6103. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6104. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6105. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6106. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6107. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6108. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6109. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6110. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6111. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6112. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6113. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6114. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6115. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6116. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6117. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6118. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6119. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6120. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6121. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6122. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6123. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6124. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6125. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6126. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6127. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6128. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6129. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6130. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6131. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6132. }
  6133. static void tg3_timer(unsigned long __opaque)
  6134. {
  6135. struct tg3 *tp = (struct tg3 *) __opaque;
  6136. if (tp->irq_sync)
  6137. goto restart_timer;
  6138. spin_lock(&tp->lock);
  6139. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6140. /* All of this garbage is because when using non-tagged
  6141. * IRQ status the mailbox/status_block protocol the chip
  6142. * uses with the cpu is race prone.
  6143. */
  6144. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6145. tw32(GRC_LOCAL_CTRL,
  6146. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6147. } else {
  6148. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6149. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6150. }
  6151. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6152. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6153. spin_unlock(&tp->lock);
  6154. schedule_work(&tp->reset_task);
  6155. return;
  6156. }
  6157. }
  6158. /* This part only runs once per second. */
  6159. if (!--tp->timer_counter) {
  6160. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6161. tg3_periodic_fetch_stats(tp);
  6162. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6163. u32 mac_stat;
  6164. int phy_event;
  6165. mac_stat = tr32(MAC_STATUS);
  6166. phy_event = 0;
  6167. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6168. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6169. phy_event = 1;
  6170. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6171. phy_event = 1;
  6172. if (phy_event)
  6173. tg3_setup_phy(tp, 0);
  6174. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6175. u32 mac_stat = tr32(MAC_STATUS);
  6176. int need_setup = 0;
  6177. if (netif_carrier_ok(tp->dev) &&
  6178. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6179. need_setup = 1;
  6180. }
  6181. if (! netif_carrier_ok(tp->dev) &&
  6182. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6183. MAC_STATUS_SIGNAL_DET))) {
  6184. need_setup = 1;
  6185. }
  6186. if (need_setup) {
  6187. if (!tp->serdes_counter) {
  6188. tw32_f(MAC_MODE,
  6189. (tp->mac_mode &
  6190. ~MAC_MODE_PORT_MODE_MASK));
  6191. udelay(40);
  6192. tw32_f(MAC_MODE, tp->mac_mode);
  6193. udelay(40);
  6194. }
  6195. tg3_setup_phy(tp, 0);
  6196. }
  6197. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6198. tg3_serdes_parallel_detect(tp);
  6199. tp->timer_counter = tp->timer_multiplier;
  6200. }
  6201. /* Heartbeat is only sent once every 2 seconds.
  6202. *
  6203. * The heartbeat is to tell the ASF firmware that the host
  6204. * driver is still alive. In the event that the OS crashes,
  6205. * ASF needs to reset the hardware to free up the FIFO space
  6206. * that may be filled with rx packets destined for the host.
  6207. * If the FIFO is full, ASF will no longer function properly.
  6208. *
  6209. * Unintended resets have been reported on real time kernels
  6210. * where the timer doesn't run on time. Netpoll will also have
  6211. * same problem.
  6212. *
  6213. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6214. * to check the ring condition when the heartbeat is expiring
  6215. * before doing the reset. This will prevent most unintended
  6216. * resets.
  6217. */
  6218. if (!--tp->asf_counter) {
  6219. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6220. u32 val;
  6221. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6222. FWCMD_NICDRV_ALIVE3);
  6223. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6224. /* 5 seconds timeout */
  6225. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6226. val = tr32(GRC_RX_CPU_EVENT);
  6227. val |= (1 << 14);
  6228. tw32(GRC_RX_CPU_EVENT, val);
  6229. }
  6230. tp->asf_counter = tp->asf_multiplier;
  6231. }
  6232. spin_unlock(&tp->lock);
  6233. restart_timer:
  6234. tp->timer.expires = jiffies + tp->timer_offset;
  6235. add_timer(&tp->timer);
  6236. }
  6237. static int tg3_request_irq(struct tg3 *tp)
  6238. {
  6239. irq_handler_t fn;
  6240. unsigned long flags;
  6241. struct net_device *dev = tp->dev;
  6242. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6243. fn = tg3_msi;
  6244. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6245. fn = tg3_msi_1shot;
  6246. flags = IRQF_SAMPLE_RANDOM;
  6247. } else {
  6248. fn = tg3_interrupt;
  6249. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6250. fn = tg3_interrupt_tagged;
  6251. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6252. }
  6253. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6254. }
  6255. static int tg3_test_interrupt(struct tg3 *tp)
  6256. {
  6257. struct net_device *dev = tp->dev;
  6258. int err, i, intr_ok = 0;
  6259. if (!netif_running(dev))
  6260. return -ENODEV;
  6261. tg3_disable_ints(tp);
  6262. free_irq(tp->pdev->irq, dev);
  6263. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6264. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6265. if (err)
  6266. return err;
  6267. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6268. tg3_enable_ints(tp);
  6269. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6270. HOSTCC_MODE_NOW);
  6271. for (i = 0; i < 5; i++) {
  6272. u32 int_mbox, misc_host_ctrl;
  6273. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6274. TG3_64BIT_REG_LOW);
  6275. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6276. if ((int_mbox != 0) ||
  6277. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6278. intr_ok = 1;
  6279. break;
  6280. }
  6281. msleep(10);
  6282. }
  6283. tg3_disable_ints(tp);
  6284. free_irq(tp->pdev->irq, dev);
  6285. err = tg3_request_irq(tp);
  6286. if (err)
  6287. return err;
  6288. if (intr_ok)
  6289. return 0;
  6290. return -EIO;
  6291. }
  6292. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6293. * successfully restored
  6294. */
  6295. static int tg3_test_msi(struct tg3 *tp)
  6296. {
  6297. struct net_device *dev = tp->dev;
  6298. int err;
  6299. u16 pci_cmd;
  6300. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6301. return 0;
  6302. /* Turn off SERR reporting in case MSI terminates with Master
  6303. * Abort.
  6304. */
  6305. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6306. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6307. pci_cmd & ~PCI_COMMAND_SERR);
  6308. err = tg3_test_interrupt(tp);
  6309. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6310. if (!err)
  6311. return 0;
  6312. /* other failures */
  6313. if (err != -EIO)
  6314. return err;
  6315. /* MSI test failed, go back to INTx mode */
  6316. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6317. "switching to INTx mode. Please report this failure to "
  6318. "the PCI maintainer and include system chipset information.\n",
  6319. tp->dev->name);
  6320. free_irq(tp->pdev->irq, dev);
  6321. pci_disable_msi(tp->pdev);
  6322. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6323. err = tg3_request_irq(tp);
  6324. if (err)
  6325. return err;
  6326. /* Need to reset the chip because the MSI cycle may have terminated
  6327. * with Master Abort.
  6328. */
  6329. tg3_full_lock(tp, 1);
  6330. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6331. err = tg3_init_hw(tp, 1);
  6332. tg3_full_unlock(tp);
  6333. if (err)
  6334. free_irq(tp->pdev->irq, dev);
  6335. return err;
  6336. }
  6337. static int tg3_open(struct net_device *dev)
  6338. {
  6339. struct tg3 *tp = netdev_priv(dev);
  6340. int err;
  6341. netif_carrier_off(tp->dev);
  6342. tg3_full_lock(tp, 0);
  6343. err = tg3_set_power_state(tp, PCI_D0);
  6344. if (err) {
  6345. tg3_full_unlock(tp);
  6346. return err;
  6347. }
  6348. tg3_disable_ints(tp);
  6349. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6350. tg3_full_unlock(tp);
  6351. /* The placement of this call is tied
  6352. * to the setup and use of Host TX descriptors.
  6353. */
  6354. err = tg3_alloc_consistent(tp);
  6355. if (err)
  6356. return err;
  6357. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6358. /* All MSI supporting chips should support tagged
  6359. * status. Assert that this is the case.
  6360. */
  6361. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6362. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6363. "Not using MSI.\n", tp->dev->name);
  6364. } else if (pci_enable_msi(tp->pdev) == 0) {
  6365. u32 msi_mode;
  6366. msi_mode = tr32(MSGINT_MODE);
  6367. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6368. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6369. }
  6370. }
  6371. err = tg3_request_irq(tp);
  6372. if (err) {
  6373. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6374. pci_disable_msi(tp->pdev);
  6375. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6376. }
  6377. tg3_free_consistent(tp);
  6378. return err;
  6379. }
  6380. napi_enable(&tp->napi);
  6381. tg3_full_lock(tp, 0);
  6382. err = tg3_init_hw(tp, 1);
  6383. if (err) {
  6384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6385. tg3_free_rings(tp);
  6386. } else {
  6387. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6388. tp->timer_offset = HZ;
  6389. else
  6390. tp->timer_offset = HZ / 10;
  6391. BUG_ON(tp->timer_offset > HZ);
  6392. tp->timer_counter = tp->timer_multiplier =
  6393. (HZ / tp->timer_offset);
  6394. tp->asf_counter = tp->asf_multiplier =
  6395. ((HZ / tp->timer_offset) * 2);
  6396. init_timer(&tp->timer);
  6397. tp->timer.expires = jiffies + tp->timer_offset;
  6398. tp->timer.data = (unsigned long) tp;
  6399. tp->timer.function = tg3_timer;
  6400. }
  6401. tg3_full_unlock(tp);
  6402. if (err) {
  6403. napi_disable(&tp->napi);
  6404. free_irq(tp->pdev->irq, dev);
  6405. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6406. pci_disable_msi(tp->pdev);
  6407. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6408. }
  6409. tg3_free_consistent(tp);
  6410. return err;
  6411. }
  6412. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6413. err = tg3_test_msi(tp);
  6414. if (err) {
  6415. tg3_full_lock(tp, 0);
  6416. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6417. pci_disable_msi(tp->pdev);
  6418. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6419. }
  6420. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6421. tg3_free_rings(tp);
  6422. tg3_free_consistent(tp);
  6423. tg3_full_unlock(tp);
  6424. napi_disable(&tp->napi);
  6425. return err;
  6426. }
  6427. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6428. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6429. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6430. tw32(PCIE_TRANSACTION_CFG,
  6431. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6432. }
  6433. }
  6434. }
  6435. tg3_full_lock(tp, 0);
  6436. add_timer(&tp->timer);
  6437. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6438. tg3_enable_ints(tp);
  6439. tg3_full_unlock(tp);
  6440. netif_start_queue(dev);
  6441. return 0;
  6442. }
  6443. #if 0
  6444. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6445. {
  6446. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6447. u16 val16;
  6448. int i;
  6449. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6450. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6451. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6452. val16, val32);
  6453. /* MAC block */
  6454. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6455. tr32(MAC_MODE), tr32(MAC_STATUS));
  6456. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6457. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6458. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6459. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6460. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6461. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6462. /* Send data initiator control block */
  6463. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6464. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6465. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6466. tr32(SNDDATAI_STATSCTRL));
  6467. /* Send data completion control block */
  6468. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6469. /* Send BD ring selector block */
  6470. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6471. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6472. /* Send BD initiator control block */
  6473. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6474. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6475. /* Send BD completion control block */
  6476. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6477. /* Receive list placement control block */
  6478. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6479. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6480. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6481. tr32(RCVLPC_STATSCTRL));
  6482. /* Receive data and receive BD initiator control block */
  6483. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6484. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6485. /* Receive data completion control block */
  6486. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6487. tr32(RCVDCC_MODE));
  6488. /* Receive BD initiator control block */
  6489. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6490. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6491. /* Receive BD completion control block */
  6492. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6493. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6494. /* Receive list selector control block */
  6495. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6496. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6497. /* Mbuf cluster free block */
  6498. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6499. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6500. /* Host coalescing control block */
  6501. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6502. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6503. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6504. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6505. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6506. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6507. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6508. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6509. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6510. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6511. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6512. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6513. /* Memory arbiter control block */
  6514. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6515. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6516. /* Buffer manager control block */
  6517. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6518. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6519. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6520. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6521. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6522. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6523. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6524. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6525. /* Read DMA control block */
  6526. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6527. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6528. /* Write DMA control block */
  6529. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6530. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6531. /* DMA completion block */
  6532. printk("DEBUG: DMAC_MODE[%08x]\n",
  6533. tr32(DMAC_MODE));
  6534. /* GRC block */
  6535. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6536. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6537. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6538. tr32(GRC_LOCAL_CTRL));
  6539. /* TG3_BDINFOs */
  6540. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6541. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6542. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6543. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6544. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6545. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6546. tr32(RCVDBDI_STD_BD + 0x0),
  6547. tr32(RCVDBDI_STD_BD + 0x4),
  6548. tr32(RCVDBDI_STD_BD + 0x8),
  6549. tr32(RCVDBDI_STD_BD + 0xc));
  6550. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6551. tr32(RCVDBDI_MINI_BD + 0x0),
  6552. tr32(RCVDBDI_MINI_BD + 0x4),
  6553. tr32(RCVDBDI_MINI_BD + 0x8),
  6554. tr32(RCVDBDI_MINI_BD + 0xc));
  6555. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6556. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6557. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6558. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6559. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6560. val32, val32_2, val32_3, val32_4);
  6561. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6562. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6563. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6564. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6565. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6566. val32, val32_2, val32_3, val32_4);
  6567. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6568. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6569. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6570. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6571. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6572. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6573. val32, val32_2, val32_3, val32_4, val32_5);
  6574. /* SW status block */
  6575. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6576. tp->hw_status->status,
  6577. tp->hw_status->status_tag,
  6578. tp->hw_status->rx_jumbo_consumer,
  6579. tp->hw_status->rx_consumer,
  6580. tp->hw_status->rx_mini_consumer,
  6581. tp->hw_status->idx[0].rx_producer,
  6582. tp->hw_status->idx[0].tx_consumer);
  6583. /* SW statistics block */
  6584. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6585. ((u32 *)tp->hw_stats)[0],
  6586. ((u32 *)tp->hw_stats)[1],
  6587. ((u32 *)tp->hw_stats)[2],
  6588. ((u32 *)tp->hw_stats)[3]);
  6589. /* Mailboxes */
  6590. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6591. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6592. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6593. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6594. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6595. /* NIC side send descriptors. */
  6596. for (i = 0; i < 6; i++) {
  6597. unsigned long txd;
  6598. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6599. + (i * sizeof(struct tg3_tx_buffer_desc));
  6600. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6601. i,
  6602. readl(txd + 0x0), readl(txd + 0x4),
  6603. readl(txd + 0x8), readl(txd + 0xc));
  6604. }
  6605. /* NIC side RX descriptors. */
  6606. for (i = 0; i < 6; i++) {
  6607. unsigned long rxd;
  6608. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6609. + (i * sizeof(struct tg3_rx_buffer_desc));
  6610. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6611. i,
  6612. readl(rxd + 0x0), readl(rxd + 0x4),
  6613. readl(rxd + 0x8), readl(rxd + 0xc));
  6614. rxd += (4 * sizeof(u32));
  6615. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6616. i,
  6617. readl(rxd + 0x0), readl(rxd + 0x4),
  6618. readl(rxd + 0x8), readl(rxd + 0xc));
  6619. }
  6620. for (i = 0; i < 6; i++) {
  6621. unsigned long rxd;
  6622. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6623. + (i * sizeof(struct tg3_rx_buffer_desc));
  6624. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6625. i,
  6626. readl(rxd + 0x0), readl(rxd + 0x4),
  6627. readl(rxd + 0x8), readl(rxd + 0xc));
  6628. rxd += (4 * sizeof(u32));
  6629. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6630. i,
  6631. readl(rxd + 0x0), readl(rxd + 0x4),
  6632. readl(rxd + 0x8), readl(rxd + 0xc));
  6633. }
  6634. }
  6635. #endif
  6636. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6637. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6638. static int tg3_close(struct net_device *dev)
  6639. {
  6640. struct tg3 *tp = netdev_priv(dev);
  6641. napi_disable(&tp->napi);
  6642. cancel_work_sync(&tp->reset_task);
  6643. netif_stop_queue(dev);
  6644. del_timer_sync(&tp->timer);
  6645. tg3_full_lock(tp, 1);
  6646. #if 0
  6647. tg3_dump_state(tp);
  6648. #endif
  6649. tg3_disable_ints(tp);
  6650. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6651. tg3_free_rings(tp);
  6652. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6653. tg3_full_unlock(tp);
  6654. free_irq(tp->pdev->irq, dev);
  6655. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6656. pci_disable_msi(tp->pdev);
  6657. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6658. }
  6659. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6660. sizeof(tp->net_stats_prev));
  6661. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6662. sizeof(tp->estats_prev));
  6663. tg3_free_consistent(tp);
  6664. tg3_set_power_state(tp, PCI_D3hot);
  6665. netif_carrier_off(tp->dev);
  6666. return 0;
  6667. }
  6668. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6669. {
  6670. unsigned long ret;
  6671. #if (BITS_PER_LONG == 32)
  6672. ret = val->low;
  6673. #else
  6674. ret = ((u64)val->high << 32) | ((u64)val->low);
  6675. #endif
  6676. return ret;
  6677. }
  6678. static unsigned long calc_crc_errors(struct tg3 *tp)
  6679. {
  6680. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6681. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6682. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6684. u32 val;
  6685. spin_lock_bh(&tp->lock);
  6686. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6687. tg3_writephy(tp, MII_TG3_TEST1,
  6688. val | MII_TG3_TEST1_CRC_EN);
  6689. tg3_readphy(tp, 0x14, &val);
  6690. } else
  6691. val = 0;
  6692. spin_unlock_bh(&tp->lock);
  6693. tp->phy_crc_errors += val;
  6694. return tp->phy_crc_errors;
  6695. }
  6696. return get_stat64(&hw_stats->rx_fcs_errors);
  6697. }
  6698. #define ESTAT_ADD(member) \
  6699. estats->member = old_estats->member + \
  6700. get_stat64(&hw_stats->member)
  6701. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6702. {
  6703. struct tg3_ethtool_stats *estats = &tp->estats;
  6704. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6705. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6706. if (!hw_stats)
  6707. return old_estats;
  6708. ESTAT_ADD(rx_octets);
  6709. ESTAT_ADD(rx_fragments);
  6710. ESTAT_ADD(rx_ucast_packets);
  6711. ESTAT_ADD(rx_mcast_packets);
  6712. ESTAT_ADD(rx_bcast_packets);
  6713. ESTAT_ADD(rx_fcs_errors);
  6714. ESTAT_ADD(rx_align_errors);
  6715. ESTAT_ADD(rx_xon_pause_rcvd);
  6716. ESTAT_ADD(rx_xoff_pause_rcvd);
  6717. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6718. ESTAT_ADD(rx_xoff_entered);
  6719. ESTAT_ADD(rx_frame_too_long_errors);
  6720. ESTAT_ADD(rx_jabbers);
  6721. ESTAT_ADD(rx_undersize_packets);
  6722. ESTAT_ADD(rx_in_length_errors);
  6723. ESTAT_ADD(rx_out_length_errors);
  6724. ESTAT_ADD(rx_64_or_less_octet_packets);
  6725. ESTAT_ADD(rx_65_to_127_octet_packets);
  6726. ESTAT_ADD(rx_128_to_255_octet_packets);
  6727. ESTAT_ADD(rx_256_to_511_octet_packets);
  6728. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6729. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6730. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6731. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6732. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6733. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6734. ESTAT_ADD(tx_octets);
  6735. ESTAT_ADD(tx_collisions);
  6736. ESTAT_ADD(tx_xon_sent);
  6737. ESTAT_ADD(tx_xoff_sent);
  6738. ESTAT_ADD(tx_flow_control);
  6739. ESTAT_ADD(tx_mac_errors);
  6740. ESTAT_ADD(tx_single_collisions);
  6741. ESTAT_ADD(tx_mult_collisions);
  6742. ESTAT_ADD(tx_deferred);
  6743. ESTAT_ADD(tx_excessive_collisions);
  6744. ESTAT_ADD(tx_late_collisions);
  6745. ESTAT_ADD(tx_collide_2times);
  6746. ESTAT_ADD(tx_collide_3times);
  6747. ESTAT_ADD(tx_collide_4times);
  6748. ESTAT_ADD(tx_collide_5times);
  6749. ESTAT_ADD(tx_collide_6times);
  6750. ESTAT_ADD(tx_collide_7times);
  6751. ESTAT_ADD(tx_collide_8times);
  6752. ESTAT_ADD(tx_collide_9times);
  6753. ESTAT_ADD(tx_collide_10times);
  6754. ESTAT_ADD(tx_collide_11times);
  6755. ESTAT_ADD(tx_collide_12times);
  6756. ESTAT_ADD(tx_collide_13times);
  6757. ESTAT_ADD(tx_collide_14times);
  6758. ESTAT_ADD(tx_collide_15times);
  6759. ESTAT_ADD(tx_ucast_packets);
  6760. ESTAT_ADD(tx_mcast_packets);
  6761. ESTAT_ADD(tx_bcast_packets);
  6762. ESTAT_ADD(tx_carrier_sense_errors);
  6763. ESTAT_ADD(tx_discards);
  6764. ESTAT_ADD(tx_errors);
  6765. ESTAT_ADD(dma_writeq_full);
  6766. ESTAT_ADD(dma_write_prioq_full);
  6767. ESTAT_ADD(rxbds_empty);
  6768. ESTAT_ADD(rx_discards);
  6769. ESTAT_ADD(rx_errors);
  6770. ESTAT_ADD(rx_threshold_hit);
  6771. ESTAT_ADD(dma_readq_full);
  6772. ESTAT_ADD(dma_read_prioq_full);
  6773. ESTAT_ADD(tx_comp_queue_full);
  6774. ESTAT_ADD(ring_set_send_prod_index);
  6775. ESTAT_ADD(ring_status_update);
  6776. ESTAT_ADD(nic_irqs);
  6777. ESTAT_ADD(nic_avoided_irqs);
  6778. ESTAT_ADD(nic_tx_threshold_hit);
  6779. return estats;
  6780. }
  6781. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6782. {
  6783. struct tg3 *tp = netdev_priv(dev);
  6784. struct net_device_stats *stats = &tp->net_stats;
  6785. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6786. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6787. if (!hw_stats)
  6788. return old_stats;
  6789. stats->rx_packets = old_stats->rx_packets +
  6790. get_stat64(&hw_stats->rx_ucast_packets) +
  6791. get_stat64(&hw_stats->rx_mcast_packets) +
  6792. get_stat64(&hw_stats->rx_bcast_packets);
  6793. stats->tx_packets = old_stats->tx_packets +
  6794. get_stat64(&hw_stats->tx_ucast_packets) +
  6795. get_stat64(&hw_stats->tx_mcast_packets) +
  6796. get_stat64(&hw_stats->tx_bcast_packets);
  6797. stats->rx_bytes = old_stats->rx_bytes +
  6798. get_stat64(&hw_stats->rx_octets);
  6799. stats->tx_bytes = old_stats->tx_bytes +
  6800. get_stat64(&hw_stats->tx_octets);
  6801. stats->rx_errors = old_stats->rx_errors +
  6802. get_stat64(&hw_stats->rx_errors);
  6803. stats->tx_errors = old_stats->tx_errors +
  6804. get_stat64(&hw_stats->tx_errors) +
  6805. get_stat64(&hw_stats->tx_mac_errors) +
  6806. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6807. get_stat64(&hw_stats->tx_discards);
  6808. stats->multicast = old_stats->multicast +
  6809. get_stat64(&hw_stats->rx_mcast_packets);
  6810. stats->collisions = old_stats->collisions +
  6811. get_stat64(&hw_stats->tx_collisions);
  6812. stats->rx_length_errors = old_stats->rx_length_errors +
  6813. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6814. get_stat64(&hw_stats->rx_undersize_packets);
  6815. stats->rx_over_errors = old_stats->rx_over_errors +
  6816. get_stat64(&hw_stats->rxbds_empty);
  6817. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6818. get_stat64(&hw_stats->rx_align_errors);
  6819. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6820. get_stat64(&hw_stats->tx_discards);
  6821. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6822. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6823. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6824. calc_crc_errors(tp);
  6825. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6826. get_stat64(&hw_stats->rx_discards);
  6827. return stats;
  6828. }
  6829. static inline u32 calc_crc(unsigned char *buf, int len)
  6830. {
  6831. u32 reg;
  6832. u32 tmp;
  6833. int j, k;
  6834. reg = 0xffffffff;
  6835. for (j = 0; j < len; j++) {
  6836. reg ^= buf[j];
  6837. for (k = 0; k < 8; k++) {
  6838. tmp = reg & 0x01;
  6839. reg >>= 1;
  6840. if (tmp) {
  6841. reg ^= 0xedb88320;
  6842. }
  6843. }
  6844. }
  6845. return ~reg;
  6846. }
  6847. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6848. {
  6849. /* accept or reject all multicast frames */
  6850. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6851. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6852. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6853. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6854. }
  6855. static void __tg3_set_rx_mode(struct net_device *dev)
  6856. {
  6857. struct tg3 *tp = netdev_priv(dev);
  6858. u32 rx_mode;
  6859. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6860. RX_MODE_KEEP_VLAN_TAG);
  6861. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6862. * flag clear.
  6863. */
  6864. #if TG3_VLAN_TAG_USED
  6865. if (!tp->vlgrp &&
  6866. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6867. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6868. #else
  6869. /* By definition, VLAN is disabled always in this
  6870. * case.
  6871. */
  6872. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6873. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6874. #endif
  6875. if (dev->flags & IFF_PROMISC) {
  6876. /* Promiscuous mode. */
  6877. rx_mode |= RX_MODE_PROMISC;
  6878. } else if (dev->flags & IFF_ALLMULTI) {
  6879. /* Accept all multicast. */
  6880. tg3_set_multi (tp, 1);
  6881. } else if (dev->mc_count < 1) {
  6882. /* Reject all multicast. */
  6883. tg3_set_multi (tp, 0);
  6884. } else {
  6885. /* Accept one or more multicast(s). */
  6886. struct dev_mc_list *mclist;
  6887. unsigned int i;
  6888. u32 mc_filter[4] = { 0, };
  6889. u32 regidx;
  6890. u32 bit;
  6891. u32 crc;
  6892. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6893. i++, mclist = mclist->next) {
  6894. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6895. bit = ~crc & 0x7f;
  6896. regidx = (bit & 0x60) >> 5;
  6897. bit &= 0x1f;
  6898. mc_filter[regidx] |= (1 << bit);
  6899. }
  6900. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6901. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6902. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6903. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6904. }
  6905. if (rx_mode != tp->rx_mode) {
  6906. tp->rx_mode = rx_mode;
  6907. tw32_f(MAC_RX_MODE, rx_mode);
  6908. udelay(10);
  6909. }
  6910. }
  6911. static void tg3_set_rx_mode(struct net_device *dev)
  6912. {
  6913. struct tg3 *tp = netdev_priv(dev);
  6914. if (!netif_running(dev))
  6915. return;
  6916. tg3_full_lock(tp, 0);
  6917. __tg3_set_rx_mode(dev);
  6918. tg3_full_unlock(tp);
  6919. }
  6920. #define TG3_REGDUMP_LEN (32 * 1024)
  6921. static int tg3_get_regs_len(struct net_device *dev)
  6922. {
  6923. return TG3_REGDUMP_LEN;
  6924. }
  6925. static void tg3_get_regs(struct net_device *dev,
  6926. struct ethtool_regs *regs, void *_p)
  6927. {
  6928. u32 *p = _p;
  6929. struct tg3 *tp = netdev_priv(dev);
  6930. u8 *orig_p = _p;
  6931. int i;
  6932. regs->version = 0;
  6933. memset(p, 0, TG3_REGDUMP_LEN);
  6934. if (tp->link_config.phy_is_low_power)
  6935. return;
  6936. tg3_full_lock(tp, 0);
  6937. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6938. #define GET_REG32_LOOP(base,len) \
  6939. do { p = (u32 *)(orig_p + (base)); \
  6940. for (i = 0; i < len; i += 4) \
  6941. __GET_REG32((base) + i); \
  6942. } while (0)
  6943. #define GET_REG32_1(reg) \
  6944. do { p = (u32 *)(orig_p + (reg)); \
  6945. __GET_REG32((reg)); \
  6946. } while (0)
  6947. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6948. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6949. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6950. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6951. GET_REG32_1(SNDDATAC_MODE);
  6952. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6953. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6954. GET_REG32_1(SNDBDC_MODE);
  6955. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6956. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6957. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6958. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6959. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6960. GET_REG32_1(RCVDCC_MODE);
  6961. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6962. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6963. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6964. GET_REG32_1(MBFREE_MODE);
  6965. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6966. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6967. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6968. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6969. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6970. GET_REG32_1(RX_CPU_MODE);
  6971. GET_REG32_1(RX_CPU_STATE);
  6972. GET_REG32_1(RX_CPU_PGMCTR);
  6973. GET_REG32_1(RX_CPU_HWBKPT);
  6974. GET_REG32_1(TX_CPU_MODE);
  6975. GET_REG32_1(TX_CPU_STATE);
  6976. GET_REG32_1(TX_CPU_PGMCTR);
  6977. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6978. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6979. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6980. GET_REG32_1(DMAC_MODE);
  6981. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6982. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6983. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6984. #undef __GET_REG32
  6985. #undef GET_REG32_LOOP
  6986. #undef GET_REG32_1
  6987. tg3_full_unlock(tp);
  6988. }
  6989. static int tg3_get_eeprom_len(struct net_device *dev)
  6990. {
  6991. struct tg3 *tp = netdev_priv(dev);
  6992. return tp->nvram_size;
  6993. }
  6994. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6995. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  6996. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6997. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6998. {
  6999. struct tg3 *tp = netdev_priv(dev);
  7000. int ret;
  7001. u8 *pd;
  7002. u32 i, offset, len, b_offset, b_count;
  7003. __le32 val;
  7004. if (tp->link_config.phy_is_low_power)
  7005. return -EAGAIN;
  7006. offset = eeprom->offset;
  7007. len = eeprom->len;
  7008. eeprom->len = 0;
  7009. eeprom->magic = TG3_EEPROM_MAGIC;
  7010. if (offset & 3) {
  7011. /* adjustments to start on required 4 byte boundary */
  7012. b_offset = offset & 3;
  7013. b_count = 4 - b_offset;
  7014. if (b_count > len) {
  7015. /* i.e. offset=1 len=2 */
  7016. b_count = len;
  7017. }
  7018. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7019. if (ret)
  7020. return ret;
  7021. memcpy(data, ((char*)&val) + b_offset, b_count);
  7022. len -= b_count;
  7023. offset += b_count;
  7024. eeprom->len += b_count;
  7025. }
  7026. /* read bytes upto the last 4 byte boundary */
  7027. pd = &data[eeprom->len];
  7028. for (i = 0; i < (len - (len & 3)); i += 4) {
  7029. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7030. if (ret) {
  7031. eeprom->len += i;
  7032. return ret;
  7033. }
  7034. memcpy(pd + i, &val, 4);
  7035. }
  7036. eeprom->len += i;
  7037. if (len & 3) {
  7038. /* read last bytes not ending on 4 byte boundary */
  7039. pd = &data[eeprom->len];
  7040. b_count = len & 3;
  7041. b_offset = offset + len - b_count;
  7042. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7043. if (ret)
  7044. return ret;
  7045. memcpy(pd, &val, b_count);
  7046. eeprom->len += b_count;
  7047. }
  7048. return 0;
  7049. }
  7050. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7051. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7052. {
  7053. struct tg3 *tp = netdev_priv(dev);
  7054. int ret;
  7055. u32 offset, len, b_offset, odd_len;
  7056. u8 *buf;
  7057. __le32 start, end;
  7058. if (tp->link_config.phy_is_low_power)
  7059. return -EAGAIN;
  7060. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7061. return -EINVAL;
  7062. offset = eeprom->offset;
  7063. len = eeprom->len;
  7064. if ((b_offset = (offset & 3))) {
  7065. /* adjustments to start on required 4 byte boundary */
  7066. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7067. if (ret)
  7068. return ret;
  7069. len += b_offset;
  7070. offset &= ~3;
  7071. if (len < 4)
  7072. len = 4;
  7073. }
  7074. odd_len = 0;
  7075. if (len & 3) {
  7076. /* adjustments to end on required 4 byte boundary */
  7077. odd_len = 1;
  7078. len = (len + 3) & ~3;
  7079. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7080. if (ret)
  7081. return ret;
  7082. }
  7083. buf = data;
  7084. if (b_offset || odd_len) {
  7085. buf = kmalloc(len, GFP_KERNEL);
  7086. if (!buf)
  7087. return -ENOMEM;
  7088. if (b_offset)
  7089. memcpy(buf, &start, 4);
  7090. if (odd_len)
  7091. memcpy(buf+len-4, &end, 4);
  7092. memcpy(buf + b_offset, data, eeprom->len);
  7093. }
  7094. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7095. if (buf != data)
  7096. kfree(buf);
  7097. return ret;
  7098. }
  7099. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7100. {
  7101. struct tg3 *tp = netdev_priv(dev);
  7102. cmd->supported = (SUPPORTED_Autoneg);
  7103. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7104. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7105. SUPPORTED_1000baseT_Full);
  7106. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7107. cmd->supported |= (SUPPORTED_100baseT_Half |
  7108. SUPPORTED_100baseT_Full |
  7109. SUPPORTED_10baseT_Half |
  7110. SUPPORTED_10baseT_Full |
  7111. SUPPORTED_TP);
  7112. cmd->port = PORT_TP;
  7113. } else {
  7114. cmd->supported |= SUPPORTED_FIBRE;
  7115. cmd->port = PORT_FIBRE;
  7116. }
  7117. cmd->advertising = tp->link_config.advertising;
  7118. if (netif_running(dev)) {
  7119. cmd->speed = tp->link_config.active_speed;
  7120. cmd->duplex = tp->link_config.active_duplex;
  7121. }
  7122. cmd->phy_address = PHY_ADDR;
  7123. cmd->transceiver = 0;
  7124. cmd->autoneg = tp->link_config.autoneg;
  7125. cmd->maxtxpkt = 0;
  7126. cmd->maxrxpkt = 0;
  7127. return 0;
  7128. }
  7129. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7130. {
  7131. struct tg3 *tp = netdev_priv(dev);
  7132. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7133. /* These are the only valid advertisement bits allowed. */
  7134. if (cmd->autoneg == AUTONEG_ENABLE &&
  7135. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7136. ADVERTISED_1000baseT_Full |
  7137. ADVERTISED_Autoneg |
  7138. ADVERTISED_FIBRE)))
  7139. return -EINVAL;
  7140. /* Fiber can only do SPEED_1000. */
  7141. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7142. (cmd->speed != SPEED_1000))
  7143. return -EINVAL;
  7144. /* Copper cannot force SPEED_1000. */
  7145. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7146. (cmd->speed == SPEED_1000))
  7147. return -EINVAL;
  7148. else if ((cmd->speed == SPEED_1000) &&
  7149. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7150. return -EINVAL;
  7151. tg3_full_lock(tp, 0);
  7152. tp->link_config.autoneg = cmd->autoneg;
  7153. if (cmd->autoneg == AUTONEG_ENABLE) {
  7154. tp->link_config.advertising = (cmd->advertising |
  7155. ADVERTISED_Autoneg);
  7156. tp->link_config.speed = SPEED_INVALID;
  7157. tp->link_config.duplex = DUPLEX_INVALID;
  7158. } else {
  7159. tp->link_config.advertising = 0;
  7160. tp->link_config.speed = cmd->speed;
  7161. tp->link_config.duplex = cmd->duplex;
  7162. }
  7163. tp->link_config.orig_speed = tp->link_config.speed;
  7164. tp->link_config.orig_duplex = tp->link_config.duplex;
  7165. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7166. if (netif_running(dev))
  7167. tg3_setup_phy(tp, 1);
  7168. tg3_full_unlock(tp);
  7169. return 0;
  7170. }
  7171. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7172. {
  7173. struct tg3 *tp = netdev_priv(dev);
  7174. strcpy(info->driver, DRV_MODULE_NAME);
  7175. strcpy(info->version, DRV_MODULE_VERSION);
  7176. strcpy(info->fw_version, tp->fw_ver);
  7177. strcpy(info->bus_info, pci_name(tp->pdev));
  7178. }
  7179. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7180. {
  7181. struct tg3 *tp = netdev_priv(dev);
  7182. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7183. wol->supported = WAKE_MAGIC;
  7184. else
  7185. wol->supported = 0;
  7186. wol->wolopts = 0;
  7187. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7188. wol->wolopts = WAKE_MAGIC;
  7189. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7190. }
  7191. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7192. {
  7193. struct tg3 *tp = netdev_priv(dev);
  7194. if (wol->wolopts & ~WAKE_MAGIC)
  7195. return -EINVAL;
  7196. if ((wol->wolopts & WAKE_MAGIC) &&
  7197. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7198. return -EINVAL;
  7199. spin_lock_bh(&tp->lock);
  7200. if (wol->wolopts & WAKE_MAGIC)
  7201. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7202. else
  7203. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7204. spin_unlock_bh(&tp->lock);
  7205. return 0;
  7206. }
  7207. static u32 tg3_get_msglevel(struct net_device *dev)
  7208. {
  7209. struct tg3 *tp = netdev_priv(dev);
  7210. return tp->msg_enable;
  7211. }
  7212. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7213. {
  7214. struct tg3 *tp = netdev_priv(dev);
  7215. tp->msg_enable = value;
  7216. }
  7217. static int tg3_set_tso(struct net_device *dev, u32 value)
  7218. {
  7219. struct tg3 *tp = netdev_priv(dev);
  7220. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7221. if (value)
  7222. return -EINVAL;
  7223. return 0;
  7224. }
  7225. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7226. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7227. if (value) {
  7228. dev->features |= NETIF_F_TSO6;
  7229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7230. dev->features |= NETIF_F_TSO_ECN;
  7231. } else
  7232. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7233. }
  7234. return ethtool_op_set_tso(dev, value);
  7235. }
  7236. static int tg3_nway_reset(struct net_device *dev)
  7237. {
  7238. struct tg3 *tp = netdev_priv(dev);
  7239. u32 bmcr;
  7240. int r;
  7241. if (!netif_running(dev))
  7242. return -EAGAIN;
  7243. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7244. return -EINVAL;
  7245. spin_lock_bh(&tp->lock);
  7246. r = -EINVAL;
  7247. tg3_readphy(tp, MII_BMCR, &bmcr);
  7248. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7249. ((bmcr & BMCR_ANENABLE) ||
  7250. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7251. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7252. BMCR_ANENABLE);
  7253. r = 0;
  7254. }
  7255. spin_unlock_bh(&tp->lock);
  7256. return r;
  7257. }
  7258. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7259. {
  7260. struct tg3 *tp = netdev_priv(dev);
  7261. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7262. ering->rx_mini_max_pending = 0;
  7263. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7264. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7265. else
  7266. ering->rx_jumbo_max_pending = 0;
  7267. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7268. ering->rx_pending = tp->rx_pending;
  7269. ering->rx_mini_pending = 0;
  7270. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7271. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7272. else
  7273. ering->rx_jumbo_pending = 0;
  7274. ering->tx_pending = tp->tx_pending;
  7275. }
  7276. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7277. {
  7278. struct tg3 *tp = netdev_priv(dev);
  7279. int irq_sync = 0, err = 0;
  7280. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7281. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7282. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7283. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7284. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7285. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7286. return -EINVAL;
  7287. if (netif_running(dev)) {
  7288. tg3_netif_stop(tp);
  7289. irq_sync = 1;
  7290. }
  7291. tg3_full_lock(tp, irq_sync);
  7292. tp->rx_pending = ering->rx_pending;
  7293. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7294. tp->rx_pending > 63)
  7295. tp->rx_pending = 63;
  7296. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7297. tp->tx_pending = ering->tx_pending;
  7298. if (netif_running(dev)) {
  7299. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7300. err = tg3_restart_hw(tp, 1);
  7301. if (!err)
  7302. tg3_netif_start(tp);
  7303. }
  7304. tg3_full_unlock(tp);
  7305. return err;
  7306. }
  7307. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7308. {
  7309. struct tg3 *tp = netdev_priv(dev);
  7310. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7311. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7312. epause->rx_pause = 1;
  7313. else
  7314. epause->rx_pause = 0;
  7315. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7316. epause->tx_pause = 1;
  7317. else
  7318. epause->tx_pause = 0;
  7319. }
  7320. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7321. {
  7322. struct tg3 *tp = netdev_priv(dev);
  7323. int irq_sync = 0, err = 0;
  7324. if (netif_running(dev)) {
  7325. tg3_netif_stop(tp);
  7326. irq_sync = 1;
  7327. }
  7328. tg3_full_lock(tp, irq_sync);
  7329. if (epause->autoneg)
  7330. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7331. else
  7332. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7333. if (epause->rx_pause)
  7334. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7335. else
  7336. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7337. if (epause->tx_pause)
  7338. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7339. else
  7340. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7341. if (netif_running(dev)) {
  7342. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7343. err = tg3_restart_hw(tp, 1);
  7344. if (!err)
  7345. tg3_netif_start(tp);
  7346. }
  7347. tg3_full_unlock(tp);
  7348. return err;
  7349. }
  7350. static u32 tg3_get_rx_csum(struct net_device *dev)
  7351. {
  7352. struct tg3 *tp = netdev_priv(dev);
  7353. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7354. }
  7355. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7356. {
  7357. struct tg3 *tp = netdev_priv(dev);
  7358. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7359. if (data != 0)
  7360. return -EINVAL;
  7361. return 0;
  7362. }
  7363. spin_lock_bh(&tp->lock);
  7364. if (data)
  7365. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7366. else
  7367. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7368. spin_unlock_bh(&tp->lock);
  7369. return 0;
  7370. }
  7371. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7372. {
  7373. struct tg3 *tp = netdev_priv(dev);
  7374. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7375. if (data != 0)
  7376. return -EINVAL;
  7377. return 0;
  7378. }
  7379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7383. ethtool_op_set_tx_ipv6_csum(dev, data);
  7384. else
  7385. ethtool_op_set_tx_csum(dev, data);
  7386. return 0;
  7387. }
  7388. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7389. {
  7390. switch (sset) {
  7391. case ETH_SS_TEST:
  7392. return TG3_NUM_TEST;
  7393. case ETH_SS_STATS:
  7394. return TG3_NUM_STATS;
  7395. default:
  7396. return -EOPNOTSUPP;
  7397. }
  7398. }
  7399. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7400. {
  7401. switch (stringset) {
  7402. case ETH_SS_STATS:
  7403. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7404. break;
  7405. case ETH_SS_TEST:
  7406. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7407. break;
  7408. default:
  7409. WARN_ON(1); /* we need a WARN() */
  7410. break;
  7411. }
  7412. }
  7413. static int tg3_phys_id(struct net_device *dev, u32 data)
  7414. {
  7415. struct tg3 *tp = netdev_priv(dev);
  7416. int i;
  7417. if (!netif_running(tp->dev))
  7418. return -EAGAIN;
  7419. if (data == 0)
  7420. data = 2;
  7421. for (i = 0; i < (data * 2); i++) {
  7422. if ((i % 2) == 0)
  7423. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7424. LED_CTRL_1000MBPS_ON |
  7425. LED_CTRL_100MBPS_ON |
  7426. LED_CTRL_10MBPS_ON |
  7427. LED_CTRL_TRAFFIC_OVERRIDE |
  7428. LED_CTRL_TRAFFIC_BLINK |
  7429. LED_CTRL_TRAFFIC_LED);
  7430. else
  7431. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7432. LED_CTRL_TRAFFIC_OVERRIDE);
  7433. if (msleep_interruptible(500))
  7434. break;
  7435. }
  7436. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7437. return 0;
  7438. }
  7439. static void tg3_get_ethtool_stats (struct net_device *dev,
  7440. struct ethtool_stats *estats, u64 *tmp_stats)
  7441. {
  7442. struct tg3 *tp = netdev_priv(dev);
  7443. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7444. }
  7445. #define NVRAM_TEST_SIZE 0x100
  7446. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7447. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7448. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7449. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7450. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7451. static int tg3_test_nvram(struct tg3 *tp)
  7452. {
  7453. u32 csum, magic;
  7454. __le32 *buf;
  7455. int i, j, k, err = 0, size;
  7456. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7457. return -EIO;
  7458. if (magic == TG3_EEPROM_MAGIC)
  7459. size = NVRAM_TEST_SIZE;
  7460. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7461. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7462. TG3_EEPROM_SB_FORMAT_1) {
  7463. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7464. case TG3_EEPROM_SB_REVISION_0:
  7465. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7466. break;
  7467. case TG3_EEPROM_SB_REVISION_2:
  7468. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7469. break;
  7470. case TG3_EEPROM_SB_REVISION_3:
  7471. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7472. break;
  7473. default:
  7474. return 0;
  7475. }
  7476. } else
  7477. return 0;
  7478. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7479. size = NVRAM_SELFBOOT_HW_SIZE;
  7480. else
  7481. return -EIO;
  7482. buf = kmalloc(size, GFP_KERNEL);
  7483. if (buf == NULL)
  7484. return -ENOMEM;
  7485. err = -EIO;
  7486. for (i = 0, j = 0; i < size; i += 4, j++) {
  7487. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  7488. break;
  7489. }
  7490. if (i < size)
  7491. goto out;
  7492. /* Selfboot format */
  7493. magic = swab32(le32_to_cpu(buf[0]));
  7494. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7495. TG3_EEPROM_MAGIC_FW) {
  7496. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7497. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7498. TG3_EEPROM_SB_REVISION_2) {
  7499. /* For rev 2, the csum doesn't include the MBA. */
  7500. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7501. csum8 += buf8[i];
  7502. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7503. csum8 += buf8[i];
  7504. } else {
  7505. for (i = 0; i < size; i++)
  7506. csum8 += buf8[i];
  7507. }
  7508. if (csum8 == 0) {
  7509. err = 0;
  7510. goto out;
  7511. }
  7512. err = -EIO;
  7513. goto out;
  7514. }
  7515. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7516. TG3_EEPROM_MAGIC_HW) {
  7517. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7518. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7519. u8 *buf8 = (u8 *) buf;
  7520. /* Separate the parity bits and the data bytes. */
  7521. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7522. if ((i == 0) || (i == 8)) {
  7523. int l;
  7524. u8 msk;
  7525. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7526. parity[k++] = buf8[i] & msk;
  7527. i++;
  7528. }
  7529. else if (i == 16) {
  7530. int l;
  7531. u8 msk;
  7532. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7533. parity[k++] = buf8[i] & msk;
  7534. i++;
  7535. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7536. parity[k++] = buf8[i] & msk;
  7537. i++;
  7538. }
  7539. data[j++] = buf8[i];
  7540. }
  7541. err = -EIO;
  7542. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7543. u8 hw8 = hweight8(data[i]);
  7544. if ((hw8 & 0x1) && parity[i])
  7545. goto out;
  7546. else if (!(hw8 & 0x1) && !parity[i])
  7547. goto out;
  7548. }
  7549. err = 0;
  7550. goto out;
  7551. }
  7552. /* Bootstrap checksum at offset 0x10 */
  7553. csum = calc_crc((unsigned char *) buf, 0x10);
  7554. if(csum != le32_to_cpu(buf[0x10/4]))
  7555. goto out;
  7556. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7557. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7558. if (csum != le32_to_cpu(buf[0xfc/4]))
  7559. goto out;
  7560. err = 0;
  7561. out:
  7562. kfree(buf);
  7563. return err;
  7564. }
  7565. #define TG3_SERDES_TIMEOUT_SEC 2
  7566. #define TG3_COPPER_TIMEOUT_SEC 6
  7567. static int tg3_test_link(struct tg3 *tp)
  7568. {
  7569. int i, max;
  7570. if (!netif_running(tp->dev))
  7571. return -ENODEV;
  7572. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7573. max = TG3_SERDES_TIMEOUT_SEC;
  7574. else
  7575. max = TG3_COPPER_TIMEOUT_SEC;
  7576. for (i = 0; i < max; i++) {
  7577. if (netif_carrier_ok(tp->dev))
  7578. return 0;
  7579. if (msleep_interruptible(1000))
  7580. break;
  7581. }
  7582. return -EIO;
  7583. }
  7584. /* Only test the commonly used registers */
  7585. static int tg3_test_registers(struct tg3 *tp)
  7586. {
  7587. int i, is_5705, is_5750;
  7588. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7589. static struct {
  7590. u16 offset;
  7591. u16 flags;
  7592. #define TG3_FL_5705 0x1
  7593. #define TG3_FL_NOT_5705 0x2
  7594. #define TG3_FL_NOT_5788 0x4
  7595. #define TG3_FL_NOT_5750 0x8
  7596. u32 read_mask;
  7597. u32 write_mask;
  7598. } reg_tbl[] = {
  7599. /* MAC Control Registers */
  7600. { MAC_MODE, TG3_FL_NOT_5705,
  7601. 0x00000000, 0x00ef6f8c },
  7602. { MAC_MODE, TG3_FL_5705,
  7603. 0x00000000, 0x01ef6b8c },
  7604. { MAC_STATUS, TG3_FL_NOT_5705,
  7605. 0x03800107, 0x00000000 },
  7606. { MAC_STATUS, TG3_FL_5705,
  7607. 0x03800100, 0x00000000 },
  7608. { MAC_ADDR_0_HIGH, 0x0000,
  7609. 0x00000000, 0x0000ffff },
  7610. { MAC_ADDR_0_LOW, 0x0000,
  7611. 0x00000000, 0xffffffff },
  7612. { MAC_RX_MTU_SIZE, 0x0000,
  7613. 0x00000000, 0x0000ffff },
  7614. { MAC_TX_MODE, 0x0000,
  7615. 0x00000000, 0x00000070 },
  7616. { MAC_TX_LENGTHS, 0x0000,
  7617. 0x00000000, 0x00003fff },
  7618. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7619. 0x00000000, 0x000007fc },
  7620. { MAC_RX_MODE, TG3_FL_5705,
  7621. 0x00000000, 0x000007dc },
  7622. { MAC_HASH_REG_0, 0x0000,
  7623. 0x00000000, 0xffffffff },
  7624. { MAC_HASH_REG_1, 0x0000,
  7625. 0x00000000, 0xffffffff },
  7626. { MAC_HASH_REG_2, 0x0000,
  7627. 0x00000000, 0xffffffff },
  7628. { MAC_HASH_REG_3, 0x0000,
  7629. 0x00000000, 0xffffffff },
  7630. /* Receive Data and Receive BD Initiator Control Registers. */
  7631. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7632. 0x00000000, 0xffffffff },
  7633. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7634. 0x00000000, 0xffffffff },
  7635. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7636. 0x00000000, 0x00000003 },
  7637. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7638. 0x00000000, 0xffffffff },
  7639. { RCVDBDI_STD_BD+0, 0x0000,
  7640. 0x00000000, 0xffffffff },
  7641. { RCVDBDI_STD_BD+4, 0x0000,
  7642. 0x00000000, 0xffffffff },
  7643. { RCVDBDI_STD_BD+8, 0x0000,
  7644. 0x00000000, 0xffff0002 },
  7645. { RCVDBDI_STD_BD+0xc, 0x0000,
  7646. 0x00000000, 0xffffffff },
  7647. /* Receive BD Initiator Control Registers. */
  7648. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7649. 0x00000000, 0xffffffff },
  7650. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7651. 0x00000000, 0x000003ff },
  7652. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7653. 0x00000000, 0xffffffff },
  7654. /* Host Coalescing Control Registers. */
  7655. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7656. 0x00000000, 0x00000004 },
  7657. { HOSTCC_MODE, TG3_FL_5705,
  7658. 0x00000000, 0x000000f6 },
  7659. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7660. 0x00000000, 0xffffffff },
  7661. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7662. 0x00000000, 0x000003ff },
  7663. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7664. 0x00000000, 0xffffffff },
  7665. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7666. 0x00000000, 0x000003ff },
  7667. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7668. 0x00000000, 0xffffffff },
  7669. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7670. 0x00000000, 0x000000ff },
  7671. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7672. 0x00000000, 0xffffffff },
  7673. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7674. 0x00000000, 0x000000ff },
  7675. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7676. 0x00000000, 0xffffffff },
  7677. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7678. 0x00000000, 0xffffffff },
  7679. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7680. 0x00000000, 0xffffffff },
  7681. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7682. 0x00000000, 0x000000ff },
  7683. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7684. 0x00000000, 0xffffffff },
  7685. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7686. 0x00000000, 0x000000ff },
  7687. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7688. 0x00000000, 0xffffffff },
  7689. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7690. 0x00000000, 0xffffffff },
  7691. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7692. 0x00000000, 0xffffffff },
  7693. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7694. 0x00000000, 0xffffffff },
  7695. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7696. 0x00000000, 0xffffffff },
  7697. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7698. 0xffffffff, 0x00000000 },
  7699. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7700. 0xffffffff, 0x00000000 },
  7701. /* Buffer Manager Control Registers. */
  7702. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7703. 0x00000000, 0x007fff80 },
  7704. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7705. 0x00000000, 0x007fffff },
  7706. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7707. 0x00000000, 0x0000003f },
  7708. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7709. 0x00000000, 0x000001ff },
  7710. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7711. 0x00000000, 0x000001ff },
  7712. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7713. 0xffffffff, 0x00000000 },
  7714. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7715. 0xffffffff, 0x00000000 },
  7716. /* Mailbox Registers */
  7717. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7718. 0x00000000, 0x000001ff },
  7719. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7720. 0x00000000, 0x000001ff },
  7721. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7722. 0x00000000, 0x000007ff },
  7723. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7724. 0x00000000, 0x000001ff },
  7725. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7726. };
  7727. is_5705 = is_5750 = 0;
  7728. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7729. is_5705 = 1;
  7730. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7731. is_5750 = 1;
  7732. }
  7733. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7734. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7735. continue;
  7736. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7737. continue;
  7738. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7739. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7740. continue;
  7741. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7742. continue;
  7743. offset = (u32) reg_tbl[i].offset;
  7744. read_mask = reg_tbl[i].read_mask;
  7745. write_mask = reg_tbl[i].write_mask;
  7746. /* Save the original register content */
  7747. save_val = tr32(offset);
  7748. /* Determine the read-only value. */
  7749. read_val = save_val & read_mask;
  7750. /* Write zero to the register, then make sure the read-only bits
  7751. * are not changed and the read/write bits are all zeros.
  7752. */
  7753. tw32(offset, 0);
  7754. val = tr32(offset);
  7755. /* Test the read-only and read/write bits. */
  7756. if (((val & read_mask) != read_val) || (val & write_mask))
  7757. goto out;
  7758. /* Write ones to all the bits defined by RdMask and WrMask, then
  7759. * make sure the read-only bits are not changed and the
  7760. * read/write bits are all ones.
  7761. */
  7762. tw32(offset, read_mask | write_mask);
  7763. val = tr32(offset);
  7764. /* Test the read-only bits. */
  7765. if ((val & read_mask) != read_val)
  7766. goto out;
  7767. /* Test the read/write bits. */
  7768. if ((val & write_mask) != write_mask)
  7769. goto out;
  7770. tw32(offset, save_val);
  7771. }
  7772. return 0;
  7773. out:
  7774. if (netif_msg_hw(tp))
  7775. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7776. offset);
  7777. tw32(offset, save_val);
  7778. return -EIO;
  7779. }
  7780. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7781. {
  7782. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7783. int i;
  7784. u32 j;
  7785. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7786. for (j = 0; j < len; j += 4) {
  7787. u32 val;
  7788. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7789. tg3_read_mem(tp, offset + j, &val);
  7790. if (val != test_pattern[i])
  7791. return -EIO;
  7792. }
  7793. }
  7794. return 0;
  7795. }
  7796. static int tg3_test_memory(struct tg3 *tp)
  7797. {
  7798. static struct mem_entry {
  7799. u32 offset;
  7800. u32 len;
  7801. } mem_tbl_570x[] = {
  7802. { 0x00000000, 0x00b50},
  7803. { 0x00002000, 0x1c000},
  7804. { 0xffffffff, 0x00000}
  7805. }, mem_tbl_5705[] = {
  7806. { 0x00000100, 0x0000c},
  7807. { 0x00000200, 0x00008},
  7808. { 0x00004000, 0x00800},
  7809. { 0x00006000, 0x01000},
  7810. { 0x00008000, 0x02000},
  7811. { 0x00010000, 0x0e000},
  7812. { 0xffffffff, 0x00000}
  7813. }, mem_tbl_5755[] = {
  7814. { 0x00000200, 0x00008},
  7815. { 0x00004000, 0x00800},
  7816. { 0x00006000, 0x00800},
  7817. { 0x00008000, 0x02000},
  7818. { 0x00010000, 0x0c000},
  7819. { 0xffffffff, 0x00000}
  7820. }, mem_tbl_5906[] = {
  7821. { 0x00000200, 0x00008},
  7822. { 0x00004000, 0x00400},
  7823. { 0x00006000, 0x00400},
  7824. { 0x00008000, 0x01000},
  7825. { 0x00010000, 0x01000},
  7826. { 0xffffffff, 0x00000}
  7827. };
  7828. struct mem_entry *mem_tbl;
  7829. int err = 0;
  7830. int i;
  7831. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7835. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7836. mem_tbl = mem_tbl_5755;
  7837. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7838. mem_tbl = mem_tbl_5906;
  7839. else
  7840. mem_tbl = mem_tbl_5705;
  7841. } else
  7842. mem_tbl = mem_tbl_570x;
  7843. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7844. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7845. mem_tbl[i].len)) != 0)
  7846. break;
  7847. }
  7848. return err;
  7849. }
  7850. #define TG3_MAC_LOOPBACK 0
  7851. #define TG3_PHY_LOOPBACK 1
  7852. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7853. {
  7854. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7855. u32 desc_idx;
  7856. struct sk_buff *skb, *rx_skb;
  7857. u8 *tx_data;
  7858. dma_addr_t map;
  7859. int num_pkts, tx_len, rx_len, i, err;
  7860. struct tg3_rx_buffer_desc *desc;
  7861. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7862. /* HW errata - mac loopback fails in some cases on 5780.
  7863. * Normal traffic and PHY loopback are not affected by
  7864. * errata.
  7865. */
  7866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7867. return 0;
  7868. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7869. MAC_MODE_PORT_INT_LPBACK;
  7870. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7871. mac_mode |= MAC_MODE_LINK_POLARITY;
  7872. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7873. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7874. else
  7875. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7876. tw32(MAC_MODE, mac_mode);
  7877. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7878. u32 val;
  7879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7880. u32 phytest;
  7881. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7882. u32 phy;
  7883. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7884. phytest | MII_TG3_EPHY_SHADOW_EN);
  7885. if (!tg3_readphy(tp, 0x1b, &phy))
  7886. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7887. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7888. }
  7889. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7890. } else
  7891. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7892. tg3_phy_toggle_automdix(tp, 0);
  7893. tg3_writephy(tp, MII_BMCR, val);
  7894. udelay(40);
  7895. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7897. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7898. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7899. } else
  7900. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7901. /* reset to prevent losing 1st rx packet intermittently */
  7902. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7903. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7904. udelay(10);
  7905. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7906. }
  7907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7908. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7909. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7910. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7911. mac_mode |= MAC_MODE_LINK_POLARITY;
  7912. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7913. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7914. }
  7915. tw32(MAC_MODE, mac_mode);
  7916. }
  7917. else
  7918. return -EINVAL;
  7919. err = -EIO;
  7920. tx_len = 1514;
  7921. skb = netdev_alloc_skb(tp->dev, tx_len);
  7922. if (!skb)
  7923. return -ENOMEM;
  7924. tx_data = skb_put(skb, tx_len);
  7925. memcpy(tx_data, tp->dev->dev_addr, 6);
  7926. memset(tx_data + 6, 0x0, 8);
  7927. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7928. for (i = 14; i < tx_len; i++)
  7929. tx_data[i] = (u8) (i & 0xff);
  7930. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7931. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7932. HOSTCC_MODE_NOW);
  7933. udelay(10);
  7934. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7935. num_pkts = 0;
  7936. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7937. tp->tx_prod++;
  7938. num_pkts++;
  7939. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7940. tp->tx_prod);
  7941. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7942. udelay(10);
  7943. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7944. for (i = 0; i < 25; i++) {
  7945. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7946. HOSTCC_MODE_NOW);
  7947. udelay(10);
  7948. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7949. rx_idx = tp->hw_status->idx[0].rx_producer;
  7950. if ((tx_idx == tp->tx_prod) &&
  7951. (rx_idx == (rx_start_idx + num_pkts)))
  7952. break;
  7953. }
  7954. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7955. dev_kfree_skb(skb);
  7956. if (tx_idx != tp->tx_prod)
  7957. goto out;
  7958. if (rx_idx != rx_start_idx + num_pkts)
  7959. goto out;
  7960. desc = &tp->rx_rcb[rx_start_idx];
  7961. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7962. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7963. if (opaque_key != RXD_OPAQUE_RING_STD)
  7964. goto out;
  7965. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7966. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7967. goto out;
  7968. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7969. if (rx_len != tx_len)
  7970. goto out;
  7971. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7972. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7973. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7974. for (i = 14; i < tx_len; i++) {
  7975. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7976. goto out;
  7977. }
  7978. err = 0;
  7979. /* tg3_free_rings will unmap and free the rx_skb */
  7980. out:
  7981. return err;
  7982. }
  7983. #define TG3_MAC_LOOPBACK_FAILED 1
  7984. #define TG3_PHY_LOOPBACK_FAILED 2
  7985. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7986. TG3_PHY_LOOPBACK_FAILED)
  7987. static int tg3_test_loopback(struct tg3 *tp)
  7988. {
  7989. int err = 0;
  7990. u32 cpmuctrl = 0;
  7991. if (!netif_running(tp->dev))
  7992. return TG3_LOOPBACK_FAILED;
  7993. err = tg3_reset_hw(tp, 1);
  7994. if (err)
  7995. return TG3_LOOPBACK_FAILED;
  7996. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  7997. int i;
  7998. u32 status;
  7999. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8000. /* Wait for up to 40 microseconds to acquire lock. */
  8001. for (i = 0; i < 4; i++) {
  8002. status = tr32(TG3_CPMU_MUTEX_GNT);
  8003. if (status == CPMU_MUTEX_GNT_DRIVER)
  8004. break;
  8005. udelay(10);
  8006. }
  8007. if (status != CPMU_MUTEX_GNT_DRIVER)
  8008. return TG3_LOOPBACK_FAILED;
  8009. /* Turn off power management based on link speed. */
  8010. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8011. tw32(TG3_CPMU_CTRL,
  8012. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8013. CPMU_CTRL_LINK_AWARE_MODE));
  8014. }
  8015. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8016. err |= TG3_MAC_LOOPBACK_FAILED;
  8017. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  8018. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8019. /* Release the mutex */
  8020. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8021. }
  8022. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8023. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8024. err |= TG3_PHY_LOOPBACK_FAILED;
  8025. }
  8026. return err;
  8027. }
  8028. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8029. u64 *data)
  8030. {
  8031. struct tg3 *tp = netdev_priv(dev);
  8032. if (tp->link_config.phy_is_low_power)
  8033. tg3_set_power_state(tp, PCI_D0);
  8034. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8035. if (tg3_test_nvram(tp) != 0) {
  8036. etest->flags |= ETH_TEST_FL_FAILED;
  8037. data[0] = 1;
  8038. }
  8039. if (tg3_test_link(tp) != 0) {
  8040. etest->flags |= ETH_TEST_FL_FAILED;
  8041. data[1] = 1;
  8042. }
  8043. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8044. int err, irq_sync = 0;
  8045. if (netif_running(dev)) {
  8046. tg3_netif_stop(tp);
  8047. irq_sync = 1;
  8048. }
  8049. tg3_full_lock(tp, irq_sync);
  8050. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8051. err = tg3_nvram_lock(tp);
  8052. tg3_halt_cpu(tp, RX_CPU_BASE);
  8053. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8054. tg3_halt_cpu(tp, TX_CPU_BASE);
  8055. if (!err)
  8056. tg3_nvram_unlock(tp);
  8057. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8058. tg3_phy_reset(tp);
  8059. if (tg3_test_registers(tp) != 0) {
  8060. etest->flags |= ETH_TEST_FL_FAILED;
  8061. data[2] = 1;
  8062. }
  8063. if (tg3_test_memory(tp) != 0) {
  8064. etest->flags |= ETH_TEST_FL_FAILED;
  8065. data[3] = 1;
  8066. }
  8067. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8068. etest->flags |= ETH_TEST_FL_FAILED;
  8069. tg3_full_unlock(tp);
  8070. if (tg3_test_interrupt(tp) != 0) {
  8071. etest->flags |= ETH_TEST_FL_FAILED;
  8072. data[5] = 1;
  8073. }
  8074. tg3_full_lock(tp, 0);
  8075. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8076. if (netif_running(dev)) {
  8077. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8078. if (!tg3_restart_hw(tp, 1))
  8079. tg3_netif_start(tp);
  8080. }
  8081. tg3_full_unlock(tp);
  8082. }
  8083. if (tp->link_config.phy_is_low_power)
  8084. tg3_set_power_state(tp, PCI_D3hot);
  8085. }
  8086. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8087. {
  8088. struct mii_ioctl_data *data = if_mii(ifr);
  8089. struct tg3 *tp = netdev_priv(dev);
  8090. int err;
  8091. switch(cmd) {
  8092. case SIOCGMIIPHY:
  8093. data->phy_id = PHY_ADDR;
  8094. /* fallthru */
  8095. case SIOCGMIIREG: {
  8096. u32 mii_regval;
  8097. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8098. break; /* We have no PHY */
  8099. if (tp->link_config.phy_is_low_power)
  8100. return -EAGAIN;
  8101. spin_lock_bh(&tp->lock);
  8102. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8103. spin_unlock_bh(&tp->lock);
  8104. data->val_out = mii_regval;
  8105. return err;
  8106. }
  8107. case SIOCSMIIREG:
  8108. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8109. break; /* We have no PHY */
  8110. if (!capable(CAP_NET_ADMIN))
  8111. return -EPERM;
  8112. if (tp->link_config.phy_is_low_power)
  8113. return -EAGAIN;
  8114. spin_lock_bh(&tp->lock);
  8115. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8116. spin_unlock_bh(&tp->lock);
  8117. return err;
  8118. default:
  8119. /* do nothing */
  8120. break;
  8121. }
  8122. return -EOPNOTSUPP;
  8123. }
  8124. #if TG3_VLAN_TAG_USED
  8125. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8126. {
  8127. struct tg3 *tp = netdev_priv(dev);
  8128. if (netif_running(dev))
  8129. tg3_netif_stop(tp);
  8130. tg3_full_lock(tp, 0);
  8131. tp->vlgrp = grp;
  8132. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8133. __tg3_set_rx_mode(dev);
  8134. if (netif_running(dev))
  8135. tg3_netif_start(tp);
  8136. tg3_full_unlock(tp);
  8137. }
  8138. #endif
  8139. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8140. {
  8141. struct tg3 *tp = netdev_priv(dev);
  8142. memcpy(ec, &tp->coal, sizeof(*ec));
  8143. return 0;
  8144. }
  8145. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8146. {
  8147. struct tg3 *tp = netdev_priv(dev);
  8148. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8149. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8150. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8151. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8152. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8153. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8154. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8155. }
  8156. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8157. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8158. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8159. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8160. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8161. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8162. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8163. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8164. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8165. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8166. return -EINVAL;
  8167. /* No rx interrupts will be generated if both are zero */
  8168. if ((ec->rx_coalesce_usecs == 0) &&
  8169. (ec->rx_max_coalesced_frames == 0))
  8170. return -EINVAL;
  8171. /* No tx interrupts will be generated if both are zero */
  8172. if ((ec->tx_coalesce_usecs == 0) &&
  8173. (ec->tx_max_coalesced_frames == 0))
  8174. return -EINVAL;
  8175. /* Only copy relevant parameters, ignore all others. */
  8176. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8177. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8178. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8179. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8180. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8181. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8182. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8183. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8184. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8185. if (netif_running(dev)) {
  8186. tg3_full_lock(tp, 0);
  8187. __tg3_set_coalesce(tp, &tp->coal);
  8188. tg3_full_unlock(tp);
  8189. }
  8190. return 0;
  8191. }
  8192. static const struct ethtool_ops tg3_ethtool_ops = {
  8193. .get_settings = tg3_get_settings,
  8194. .set_settings = tg3_set_settings,
  8195. .get_drvinfo = tg3_get_drvinfo,
  8196. .get_regs_len = tg3_get_regs_len,
  8197. .get_regs = tg3_get_regs,
  8198. .get_wol = tg3_get_wol,
  8199. .set_wol = tg3_set_wol,
  8200. .get_msglevel = tg3_get_msglevel,
  8201. .set_msglevel = tg3_set_msglevel,
  8202. .nway_reset = tg3_nway_reset,
  8203. .get_link = ethtool_op_get_link,
  8204. .get_eeprom_len = tg3_get_eeprom_len,
  8205. .get_eeprom = tg3_get_eeprom,
  8206. .set_eeprom = tg3_set_eeprom,
  8207. .get_ringparam = tg3_get_ringparam,
  8208. .set_ringparam = tg3_set_ringparam,
  8209. .get_pauseparam = tg3_get_pauseparam,
  8210. .set_pauseparam = tg3_set_pauseparam,
  8211. .get_rx_csum = tg3_get_rx_csum,
  8212. .set_rx_csum = tg3_set_rx_csum,
  8213. .set_tx_csum = tg3_set_tx_csum,
  8214. .set_sg = ethtool_op_set_sg,
  8215. .set_tso = tg3_set_tso,
  8216. .self_test = tg3_self_test,
  8217. .get_strings = tg3_get_strings,
  8218. .phys_id = tg3_phys_id,
  8219. .get_ethtool_stats = tg3_get_ethtool_stats,
  8220. .get_coalesce = tg3_get_coalesce,
  8221. .set_coalesce = tg3_set_coalesce,
  8222. .get_sset_count = tg3_get_sset_count,
  8223. };
  8224. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8225. {
  8226. u32 cursize, val, magic;
  8227. tp->nvram_size = EEPROM_CHIP_SIZE;
  8228. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8229. return;
  8230. if ((magic != TG3_EEPROM_MAGIC) &&
  8231. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8232. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8233. return;
  8234. /*
  8235. * Size the chip by reading offsets at increasing powers of two.
  8236. * When we encounter our validation signature, we know the addressing
  8237. * has wrapped around, and thus have our chip size.
  8238. */
  8239. cursize = 0x10;
  8240. while (cursize < tp->nvram_size) {
  8241. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8242. return;
  8243. if (val == magic)
  8244. break;
  8245. cursize <<= 1;
  8246. }
  8247. tp->nvram_size = cursize;
  8248. }
  8249. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8250. {
  8251. u32 val;
  8252. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8253. return;
  8254. /* Selfboot format */
  8255. if (val != TG3_EEPROM_MAGIC) {
  8256. tg3_get_eeprom_size(tp);
  8257. return;
  8258. }
  8259. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8260. if (val != 0) {
  8261. tp->nvram_size = (val >> 16) * 1024;
  8262. return;
  8263. }
  8264. }
  8265. tp->nvram_size = 0x80000;
  8266. }
  8267. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8268. {
  8269. u32 nvcfg1;
  8270. nvcfg1 = tr32(NVRAM_CFG1);
  8271. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8272. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8273. }
  8274. else {
  8275. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8276. tw32(NVRAM_CFG1, nvcfg1);
  8277. }
  8278. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8279. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8280. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8281. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8282. tp->nvram_jedecnum = JEDEC_ATMEL;
  8283. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8284. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8285. break;
  8286. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8287. tp->nvram_jedecnum = JEDEC_ATMEL;
  8288. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8289. break;
  8290. case FLASH_VENDOR_ATMEL_EEPROM:
  8291. tp->nvram_jedecnum = JEDEC_ATMEL;
  8292. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8293. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8294. break;
  8295. case FLASH_VENDOR_ST:
  8296. tp->nvram_jedecnum = JEDEC_ST;
  8297. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8298. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8299. break;
  8300. case FLASH_VENDOR_SAIFUN:
  8301. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8302. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8303. break;
  8304. case FLASH_VENDOR_SST_SMALL:
  8305. case FLASH_VENDOR_SST_LARGE:
  8306. tp->nvram_jedecnum = JEDEC_SST;
  8307. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8308. break;
  8309. }
  8310. }
  8311. else {
  8312. tp->nvram_jedecnum = JEDEC_ATMEL;
  8313. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8314. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8315. }
  8316. }
  8317. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8318. {
  8319. u32 nvcfg1;
  8320. nvcfg1 = tr32(NVRAM_CFG1);
  8321. /* NVRAM protection for TPM */
  8322. if (nvcfg1 & (1 << 27))
  8323. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8324. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8325. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8326. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8327. tp->nvram_jedecnum = JEDEC_ATMEL;
  8328. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8329. break;
  8330. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8331. tp->nvram_jedecnum = JEDEC_ATMEL;
  8332. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8333. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8334. break;
  8335. case FLASH_5752VENDOR_ST_M45PE10:
  8336. case FLASH_5752VENDOR_ST_M45PE20:
  8337. case FLASH_5752VENDOR_ST_M45PE40:
  8338. tp->nvram_jedecnum = JEDEC_ST;
  8339. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8340. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8341. break;
  8342. }
  8343. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8344. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8345. case FLASH_5752PAGE_SIZE_256:
  8346. tp->nvram_pagesize = 256;
  8347. break;
  8348. case FLASH_5752PAGE_SIZE_512:
  8349. tp->nvram_pagesize = 512;
  8350. break;
  8351. case FLASH_5752PAGE_SIZE_1K:
  8352. tp->nvram_pagesize = 1024;
  8353. break;
  8354. case FLASH_5752PAGE_SIZE_2K:
  8355. tp->nvram_pagesize = 2048;
  8356. break;
  8357. case FLASH_5752PAGE_SIZE_4K:
  8358. tp->nvram_pagesize = 4096;
  8359. break;
  8360. case FLASH_5752PAGE_SIZE_264:
  8361. tp->nvram_pagesize = 264;
  8362. break;
  8363. }
  8364. }
  8365. else {
  8366. /* For eeprom, set pagesize to maximum eeprom size */
  8367. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8368. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8369. tw32(NVRAM_CFG1, nvcfg1);
  8370. }
  8371. }
  8372. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8373. {
  8374. u32 nvcfg1, protect = 0;
  8375. nvcfg1 = tr32(NVRAM_CFG1);
  8376. /* NVRAM protection for TPM */
  8377. if (nvcfg1 & (1 << 27)) {
  8378. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8379. protect = 1;
  8380. }
  8381. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8382. switch (nvcfg1) {
  8383. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8384. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8385. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8386. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8387. tp->nvram_jedecnum = JEDEC_ATMEL;
  8388. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8389. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8390. tp->nvram_pagesize = 264;
  8391. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8392. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8393. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8394. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8395. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8396. else
  8397. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8398. break;
  8399. case FLASH_5752VENDOR_ST_M45PE10:
  8400. case FLASH_5752VENDOR_ST_M45PE20:
  8401. case FLASH_5752VENDOR_ST_M45PE40:
  8402. tp->nvram_jedecnum = JEDEC_ST;
  8403. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8404. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8405. tp->nvram_pagesize = 256;
  8406. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8407. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8408. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8409. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8410. else
  8411. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8412. break;
  8413. }
  8414. }
  8415. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8416. {
  8417. u32 nvcfg1;
  8418. nvcfg1 = tr32(NVRAM_CFG1);
  8419. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8420. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8421. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8422. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8423. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8424. tp->nvram_jedecnum = JEDEC_ATMEL;
  8425. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8426. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8427. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8428. tw32(NVRAM_CFG1, nvcfg1);
  8429. break;
  8430. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8431. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8432. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8433. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8434. tp->nvram_jedecnum = JEDEC_ATMEL;
  8435. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8436. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8437. tp->nvram_pagesize = 264;
  8438. break;
  8439. case FLASH_5752VENDOR_ST_M45PE10:
  8440. case FLASH_5752VENDOR_ST_M45PE20:
  8441. case FLASH_5752VENDOR_ST_M45PE40:
  8442. tp->nvram_jedecnum = JEDEC_ST;
  8443. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8444. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8445. tp->nvram_pagesize = 256;
  8446. break;
  8447. }
  8448. }
  8449. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8450. {
  8451. u32 nvcfg1, protect = 0;
  8452. nvcfg1 = tr32(NVRAM_CFG1);
  8453. /* NVRAM protection for TPM */
  8454. if (nvcfg1 & (1 << 27)) {
  8455. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8456. protect = 1;
  8457. }
  8458. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8459. switch (nvcfg1) {
  8460. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8461. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8462. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8463. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8464. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8465. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8466. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8467. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8468. tp->nvram_jedecnum = JEDEC_ATMEL;
  8469. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8470. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8471. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8472. tp->nvram_pagesize = 256;
  8473. break;
  8474. case FLASH_5761VENDOR_ST_A_M45PE20:
  8475. case FLASH_5761VENDOR_ST_A_M45PE40:
  8476. case FLASH_5761VENDOR_ST_A_M45PE80:
  8477. case FLASH_5761VENDOR_ST_A_M45PE16:
  8478. case FLASH_5761VENDOR_ST_M_M45PE20:
  8479. case FLASH_5761VENDOR_ST_M_M45PE40:
  8480. case FLASH_5761VENDOR_ST_M_M45PE80:
  8481. case FLASH_5761VENDOR_ST_M_M45PE16:
  8482. tp->nvram_jedecnum = JEDEC_ST;
  8483. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8484. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8485. tp->nvram_pagesize = 256;
  8486. break;
  8487. }
  8488. if (protect) {
  8489. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8490. } else {
  8491. switch (nvcfg1) {
  8492. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8493. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8494. case FLASH_5761VENDOR_ST_A_M45PE16:
  8495. case FLASH_5761VENDOR_ST_M_M45PE16:
  8496. tp->nvram_size = 0x100000;
  8497. break;
  8498. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8499. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8500. case FLASH_5761VENDOR_ST_A_M45PE80:
  8501. case FLASH_5761VENDOR_ST_M_M45PE80:
  8502. tp->nvram_size = 0x80000;
  8503. break;
  8504. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8505. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8506. case FLASH_5761VENDOR_ST_A_M45PE40:
  8507. case FLASH_5761VENDOR_ST_M_M45PE40:
  8508. tp->nvram_size = 0x40000;
  8509. break;
  8510. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8511. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8512. case FLASH_5761VENDOR_ST_A_M45PE20:
  8513. case FLASH_5761VENDOR_ST_M_M45PE20:
  8514. tp->nvram_size = 0x20000;
  8515. break;
  8516. }
  8517. }
  8518. }
  8519. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8520. {
  8521. tp->nvram_jedecnum = JEDEC_ATMEL;
  8522. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8523. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8524. }
  8525. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8526. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8527. {
  8528. tw32_f(GRC_EEPROM_ADDR,
  8529. (EEPROM_ADDR_FSM_RESET |
  8530. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8531. EEPROM_ADDR_CLKPERD_SHIFT)));
  8532. msleep(1);
  8533. /* Enable seeprom accesses. */
  8534. tw32_f(GRC_LOCAL_CTRL,
  8535. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8536. udelay(100);
  8537. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8538. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8539. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8540. if (tg3_nvram_lock(tp)) {
  8541. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8542. "tg3_nvram_init failed.\n", tp->dev->name);
  8543. return;
  8544. }
  8545. tg3_enable_nvram_access(tp);
  8546. tp->nvram_size = 0;
  8547. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8548. tg3_get_5752_nvram_info(tp);
  8549. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8550. tg3_get_5755_nvram_info(tp);
  8551. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8553. tg3_get_5787_nvram_info(tp);
  8554. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8555. tg3_get_5761_nvram_info(tp);
  8556. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8557. tg3_get_5906_nvram_info(tp);
  8558. else
  8559. tg3_get_nvram_info(tp);
  8560. if (tp->nvram_size == 0)
  8561. tg3_get_nvram_size(tp);
  8562. tg3_disable_nvram_access(tp);
  8563. tg3_nvram_unlock(tp);
  8564. } else {
  8565. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8566. tg3_get_eeprom_size(tp);
  8567. }
  8568. }
  8569. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8570. u32 offset, u32 *val)
  8571. {
  8572. u32 tmp;
  8573. int i;
  8574. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8575. (offset % 4) != 0)
  8576. return -EINVAL;
  8577. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8578. EEPROM_ADDR_DEVID_MASK |
  8579. EEPROM_ADDR_READ);
  8580. tw32(GRC_EEPROM_ADDR,
  8581. tmp |
  8582. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8583. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8584. EEPROM_ADDR_ADDR_MASK) |
  8585. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8586. for (i = 0; i < 1000; i++) {
  8587. tmp = tr32(GRC_EEPROM_ADDR);
  8588. if (tmp & EEPROM_ADDR_COMPLETE)
  8589. break;
  8590. msleep(1);
  8591. }
  8592. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8593. return -EBUSY;
  8594. *val = tr32(GRC_EEPROM_DATA);
  8595. return 0;
  8596. }
  8597. #define NVRAM_CMD_TIMEOUT 10000
  8598. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8599. {
  8600. int i;
  8601. tw32(NVRAM_CMD, nvram_cmd);
  8602. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8603. udelay(10);
  8604. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8605. udelay(10);
  8606. break;
  8607. }
  8608. }
  8609. if (i == NVRAM_CMD_TIMEOUT) {
  8610. return -EBUSY;
  8611. }
  8612. return 0;
  8613. }
  8614. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8615. {
  8616. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8617. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8618. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8619. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8620. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8621. addr = ((addr / tp->nvram_pagesize) <<
  8622. ATMEL_AT45DB0X1B_PAGE_POS) +
  8623. (addr % tp->nvram_pagesize);
  8624. return addr;
  8625. }
  8626. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8627. {
  8628. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8629. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8630. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8631. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8632. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8633. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8634. tp->nvram_pagesize) +
  8635. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8636. return addr;
  8637. }
  8638. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8639. {
  8640. int ret;
  8641. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8642. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8643. offset = tg3_nvram_phys_addr(tp, offset);
  8644. if (offset > NVRAM_ADDR_MSK)
  8645. return -EINVAL;
  8646. ret = tg3_nvram_lock(tp);
  8647. if (ret)
  8648. return ret;
  8649. tg3_enable_nvram_access(tp);
  8650. tw32(NVRAM_ADDR, offset);
  8651. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8652. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8653. if (ret == 0)
  8654. *val = swab32(tr32(NVRAM_RDDATA));
  8655. tg3_disable_nvram_access(tp);
  8656. tg3_nvram_unlock(tp);
  8657. return ret;
  8658. }
  8659. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  8660. {
  8661. u32 v;
  8662. int res = tg3_nvram_read(tp, offset, &v);
  8663. if (!res)
  8664. *val = cpu_to_le32(v);
  8665. return res;
  8666. }
  8667. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8668. {
  8669. int err;
  8670. u32 tmp;
  8671. err = tg3_nvram_read(tp, offset, &tmp);
  8672. *val = swab32(tmp);
  8673. return err;
  8674. }
  8675. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8676. u32 offset, u32 len, u8 *buf)
  8677. {
  8678. int i, j, rc = 0;
  8679. u32 val;
  8680. for (i = 0; i < len; i += 4) {
  8681. u32 addr;
  8682. __le32 data;
  8683. addr = offset + i;
  8684. memcpy(&data, buf + i, 4);
  8685. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  8686. val = tr32(GRC_EEPROM_ADDR);
  8687. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8688. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8689. EEPROM_ADDR_READ);
  8690. tw32(GRC_EEPROM_ADDR, val |
  8691. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8692. (addr & EEPROM_ADDR_ADDR_MASK) |
  8693. EEPROM_ADDR_START |
  8694. EEPROM_ADDR_WRITE);
  8695. for (j = 0; j < 1000; j++) {
  8696. val = tr32(GRC_EEPROM_ADDR);
  8697. if (val & EEPROM_ADDR_COMPLETE)
  8698. break;
  8699. msleep(1);
  8700. }
  8701. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8702. rc = -EBUSY;
  8703. break;
  8704. }
  8705. }
  8706. return rc;
  8707. }
  8708. /* offset and length are dword aligned */
  8709. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8710. u8 *buf)
  8711. {
  8712. int ret = 0;
  8713. u32 pagesize = tp->nvram_pagesize;
  8714. u32 pagemask = pagesize - 1;
  8715. u32 nvram_cmd;
  8716. u8 *tmp;
  8717. tmp = kmalloc(pagesize, GFP_KERNEL);
  8718. if (tmp == NULL)
  8719. return -ENOMEM;
  8720. while (len) {
  8721. int j;
  8722. u32 phy_addr, page_off, size;
  8723. phy_addr = offset & ~pagemask;
  8724. for (j = 0; j < pagesize; j += 4) {
  8725. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  8726. (__le32 *) (tmp + j))))
  8727. break;
  8728. }
  8729. if (ret)
  8730. break;
  8731. page_off = offset & pagemask;
  8732. size = pagesize;
  8733. if (len < size)
  8734. size = len;
  8735. len -= size;
  8736. memcpy(tmp + page_off, buf, size);
  8737. offset = offset + (pagesize - page_off);
  8738. tg3_enable_nvram_access(tp);
  8739. /*
  8740. * Before we can erase the flash page, we need
  8741. * to issue a special "write enable" command.
  8742. */
  8743. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8744. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8745. break;
  8746. /* Erase the target page */
  8747. tw32(NVRAM_ADDR, phy_addr);
  8748. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8749. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8750. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8751. break;
  8752. /* Issue another write enable to start the write. */
  8753. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8754. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8755. break;
  8756. for (j = 0; j < pagesize; j += 4) {
  8757. __be32 data;
  8758. data = *((__be32 *) (tmp + j));
  8759. /* swab32(le32_to_cpu(data)), actually */
  8760. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8761. tw32(NVRAM_ADDR, phy_addr + j);
  8762. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8763. NVRAM_CMD_WR;
  8764. if (j == 0)
  8765. nvram_cmd |= NVRAM_CMD_FIRST;
  8766. else if (j == (pagesize - 4))
  8767. nvram_cmd |= NVRAM_CMD_LAST;
  8768. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8769. break;
  8770. }
  8771. if (ret)
  8772. break;
  8773. }
  8774. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8775. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8776. kfree(tmp);
  8777. return ret;
  8778. }
  8779. /* offset and length are dword aligned */
  8780. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8781. u8 *buf)
  8782. {
  8783. int i, ret = 0;
  8784. for (i = 0; i < len; i += 4, offset += 4) {
  8785. u32 page_off, phy_addr, nvram_cmd;
  8786. __be32 data;
  8787. memcpy(&data, buf + i, 4);
  8788. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8789. page_off = offset % tp->nvram_pagesize;
  8790. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8791. tw32(NVRAM_ADDR, phy_addr);
  8792. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8793. if ((page_off == 0) || (i == 0))
  8794. nvram_cmd |= NVRAM_CMD_FIRST;
  8795. if (page_off == (tp->nvram_pagesize - 4))
  8796. nvram_cmd |= NVRAM_CMD_LAST;
  8797. if (i == (len - 4))
  8798. nvram_cmd |= NVRAM_CMD_LAST;
  8799. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8800. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8801. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8802. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8803. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8804. (tp->nvram_jedecnum == JEDEC_ST) &&
  8805. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8806. if ((ret = tg3_nvram_exec_cmd(tp,
  8807. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8808. NVRAM_CMD_DONE)))
  8809. break;
  8810. }
  8811. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8812. /* We always do complete word writes to eeprom. */
  8813. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8814. }
  8815. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8816. break;
  8817. }
  8818. return ret;
  8819. }
  8820. /* offset and length are dword aligned */
  8821. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8822. {
  8823. int ret;
  8824. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8825. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8826. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8827. udelay(40);
  8828. }
  8829. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8830. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8831. }
  8832. else {
  8833. u32 grc_mode;
  8834. ret = tg3_nvram_lock(tp);
  8835. if (ret)
  8836. return ret;
  8837. tg3_enable_nvram_access(tp);
  8838. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8839. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8840. tw32(NVRAM_WRITE1, 0x406);
  8841. grc_mode = tr32(GRC_MODE);
  8842. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8843. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8844. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8845. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8846. buf);
  8847. }
  8848. else {
  8849. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8850. buf);
  8851. }
  8852. grc_mode = tr32(GRC_MODE);
  8853. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8854. tg3_disable_nvram_access(tp);
  8855. tg3_nvram_unlock(tp);
  8856. }
  8857. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8858. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8859. udelay(40);
  8860. }
  8861. return ret;
  8862. }
  8863. struct subsys_tbl_ent {
  8864. u16 subsys_vendor, subsys_devid;
  8865. u32 phy_id;
  8866. };
  8867. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8868. /* Broadcom boards. */
  8869. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8870. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8871. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8872. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8873. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8874. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8875. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8876. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8877. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8878. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8879. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8880. /* 3com boards. */
  8881. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8882. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8883. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8884. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8885. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8886. /* DELL boards. */
  8887. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8888. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8889. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8890. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8891. /* Compaq boards. */
  8892. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8893. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8894. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8895. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8896. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8897. /* IBM boards. */
  8898. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8899. };
  8900. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8901. {
  8902. int i;
  8903. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8904. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8905. tp->pdev->subsystem_vendor) &&
  8906. (subsys_id_to_phy_id[i].subsys_devid ==
  8907. tp->pdev->subsystem_device))
  8908. return &subsys_id_to_phy_id[i];
  8909. }
  8910. return NULL;
  8911. }
  8912. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8913. {
  8914. u32 val;
  8915. u16 pmcsr;
  8916. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8917. * so need make sure we're in D0.
  8918. */
  8919. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8920. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8921. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8922. msleep(1);
  8923. /* Make sure register accesses (indirect or otherwise)
  8924. * will function correctly.
  8925. */
  8926. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8927. tp->misc_host_ctrl);
  8928. /* The memory arbiter has to be enabled in order for SRAM accesses
  8929. * to succeed. Normally on powerup the tg3 chip firmware will make
  8930. * sure it is enabled, but other entities such as system netboot
  8931. * code might disable it.
  8932. */
  8933. val = tr32(MEMARB_MODE);
  8934. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8935. tp->phy_id = PHY_ID_INVALID;
  8936. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8937. /* Assume an onboard device and WOL capable by default. */
  8938. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8940. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8941. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8942. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8943. }
  8944. val = tr32(VCPU_CFGSHDW);
  8945. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8946. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8947. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8948. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8949. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8950. return;
  8951. }
  8952. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8953. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8954. u32 nic_cfg, led_cfg;
  8955. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8956. int eeprom_phy_serdes = 0;
  8957. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8958. tp->nic_sram_data_cfg = nic_cfg;
  8959. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8960. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8961. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8962. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8963. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8964. (ver > 0) && (ver < 0x100))
  8965. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8966. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8967. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8968. eeprom_phy_serdes = 1;
  8969. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8970. if (nic_phy_id != 0) {
  8971. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8972. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8973. eeprom_phy_id = (id1 >> 16) << 10;
  8974. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8975. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8976. } else
  8977. eeprom_phy_id = 0;
  8978. tp->phy_id = eeprom_phy_id;
  8979. if (eeprom_phy_serdes) {
  8980. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8981. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8982. else
  8983. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8984. }
  8985. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8986. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8987. SHASTA_EXT_LED_MODE_MASK);
  8988. else
  8989. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8990. switch (led_cfg) {
  8991. default:
  8992. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8993. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8994. break;
  8995. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8996. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8997. break;
  8998. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8999. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9000. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9001. * read on some older 5700/5701 bootcode.
  9002. */
  9003. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9004. ASIC_REV_5700 ||
  9005. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9006. ASIC_REV_5701)
  9007. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9008. break;
  9009. case SHASTA_EXT_LED_SHARED:
  9010. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9011. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9012. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9013. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9014. LED_CTRL_MODE_PHY_2);
  9015. break;
  9016. case SHASTA_EXT_LED_MAC:
  9017. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9018. break;
  9019. case SHASTA_EXT_LED_COMBO:
  9020. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9021. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9022. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9023. LED_CTRL_MODE_PHY_2);
  9024. break;
  9025. };
  9026. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9028. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9029. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9030. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9031. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1)
  9032. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9033. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9034. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9035. if ((tp->pdev->subsystem_vendor ==
  9036. PCI_VENDOR_ID_ARIMA) &&
  9037. (tp->pdev->subsystem_device == 0x205a ||
  9038. tp->pdev->subsystem_device == 0x2063))
  9039. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9040. } else {
  9041. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9042. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9043. }
  9044. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9045. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9046. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9047. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9048. }
  9049. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9050. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9051. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9052. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9053. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9054. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9055. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9056. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9057. if (cfg2 & (1 << 17))
  9058. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9059. /* serdes signal pre-emphasis in register 0x590 set by */
  9060. /* bootcode if bit 18 is set */
  9061. if (cfg2 & (1 << 18))
  9062. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9063. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9064. u32 cfg3;
  9065. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9066. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9067. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9068. }
  9069. }
  9070. }
  9071. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9072. {
  9073. u32 hw_phy_id_1, hw_phy_id_2;
  9074. u32 hw_phy_id, hw_phy_id_masked;
  9075. int err;
  9076. /* Reading the PHY ID register can conflict with ASF
  9077. * firwmare access to the PHY hardware.
  9078. */
  9079. err = 0;
  9080. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9081. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9082. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9083. } else {
  9084. /* Now read the physical PHY_ID from the chip and verify
  9085. * that it is sane. If it doesn't look good, we fall back
  9086. * to either the hard-coded table based PHY_ID and failing
  9087. * that the value found in the eeprom area.
  9088. */
  9089. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9090. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9091. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9092. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9093. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9094. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9095. }
  9096. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9097. tp->phy_id = hw_phy_id;
  9098. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9099. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9100. else
  9101. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9102. } else {
  9103. if (tp->phy_id != PHY_ID_INVALID) {
  9104. /* Do nothing, phy ID already set up in
  9105. * tg3_get_eeprom_hw_cfg().
  9106. */
  9107. } else {
  9108. struct subsys_tbl_ent *p;
  9109. /* No eeprom signature? Try the hardcoded
  9110. * subsys device table.
  9111. */
  9112. p = lookup_by_subsys(tp);
  9113. if (!p)
  9114. return -ENODEV;
  9115. tp->phy_id = p->phy_id;
  9116. if (!tp->phy_id ||
  9117. tp->phy_id == PHY_ID_BCM8002)
  9118. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9119. }
  9120. }
  9121. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9122. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9123. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9124. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9125. tg3_readphy(tp, MII_BMSR, &bmsr);
  9126. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9127. (bmsr & BMSR_LSTATUS))
  9128. goto skip_phy_reset;
  9129. err = tg3_phy_reset(tp);
  9130. if (err)
  9131. return err;
  9132. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9133. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9134. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9135. tg3_ctrl = 0;
  9136. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9137. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9138. MII_TG3_CTRL_ADV_1000_FULL);
  9139. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9140. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9141. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9142. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9143. }
  9144. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9145. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9146. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9147. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9148. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9149. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9150. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9151. tg3_writephy(tp, MII_BMCR,
  9152. BMCR_ANENABLE | BMCR_ANRESTART);
  9153. }
  9154. tg3_phy_set_wirespeed(tp);
  9155. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9156. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9157. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9158. }
  9159. skip_phy_reset:
  9160. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9161. err = tg3_init_5401phy_dsp(tp);
  9162. if (err)
  9163. return err;
  9164. }
  9165. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9166. err = tg3_init_5401phy_dsp(tp);
  9167. }
  9168. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9169. tp->link_config.advertising =
  9170. (ADVERTISED_1000baseT_Half |
  9171. ADVERTISED_1000baseT_Full |
  9172. ADVERTISED_Autoneg |
  9173. ADVERTISED_FIBRE);
  9174. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9175. tp->link_config.advertising &=
  9176. ~(ADVERTISED_1000baseT_Half |
  9177. ADVERTISED_1000baseT_Full);
  9178. return err;
  9179. }
  9180. static void __devinit tg3_read_partno(struct tg3 *tp)
  9181. {
  9182. unsigned char vpd_data[256];
  9183. unsigned int i;
  9184. u32 magic;
  9185. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9186. goto out_not_found;
  9187. if (magic == TG3_EEPROM_MAGIC) {
  9188. for (i = 0; i < 256; i += 4) {
  9189. u32 tmp;
  9190. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9191. goto out_not_found;
  9192. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9193. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9194. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9195. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9196. }
  9197. } else {
  9198. int vpd_cap;
  9199. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9200. for (i = 0; i < 256; i += 4) {
  9201. u32 tmp, j = 0;
  9202. __le32 v;
  9203. u16 tmp16;
  9204. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9205. i);
  9206. while (j++ < 100) {
  9207. pci_read_config_word(tp->pdev, vpd_cap +
  9208. PCI_VPD_ADDR, &tmp16);
  9209. if (tmp16 & 0x8000)
  9210. break;
  9211. msleep(1);
  9212. }
  9213. if (!(tmp16 & 0x8000))
  9214. goto out_not_found;
  9215. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9216. &tmp);
  9217. v = cpu_to_le32(tmp);
  9218. memcpy(&vpd_data[i], &v, 4);
  9219. }
  9220. }
  9221. /* Now parse and find the part number. */
  9222. for (i = 0; i < 254; ) {
  9223. unsigned char val = vpd_data[i];
  9224. unsigned int block_end;
  9225. if (val == 0x82 || val == 0x91) {
  9226. i = (i + 3 +
  9227. (vpd_data[i + 1] +
  9228. (vpd_data[i + 2] << 8)));
  9229. continue;
  9230. }
  9231. if (val != 0x90)
  9232. goto out_not_found;
  9233. block_end = (i + 3 +
  9234. (vpd_data[i + 1] +
  9235. (vpd_data[i + 2] << 8)));
  9236. i += 3;
  9237. if (block_end > 256)
  9238. goto out_not_found;
  9239. while (i < (block_end - 2)) {
  9240. if (vpd_data[i + 0] == 'P' &&
  9241. vpd_data[i + 1] == 'N') {
  9242. int partno_len = vpd_data[i + 2];
  9243. i += 3;
  9244. if (partno_len > 24 || (partno_len + i) > 256)
  9245. goto out_not_found;
  9246. memcpy(tp->board_part_number,
  9247. &vpd_data[i], partno_len);
  9248. /* Success. */
  9249. return;
  9250. }
  9251. i += 3 + vpd_data[i + 2];
  9252. }
  9253. /* Part number not found. */
  9254. goto out_not_found;
  9255. }
  9256. out_not_found:
  9257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9258. strcpy(tp->board_part_number, "BCM95906");
  9259. else
  9260. strcpy(tp->board_part_number, "none");
  9261. }
  9262. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9263. {
  9264. u32 val;
  9265. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9266. (val & 0xfc000000) != 0x0c000000 ||
  9267. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9268. val != 0)
  9269. return 0;
  9270. return 1;
  9271. }
  9272. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9273. {
  9274. u32 val, offset, start;
  9275. u32 ver_offset;
  9276. int i, bcnt;
  9277. if (tg3_nvram_read_swab(tp, 0, &val))
  9278. return;
  9279. if (val != TG3_EEPROM_MAGIC)
  9280. return;
  9281. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9282. tg3_nvram_read_swab(tp, 0x4, &start))
  9283. return;
  9284. offset = tg3_nvram_logical_addr(tp, offset);
  9285. if (!tg3_fw_img_is_valid(tp, offset) ||
  9286. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9287. return;
  9288. offset = offset + ver_offset - start;
  9289. for (i = 0; i < 16; i += 4) {
  9290. __le32 v;
  9291. if (tg3_nvram_read_le(tp, offset + i, &v))
  9292. return;
  9293. memcpy(tp->fw_ver + i, &v, 4);
  9294. }
  9295. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9296. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9297. return;
  9298. for (offset = TG3_NVM_DIR_START;
  9299. offset < TG3_NVM_DIR_END;
  9300. offset += TG3_NVM_DIRENT_SIZE) {
  9301. if (tg3_nvram_read_swab(tp, offset, &val))
  9302. return;
  9303. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9304. break;
  9305. }
  9306. if (offset == TG3_NVM_DIR_END)
  9307. return;
  9308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9309. start = 0x08000000;
  9310. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9311. return;
  9312. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9313. !tg3_fw_img_is_valid(tp, offset) ||
  9314. tg3_nvram_read_swab(tp, offset + 8, &val))
  9315. return;
  9316. offset += val - start;
  9317. bcnt = strlen(tp->fw_ver);
  9318. tp->fw_ver[bcnt++] = ',';
  9319. tp->fw_ver[bcnt++] = ' ';
  9320. for (i = 0; i < 4; i++) {
  9321. __le32 v;
  9322. if (tg3_nvram_read_le(tp, offset, &v))
  9323. return;
  9324. offset += sizeof(v);
  9325. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9326. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9327. break;
  9328. }
  9329. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9330. bcnt += sizeof(v);
  9331. }
  9332. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9333. }
  9334. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9335. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9336. {
  9337. static struct pci_device_id write_reorder_chipsets[] = {
  9338. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9339. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9340. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9341. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9342. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9343. PCI_DEVICE_ID_VIA_8385_0) },
  9344. { },
  9345. };
  9346. u32 misc_ctrl_reg;
  9347. u32 cacheline_sz_reg;
  9348. u32 pci_state_reg, grc_misc_cfg;
  9349. u32 val;
  9350. u16 pci_cmd;
  9351. int err, pcie_cap;
  9352. /* Force memory write invalidate off. If we leave it on,
  9353. * then on 5700_BX chips we have to enable a workaround.
  9354. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9355. * to match the cacheline size. The Broadcom driver have this
  9356. * workaround but turns MWI off all the times so never uses
  9357. * it. This seems to suggest that the workaround is insufficient.
  9358. */
  9359. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9360. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9361. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9362. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9363. * has the register indirect write enable bit set before
  9364. * we try to access any of the MMIO registers. It is also
  9365. * critical that the PCI-X hw workaround situation is decided
  9366. * before that as well.
  9367. */
  9368. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9369. &misc_ctrl_reg);
  9370. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9371. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9373. u32 prod_id_asic_rev;
  9374. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9375. &prod_id_asic_rev);
  9376. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9377. }
  9378. /* Wrong chip ID in 5752 A0. This code can be removed later
  9379. * as A0 is not in production.
  9380. */
  9381. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9382. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9383. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9384. * we need to disable memory and use config. cycles
  9385. * only to access all registers. The 5702/03 chips
  9386. * can mistakenly decode the special cycles from the
  9387. * ICH chipsets as memory write cycles, causing corruption
  9388. * of register and memory space. Only certain ICH bridges
  9389. * will drive special cycles with non-zero data during the
  9390. * address phase which can fall within the 5703's address
  9391. * range. This is not an ICH bug as the PCI spec allows
  9392. * non-zero address during special cycles. However, only
  9393. * these ICH bridges are known to drive non-zero addresses
  9394. * during special cycles.
  9395. *
  9396. * Since special cycles do not cross PCI bridges, we only
  9397. * enable this workaround if the 5703 is on the secondary
  9398. * bus of these ICH bridges.
  9399. */
  9400. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9401. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9402. static struct tg3_dev_id {
  9403. u32 vendor;
  9404. u32 device;
  9405. u32 rev;
  9406. } ich_chipsets[] = {
  9407. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9408. PCI_ANY_ID },
  9409. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9410. PCI_ANY_ID },
  9411. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9412. 0xa },
  9413. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9414. PCI_ANY_ID },
  9415. { },
  9416. };
  9417. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9418. struct pci_dev *bridge = NULL;
  9419. while (pci_id->vendor != 0) {
  9420. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9421. bridge);
  9422. if (!bridge) {
  9423. pci_id++;
  9424. continue;
  9425. }
  9426. if (pci_id->rev != PCI_ANY_ID) {
  9427. if (bridge->revision > pci_id->rev)
  9428. continue;
  9429. }
  9430. if (bridge->subordinate &&
  9431. (bridge->subordinate->number ==
  9432. tp->pdev->bus->number)) {
  9433. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9434. pci_dev_put(bridge);
  9435. break;
  9436. }
  9437. }
  9438. }
  9439. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9440. * DMA addresses > 40-bit. This bridge may have other additional
  9441. * 57xx devices behind it in some 4-port NIC designs for example.
  9442. * Any tg3 device found behind the bridge will also need the 40-bit
  9443. * DMA workaround.
  9444. */
  9445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9447. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9448. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9449. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9450. }
  9451. else {
  9452. struct pci_dev *bridge = NULL;
  9453. do {
  9454. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9455. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9456. bridge);
  9457. if (bridge && bridge->subordinate &&
  9458. (bridge->subordinate->number <=
  9459. tp->pdev->bus->number) &&
  9460. (bridge->subordinate->subordinate >=
  9461. tp->pdev->bus->number)) {
  9462. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9463. pci_dev_put(bridge);
  9464. break;
  9465. }
  9466. } while (bridge);
  9467. }
  9468. /* Initialize misc host control in PCI block. */
  9469. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9470. MISC_HOST_CTRL_CHIPREV);
  9471. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9472. tp->misc_host_ctrl);
  9473. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9474. &cacheline_sz_reg);
  9475. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9476. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9477. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9478. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9480. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9481. tp->pdev_peer = tg3_find_peer(tp);
  9482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9489. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9490. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9491. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9492. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9493. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9494. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9495. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9496. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9497. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9498. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9499. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9500. tp->pdev_peer == tp->pdev))
  9501. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9507. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9508. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9509. } else {
  9510. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9511. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9512. ASIC_REV_5750 &&
  9513. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9514. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9515. }
  9516. }
  9517. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9518. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9519. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9520. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9521. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9522. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9523. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9524. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9525. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9526. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9527. if (pcie_cap != 0) {
  9528. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9529. pcie_set_readrq(tp->pdev, 4096);
  9530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9531. u16 lnkctl;
  9532. pci_read_config_word(tp->pdev,
  9533. pcie_cap + PCI_EXP_LNKCTL,
  9534. &lnkctl);
  9535. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9536. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9537. }
  9538. }
  9539. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9540. * reordering to the mailbox registers done by the host
  9541. * controller can cause major troubles. We read back from
  9542. * every mailbox register write to force the writes to be
  9543. * posted to the chip in order.
  9544. */
  9545. if (pci_dev_present(write_reorder_chipsets) &&
  9546. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9547. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9549. tp->pci_lat_timer < 64) {
  9550. tp->pci_lat_timer = 64;
  9551. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9552. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9553. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9554. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9555. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9556. cacheline_sz_reg);
  9557. }
  9558. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9559. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9560. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9561. if (!tp->pcix_cap) {
  9562. printk(KERN_ERR PFX "Cannot find PCI-X "
  9563. "capability, aborting.\n");
  9564. return -EIO;
  9565. }
  9566. }
  9567. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9568. &pci_state_reg);
  9569. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9570. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9571. /* If this is a 5700 BX chipset, and we are in PCI-X
  9572. * mode, enable register write workaround.
  9573. *
  9574. * The workaround is to use indirect register accesses
  9575. * for all chip writes not to mailbox registers.
  9576. */
  9577. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9578. u32 pm_reg;
  9579. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9580. /* The chip can have it's power management PCI config
  9581. * space registers clobbered due to this bug.
  9582. * So explicitly force the chip into D0 here.
  9583. */
  9584. pci_read_config_dword(tp->pdev,
  9585. tp->pm_cap + PCI_PM_CTRL,
  9586. &pm_reg);
  9587. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9588. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9589. pci_write_config_dword(tp->pdev,
  9590. tp->pm_cap + PCI_PM_CTRL,
  9591. pm_reg);
  9592. /* Also, force SERR#/PERR# in PCI command. */
  9593. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9594. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9595. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9596. }
  9597. }
  9598. /* 5700 BX chips need to have their TX producer index mailboxes
  9599. * written twice to workaround a bug.
  9600. */
  9601. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9602. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9603. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9604. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9605. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9606. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9607. /* Chip-specific fixup from Broadcom driver */
  9608. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9609. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9610. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9611. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9612. }
  9613. /* Default fast path register access methods */
  9614. tp->read32 = tg3_read32;
  9615. tp->write32 = tg3_write32;
  9616. tp->read32_mbox = tg3_read32;
  9617. tp->write32_mbox = tg3_write32;
  9618. tp->write32_tx_mbox = tg3_write32;
  9619. tp->write32_rx_mbox = tg3_write32;
  9620. /* Various workaround register access methods */
  9621. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9622. tp->write32 = tg3_write_indirect_reg32;
  9623. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9624. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9625. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9626. /*
  9627. * Back to back register writes can cause problems on these
  9628. * chips, the workaround is to read back all reg writes
  9629. * except those to mailbox regs.
  9630. *
  9631. * See tg3_write_indirect_reg32().
  9632. */
  9633. tp->write32 = tg3_write_flush_reg32;
  9634. }
  9635. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9636. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9637. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9638. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9639. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9640. }
  9641. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9642. tp->read32 = tg3_read_indirect_reg32;
  9643. tp->write32 = tg3_write_indirect_reg32;
  9644. tp->read32_mbox = tg3_read_indirect_mbox;
  9645. tp->write32_mbox = tg3_write_indirect_mbox;
  9646. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9647. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9648. iounmap(tp->regs);
  9649. tp->regs = NULL;
  9650. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9651. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9652. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9653. }
  9654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9655. tp->read32_mbox = tg3_read32_mbox_5906;
  9656. tp->write32_mbox = tg3_write32_mbox_5906;
  9657. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9658. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9659. }
  9660. if (tp->write32 == tg3_write_indirect_reg32 ||
  9661. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9662. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9664. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9665. /* Get eeprom hw config before calling tg3_set_power_state().
  9666. * In particular, the TG3_FLG2_IS_NIC flag must be
  9667. * determined before calling tg3_set_power_state() so that
  9668. * we know whether or not to switch out of Vaux power.
  9669. * When the flag is set, it means that GPIO1 is used for eeprom
  9670. * write protect and also implies that it is a LOM where GPIOs
  9671. * are not used to switch power.
  9672. */
  9673. tg3_get_eeprom_hw_cfg(tp);
  9674. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9675. /* Allow reads and writes to the
  9676. * APE register and memory space.
  9677. */
  9678. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9679. PCISTATE_ALLOW_APE_SHMEM_WR;
  9680. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9681. pci_state_reg);
  9682. }
  9683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9685. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9686. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9687. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  9688. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  9689. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  9690. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  9691. }
  9692. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9693. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9694. * It is also used as eeprom write protect on LOMs.
  9695. */
  9696. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9697. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9698. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9699. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9700. GRC_LCLCTRL_GPIO_OUTPUT1);
  9701. /* Unused GPIO3 must be driven as output on 5752 because there
  9702. * are no pull-up resistors on unused GPIO pins.
  9703. */
  9704. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9705. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9706. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9707. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9708. /* Force the chip into D0. */
  9709. err = tg3_set_power_state(tp, PCI_D0);
  9710. if (err) {
  9711. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9712. pci_name(tp->pdev));
  9713. return err;
  9714. }
  9715. /* 5700 B0 chips do not support checksumming correctly due
  9716. * to hardware bugs.
  9717. */
  9718. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9719. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9720. /* Derive initial jumbo mode from MTU assigned in
  9721. * ether_setup() via the alloc_etherdev() call
  9722. */
  9723. if (tp->dev->mtu > ETH_DATA_LEN &&
  9724. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9725. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9726. /* Determine WakeOnLan speed to use. */
  9727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9728. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9729. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9730. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9731. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9732. } else {
  9733. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9734. }
  9735. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9736. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9737. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9738. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9739. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9740. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9741. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9742. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9743. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9744. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9745. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9746. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9747. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9748. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9751. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9753. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9754. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9755. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9756. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9757. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9758. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9759. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9760. }
  9761. tp->coalesce_mode = 0;
  9762. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9763. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9764. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9765. /* Initialize MAC MI mode, polling disabled. */
  9766. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9767. udelay(80);
  9768. /* Initialize data/descriptor byte/word swapping. */
  9769. val = tr32(GRC_MODE);
  9770. val &= GRC_MODE_HOST_STACKUP;
  9771. tw32(GRC_MODE, val | tp->grc_mode);
  9772. tg3_switch_clocks(tp);
  9773. /* Clear this out for sanity. */
  9774. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9775. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9776. &pci_state_reg);
  9777. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9778. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9779. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9780. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9781. chiprevid == CHIPREV_ID_5701_B0 ||
  9782. chiprevid == CHIPREV_ID_5701_B2 ||
  9783. chiprevid == CHIPREV_ID_5701_B5) {
  9784. void __iomem *sram_base;
  9785. /* Write some dummy words into the SRAM status block
  9786. * area, see if it reads back correctly. If the return
  9787. * value is bad, force enable the PCIX workaround.
  9788. */
  9789. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9790. writel(0x00000000, sram_base);
  9791. writel(0x00000000, sram_base + 4);
  9792. writel(0xffffffff, sram_base + 4);
  9793. if (readl(sram_base) != 0x00000000)
  9794. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9795. }
  9796. }
  9797. udelay(50);
  9798. tg3_nvram_init(tp);
  9799. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9800. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9802. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9803. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9804. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9805. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9806. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9807. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9808. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9809. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9810. HOSTCC_MODE_CLRTICK_TXBD);
  9811. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9812. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9813. tp->misc_host_ctrl);
  9814. }
  9815. /* these are limited to 10/100 only */
  9816. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9817. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9818. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9819. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9820. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9821. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9822. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9823. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9824. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9825. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9826. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9828. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9829. err = tg3_phy_probe(tp);
  9830. if (err) {
  9831. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9832. pci_name(tp->pdev), err);
  9833. /* ... but do not return immediately ... */
  9834. }
  9835. tg3_read_partno(tp);
  9836. tg3_read_fw_ver(tp);
  9837. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9838. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9839. } else {
  9840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9841. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9842. else
  9843. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9844. }
  9845. /* 5700 {AX,BX} chips have a broken status block link
  9846. * change bit implementation, so we must use the
  9847. * status register in those cases.
  9848. */
  9849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9850. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9851. else
  9852. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9853. /* The led_ctrl is set during tg3_phy_probe, here we might
  9854. * have to force the link status polling mechanism based
  9855. * upon subsystem IDs.
  9856. */
  9857. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9859. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9860. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9861. TG3_FLAG_USE_LINKCHG_REG);
  9862. }
  9863. /* For all SERDES we poll the MAC status register. */
  9864. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9865. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9866. else
  9867. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9868. /* All chips before 5787 can get confused if TX buffers
  9869. * straddle the 4GB address boundary in some cases.
  9870. */
  9871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9875. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9876. tp->dev->hard_start_xmit = tg3_start_xmit;
  9877. else
  9878. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9879. tp->rx_offset = 2;
  9880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9881. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9882. tp->rx_offset = 0;
  9883. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9884. /* Increment the rx prod index on the rx std ring by at most
  9885. * 8 for these chips to workaround hw errata.
  9886. */
  9887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9890. tp->rx_std_max_post = 8;
  9891. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9892. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9893. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9894. return err;
  9895. }
  9896. #ifdef CONFIG_SPARC
  9897. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9898. {
  9899. struct net_device *dev = tp->dev;
  9900. struct pci_dev *pdev = tp->pdev;
  9901. struct device_node *dp = pci_device_to_OF_node(pdev);
  9902. const unsigned char *addr;
  9903. int len;
  9904. addr = of_get_property(dp, "local-mac-address", &len);
  9905. if (addr && len == 6) {
  9906. memcpy(dev->dev_addr, addr, 6);
  9907. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9908. return 0;
  9909. }
  9910. return -ENODEV;
  9911. }
  9912. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9913. {
  9914. struct net_device *dev = tp->dev;
  9915. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9916. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9917. return 0;
  9918. }
  9919. #endif
  9920. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9921. {
  9922. struct net_device *dev = tp->dev;
  9923. u32 hi, lo, mac_offset;
  9924. int addr_ok = 0;
  9925. #ifdef CONFIG_SPARC
  9926. if (!tg3_get_macaddr_sparc(tp))
  9927. return 0;
  9928. #endif
  9929. mac_offset = 0x7c;
  9930. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9931. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9932. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9933. mac_offset = 0xcc;
  9934. if (tg3_nvram_lock(tp))
  9935. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9936. else
  9937. tg3_nvram_unlock(tp);
  9938. }
  9939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9940. mac_offset = 0x10;
  9941. /* First try to get it from MAC address mailbox. */
  9942. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9943. if ((hi >> 16) == 0x484b) {
  9944. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9945. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9946. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9947. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9948. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9949. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9950. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9951. /* Some old bootcode may report a 0 MAC address in SRAM */
  9952. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9953. }
  9954. if (!addr_ok) {
  9955. /* Next, try NVRAM. */
  9956. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9957. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9958. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9959. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9960. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9961. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9962. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9963. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9964. }
  9965. /* Finally just fetch it out of the MAC control regs. */
  9966. else {
  9967. hi = tr32(MAC_ADDR_0_HIGH);
  9968. lo = tr32(MAC_ADDR_0_LOW);
  9969. dev->dev_addr[5] = lo & 0xff;
  9970. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9971. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9972. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9973. dev->dev_addr[1] = hi & 0xff;
  9974. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9975. }
  9976. }
  9977. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9978. #ifdef CONFIG_SPARC64
  9979. if (!tg3_get_default_macaddr_sparc(tp))
  9980. return 0;
  9981. #endif
  9982. return -EINVAL;
  9983. }
  9984. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9985. return 0;
  9986. }
  9987. #define BOUNDARY_SINGLE_CACHELINE 1
  9988. #define BOUNDARY_MULTI_CACHELINE 2
  9989. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9990. {
  9991. int cacheline_size;
  9992. u8 byte;
  9993. int goal;
  9994. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9995. if (byte == 0)
  9996. cacheline_size = 1024;
  9997. else
  9998. cacheline_size = (int) byte * 4;
  9999. /* On 5703 and later chips, the boundary bits have no
  10000. * effect.
  10001. */
  10002. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10003. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10004. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10005. goto out;
  10006. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10007. goal = BOUNDARY_MULTI_CACHELINE;
  10008. #else
  10009. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10010. goal = BOUNDARY_SINGLE_CACHELINE;
  10011. #else
  10012. goal = 0;
  10013. #endif
  10014. #endif
  10015. if (!goal)
  10016. goto out;
  10017. /* PCI controllers on most RISC systems tend to disconnect
  10018. * when a device tries to burst across a cache-line boundary.
  10019. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10020. *
  10021. * Unfortunately, for PCI-E there are only limited
  10022. * write-side controls for this, and thus for reads
  10023. * we will still get the disconnects. We'll also waste
  10024. * these PCI cycles for both read and write for chips
  10025. * other than 5700 and 5701 which do not implement the
  10026. * boundary bits.
  10027. */
  10028. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10029. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10030. switch (cacheline_size) {
  10031. case 16:
  10032. case 32:
  10033. case 64:
  10034. case 128:
  10035. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10036. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10037. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10038. } else {
  10039. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10040. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10041. }
  10042. break;
  10043. case 256:
  10044. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10045. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10046. break;
  10047. default:
  10048. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10049. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10050. break;
  10051. };
  10052. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10053. switch (cacheline_size) {
  10054. case 16:
  10055. case 32:
  10056. case 64:
  10057. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10058. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10059. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10060. break;
  10061. }
  10062. /* fallthrough */
  10063. case 128:
  10064. default:
  10065. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10066. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10067. break;
  10068. };
  10069. } else {
  10070. switch (cacheline_size) {
  10071. case 16:
  10072. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10073. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10074. DMA_RWCTRL_WRITE_BNDRY_16);
  10075. break;
  10076. }
  10077. /* fallthrough */
  10078. case 32:
  10079. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10080. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10081. DMA_RWCTRL_WRITE_BNDRY_32);
  10082. break;
  10083. }
  10084. /* fallthrough */
  10085. case 64:
  10086. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10087. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10088. DMA_RWCTRL_WRITE_BNDRY_64);
  10089. break;
  10090. }
  10091. /* fallthrough */
  10092. case 128:
  10093. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10094. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10095. DMA_RWCTRL_WRITE_BNDRY_128);
  10096. break;
  10097. }
  10098. /* fallthrough */
  10099. case 256:
  10100. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10101. DMA_RWCTRL_WRITE_BNDRY_256);
  10102. break;
  10103. case 512:
  10104. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10105. DMA_RWCTRL_WRITE_BNDRY_512);
  10106. break;
  10107. case 1024:
  10108. default:
  10109. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10110. DMA_RWCTRL_WRITE_BNDRY_1024);
  10111. break;
  10112. };
  10113. }
  10114. out:
  10115. return val;
  10116. }
  10117. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10118. {
  10119. struct tg3_internal_buffer_desc test_desc;
  10120. u32 sram_dma_descs;
  10121. int i, ret;
  10122. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10123. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10124. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10125. tw32(RDMAC_STATUS, 0);
  10126. tw32(WDMAC_STATUS, 0);
  10127. tw32(BUFMGR_MODE, 0);
  10128. tw32(FTQ_RESET, 0);
  10129. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10130. test_desc.addr_lo = buf_dma & 0xffffffff;
  10131. test_desc.nic_mbuf = 0x00002100;
  10132. test_desc.len = size;
  10133. /*
  10134. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10135. * the *second* time the tg3 driver was getting loaded after an
  10136. * initial scan.
  10137. *
  10138. * Broadcom tells me:
  10139. * ...the DMA engine is connected to the GRC block and a DMA
  10140. * reset may affect the GRC block in some unpredictable way...
  10141. * The behavior of resets to individual blocks has not been tested.
  10142. *
  10143. * Broadcom noted the GRC reset will also reset all sub-components.
  10144. */
  10145. if (to_device) {
  10146. test_desc.cqid_sqid = (13 << 8) | 2;
  10147. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10148. udelay(40);
  10149. } else {
  10150. test_desc.cqid_sqid = (16 << 8) | 7;
  10151. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10152. udelay(40);
  10153. }
  10154. test_desc.flags = 0x00000005;
  10155. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10156. u32 val;
  10157. val = *(((u32 *)&test_desc) + i);
  10158. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10159. sram_dma_descs + (i * sizeof(u32)));
  10160. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10161. }
  10162. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10163. if (to_device) {
  10164. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10165. } else {
  10166. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10167. }
  10168. ret = -ENODEV;
  10169. for (i = 0; i < 40; i++) {
  10170. u32 val;
  10171. if (to_device)
  10172. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10173. else
  10174. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10175. if ((val & 0xffff) == sram_dma_descs) {
  10176. ret = 0;
  10177. break;
  10178. }
  10179. udelay(100);
  10180. }
  10181. return ret;
  10182. }
  10183. #define TEST_BUFFER_SIZE 0x2000
  10184. static int __devinit tg3_test_dma(struct tg3 *tp)
  10185. {
  10186. dma_addr_t buf_dma;
  10187. u32 *buf, saved_dma_rwctrl;
  10188. int ret;
  10189. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10190. if (!buf) {
  10191. ret = -ENOMEM;
  10192. goto out_nofree;
  10193. }
  10194. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10195. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10196. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10197. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10198. /* DMA read watermark not used on PCIE */
  10199. tp->dma_rwctrl |= 0x00180000;
  10200. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10203. tp->dma_rwctrl |= 0x003f0000;
  10204. else
  10205. tp->dma_rwctrl |= 0x003f000f;
  10206. } else {
  10207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10209. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10210. u32 read_water = 0x7;
  10211. /* If the 5704 is behind the EPB bridge, we can
  10212. * do the less restrictive ONE_DMA workaround for
  10213. * better performance.
  10214. */
  10215. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10216. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10217. tp->dma_rwctrl |= 0x8000;
  10218. else if (ccval == 0x6 || ccval == 0x7)
  10219. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10221. read_water = 4;
  10222. /* Set bit 23 to enable PCIX hw bug fix */
  10223. tp->dma_rwctrl |=
  10224. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10225. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10226. (1 << 23);
  10227. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10228. /* 5780 always in PCIX mode */
  10229. tp->dma_rwctrl |= 0x00144000;
  10230. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10231. /* 5714 always in PCIX mode */
  10232. tp->dma_rwctrl |= 0x00148000;
  10233. } else {
  10234. tp->dma_rwctrl |= 0x001b000f;
  10235. }
  10236. }
  10237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10239. tp->dma_rwctrl &= 0xfffffff0;
  10240. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10241. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10242. /* Remove this if it causes problems for some boards. */
  10243. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10244. /* On 5700/5701 chips, we need to set this bit.
  10245. * Otherwise the chip will issue cacheline transactions
  10246. * to streamable DMA memory with not all the byte
  10247. * enables turned on. This is an error on several
  10248. * RISC PCI controllers, in particular sparc64.
  10249. *
  10250. * On 5703/5704 chips, this bit has been reassigned
  10251. * a different meaning. In particular, it is used
  10252. * on those chips to enable a PCI-X workaround.
  10253. */
  10254. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10255. }
  10256. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10257. #if 0
  10258. /* Unneeded, already done by tg3_get_invariants. */
  10259. tg3_switch_clocks(tp);
  10260. #endif
  10261. ret = 0;
  10262. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10263. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10264. goto out;
  10265. /* It is best to perform DMA test with maximum write burst size
  10266. * to expose the 5700/5701 write DMA bug.
  10267. */
  10268. saved_dma_rwctrl = tp->dma_rwctrl;
  10269. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10270. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10271. while (1) {
  10272. u32 *p = buf, i;
  10273. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10274. p[i] = i;
  10275. /* Send the buffer to the chip. */
  10276. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10277. if (ret) {
  10278. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10279. break;
  10280. }
  10281. #if 0
  10282. /* validate data reached card RAM correctly. */
  10283. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10284. u32 val;
  10285. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10286. if (le32_to_cpu(val) != p[i]) {
  10287. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10288. /* ret = -ENODEV here? */
  10289. }
  10290. p[i] = 0;
  10291. }
  10292. #endif
  10293. /* Now read it back. */
  10294. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10295. if (ret) {
  10296. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10297. break;
  10298. }
  10299. /* Verify it. */
  10300. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10301. if (p[i] == i)
  10302. continue;
  10303. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10304. DMA_RWCTRL_WRITE_BNDRY_16) {
  10305. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10306. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10307. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10308. break;
  10309. } else {
  10310. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10311. ret = -ENODEV;
  10312. goto out;
  10313. }
  10314. }
  10315. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10316. /* Success. */
  10317. ret = 0;
  10318. break;
  10319. }
  10320. }
  10321. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10322. DMA_RWCTRL_WRITE_BNDRY_16) {
  10323. static struct pci_device_id dma_wait_state_chipsets[] = {
  10324. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10325. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10326. { },
  10327. };
  10328. /* DMA test passed without adjusting DMA boundary,
  10329. * now look for chipsets that are known to expose the
  10330. * DMA bug without failing the test.
  10331. */
  10332. if (pci_dev_present(dma_wait_state_chipsets)) {
  10333. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10334. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10335. }
  10336. else
  10337. /* Safe to use the calculated DMA boundary. */
  10338. tp->dma_rwctrl = saved_dma_rwctrl;
  10339. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10340. }
  10341. out:
  10342. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10343. out_nofree:
  10344. return ret;
  10345. }
  10346. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10347. {
  10348. tp->link_config.advertising =
  10349. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10350. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10351. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10352. ADVERTISED_Autoneg | ADVERTISED_MII);
  10353. tp->link_config.speed = SPEED_INVALID;
  10354. tp->link_config.duplex = DUPLEX_INVALID;
  10355. tp->link_config.autoneg = AUTONEG_ENABLE;
  10356. tp->link_config.active_speed = SPEED_INVALID;
  10357. tp->link_config.active_duplex = DUPLEX_INVALID;
  10358. tp->link_config.phy_is_low_power = 0;
  10359. tp->link_config.orig_speed = SPEED_INVALID;
  10360. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10361. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10362. }
  10363. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10364. {
  10365. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10366. tp->bufmgr_config.mbuf_read_dma_low_water =
  10367. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10368. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10369. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10370. tp->bufmgr_config.mbuf_high_water =
  10371. DEFAULT_MB_HIGH_WATER_5705;
  10372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10373. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10374. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10375. tp->bufmgr_config.mbuf_high_water =
  10376. DEFAULT_MB_HIGH_WATER_5906;
  10377. }
  10378. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10379. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10380. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10381. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10382. tp->bufmgr_config.mbuf_high_water_jumbo =
  10383. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10384. } else {
  10385. tp->bufmgr_config.mbuf_read_dma_low_water =
  10386. DEFAULT_MB_RDMA_LOW_WATER;
  10387. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10388. DEFAULT_MB_MACRX_LOW_WATER;
  10389. tp->bufmgr_config.mbuf_high_water =
  10390. DEFAULT_MB_HIGH_WATER;
  10391. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10392. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10393. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10394. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10395. tp->bufmgr_config.mbuf_high_water_jumbo =
  10396. DEFAULT_MB_HIGH_WATER_JUMBO;
  10397. }
  10398. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10399. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10400. }
  10401. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10402. {
  10403. switch (tp->phy_id & PHY_ID_MASK) {
  10404. case PHY_ID_BCM5400: return "5400";
  10405. case PHY_ID_BCM5401: return "5401";
  10406. case PHY_ID_BCM5411: return "5411";
  10407. case PHY_ID_BCM5701: return "5701";
  10408. case PHY_ID_BCM5703: return "5703";
  10409. case PHY_ID_BCM5704: return "5704";
  10410. case PHY_ID_BCM5705: return "5705";
  10411. case PHY_ID_BCM5750: return "5750";
  10412. case PHY_ID_BCM5752: return "5752";
  10413. case PHY_ID_BCM5714: return "5714";
  10414. case PHY_ID_BCM5780: return "5780";
  10415. case PHY_ID_BCM5755: return "5755";
  10416. case PHY_ID_BCM5787: return "5787";
  10417. case PHY_ID_BCM5784: return "5784";
  10418. case PHY_ID_BCM5756: return "5722/5756";
  10419. case PHY_ID_BCM5906: return "5906";
  10420. case PHY_ID_BCM5761: return "5761";
  10421. case PHY_ID_BCM8002: return "8002/serdes";
  10422. case 0: return "serdes";
  10423. default: return "unknown";
  10424. };
  10425. }
  10426. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10427. {
  10428. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10429. strcpy(str, "PCI Express");
  10430. return str;
  10431. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10432. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10433. strcpy(str, "PCIX:");
  10434. if ((clock_ctrl == 7) ||
  10435. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10436. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10437. strcat(str, "133MHz");
  10438. else if (clock_ctrl == 0)
  10439. strcat(str, "33MHz");
  10440. else if (clock_ctrl == 2)
  10441. strcat(str, "50MHz");
  10442. else if (clock_ctrl == 4)
  10443. strcat(str, "66MHz");
  10444. else if (clock_ctrl == 6)
  10445. strcat(str, "100MHz");
  10446. } else {
  10447. strcpy(str, "PCI:");
  10448. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10449. strcat(str, "66MHz");
  10450. else
  10451. strcat(str, "33MHz");
  10452. }
  10453. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10454. strcat(str, ":32-bit");
  10455. else
  10456. strcat(str, ":64-bit");
  10457. return str;
  10458. }
  10459. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10460. {
  10461. struct pci_dev *peer;
  10462. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10463. for (func = 0; func < 8; func++) {
  10464. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10465. if (peer && peer != tp->pdev)
  10466. break;
  10467. pci_dev_put(peer);
  10468. }
  10469. /* 5704 can be configured in single-port mode, set peer to
  10470. * tp->pdev in that case.
  10471. */
  10472. if (!peer) {
  10473. peer = tp->pdev;
  10474. return peer;
  10475. }
  10476. /*
  10477. * We don't need to keep the refcount elevated; there's no way
  10478. * to remove one half of this device without removing the other
  10479. */
  10480. pci_dev_put(peer);
  10481. return peer;
  10482. }
  10483. static void __devinit tg3_init_coal(struct tg3 *tp)
  10484. {
  10485. struct ethtool_coalesce *ec = &tp->coal;
  10486. memset(ec, 0, sizeof(*ec));
  10487. ec->cmd = ETHTOOL_GCOALESCE;
  10488. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10489. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10490. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10491. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10492. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10493. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10494. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10495. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10496. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10497. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10498. HOSTCC_MODE_CLRTICK_TXBD)) {
  10499. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10500. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10501. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10502. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10503. }
  10504. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10505. ec->rx_coalesce_usecs_irq = 0;
  10506. ec->tx_coalesce_usecs_irq = 0;
  10507. ec->stats_block_coalesce_usecs = 0;
  10508. }
  10509. }
  10510. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10511. const struct pci_device_id *ent)
  10512. {
  10513. static int tg3_version_printed = 0;
  10514. unsigned long tg3reg_base, tg3reg_len;
  10515. struct net_device *dev;
  10516. struct tg3 *tp;
  10517. int err, pm_cap;
  10518. char str[40];
  10519. u64 dma_mask, persist_dma_mask;
  10520. DECLARE_MAC_BUF(mac);
  10521. if (tg3_version_printed++ == 0)
  10522. printk(KERN_INFO "%s", version);
  10523. err = pci_enable_device(pdev);
  10524. if (err) {
  10525. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10526. "aborting.\n");
  10527. return err;
  10528. }
  10529. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10530. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10531. "base address, aborting.\n");
  10532. err = -ENODEV;
  10533. goto err_out_disable_pdev;
  10534. }
  10535. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10536. if (err) {
  10537. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10538. "aborting.\n");
  10539. goto err_out_disable_pdev;
  10540. }
  10541. pci_set_master(pdev);
  10542. /* Find power-management capability. */
  10543. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10544. if (pm_cap == 0) {
  10545. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10546. "aborting.\n");
  10547. err = -EIO;
  10548. goto err_out_free_res;
  10549. }
  10550. tg3reg_base = pci_resource_start(pdev, 0);
  10551. tg3reg_len = pci_resource_len(pdev, 0);
  10552. dev = alloc_etherdev(sizeof(*tp));
  10553. if (!dev) {
  10554. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10555. err = -ENOMEM;
  10556. goto err_out_free_res;
  10557. }
  10558. SET_NETDEV_DEV(dev, &pdev->dev);
  10559. #if TG3_VLAN_TAG_USED
  10560. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10561. dev->vlan_rx_register = tg3_vlan_rx_register;
  10562. #endif
  10563. tp = netdev_priv(dev);
  10564. tp->pdev = pdev;
  10565. tp->dev = dev;
  10566. tp->pm_cap = pm_cap;
  10567. tp->mac_mode = TG3_DEF_MAC_MODE;
  10568. tp->rx_mode = TG3_DEF_RX_MODE;
  10569. tp->tx_mode = TG3_DEF_TX_MODE;
  10570. tp->mi_mode = MAC_MI_MODE_BASE;
  10571. if (tg3_debug > 0)
  10572. tp->msg_enable = tg3_debug;
  10573. else
  10574. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10575. /* The word/byte swap controls here control register access byte
  10576. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10577. * setting below.
  10578. */
  10579. tp->misc_host_ctrl =
  10580. MISC_HOST_CTRL_MASK_PCI_INT |
  10581. MISC_HOST_CTRL_WORD_SWAP |
  10582. MISC_HOST_CTRL_INDIR_ACCESS |
  10583. MISC_HOST_CTRL_PCISTATE_RW;
  10584. /* The NONFRM (non-frame) byte/word swap controls take effect
  10585. * on descriptor entries, anything which isn't packet data.
  10586. *
  10587. * The StrongARM chips on the board (one for tx, one for rx)
  10588. * are running in big-endian mode.
  10589. */
  10590. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10591. GRC_MODE_WSWAP_NONFRM_DATA);
  10592. #ifdef __BIG_ENDIAN
  10593. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10594. #endif
  10595. spin_lock_init(&tp->lock);
  10596. spin_lock_init(&tp->indirect_lock);
  10597. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10598. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10599. if (!tp->regs) {
  10600. printk(KERN_ERR PFX "Cannot map device registers, "
  10601. "aborting.\n");
  10602. err = -ENOMEM;
  10603. goto err_out_free_dev;
  10604. }
  10605. tg3_init_link_config(tp);
  10606. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10607. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10608. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10609. dev->open = tg3_open;
  10610. dev->stop = tg3_close;
  10611. dev->get_stats = tg3_get_stats;
  10612. dev->set_multicast_list = tg3_set_rx_mode;
  10613. dev->set_mac_address = tg3_set_mac_addr;
  10614. dev->do_ioctl = tg3_ioctl;
  10615. dev->tx_timeout = tg3_tx_timeout;
  10616. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10617. dev->ethtool_ops = &tg3_ethtool_ops;
  10618. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10619. dev->change_mtu = tg3_change_mtu;
  10620. dev->irq = pdev->irq;
  10621. #ifdef CONFIG_NET_POLL_CONTROLLER
  10622. dev->poll_controller = tg3_poll_controller;
  10623. #endif
  10624. err = tg3_get_invariants(tp);
  10625. if (err) {
  10626. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10627. "aborting.\n");
  10628. goto err_out_iounmap;
  10629. }
  10630. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10631. * device behind the EPB cannot support DMA addresses > 40-bit.
  10632. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10633. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10634. * do DMA address check in tg3_start_xmit().
  10635. */
  10636. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10637. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10638. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10639. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10640. #ifdef CONFIG_HIGHMEM
  10641. dma_mask = DMA_64BIT_MASK;
  10642. #endif
  10643. } else
  10644. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10645. /* Configure DMA attributes. */
  10646. if (dma_mask > DMA_32BIT_MASK) {
  10647. err = pci_set_dma_mask(pdev, dma_mask);
  10648. if (!err) {
  10649. dev->features |= NETIF_F_HIGHDMA;
  10650. err = pci_set_consistent_dma_mask(pdev,
  10651. persist_dma_mask);
  10652. if (err < 0) {
  10653. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10654. "DMA for consistent allocations\n");
  10655. goto err_out_iounmap;
  10656. }
  10657. }
  10658. }
  10659. if (err || dma_mask == DMA_32BIT_MASK) {
  10660. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10661. if (err) {
  10662. printk(KERN_ERR PFX "No usable DMA configuration, "
  10663. "aborting.\n");
  10664. goto err_out_iounmap;
  10665. }
  10666. }
  10667. tg3_init_bufmgr_config(tp);
  10668. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10669. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10670. }
  10671. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10673. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10675. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10676. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10677. } else {
  10678. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10679. }
  10680. /* TSO is on by default on chips that support hardware TSO.
  10681. * Firmware TSO on older chips gives lower performance, so it
  10682. * is off by default, but can be enabled using ethtool.
  10683. */
  10684. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10685. dev->features |= NETIF_F_TSO;
  10686. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10687. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10688. dev->features |= NETIF_F_TSO6;
  10689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10690. dev->features |= NETIF_F_TSO_ECN;
  10691. }
  10692. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10693. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10694. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10695. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10696. tp->rx_pending = 63;
  10697. }
  10698. err = tg3_get_device_address(tp);
  10699. if (err) {
  10700. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10701. "aborting.\n");
  10702. goto err_out_iounmap;
  10703. }
  10704. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10705. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10706. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10707. "base address for APE, aborting.\n");
  10708. err = -ENODEV;
  10709. goto err_out_iounmap;
  10710. }
  10711. tg3reg_base = pci_resource_start(pdev, 2);
  10712. tg3reg_len = pci_resource_len(pdev, 2);
  10713. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10714. if (tp->aperegs == 0UL) {
  10715. printk(KERN_ERR PFX "Cannot map APE registers, "
  10716. "aborting.\n");
  10717. err = -ENOMEM;
  10718. goto err_out_iounmap;
  10719. }
  10720. tg3_ape_lock_init(tp);
  10721. }
  10722. /*
  10723. * Reset chip in case UNDI or EFI driver did not shutdown
  10724. * DMA self test will enable WDMAC and we'll see (spurious)
  10725. * pending DMA on the PCI bus at that point.
  10726. */
  10727. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10728. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10729. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10730. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10731. }
  10732. err = tg3_test_dma(tp);
  10733. if (err) {
  10734. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10735. goto err_out_apeunmap;
  10736. }
  10737. /* Tigon3 can do ipv4 only... and some chips have buggy
  10738. * checksumming.
  10739. */
  10740. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10741. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10743. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10744. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10745. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10746. dev->features |= NETIF_F_IPV6_CSUM;
  10747. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10748. } else
  10749. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10750. /* flow control autonegotiation is default behavior */
  10751. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10752. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  10753. tg3_init_coal(tp);
  10754. pci_set_drvdata(pdev, dev);
  10755. err = register_netdev(dev);
  10756. if (err) {
  10757. printk(KERN_ERR PFX "Cannot register net device, "
  10758. "aborting.\n");
  10759. goto err_out_apeunmap;
  10760. }
  10761. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  10762. "(%s) %s Ethernet %s\n",
  10763. dev->name,
  10764. tp->board_part_number,
  10765. tp->pci_chip_rev_id,
  10766. tg3_phy_string(tp),
  10767. tg3_bus_string(tp, str),
  10768. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10769. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10770. "10/100/1000Base-T")),
  10771. print_mac(mac, dev->dev_addr));
  10772. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10773. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10774. dev->name,
  10775. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10776. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10777. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10778. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10779. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10780. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10781. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10782. dev->name, tp->dma_rwctrl,
  10783. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10784. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10785. return 0;
  10786. err_out_apeunmap:
  10787. if (tp->aperegs) {
  10788. iounmap(tp->aperegs);
  10789. tp->aperegs = NULL;
  10790. }
  10791. err_out_iounmap:
  10792. if (tp->regs) {
  10793. iounmap(tp->regs);
  10794. tp->regs = NULL;
  10795. }
  10796. err_out_free_dev:
  10797. free_netdev(dev);
  10798. err_out_free_res:
  10799. pci_release_regions(pdev);
  10800. err_out_disable_pdev:
  10801. pci_disable_device(pdev);
  10802. pci_set_drvdata(pdev, NULL);
  10803. return err;
  10804. }
  10805. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10806. {
  10807. struct net_device *dev = pci_get_drvdata(pdev);
  10808. if (dev) {
  10809. struct tg3 *tp = netdev_priv(dev);
  10810. flush_scheduled_work();
  10811. unregister_netdev(dev);
  10812. if (tp->aperegs) {
  10813. iounmap(tp->aperegs);
  10814. tp->aperegs = NULL;
  10815. }
  10816. if (tp->regs) {
  10817. iounmap(tp->regs);
  10818. tp->regs = NULL;
  10819. }
  10820. free_netdev(dev);
  10821. pci_release_regions(pdev);
  10822. pci_disable_device(pdev);
  10823. pci_set_drvdata(pdev, NULL);
  10824. }
  10825. }
  10826. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10827. {
  10828. struct net_device *dev = pci_get_drvdata(pdev);
  10829. struct tg3 *tp = netdev_priv(dev);
  10830. int err;
  10831. /* PCI register 4 needs to be saved whether netif_running() or not.
  10832. * MSI address and data need to be saved if using MSI and
  10833. * netif_running().
  10834. */
  10835. pci_save_state(pdev);
  10836. if (!netif_running(dev))
  10837. return 0;
  10838. flush_scheduled_work();
  10839. tg3_netif_stop(tp);
  10840. del_timer_sync(&tp->timer);
  10841. tg3_full_lock(tp, 1);
  10842. tg3_disable_ints(tp);
  10843. tg3_full_unlock(tp);
  10844. netif_device_detach(dev);
  10845. tg3_full_lock(tp, 0);
  10846. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10847. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10848. tg3_full_unlock(tp);
  10849. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10850. if (err) {
  10851. tg3_full_lock(tp, 0);
  10852. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10853. if (tg3_restart_hw(tp, 1))
  10854. goto out;
  10855. tp->timer.expires = jiffies + tp->timer_offset;
  10856. add_timer(&tp->timer);
  10857. netif_device_attach(dev);
  10858. tg3_netif_start(tp);
  10859. out:
  10860. tg3_full_unlock(tp);
  10861. }
  10862. return err;
  10863. }
  10864. static int tg3_resume(struct pci_dev *pdev)
  10865. {
  10866. struct net_device *dev = pci_get_drvdata(pdev);
  10867. struct tg3 *tp = netdev_priv(dev);
  10868. int err;
  10869. pci_restore_state(tp->pdev);
  10870. if (!netif_running(dev))
  10871. return 0;
  10872. err = tg3_set_power_state(tp, PCI_D0);
  10873. if (err)
  10874. return err;
  10875. netif_device_attach(dev);
  10876. tg3_full_lock(tp, 0);
  10877. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10878. err = tg3_restart_hw(tp, 1);
  10879. if (err)
  10880. goto out;
  10881. tp->timer.expires = jiffies + tp->timer_offset;
  10882. add_timer(&tp->timer);
  10883. tg3_netif_start(tp);
  10884. out:
  10885. tg3_full_unlock(tp);
  10886. return err;
  10887. }
  10888. static struct pci_driver tg3_driver = {
  10889. .name = DRV_MODULE_NAME,
  10890. .id_table = tg3_pci_tbl,
  10891. .probe = tg3_init_one,
  10892. .remove = __devexit_p(tg3_remove_one),
  10893. .suspend = tg3_suspend,
  10894. .resume = tg3_resume
  10895. };
  10896. static int __init tg3_init(void)
  10897. {
  10898. return pci_register_driver(&tg3_driver);
  10899. }
  10900. static void __exit tg3_cleanup(void)
  10901. {
  10902. pci_unregister_driver(&tg3_driver);
  10903. }
  10904. module_init(tg3_init);
  10905. module_exit(tg3_cleanup);