cx231xx-417.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226
  1. /*
  2. *
  3. * Support for a cx23417 mpeg encoder via cx231xx host port.
  4. *
  5. * (c) 2004 Jelle Foks <jelle@foks.us>
  6. * (c) 2004 Gerd Knorr <kraxel@bytesex.org>
  7. * (c) 2008 Steven Toth <stoth@linuxtv.org>
  8. * - CX23885/7/8 support
  9. *
  10. * Includes parts from the ivtv driver( http://ivtv.sourceforge.net/),
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/init.h>
  29. #include <linux/fs.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <linux/firmware.h>
  33. #include <linux/smp_lock.h>
  34. #include <media/v4l2-common.h>
  35. #include <media/v4l2-ioctl.h>
  36. #include <media/cx2341x.h>
  37. #include <linux/usb.h>
  38. #include "cx231xx.h"
  39. /*#include "cx23885-ioctl.h"*/
  40. #define CX231xx_FIRM_IMAGE_SIZE 376836
  41. #define CX231xx_FIRM_IMAGE_NAME "v4l-cx23885-enc.fw"
  42. /* for polaris ITVC */
  43. #define ITVC_WRITE_DIR 0x03FDFC00
  44. #define ITVC_READ_DIR 0x0001FC00
  45. #define MCI_MEMORY_DATA_BYTE0 0x00
  46. #define MCI_MEMORY_DATA_BYTE1 0x08
  47. #define MCI_MEMORY_DATA_BYTE2 0x10
  48. #define MCI_MEMORY_DATA_BYTE3 0x18
  49. #define MCI_MEMORY_ADDRESS_BYTE2 0x20
  50. #define MCI_MEMORY_ADDRESS_BYTE1 0x28
  51. #define MCI_MEMORY_ADDRESS_BYTE0 0x30
  52. #define MCI_REGISTER_DATA_BYTE0 0x40
  53. #define MCI_REGISTER_DATA_BYTE1 0x48
  54. #define MCI_REGISTER_DATA_BYTE2 0x50
  55. #define MCI_REGISTER_DATA_BYTE3 0x58
  56. #define MCI_REGISTER_ADDRESS_BYTE0 0x60
  57. #define MCI_REGISTER_ADDRESS_BYTE1 0x68
  58. #define MCI_REGISTER_MODE 0x70
  59. /* Read and write modes for polaris ITVC */
  60. #define MCI_MODE_REGISTER_READ 0x000
  61. #define MCI_MODE_REGISTER_WRITE 0x100
  62. #define MCI_MODE_MEMORY_READ 0x000
  63. #define MCI_MODE_MEMORY_WRITE 0x4000
  64. static unsigned int mpegbufs = 8;
  65. module_param(mpegbufs, int, 0644);
  66. MODULE_PARM_DESC(mpegbufs, "number of mpeg buffers, range 2-32");
  67. static unsigned int mpeglines = 128;
  68. module_param(mpeglines, int, 0644);
  69. MODULE_PARM_DESC(mpeglines, "number of lines in an MPEG buffer, range 2-32");
  70. static unsigned int mpeglinesize = 512;
  71. module_param(mpeglinesize, int, 0644);
  72. MODULE_PARM_DESC(mpeglinesize,
  73. "number of bytes in each line of an MPEG buffer, range 512-1024");
  74. static unsigned int v4l_debug = 1;
  75. module_param(v4l_debug, int, 0644);
  76. MODULE_PARM_DESC(v4l_debug, "enable V4L debug messages");
  77. struct cx231xx_dmaqueue *dma_qq;
  78. #define dprintk(level, fmt, arg...)\
  79. do { if (v4l_debug >= level) \
  80. printk(KERN_INFO "%s: " fmt, \
  81. (dev) ? dev->name : "cx231xx[?]", ## arg); \
  82. } while (0)
  83. static struct cx231xx_tvnorm cx231xx_tvnorms[] = {
  84. {
  85. .name = "NTSC-M",
  86. .id = V4L2_STD_NTSC_M,
  87. }, {
  88. .name = "NTSC-JP",
  89. .id = V4L2_STD_NTSC_M_JP,
  90. }, {
  91. .name = "PAL-BG",
  92. .id = V4L2_STD_PAL_BG,
  93. }, {
  94. .name = "PAL-DK",
  95. .id = V4L2_STD_PAL_DK,
  96. }, {
  97. .name = "PAL-I",
  98. .id = V4L2_STD_PAL_I,
  99. }, {
  100. .name = "PAL-M",
  101. .id = V4L2_STD_PAL_M,
  102. }, {
  103. .name = "PAL-N",
  104. .id = V4L2_STD_PAL_N,
  105. }, {
  106. .name = "PAL-Nc",
  107. .id = V4L2_STD_PAL_Nc,
  108. }, {
  109. .name = "PAL-60",
  110. .id = V4L2_STD_PAL_60,
  111. }, {
  112. .name = "SECAM-L",
  113. .id = V4L2_STD_SECAM_L,
  114. }, {
  115. .name = "SECAM-DK",
  116. .id = V4L2_STD_SECAM_DK,
  117. }
  118. };
  119. /* ------------------------------------------------------------------ */
  120. enum cx231xx_capture_type {
  121. CX231xx_MPEG_CAPTURE,
  122. CX231xx_RAW_CAPTURE,
  123. CX231xx_RAW_PASSTHRU_CAPTURE
  124. };
  125. enum cx231xx_capture_bits {
  126. CX231xx_RAW_BITS_NONE = 0x00,
  127. CX231xx_RAW_BITS_YUV_CAPTURE = 0x01,
  128. CX231xx_RAW_BITS_PCM_CAPTURE = 0x02,
  129. CX231xx_RAW_BITS_VBI_CAPTURE = 0x04,
  130. CX231xx_RAW_BITS_PASSTHRU_CAPTURE = 0x08,
  131. CX231xx_RAW_BITS_TO_HOST_CAPTURE = 0x10
  132. };
  133. enum cx231xx_capture_end {
  134. CX231xx_END_AT_GOP, /* stop at the end of gop, generate irq */
  135. CX231xx_END_NOW, /* stop immediately, no irq */
  136. };
  137. enum cx231xx_framerate {
  138. CX231xx_FRAMERATE_NTSC_30, /* NTSC: 30fps */
  139. CX231xx_FRAMERATE_PAL_25 /* PAL: 25fps */
  140. };
  141. enum cx231xx_stream_port {
  142. CX231xx_OUTPUT_PORT_MEMORY,
  143. CX231xx_OUTPUT_PORT_STREAMING,
  144. CX231xx_OUTPUT_PORT_SERIAL
  145. };
  146. enum cx231xx_data_xfer_status {
  147. CX231xx_MORE_BUFFERS_FOLLOW,
  148. CX231xx_LAST_BUFFER,
  149. };
  150. enum cx231xx_picture_mask {
  151. CX231xx_PICTURE_MASK_NONE,
  152. CX231xx_PICTURE_MASK_I_FRAMES,
  153. CX231xx_PICTURE_MASK_I_P_FRAMES = 0x3,
  154. CX231xx_PICTURE_MASK_ALL_FRAMES = 0x7,
  155. };
  156. enum cx231xx_vbi_mode_bits {
  157. CX231xx_VBI_BITS_SLICED,
  158. CX231xx_VBI_BITS_RAW,
  159. };
  160. enum cx231xx_vbi_insertion_bits {
  161. CX231xx_VBI_BITS_INSERT_IN_XTENSION_USR_DATA,
  162. CX231xx_VBI_BITS_INSERT_IN_PRIVATE_PACKETS = 0x1 << 1,
  163. CX231xx_VBI_BITS_SEPARATE_STREAM = 0x2 << 1,
  164. CX231xx_VBI_BITS_SEPARATE_STREAM_USR_DATA = 0x4 << 1,
  165. CX231xx_VBI_BITS_SEPARATE_STREAM_PRV_DATA = 0x5 << 1,
  166. };
  167. enum cx231xx_dma_unit {
  168. CX231xx_DMA_BYTES,
  169. CX231xx_DMA_FRAMES,
  170. };
  171. enum cx231xx_dma_transfer_status_bits {
  172. CX231xx_DMA_TRANSFER_BITS_DONE = 0x01,
  173. CX231xx_DMA_TRANSFER_BITS_ERROR = 0x04,
  174. CX231xx_DMA_TRANSFER_BITS_LL_ERROR = 0x10,
  175. };
  176. enum cx231xx_pause {
  177. CX231xx_PAUSE_ENCODING,
  178. CX231xx_RESUME_ENCODING,
  179. };
  180. enum cx231xx_copyright {
  181. CX231xx_COPYRIGHT_OFF,
  182. CX231xx_COPYRIGHT_ON,
  183. };
  184. enum cx231xx_notification_type {
  185. CX231xx_NOTIFICATION_REFRESH,
  186. };
  187. enum cx231xx_notification_status {
  188. CX231xx_NOTIFICATION_OFF,
  189. CX231xx_NOTIFICATION_ON,
  190. };
  191. enum cx231xx_notification_mailbox {
  192. CX231xx_NOTIFICATION_NO_MAILBOX = -1,
  193. };
  194. enum cx231xx_field1_lines {
  195. CX231xx_FIELD1_SAA7114 = 0x00EF, /* 239 */
  196. CX231xx_FIELD1_SAA7115 = 0x00F0, /* 240 */
  197. CX231xx_FIELD1_MICRONAS = 0x0105, /* 261 */
  198. };
  199. enum cx231xx_field2_lines {
  200. CX231xx_FIELD2_SAA7114 = 0x00EF, /* 239 */
  201. CX231xx_FIELD2_SAA7115 = 0x00F0, /* 240 */
  202. CX231xx_FIELD2_MICRONAS = 0x0106, /* 262 */
  203. };
  204. enum cx231xx_custom_data_type {
  205. CX231xx_CUSTOM_EXTENSION_USR_DATA,
  206. CX231xx_CUSTOM_PRIVATE_PACKET,
  207. };
  208. enum cx231xx_mute {
  209. CX231xx_UNMUTE,
  210. CX231xx_MUTE,
  211. };
  212. enum cx231xx_mute_video_mask {
  213. CX231xx_MUTE_VIDEO_V_MASK = 0x0000FF00,
  214. CX231xx_MUTE_VIDEO_U_MASK = 0x00FF0000,
  215. CX231xx_MUTE_VIDEO_Y_MASK = 0xFF000000,
  216. };
  217. enum cx231xx_mute_video_shift {
  218. CX231xx_MUTE_VIDEO_V_SHIFT = 8,
  219. CX231xx_MUTE_VIDEO_U_SHIFT = 16,
  220. CX231xx_MUTE_VIDEO_Y_SHIFT = 24,
  221. };
  222. /* defines below are from ivtv-driver.h */
  223. #define IVTV_CMD_HW_BLOCKS_RST 0xFFFFFFFF
  224. /* Firmware API commands */
  225. #define IVTV_API_STD_TIMEOUT 500
  226. /* Registers */
  227. /* IVTV_REG_OFFSET */
  228. #define IVTV_REG_ENC_SDRAM_REFRESH (0x07F8)
  229. #define IVTV_REG_ENC_SDRAM_PRECHARGE (0x07FC)
  230. #define IVTV_REG_SPU (0x9050)
  231. #define IVTV_REG_HW_BLOCKS (0x9054)
  232. #define IVTV_REG_VPU (0x9058)
  233. #define IVTV_REG_APU (0xA064)
  234. /*
  235. * Bit definitions for MC417_RWD and MC417_OEN registers
  236. *
  237. * bits 31-16
  238. *+-----------+
  239. *| Reserved |
  240. *|+-----------+
  241. *| bit 15 bit 14 bit 13 bit 12 bit 11 bit 10 bit 9 bit 8
  242. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  243. *|| MIWR# | MIRD# | MICS# |MIRDY# |MIADDR3|MIADDR2|MIADDR1|MIADDR0|
  244. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  245. *| bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0
  246. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  247. *||MIDATA7|MIDATA6|MIDATA5|MIDATA4|MIDATA3|MIDATA2|MIDATA1|MIDATA0|
  248. *|+-------+-------+-------+-------+-------+-------+-------+-------+
  249. */
  250. #define MC417_MIWR 0x8000
  251. #define MC417_MIRD 0x4000
  252. #define MC417_MICS 0x2000
  253. #define MC417_MIRDY 0x1000
  254. #define MC417_MIADDR 0x0F00
  255. #define MC417_MIDATA 0x00FF
  256. /* Bit definitions for MC417_CTL register ****
  257. *bits 31-6 bits 5-4 bit 3 bits 2-1 Bit 0
  258. *+--------+-------------+--------+--------------+------------+
  259. *|Reserved|MC417_SPD_CTL|Reserved|MC417_GPIO_SEL|UART_GPIO_EN|
  260. *+--------+-------------+--------+--------------+------------+
  261. */
  262. #define MC417_SPD_CTL(x) (((x) << 4) & 0x00000030)
  263. #define MC417_GPIO_SEL(x) (((x) << 1) & 0x00000006)
  264. #define MC417_UART_GPIO_EN 0x00000001
  265. /* Values for speed control */
  266. #define MC417_SPD_CTL_SLOW 0x1
  267. #define MC417_SPD_CTL_MEDIUM 0x0
  268. #define MC417_SPD_CTL_FAST 0x3 /* b'1x, but we use b'11 */
  269. /* Values for GPIO select */
  270. #define MC417_GPIO_SEL_GPIO3 0x3
  271. #define MC417_GPIO_SEL_GPIO2 0x2
  272. #define MC417_GPIO_SEL_GPIO1 0x1
  273. #define MC417_GPIO_SEL_GPIO0 0x0
  274. #define CX23417_GPIO_MASK 0xFC0003FF
  275. static int setITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 value)
  276. {
  277. int status = 0;
  278. u32 _gpio_direction = 0;
  279. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  280. _gpio_direction = _gpio_direction|gpio_direction;
  281. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  282. (u8 *)&value, 4, 0, 0);
  283. return status;
  284. }
  285. static int getITVCReg(struct cx231xx *dev, u32 gpio_direction, u32 *pValue)
  286. {
  287. int status = 0;
  288. u32 _gpio_direction = 0;
  289. _gpio_direction = _gpio_direction & CX23417_GPIO_MASK;
  290. _gpio_direction = _gpio_direction|gpio_direction;
  291. status = cx231xx_send_gpio_cmd(dev, _gpio_direction,
  292. (u8 *)pValue, 4, 0, 1);
  293. return status;
  294. }
  295. static int waitForMciComplete(struct cx231xx *dev)
  296. {
  297. u32 gpio;
  298. u32 gpio_driection = 0;
  299. u8 count = 0;
  300. getITVCReg(dev, gpio_driection, &gpio);
  301. while (!(gpio&0x020000)) {
  302. msleep(10);
  303. getITVCReg(dev, gpio_driection, &gpio);
  304. if (count++ > 100) {
  305. dprintk(3, "ERROR: Timeout - gpio=%x\n", gpio);
  306. return -1;
  307. }
  308. }
  309. return 0;
  310. }
  311. static int mc417_register_write(struct cx231xx *dev, u16 address, u32 value)
  312. {
  313. u32 temp;
  314. int status = 0;
  315. temp = 0x82|MCI_REGISTER_DATA_BYTE0|((value&0x000000FF)<<8);
  316. temp = temp<<10;
  317. status = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  318. if (status < 0)
  319. return status;
  320. temp = temp|((0x05)<<10);
  321. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  322. /*write data byte 1;*/
  323. temp = 0x82|MCI_REGISTER_DATA_BYTE1|(value&0x0000FF00);
  324. temp = temp<<10;
  325. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  326. temp = temp|((0x05)<<10);
  327. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  328. /*write data byte 2;*/
  329. temp = 0x82|MCI_REGISTER_DATA_BYTE2|((value&0x00FF0000)>>8);
  330. temp = temp<<10;
  331. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  332. temp = temp|((0x05)<<10);
  333. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  334. /*write data byte 3;*/
  335. temp = 0x82|MCI_REGISTER_DATA_BYTE3|((value&0xFF000000)>>16);
  336. temp = temp<<10;
  337. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  338. temp = temp|((0x05)<<10);
  339. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  340. /*write address byte 0;*/
  341. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE0|((address&0x000000FF)<<8);
  342. temp = temp<<10;
  343. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  344. temp = temp|((0x05)<<10);
  345. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  346. /*write address byte 1;*/
  347. temp = 0x82|MCI_REGISTER_ADDRESS_BYTE1|(address&0x0000FF00);
  348. temp = temp<<10;
  349. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  350. temp = temp|((0x05)<<10);
  351. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  352. /*Write that the mode is write.*/
  353. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_WRITE;
  354. temp = temp<<10;
  355. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  356. temp = temp|((0x05)<<10);
  357. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  358. return waitForMciComplete(dev);
  359. }
  360. static int mc417_register_read(struct cx231xx *dev, u16 address, u32 *value)
  361. {
  362. /*write address byte 0;*/
  363. u32 temp;
  364. u32 return_value = 0;
  365. int ret = 0;
  366. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE0 | ((address & 0x00FF) << 8);
  367. temp = temp << 10;
  368. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  369. temp = temp | ((0x05) << 10);
  370. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  371. /*write address byte 1;*/
  372. temp = 0x82 | MCI_REGISTER_ADDRESS_BYTE1 | (address & 0xFF00);
  373. temp = temp << 10;
  374. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  375. temp = temp | ((0x05) << 10);
  376. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  377. /*write that the mode is read;*/
  378. temp = 0x82 | MCI_REGISTER_MODE | MCI_MODE_REGISTER_READ;
  379. temp = temp << 10;
  380. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  381. temp = temp | ((0x05) << 10);
  382. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  383. /*wait for the MIRDY line to be asserted ,
  384. signalling that the read is done;*/
  385. ret = waitForMciComplete(dev);
  386. /*switch the DATA- GPIO to input mode;*/
  387. /*Read data byte 0;*/
  388. temp = (0x82 | MCI_REGISTER_DATA_BYTE0) << 10;
  389. setITVCReg(dev, ITVC_READ_DIR, temp);
  390. temp = ((0x81 | MCI_REGISTER_DATA_BYTE0) << 10);
  391. setITVCReg(dev, ITVC_READ_DIR, temp);
  392. getITVCReg(dev, ITVC_READ_DIR, &temp);
  393. return_value |= ((temp & 0x03FC0000) >> 18);
  394. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  395. /* Read data byte 1;*/
  396. temp = (0x82 | MCI_REGISTER_DATA_BYTE1) << 10;
  397. setITVCReg(dev, ITVC_READ_DIR, temp);
  398. temp = ((0x81 | MCI_REGISTER_DATA_BYTE1) << 10);
  399. setITVCReg(dev, ITVC_READ_DIR, temp);
  400. getITVCReg(dev, ITVC_READ_DIR, &temp);
  401. return_value |= ((temp & 0x03FC0000) >> 10);
  402. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  403. /*Read data byte 2;*/
  404. temp = (0x82 | MCI_REGISTER_DATA_BYTE2) << 10;
  405. setITVCReg(dev, ITVC_READ_DIR, temp);
  406. temp = ((0x81 | MCI_REGISTER_DATA_BYTE2) << 10);
  407. setITVCReg(dev, ITVC_READ_DIR, temp);
  408. getITVCReg(dev, ITVC_READ_DIR, &temp);
  409. return_value |= ((temp & 0x03FC0000) >> 2);
  410. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  411. /*Read data byte 3;*/
  412. temp = (0x82 | MCI_REGISTER_DATA_BYTE3) << 10;
  413. setITVCReg(dev, ITVC_READ_DIR, temp);
  414. temp = ((0x81 | MCI_REGISTER_DATA_BYTE3) << 10);
  415. setITVCReg(dev, ITVC_READ_DIR, temp);
  416. getITVCReg(dev, ITVC_READ_DIR, &temp);
  417. return_value |= ((temp & 0x03FC0000) << 6);
  418. setITVCReg(dev, ITVC_READ_DIR, (0x87 << 10));
  419. *value = return_value;
  420. return ret;
  421. }
  422. static int mc417_memory_write(struct cx231xx *dev, u32 address, u32 value)
  423. {
  424. /*write data byte 0;*/
  425. u32 temp;
  426. int ret = 0;
  427. temp = 0x82 | MCI_MEMORY_DATA_BYTE0|((value & 0x000000FF) << 8);
  428. temp = temp << 10;
  429. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  430. if (ret < 0)
  431. return ret;
  432. temp = temp | ((0x05) << 10);
  433. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  434. /*write data byte 1;*/
  435. temp = 0x82 | MCI_MEMORY_DATA_BYTE1 | (value & 0x0000FF00);
  436. temp = temp << 10;
  437. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  438. temp = temp | ((0x05) << 10);
  439. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  440. /*write data byte 2;*/
  441. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  442. temp = temp<<10;
  443. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  444. temp = temp|((0x05)<<10);
  445. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  446. /*write data byte 3;*/
  447. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  448. temp = temp<<10;
  449. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  450. temp = temp|((0x05)<<10);
  451. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  452. /* write address byte 2;*/
  453. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  454. ((address & 0x003F0000)>>8);
  455. temp = temp<<10;
  456. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  457. temp = temp|((0x05)<<10);
  458. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  459. /* write address byte 1;*/
  460. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  461. temp = temp<<10;
  462. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  463. temp = temp|((0x05)<<10);
  464. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  465. /* write address byte 0;*/
  466. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  467. temp = temp<<10;
  468. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  469. temp = temp|((0x05)<<10);
  470. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  471. /*wait for MIRDY line;*/
  472. waitForMciComplete(dev);
  473. return 0;
  474. }
  475. static int mc417_memory_read(struct cx231xx *dev, u32 address, u32 *value)
  476. {
  477. u32 temp = 0;
  478. u32 return_value = 0;
  479. int ret = 0;
  480. /*write address byte 2;*/
  481. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_READ |
  482. ((address & 0x003F0000)>>8);
  483. temp = temp<<10;
  484. ret = setITVCReg(dev, ITVC_WRITE_DIR, temp);
  485. if (ret < 0)
  486. return ret;
  487. temp = temp|((0x05)<<10);
  488. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  489. /*write address byte 1*/
  490. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  491. temp = temp<<10;
  492. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  493. temp = temp|((0x05)<<10);
  494. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  495. /*write address byte 0*/
  496. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0 | ((address & 0x00FF)<<8);
  497. temp = temp<<10;
  498. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  499. temp = temp|((0x05)<<10);
  500. setITVCReg(dev, ITVC_WRITE_DIR, temp);
  501. /*Wait for MIRDY line*/
  502. ret = waitForMciComplete(dev);
  503. /*Read data byte 3;*/
  504. temp = (0x82|MCI_MEMORY_DATA_BYTE3)<<10;
  505. setITVCReg(dev, ITVC_READ_DIR, temp);
  506. temp = ((0x81|MCI_MEMORY_DATA_BYTE3)<<10);
  507. setITVCReg(dev, ITVC_READ_DIR, temp);
  508. getITVCReg(dev, ITVC_READ_DIR, &temp);
  509. return_value |= ((temp&0x03FC0000)<<6);
  510. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  511. /*Read data byte 2;*/
  512. temp = (0x82|MCI_MEMORY_DATA_BYTE2)<<10;
  513. setITVCReg(dev, ITVC_READ_DIR, temp);
  514. temp = ((0x81|MCI_MEMORY_DATA_BYTE2)<<10);
  515. setITVCReg(dev, ITVC_READ_DIR, temp);
  516. getITVCReg(dev, ITVC_READ_DIR, &temp);
  517. return_value |= ((temp&0x03FC0000)>>2);
  518. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  519. /* Read data byte 1;*/
  520. temp = (0x82|MCI_MEMORY_DATA_BYTE1)<<10;
  521. setITVCReg(dev, ITVC_READ_DIR, temp);
  522. temp = ((0x81|MCI_MEMORY_DATA_BYTE1)<<10);
  523. setITVCReg(dev, ITVC_READ_DIR, temp);
  524. getITVCReg(dev, ITVC_READ_DIR, &temp);
  525. return_value |= ((temp&0x03FC0000)>>10);
  526. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  527. /*Read data byte 0;*/
  528. temp = (0x82|MCI_MEMORY_DATA_BYTE0)<<10;
  529. setITVCReg(dev, ITVC_READ_DIR, temp);
  530. temp = ((0x81|MCI_MEMORY_DATA_BYTE0)<<10);
  531. setITVCReg(dev, ITVC_READ_DIR, temp);
  532. getITVCReg(dev, ITVC_READ_DIR, &temp);
  533. return_value |= ((temp&0x03FC0000)>>18);
  534. setITVCReg(dev, ITVC_READ_DIR, (0x87<<10));
  535. *value = return_value;
  536. return ret;
  537. }
  538. static void mc417_gpio_set(struct cx231xx *dev, u32 mask)
  539. {
  540. u32 val;
  541. /* Set the gpio value */
  542. mc417_register_read(dev, 0x900C, &val);
  543. val |= (mask & 0x000ffff);
  544. mc417_register_write(dev, 0x900C, val);
  545. }
  546. static void mc417_gpio_clear(struct cx231xx *dev, u32 mask)
  547. {
  548. u32 val;
  549. /* Clear the gpio value */
  550. mc417_register_read(dev, 0x900C, &val);
  551. val &= ~(mask & 0x0000ffff);
  552. mc417_register_write(dev, 0x900C, val);
  553. }
  554. static void mc417_gpio_enable(struct cx231xx *dev, u32 mask, int asoutput)
  555. {
  556. u32 val;
  557. /* Enable GPIO direction bits */
  558. mc417_register_read(dev, 0x9020, &val);
  559. if (asoutput)
  560. val |= (mask & 0x0000ffff);
  561. else
  562. val &= ~(mask & 0x0000ffff);
  563. mc417_register_write(dev, 0x9020, val);
  564. }
  565. /* ------------------------------------------------------------------ */
  566. /* MPEG encoder API */
  567. static char *cmd_to_str(int cmd)
  568. {
  569. switch (cmd) {
  570. case CX2341X_ENC_PING_FW:
  571. return "PING_FW";
  572. case CX2341X_ENC_START_CAPTURE:
  573. return "START_CAPTURE";
  574. case CX2341X_ENC_STOP_CAPTURE:
  575. return "STOP_CAPTURE";
  576. case CX2341X_ENC_SET_AUDIO_ID:
  577. return "SET_AUDIO_ID";
  578. case CX2341X_ENC_SET_VIDEO_ID:
  579. return "SET_VIDEO_ID";
  580. case CX2341X_ENC_SET_PCR_ID:
  581. return "SET_PCR_PID";
  582. case CX2341X_ENC_SET_FRAME_RATE:
  583. return "SET_FRAME_RATE";
  584. case CX2341X_ENC_SET_FRAME_SIZE:
  585. return "SET_FRAME_SIZE";
  586. case CX2341X_ENC_SET_BIT_RATE:
  587. return "SET_BIT_RATE";
  588. case CX2341X_ENC_SET_GOP_PROPERTIES:
  589. return "SET_GOP_PROPERTIES";
  590. case CX2341X_ENC_SET_ASPECT_RATIO:
  591. return "SET_ASPECT_RATIO";
  592. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  593. return "SET_DNR_FILTER_PROPS";
  594. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  595. return "SET_DNR_FILTER_PROPS";
  596. case CX2341X_ENC_SET_CORING_LEVELS:
  597. return "SET_CORING_LEVELS";
  598. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  599. return "SET_SPATIAL_FILTER_TYPE";
  600. case CX2341X_ENC_SET_VBI_LINE:
  601. return "SET_VBI_LINE";
  602. case CX2341X_ENC_SET_STREAM_TYPE:
  603. return "SET_STREAM_TYPE";
  604. case CX2341X_ENC_SET_OUTPUT_PORT:
  605. return "SET_OUTPUT_PORT";
  606. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  607. return "SET_AUDIO_PROPERTIES";
  608. case CX2341X_ENC_HALT_FW:
  609. return "HALT_FW";
  610. case CX2341X_ENC_GET_VERSION:
  611. return "GET_VERSION";
  612. case CX2341X_ENC_SET_GOP_CLOSURE:
  613. return "SET_GOP_CLOSURE";
  614. case CX2341X_ENC_GET_SEQ_END:
  615. return "GET_SEQ_END";
  616. case CX2341X_ENC_SET_PGM_INDEX_INFO:
  617. return "SET_PGM_INDEX_INFO";
  618. case CX2341X_ENC_SET_VBI_CONFIG:
  619. return "SET_VBI_CONFIG";
  620. case CX2341X_ENC_SET_DMA_BLOCK_SIZE:
  621. return "SET_DMA_BLOCK_SIZE";
  622. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_10:
  623. return "GET_PREV_DMA_INFO_MB_10";
  624. case CX2341X_ENC_GET_PREV_DMA_INFO_MB_9:
  625. return "GET_PREV_DMA_INFO_MB_9";
  626. case CX2341X_ENC_SCHED_DMA_TO_HOST:
  627. return "SCHED_DMA_TO_HOST";
  628. case CX2341X_ENC_INITIALIZE_INPUT:
  629. return "INITIALIZE_INPUT";
  630. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  631. return "SET_FRAME_DROP_RATE";
  632. case CX2341X_ENC_PAUSE_ENCODER:
  633. return "PAUSE_ENCODER";
  634. case CX2341X_ENC_REFRESH_INPUT:
  635. return "REFRESH_INPUT";
  636. case CX2341X_ENC_SET_COPYRIGHT:
  637. return "SET_COPYRIGHT";
  638. case CX2341X_ENC_SET_EVENT_NOTIFICATION:
  639. return "SET_EVENT_NOTIFICATION";
  640. case CX2341X_ENC_SET_NUM_VSYNC_LINES:
  641. return "SET_NUM_VSYNC_LINES";
  642. case CX2341X_ENC_SET_PLACEHOLDER:
  643. return "SET_PLACEHOLDER";
  644. case CX2341X_ENC_MUTE_VIDEO:
  645. return "MUTE_VIDEO";
  646. case CX2341X_ENC_MUTE_AUDIO:
  647. return "MUTE_AUDIO";
  648. case CX2341X_ENC_MISC:
  649. return "MISC";
  650. default:
  651. return "UNKNOWN";
  652. }
  653. }
  654. static int cx231xx_mbox_func(void *priv,
  655. u32 command,
  656. int in,
  657. int out,
  658. u32 data[CX2341X_MBOX_MAX_DATA])
  659. {
  660. struct cx231xx *dev = priv;
  661. unsigned long timeout;
  662. u32 value, flag, retval = 0;
  663. int i;
  664. dprintk(3, "%s: command(0x%X) = %s\n", __func__, command,
  665. cmd_to_str(command));
  666. /* this may not be 100% safe if we can't read any memory location
  667. without side effects */
  668. mc417_memory_read(dev, dev->cx23417_mailbox - 4, &value);
  669. if (value != 0x12345678) {
  670. dprintk(3,
  671. "Firmware and/or mailbox pointer not initialized "
  672. "or corrupted, signature = 0x%x, cmd = %s\n", value,
  673. cmd_to_str(command));
  674. return -1;
  675. }
  676. /* This read looks at 32 bits, but flag is only 8 bits.
  677. * Seems we also bail if CMD or TIMEOUT bytes are set???
  678. */
  679. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  680. if (flag) {
  681. dprintk(3, "ERROR: Mailbox appears to be in use "
  682. "(%x), cmd = %s\n", flag, cmd_to_str(command));
  683. return -1;
  684. }
  685. flag |= 1; /* tell 'em we're working on it */
  686. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  687. /* write command + args + fill remaining with zeros */
  688. /* command code */
  689. mc417_memory_write(dev, dev->cx23417_mailbox + 1, command);
  690. mc417_memory_write(dev, dev->cx23417_mailbox + 3,
  691. IVTV_API_STD_TIMEOUT); /* timeout */
  692. for (i = 0; i < in; i++) {
  693. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, data[i]);
  694. dprintk(3, "API Input %d = %d\n", i, data[i]);
  695. }
  696. for (; i < CX2341X_MBOX_MAX_DATA; i++)
  697. mc417_memory_write(dev, dev->cx23417_mailbox + 4 + i, 0);
  698. flag |= 3; /* tell 'em we're done writing */
  699. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  700. /* wait for firmware to handle the API command */
  701. timeout = jiffies + msecs_to_jiffies(10);
  702. for (;;) {
  703. mc417_memory_read(dev, dev->cx23417_mailbox, &flag);
  704. if (0 != (flag & 4))
  705. break;
  706. if (time_after(jiffies, timeout)) {
  707. dprintk(3, "ERROR: API Mailbox timeout\n");
  708. return -1;
  709. }
  710. udelay(10);
  711. }
  712. /* read output values */
  713. for (i = 0; i < out; i++) {
  714. mc417_memory_read(dev, dev->cx23417_mailbox + 4 + i, data + i);
  715. dprintk(3, "API Output %d = %d\n", i, data[i]);
  716. }
  717. mc417_memory_read(dev, dev->cx23417_mailbox + 2, &retval);
  718. dprintk(3, "API result = %d\n", retval);
  719. flag = 0;
  720. mc417_memory_write(dev, dev->cx23417_mailbox, flag);
  721. return retval;
  722. }
  723. /* We don't need to call the API often, so using just one
  724. * mailbox will probably suffice
  725. */
  726. static int cx231xx_api_cmd(struct cx231xx *dev,
  727. u32 command,
  728. u32 inputcnt,
  729. u32 outputcnt,
  730. ...)
  731. {
  732. u32 data[CX2341X_MBOX_MAX_DATA];
  733. va_list vargs;
  734. int i, err;
  735. dprintk(3, "%s() cmds = 0x%08x\n", __func__, command);
  736. va_start(vargs, outputcnt);
  737. for (i = 0; i < inputcnt; i++)
  738. data[i] = va_arg(vargs, int);
  739. err = cx231xx_mbox_func(dev, command, inputcnt, outputcnt, data);
  740. for (i = 0; i < outputcnt; i++) {
  741. int *vptr = va_arg(vargs, int *);
  742. *vptr = data[i];
  743. }
  744. va_end(vargs);
  745. return err;
  746. }
  747. static int cx231xx_find_mailbox(struct cx231xx *dev)
  748. {
  749. u32 signature[4] = {
  750. 0x12345678, 0x34567812, 0x56781234, 0x78123456
  751. };
  752. int signaturecnt = 0;
  753. u32 value;
  754. int i;
  755. int ret = 0;
  756. dprintk(2, "%s()\n", __func__);
  757. for (i = 0; i < 0x100; i++) {/*CX231xx_FIRM_IMAGE_SIZE*/
  758. ret = mc417_memory_read(dev, i, &value);
  759. if (ret < 0)
  760. return ret;
  761. if (value == signature[signaturecnt])
  762. signaturecnt++;
  763. else
  764. signaturecnt = 0;
  765. if (4 == signaturecnt) {
  766. dprintk(1, "Mailbox signature found at 0x%x\n", i+1);
  767. return i+1;
  768. }
  769. }
  770. dprintk(3, "Mailbox signature values not found!\n");
  771. return -1;
  772. }
  773. static void mciWriteMemoryToGPIO(struct cx231xx *dev, u32 address, u32 value,
  774. u32 *p_fw_image)
  775. {
  776. u32 temp = 0;
  777. int i = 0;
  778. temp = 0x82|MCI_MEMORY_DATA_BYTE0|((value&0x000000FF)<<8);
  779. temp = temp<<10;
  780. *p_fw_image = temp;
  781. p_fw_image++;
  782. temp = temp|((0x05)<<10);
  783. *p_fw_image = temp;
  784. p_fw_image++;
  785. /*write data byte 1;*/
  786. temp = 0x82|MCI_MEMORY_DATA_BYTE1|(value&0x0000FF00);
  787. temp = temp<<10;
  788. *p_fw_image = temp;
  789. p_fw_image++;
  790. temp = temp|((0x05)<<10);
  791. *p_fw_image = temp;
  792. p_fw_image++;
  793. /*write data byte 2;*/
  794. temp = 0x82|MCI_MEMORY_DATA_BYTE2|((value&0x00FF0000)>>8);
  795. temp = temp<<10;
  796. *p_fw_image = temp;
  797. p_fw_image++;
  798. temp = temp|((0x05)<<10);
  799. *p_fw_image = temp;
  800. p_fw_image++;
  801. /*write data byte 3;*/
  802. temp = 0x82|MCI_MEMORY_DATA_BYTE3|((value&0xFF000000)>>16);
  803. temp = temp<<10;
  804. *p_fw_image = temp;
  805. p_fw_image++;
  806. temp = temp|((0x05)<<10);
  807. *p_fw_image = temp;
  808. p_fw_image++;
  809. /* write address byte 2;*/
  810. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE2 | MCI_MODE_MEMORY_WRITE |
  811. ((address & 0x003F0000)>>8);
  812. temp = temp<<10;
  813. *p_fw_image = temp;
  814. p_fw_image++;
  815. temp = temp|((0x05)<<10);
  816. *p_fw_image = temp;
  817. p_fw_image++;
  818. /* write address byte 1;*/
  819. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE1 | (address & 0xFF00);
  820. temp = temp<<10;
  821. *p_fw_image = temp;
  822. p_fw_image++;
  823. temp = temp|((0x05)<<10);
  824. *p_fw_image = temp;
  825. p_fw_image++;
  826. /* write address byte 0;*/
  827. temp = 0x82|MCI_MEMORY_ADDRESS_BYTE0|((address & 0x00FF)<<8);
  828. temp = temp<<10;
  829. *p_fw_image = temp;
  830. p_fw_image++;
  831. temp = temp|((0x05)<<10);
  832. *p_fw_image = temp;
  833. p_fw_image++;
  834. for (i = 0; i < 6; i++) {
  835. *p_fw_image = 0xFFFFFFFF;
  836. p_fw_image++;
  837. }
  838. }
  839. static int cx231xx_load_firmware(struct cx231xx *dev)
  840. {
  841. static const unsigned char magic[8] = {
  842. 0xa7, 0x0d, 0x00, 0x00, 0x66, 0xbb, 0x55, 0xaa
  843. };
  844. const struct firmware *firmware;
  845. int i, retval = 0;
  846. u32 value = 0;
  847. u32 gpio_output = 0;
  848. /*u32 checksum = 0;*/
  849. /*u32 *dataptr;*/
  850. u32 transfer_size = 0;
  851. u32 fw_data = 0;
  852. u32 address = 0;
  853. /*u32 current_fw[800];*/
  854. u32 *p_current_fw, *p_fw;
  855. u32 *p_fw_data;
  856. int frame = 0;
  857. u16 _buffer_size = 4096;
  858. u8 *p_buffer;
  859. p_current_fw = (u32 *)vmalloc(1884180*4);
  860. p_fw = p_current_fw;
  861. if (p_current_fw == 0) {
  862. dprintk(2, "FAIL!!!\n");
  863. return -1;
  864. }
  865. p_buffer = (u8 *)vmalloc(4096);
  866. if (p_buffer == 0) {
  867. dprintk(2, "FAIL!!!\n");
  868. return -1;
  869. }
  870. dprintk(2, "%s()\n", __func__);
  871. /* Save GPIO settings before reset of APU */
  872. retval |= mc417_memory_read(dev, 0x9020, &gpio_output);
  873. retval |= mc417_memory_read(dev, 0x900C, &value);
  874. retval = mc417_register_write(dev,
  875. IVTV_REG_VPU, 0xFFFFFFED);
  876. retval |= mc417_register_write(dev,
  877. IVTV_REG_HW_BLOCKS, IVTV_CMD_HW_BLOCKS_RST);
  878. retval |= mc417_register_write(dev,
  879. IVTV_REG_ENC_SDRAM_REFRESH, 0x80000800);
  880. retval |= mc417_register_write(dev,
  881. IVTV_REG_ENC_SDRAM_PRECHARGE, 0x1A);
  882. retval |= mc417_register_write(dev,
  883. IVTV_REG_APU, 0);
  884. if (retval != 0) {
  885. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  886. __func__);
  887. return -1;
  888. }
  889. retval = request_firmware(&firmware, CX231xx_FIRM_IMAGE_NAME,
  890. &dev->udev->dev);
  891. if (retval != 0) {
  892. printk(KERN_ERR
  893. "ERROR: Hotplug firmware request failed (%s).\n",
  894. CX231xx_FIRM_IMAGE_NAME);
  895. printk(KERN_ERR "Please fix your hotplug setup, the board will "
  896. "not work without firmware loaded!\n");
  897. return -1;
  898. }
  899. if (firmware->size != CX231xx_FIRM_IMAGE_SIZE) {
  900. printk(KERN_ERR "ERROR: Firmware size mismatch "
  901. "(have %zd, expected %d)\n",
  902. firmware->size, CX231xx_FIRM_IMAGE_SIZE);
  903. release_firmware(firmware);
  904. return -1;
  905. }
  906. if (0 != memcmp(firmware->data, magic, 8)) {
  907. printk(KERN_ERR
  908. "ERROR: Firmware magic mismatch, wrong file?\n");
  909. release_firmware(firmware);
  910. return -1;
  911. }
  912. initGPIO(dev);
  913. /* transfer to the chip */
  914. dprintk(2, "Loading firmware to GPIO...\n");
  915. p_fw_data = (u32 *)firmware->data;
  916. dprintk(2, "firmware->size=%zd\n", firmware->size);
  917. for (transfer_size = 0; transfer_size < firmware->size;
  918. transfer_size += 4) {
  919. fw_data = *p_fw_data;
  920. mciWriteMemoryToGPIO(dev, address, fw_data, p_current_fw);
  921. address = address + 1;
  922. p_current_fw += 20;
  923. p_fw_data += 1;
  924. }
  925. /*download the firmware by ep5-out*/
  926. for (frame = 0; frame < (int)(CX231xx_FIRM_IMAGE_SIZE*20/_buffer_size);
  927. frame++) {
  928. for (i = 0; i < _buffer_size; i++) {
  929. *(p_buffer + i) = (u8)(*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x000000FF);
  930. i++;
  931. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x0000FF00) >> 8);
  932. i++;
  933. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0x00FF0000) >> 16);
  934. i++;
  935. *(p_buffer + i) = (u8)((*(p_fw + (frame * 128 * 8 + (i / 4))) & 0xFF000000) >> 24);
  936. }
  937. cx231xx_ep5_bulkout(dev, p_buffer, _buffer_size);
  938. }
  939. p_current_fw = p_fw;
  940. vfree(p_current_fw);
  941. p_current_fw = NULL;
  942. uninitGPIO(dev);
  943. release_firmware(firmware);
  944. dprintk(1, "Firmware upload successful.\n");
  945. retval |= mc417_register_write(dev, IVTV_REG_HW_BLOCKS,
  946. IVTV_CMD_HW_BLOCKS_RST);
  947. if (retval < 0) {
  948. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  949. __func__);
  950. return retval;
  951. }
  952. /* F/W power up disturbs the GPIOs, restore state */
  953. retval |= mc417_register_write(dev, 0x9020, gpio_output);
  954. retval |= mc417_register_write(dev, 0x900C, value);
  955. retval |= mc417_register_read(dev, IVTV_REG_VPU, &value);
  956. retval |= mc417_register_write(dev, IVTV_REG_VPU, value & 0xFFFFFFE8);
  957. if (retval < 0) {
  958. printk(KERN_ERR "%s: Error with mc417_register_write\n",
  959. __func__);
  960. return retval;
  961. }
  962. return 0;
  963. }
  964. static void cx231xx_417_check_encoder(struct cx231xx *dev)
  965. {
  966. u32 status, seq;
  967. status = 0;
  968. seq = 0;
  969. cx231xx_api_cmd(dev, CX2341X_ENC_GET_SEQ_END, 0, 2, &status, &seq);
  970. dprintk(1, "%s() status = %d, seq = %d\n", __func__, status, seq);
  971. }
  972. static void cx231xx_codec_settings(struct cx231xx *dev)
  973. {
  974. dprintk(1, "%s()\n", __func__);
  975. /* assign frame size */
  976. cx231xx_api_cmd(dev, CX2341X_ENC_SET_FRAME_SIZE, 2, 0,
  977. dev->ts1.height, dev->ts1.width);
  978. dev->mpeg_params.width = dev->ts1.width;
  979. dev->mpeg_params.height = dev->ts1.height;
  980. cx2341x_update(dev, cx231xx_mbox_func, NULL, &dev->mpeg_params);
  981. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 3, 1);
  982. cx231xx_api_cmd(dev, CX2341X_ENC_MISC, 2, 0, 4, 1);
  983. }
  984. static int cx231xx_initialize_codec(struct cx231xx *dev)
  985. {
  986. int version;
  987. int retval;
  988. u32 i, data[7];
  989. u32 val = 0;
  990. dprintk(1, "%s()\n", __func__);
  991. cx231xx_disable656(dev);
  992. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0); /* ping */
  993. if (retval < 0) {
  994. dprintk(2, "%s() PING OK\n", __func__);
  995. retval = cx231xx_load_firmware(dev);
  996. if (retval < 0) {
  997. printk(KERN_ERR "%s() f/w load failed\n", __func__);
  998. return retval;
  999. }
  1000. retval = cx231xx_find_mailbox(dev);
  1001. if (retval < 0) {
  1002. printk(KERN_ERR "%s() mailbox < 0, error\n",
  1003. __func__);
  1004. return -1;
  1005. }
  1006. dev->cx23417_mailbox = retval;
  1007. retval = cx231xx_api_cmd(dev, CX2341X_ENC_PING_FW, 0, 0);
  1008. if (retval < 0) {
  1009. printk(KERN_ERR
  1010. "ERROR: cx23417 firmware ping failed!\n");
  1011. return -1;
  1012. }
  1013. retval = cx231xx_api_cmd(dev, CX2341X_ENC_GET_VERSION, 0, 1,
  1014. &version);
  1015. if (retval < 0) {
  1016. printk(KERN_ERR "ERROR: cx23417 firmware get encoder :"
  1017. "version failed!\n");
  1018. return -1;
  1019. }
  1020. dprintk(1, "cx23417 firmware version is 0x%08x\n", version);
  1021. msleep(200);
  1022. }
  1023. for (i = 0; i < 1; i++) {
  1024. retval = mc417_register_read(dev, 0x20f8, &val);
  1025. dprintk(3, "***before enable656() VIM Capture Lines =%d ***\n",
  1026. val);
  1027. if (retval < 0)
  1028. return retval;
  1029. }
  1030. cx231xx_enable656(dev);
  1031. /* stop mpeg capture */
  1032. cx231xx_api_cmd(dev, CX2341X_ENC_STOP_CAPTURE,
  1033. 3, 0, 1, 3, 4);
  1034. cx231xx_codec_settings(dev);
  1035. msleep(60);
  1036. /* cx231xx_api_cmd(dev, CX2341X_ENC_SET_NUM_VSYNC_LINES, 2, 0,
  1037. CX231xx_FIELD1_SAA7115, CX231xx_FIELD2_SAA7115);
  1038. cx231xx_api_cmd(dev, CX2341X_ENC_SET_PLACEHOLDER, 12, 0,
  1039. CX231xx_CUSTOM_EXTENSION_USR_DATA, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1040. 0, 0);
  1041. */
  1042. /* Setup to capture VBI */
  1043. data[0] = 0x0001BD00;
  1044. data[1] = 1; /* frames per interrupt */
  1045. data[2] = 4; /* total bufs */
  1046. data[3] = 0x91559155; /* start codes */
  1047. data[4] = 0x206080C0; /* stop codes */
  1048. data[5] = 6; /* lines */
  1049. data[6] = 64; /* BPL */
  1050. /*
  1051. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_CONFIG, 7, 0, data[0], data[1],
  1052. data[2], data[3], data[4], data[5], data[6]);
  1053. for (i = 2; i <= 24; i++) {
  1054. int valid;
  1055. valid = ((i >= 19) && (i <= 21));
  1056. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0, i,
  1057. valid, 0 , 0, 0);
  1058. cx231xx_api_cmd(dev, CX2341X_ENC_SET_VBI_LINE, 5, 0,
  1059. i | 0x80000000, valid, 0, 0, 0);
  1060. }
  1061. */
  1062. /* cx231xx_api_cmd(dev, CX2341X_ENC_MUTE_AUDIO, 1, 0, CX231xx_UNMUTE);
  1063. msleep(60);
  1064. */
  1065. /* initialize the video input */
  1066. retval = cx231xx_api_cmd(dev, CX2341X_ENC_INITIALIZE_INPUT, 0, 0);
  1067. if (retval < 0)
  1068. return retval;
  1069. msleep(60);
  1070. /* Enable VIP style pixel invalidation so we work with scaled mode */
  1071. mc417_memory_write(dev, 2120, 0x00000080);
  1072. /* start capturing to the host interface */
  1073. retval = cx231xx_api_cmd(dev, CX2341X_ENC_START_CAPTURE, 2, 0,
  1074. CX231xx_MPEG_CAPTURE, CX231xx_RAW_BITS_NONE);
  1075. if (retval < 0)
  1076. return retval;
  1077. msleep(10);
  1078. for (i = 0; i < 1; i++) {
  1079. mc417_register_read(dev, 0x20f8, &val);
  1080. dprintk(3, "***VIM Capture Lines =%d ***\n", val);
  1081. }
  1082. return 0;
  1083. }
  1084. /* ------------------------------------------------------------------ */
  1085. static int bb_buf_setup(struct videobuf_queue *q,
  1086. unsigned int *count, unsigned int *size)
  1087. {
  1088. struct cx231xx_fh *fh = q->priv_data;
  1089. fh->dev->ts1.ts_packet_size = mpeglinesize;
  1090. fh->dev->ts1.ts_packet_count = mpeglines;
  1091. *size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1092. *count = mpegbufs;
  1093. return 0;
  1094. }
  1095. static void free_buffer(struct videobuf_queue *vq, struct cx231xx_buffer *buf)
  1096. {
  1097. struct cx231xx_fh *fh = vq->priv_data;
  1098. struct cx231xx *dev = fh->dev;
  1099. unsigned long flags = 0;
  1100. if (in_interrupt())
  1101. BUG();
  1102. spin_lock_irqsave(&dev->video_mode.slock, flags);
  1103. if (dev->USE_ISO) {
  1104. if (dev->video_mode.isoc_ctl.buf == buf)
  1105. dev->video_mode.isoc_ctl.buf = NULL;
  1106. } else {
  1107. if (dev->video_mode.bulk_ctl.buf == buf)
  1108. dev->video_mode.bulk_ctl.buf = NULL;
  1109. }
  1110. spin_unlock_irqrestore(&dev->video_mode.slock, flags);
  1111. videobuf_waiton(vq, &buf->vb, 0, 0);
  1112. videobuf_vmalloc_free(&buf->vb);
  1113. buf->vb.state = VIDEOBUF_NEEDS_INIT;
  1114. }
  1115. static void buffer_copy(struct cx231xx *dev, char *data, int len, struct urb *urb,
  1116. struct cx231xx_dmaqueue *dma_q)
  1117. {
  1118. void *vbuf;
  1119. struct cx231xx_buffer *buf;
  1120. u32 tail_data = 0;
  1121. char *p_data;
  1122. if (dma_q->mpeg_buffer_done == 0) {
  1123. if (list_empty(&dma_q->active))
  1124. return;
  1125. buf = list_entry(dma_q->active.next,
  1126. struct cx231xx_buffer, vb.queue);
  1127. dev->video_mode.isoc_ctl.buf = buf;
  1128. dma_q->mpeg_buffer_done = 1;
  1129. }
  1130. /* Fill buffer */
  1131. buf = dev->video_mode.isoc_ctl.buf;
  1132. vbuf = videobuf_to_vmalloc(&buf->vb);
  1133. if ((dma_q->mpeg_buffer_completed+len) <
  1134. mpeglines*mpeglinesize) {
  1135. if (dma_q->add_ps_package_head ==
  1136. CX231XX_NEED_ADD_PS_PACKAGE_HEAD) {
  1137. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1138. dma_q->ps_head, 3);
  1139. dma_q->mpeg_buffer_completed =
  1140. dma_q->mpeg_buffer_completed + 3;
  1141. dma_q->add_ps_package_head =
  1142. CX231XX_NONEED_PS_PACKAGE_HEAD;
  1143. }
  1144. memcpy(vbuf+dma_q->mpeg_buffer_completed, data, len);
  1145. dma_q->mpeg_buffer_completed =
  1146. dma_q->mpeg_buffer_completed + len;
  1147. } else {
  1148. dma_q->mpeg_buffer_done = 0;
  1149. tail_data =
  1150. mpeglines*mpeglinesize - dma_q->mpeg_buffer_completed;
  1151. memcpy(vbuf+dma_q->mpeg_buffer_completed,
  1152. data, tail_data);
  1153. buf->vb.state = VIDEOBUF_DONE;
  1154. buf->vb.field_count++;
  1155. do_gettimeofday(&buf->vb.ts);
  1156. list_del(&buf->vb.queue);
  1157. wake_up(&buf->vb.done);
  1158. dma_q->mpeg_buffer_completed = 0;
  1159. if (len - tail_data > 0) {
  1160. p_data = data + tail_data;
  1161. dma_q->left_data_count = len - tail_data;
  1162. memcpy(dma_q->p_left_data,
  1163. p_data, len - tail_data);
  1164. }
  1165. }
  1166. return;
  1167. }
  1168. static void buffer_filled(char *data, int len, struct urb *urb,
  1169. struct cx231xx_dmaqueue *dma_q)
  1170. {
  1171. void *vbuf;
  1172. struct cx231xx_buffer *buf;
  1173. if (list_empty(&dma_q->active))
  1174. return;
  1175. buf = list_entry(dma_q->active.next,
  1176. struct cx231xx_buffer, vb.queue);
  1177. /* Fill buffer */
  1178. vbuf = videobuf_to_vmalloc(&buf->vb);
  1179. memcpy(vbuf, data, len);
  1180. buf->vb.state = VIDEOBUF_DONE;
  1181. buf->vb.field_count++;
  1182. do_gettimeofday(&buf->vb.ts);
  1183. list_del(&buf->vb.queue);
  1184. wake_up(&buf->vb.done);
  1185. return;
  1186. }
  1187. static inline int cx231xx_isoc_copy(struct cx231xx *dev, struct urb *urb)
  1188. {
  1189. struct cx231xx_dmaqueue *dma_q = urb->context;
  1190. unsigned char *p_buffer;
  1191. u32 buffer_size = 0;
  1192. u32 i = 0;
  1193. for (i = 0; i < urb->number_of_packets; i++) {
  1194. if (dma_q->left_data_count > 0) {
  1195. buffer_copy(dev, dma_q->p_left_data,
  1196. dma_q->left_data_count, urb, dma_q);
  1197. dma_q->mpeg_buffer_completed = dma_q->left_data_count;
  1198. dma_q->left_data_count = 0;
  1199. }
  1200. p_buffer = urb->transfer_buffer +
  1201. urb->iso_frame_desc[i].offset;
  1202. buffer_size = urb->iso_frame_desc[i].actual_length;
  1203. if (buffer_size > 0)
  1204. buffer_copy(dev, p_buffer, buffer_size, urb, dma_q);
  1205. }
  1206. return 0;
  1207. }
  1208. static inline int cx231xx_bulk_copy(struct cx231xx *dev, struct urb *urb)
  1209. {
  1210. /*char *outp;*/
  1211. /*struct cx231xx_buffer *buf;*/
  1212. struct cx231xx_dmaqueue *dma_q = urb->context;
  1213. unsigned char *p_buffer, *buffer;
  1214. u32 buffer_size = 0;
  1215. p_buffer = urb->transfer_buffer;
  1216. buffer_size = urb->actual_length;
  1217. buffer = kmalloc(buffer_size, GFP_ATOMIC);
  1218. memcpy(buffer, dma_q->ps_head, 3);
  1219. memcpy(buffer+3, p_buffer, buffer_size-3);
  1220. memcpy(dma_q->ps_head, p_buffer+buffer_size-3, 3);
  1221. p_buffer = buffer;
  1222. buffer_filled(p_buffer, buffer_size, urb, dma_q);
  1223. kfree(buffer);
  1224. return 0;
  1225. }
  1226. static int bb_buf_prepare(struct videobuf_queue *q,
  1227. struct videobuf_buffer *vb, enum v4l2_field field)
  1228. {
  1229. struct cx231xx_fh *fh = q->priv_data;
  1230. struct cx231xx_buffer *buf =
  1231. container_of(vb, struct cx231xx_buffer, vb);
  1232. struct cx231xx *dev = fh->dev;
  1233. int rc = 0, urb_init = 0;
  1234. int size = fh->dev->ts1.ts_packet_size * fh->dev->ts1.ts_packet_count;
  1235. dma_qq = &dev->video_mode.vidq;
  1236. if (0 != buf->vb.baddr && buf->vb.bsize < size)
  1237. return -EINVAL;
  1238. buf->vb.width = fh->dev->ts1.ts_packet_size;
  1239. buf->vb.height = fh->dev->ts1.ts_packet_count;
  1240. buf->vb.size = size;
  1241. buf->vb.field = field;
  1242. if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
  1243. rc = videobuf_iolock(q, &buf->vb, NULL);
  1244. if (rc < 0)
  1245. goto fail;
  1246. }
  1247. if (dev->USE_ISO) {
  1248. if (!dev->video_mode.isoc_ctl.num_bufs)
  1249. urb_init = 1;
  1250. } else {
  1251. if (!dev->video_mode.bulk_ctl.num_bufs)
  1252. urb_init = 1;
  1253. }
  1254. /*cx231xx_info("urb_init=%d dev->video_mode.max_pkt_size=%d\n",
  1255. urb_init, dev->video_mode.max_pkt_size);*/
  1256. dev->mode_tv = 1;
  1257. if (urb_init) {
  1258. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1259. rc = cx231xx_unmute_audio(dev);
  1260. if (dev->USE_ISO) {
  1261. cx231xx_set_alt_setting(dev, INDEX_TS1, 4);
  1262. rc = cx231xx_init_isoc(dev, mpeglines,
  1263. mpegbufs,
  1264. dev->ts1_mode.max_pkt_size,
  1265. cx231xx_isoc_copy);
  1266. } else {
  1267. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1268. rc = cx231xx_init_bulk(dev, mpeglines,
  1269. mpegbufs,
  1270. dev->ts1_mode.max_pkt_size,
  1271. cx231xx_bulk_copy);
  1272. }
  1273. if (rc < 0)
  1274. goto fail;
  1275. }
  1276. buf->vb.state = VIDEOBUF_PREPARED;
  1277. return 0;
  1278. fail:
  1279. free_buffer(q, buf);
  1280. return rc;
  1281. }
  1282. static void bb_buf_queue(struct videobuf_queue *q,
  1283. struct videobuf_buffer *vb)
  1284. {
  1285. struct cx231xx_fh *fh = q->priv_data;
  1286. struct cx231xx_buffer *buf =
  1287. container_of(vb, struct cx231xx_buffer, vb);
  1288. struct cx231xx *dev = fh->dev;
  1289. struct cx231xx_dmaqueue *vidq = &dev->video_mode.vidq;
  1290. buf->vb.state = VIDEOBUF_QUEUED;
  1291. list_add_tail(&buf->vb.queue, &vidq->active);
  1292. }
  1293. static void bb_buf_release(struct videobuf_queue *q,
  1294. struct videobuf_buffer *vb)
  1295. {
  1296. struct cx231xx_buffer *buf =
  1297. container_of(vb, struct cx231xx_buffer, vb);
  1298. /*struct cx231xx_fh *fh = q->priv_data;*/
  1299. /*struct cx231xx *dev = (struct cx231xx *)fh->dev;*/
  1300. free_buffer(q, buf);
  1301. }
  1302. static struct videobuf_queue_ops cx231xx_qops = {
  1303. .buf_setup = bb_buf_setup,
  1304. .buf_prepare = bb_buf_prepare,
  1305. .buf_queue = bb_buf_queue,
  1306. .buf_release = bb_buf_release,
  1307. };
  1308. /* ------------------------------------------------------------------ */
  1309. static const u32 *ctrl_classes[] = {
  1310. cx2341x_mpeg_ctrls,
  1311. NULL
  1312. };
  1313. static int cx231xx_queryctrl(struct cx231xx *dev,
  1314. struct v4l2_queryctrl *qctrl)
  1315. {
  1316. qctrl->id = v4l2_ctrl_next(ctrl_classes, qctrl->id);
  1317. if (qctrl->id == 0)
  1318. return -EINVAL;
  1319. /* MPEG V4L2 controls */
  1320. if (cx2341x_ctrl_query(&dev->mpeg_params, qctrl))
  1321. qctrl->flags |= V4L2_CTRL_FLAG_DISABLED;
  1322. return 0;
  1323. }
  1324. static int cx231xx_querymenu(struct cx231xx *dev,
  1325. struct v4l2_querymenu *qmenu)
  1326. {
  1327. struct v4l2_queryctrl qctrl;
  1328. qctrl.id = qmenu->id;
  1329. cx231xx_queryctrl(dev, &qctrl);
  1330. return v4l2_ctrl_query_menu(qmenu, &qctrl,
  1331. cx2341x_ctrl_get_menu(&dev->mpeg_params, qmenu->id));
  1332. }
  1333. static int vidioc_g_std(struct file *file, void *fh0, v4l2_std_id *norm)
  1334. {
  1335. struct cx231xx_fh *fh = file->private_data;
  1336. struct cx231xx *dev = fh->dev;
  1337. *norm = dev->encodernorm.id;
  1338. return 0;
  1339. }
  1340. static int vidioc_s_std(struct file *file, void *priv, v4l2_std_id *id)
  1341. {
  1342. struct cx231xx_fh *fh = file->private_data;
  1343. struct cx231xx *dev = fh->dev;
  1344. unsigned int i;
  1345. for (i = 0; i < ARRAY_SIZE(cx231xx_tvnorms); i++)
  1346. if (*id & cx231xx_tvnorms[i].id)
  1347. break;
  1348. if (i == ARRAY_SIZE(cx231xx_tvnorms))
  1349. return -EINVAL;
  1350. dev->encodernorm = cx231xx_tvnorms[i];
  1351. if (dev->encodernorm.id & 0xb000) {
  1352. dprintk(3, "encodernorm set to NTSC\n");
  1353. dev->norm = V4L2_STD_NTSC;
  1354. dev->ts1.height = 480;
  1355. dev->mpeg_params.is_50hz = 0;
  1356. } else {
  1357. dprintk(3, "encodernorm set to PAL\n");
  1358. dev->norm = V4L2_STD_PAL_B;
  1359. dev->ts1.height = 576;
  1360. dev->mpeg_params.is_50hz = 1;
  1361. }
  1362. call_all(dev, core, s_std, dev->norm);
  1363. /* do mode control overrides */
  1364. cx231xx_do_mode_ctrl_overrides(dev);
  1365. dprintk(3, "exit vidioc_s_std() i=0x%x\n", i);
  1366. return 0;
  1367. }
  1368. static int vidioc_g_audio(struct file *file, void *fh,
  1369. struct v4l2_audio *a)
  1370. {
  1371. struct v4l2_audio *vin = a;
  1372. int ret = -EINVAL;
  1373. if (vin->index > 0)
  1374. return ret;
  1375. strncpy(vin->name, "VideoGrabber Audio", 14);
  1376. vin->capability = V4L2_AUDCAP_STEREO;
  1377. return 0;
  1378. }
  1379. static int vidioc_enumaudio(struct file *file, void *fh,
  1380. struct v4l2_audio *a)
  1381. {
  1382. struct v4l2_audio *vin = a;
  1383. int ret = -EINVAL;
  1384. if (vin->index > 0)
  1385. return ret;
  1386. strncpy(vin->name, "VideoGrabber Audio", 14);
  1387. vin->capability = V4L2_AUDCAP_STEREO;
  1388. return 0;
  1389. }
  1390. static const char *iname[] = {
  1391. [CX231XX_VMUX_COMPOSITE1] = "Composite1",
  1392. [CX231XX_VMUX_SVIDEO] = "S-Video",
  1393. [CX231XX_VMUX_TELEVISION] = "Television",
  1394. [CX231XX_VMUX_CABLE] = "Cable TV",
  1395. [CX231XX_VMUX_DVB] = "DVB",
  1396. [CX231XX_VMUX_DEBUG] = "for debug only",
  1397. };
  1398. static int vidioc_enum_input(struct file *file, void *priv,
  1399. struct v4l2_input *i)
  1400. {
  1401. struct cx231xx_fh *fh = file->private_data;
  1402. struct cx231xx *dev = fh->dev;
  1403. struct cx231xx_input *input;
  1404. int n;
  1405. dprintk(3, "enter vidioc_enum_input()i->index=%d\n", i->index);
  1406. if (i->index >= 4)
  1407. return -EINVAL;
  1408. input = &cx231xx_boards[dev->model].input[i->index];
  1409. if (input->type == 0)
  1410. return -EINVAL;
  1411. /* FIXME
  1412. * strcpy(i->name, input->name); */
  1413. n = i->index;
  1414. strcpy(i->name, iname[INPUT(n)->type]);
  1415. if (input->type == CX231XX_VMUX_TELEVISION ||
  1416. input->type == CX231XX_VMUX_CABLE)
  1417. i->type = V4L2_INPUT_TYPE_TUNER;
  1418. else
  1419. i->type = V4L2_INPUT_TYPE_CAMERA;
  1420. return 0;
  1421. }
  1422. static int vidioc_g_input(struct file *file, void *priv, unsigned int *i)
  1423. {
  1424. *i = 0;
  1425. return 0;
  1426. }
  1427. static int vidioc_s_input(struct file *file, void *priv, unsigned int i)
  1428. {
  1429. struct cx231xx_fh *fh = file->private_data;
  1430. struct cx231xx *dev = fh->dev;
  1431. dprintk(3, "enter vidioc_s_input() i=%d\n", i);
  1432. mutex_lock(&dev->lock);
  1433. video_mux(dev, i);
  1434. mutex_unlock(&dev->lock);
  1435. if (i >= 4)
  1436. return -EINVAL;
  1437. dev->input = i;
  1438. dprintk(3, "exit vidioc_s_input()\n");
  1439. return 0;
  1440. }
  1441. static int vidioc_g_tuner(struct file *file, void *priv,
  1442. struct v4l2_tuner *t)
  1443. {
  1444. return 0;
  1445. }
  1446. static int vidioc_s_tuner(struct file *file, void *priv,
  1447. struct v4l2_tuner *t)
  1448. {
  1449. return 0;
  1450. }
  1451. static int vidioc_g_frequency(struct file *file, void *priv,
  1452. struct v4l2_frequency *f)
  1453. {
  1454. return 0;
  1455. }
  1456. static int vidioc_s_frequency(struct file *file, void *priv,
  1457. struct v4l2_frequency *f)
  1458. {
  1459. return 0;
  1460. }
  1461. static int vidioc_s_ctrl(struct file *file, void *priv,
  1462. struct v4l2_control *ctl)
  1463. {
  1464. struct cx231xx_fh *fh = file->private_data;
  1465. struct cx231xx *dev = fh->dev;
  1466. dprintk(3, "enter vidioc_s_ctrl()\n");
  1467. /* Update the A/V core */
  1468. call_all(dev, core, s_ctrl, ctl);
  1469. dprintk(3, "exit vidioc_s_ctrl()\n");
  1470. return 0;
  1471. }
  1472. static struct v4l2_capability pvr_capability = {
  1473. .driver = "cx231xx",
  1474. .card = "VideoGrabber",
  1475. .bus_info = "usb",
  1476. .version = 1,
  1477. .capabilities = (V4L2_CAP_VIDEO_CAPTURE |
  1478. V4L2_CAP_TUNER | V4L2_CAP_AUDIO | V4L2_CAP_RADIO |
  1479. V4L2_CAP_STREAMING | V4L2_CAP_READWRITE),
  1480. .reserved = {0, 0, 0, 0}
  1481. };
  1482. static int vidioc_querycap(struct file *file, void *priv,
  1483. struct v4l2_capability *cap)
  1484. {
  1485. memcpy(cap, &pvr_capability, sizeof(struct v4l2_capability));
  1486. return 0;
  1487. }
  1488. static int vidioc_enum_fmt_vid_cap(struct file *file, void *priv,
  1489. struct v4l2_fmtdesc *f)
  1490. {
  1491. if (f->index != 0)
  1492. return -EINVAL;
  1493. strlcpy(f->description, "MPEG", sizeof(f->description));
  1494. f->pixelformat = V4L2_PIX_FMT_MPEG;
  1495. return 0;
  1496. }
  1497. static int vidioc_g_fmt_vid_cap(struct file *file, void *priv,
  1498. struct v4l2_format *f)
  1499. {
  1500. struct cx231xx_fh *fh = file->private_data;
  1501. struct cx231xx *dev = fh->dev;
  1502. dprintk(3, "enter vidioc_g_fmt_vid_cap()\n");
  1503. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1504. f->fmt.pix.bytesperline = 0;
  1505. f->fmt.pix.sizeimage =
  1506. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1507. f->fmt.pix.colorspace = 0;
  1508. f->fmt.pix.width = dev->ts1.width;
  1509. f->fmt.pix.height = dev->ts1.height;
  1510. f->fmt.pix.field = fh->vidq.field;
  1511. dprintk(1, "VIDIOC_G_FMT: w: %d, h: %d, f: %d\n",
  1512. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1513. dprintk(3, "exit vidioc_g_fmt_vid_cap()\n");
  1514. return 0;
  1515. }
  1516. static int vidioc_try_fmt_vid_cap(struct file *file, void *priv,
  1517. struct v4l2_format *f)
  1518. {
  1519. struct cx231xx_fh *fh = file->private_data;
  1520. struct cx231xx *dev = fh->dev;
  1521. dprintk(3, "enter vidioc_try_fmt_vid_cap()\n");
  1522. f->fmt.pix.pixelformat = V4L2_PIX_FMT_MPEG;
  1523. f->fmt.pix.bytesperline = 0;
  1524. f->fmt.pix.sizeimage =
  1525. dev->ts1.ts_packet_size * dev->ts1.ts_packet_count;
  1526. f->fmt.pix.colorspace = 0;
  1527. dprintk(1, "VIDIOC_TRY_FMT: w: %d, h: %d, f: %d\n",
  1528. dev->ts1.width, dev->ts1.height, fh->vidq.field);
  1529. dprintk(3, "exit vidioc_try_fmt_vid_cap()\n");
  1530. return 0;
  1531. }
  1532. static int vidioc_s_fmt_vid_cap(struct file *file, void *priv,
  1533. struct v4l2_format *f)
  1534. {
  1535. return 0;
  1536. }
  1537. static int vidioc_reqbufs(struct file *file, void *priv,
  1538. struct v4l2_requestbuffers *p)
  1539. {
  1540. struct cx231xx_fh *fh = file->private_data;
  1541. return videobuf_reqbufs(&fh->vidq, p);
  1542. }
  1543. static int vidioc_querybuf(struct file *file, void *priv,
  1544. struct v4l2_buffer *p)
  1545. {
  1546. struct cx231xx_fh *fh = file->private_data;
  1547. return videobuf_querybuf(&fh->vidq, p);
  1548. }
  1549. static int vidioc_qbuf(struct file *file, void *priv,
  1550. struct v4l2_buffer *p)
  1551. {
  1552. struct cx231xx_fh *fh = file->private_data;
  1553. return videobuf_qbuf(&fh->vidq, p);
  1554. }
  1555. static int vidioc_dqbuf(struct file *file, void *priv, struct v4l2_buffer *b)
  1556. {
  1557. struct cx231xx_fh *fh = priv;
  1558. return videobuf_dqbuf(&fh->vidq, b, file->f_flags & O_NONBLOCK);
  1559. }
  1560. static int vidioc_streamon(struct file *file, void *priv,
  1561. enum v4l2_buf_type i)
  1562. {
  1563. struct cx231xx_fh *fh = file->private_data;
  1564. struct cx231xx *dev = fh->dev;
  1565. int rc = 0;
  1566. dprintk(3, "enter vidioc_streamon()\n");
  1567. cx231xx_set_alt_setting(dev, INDEX_TS1, 0);
  1568. rc = cx231xx_set_mode(dev, CX231XX_DIGITAL_MODE);
  1569. if (dev->USE_ISO)
  1570. rc = cx231xx_init_isoc(dev, CX231XX_NUM_PACKETS,
  1571. CX231XX_NUM_BUFS,
  1572. dev->video_mode.max_pkt_size,
  1573. cx231xx_isoc_copy);
  1574. else {
  1575. rc = cx231xx_init_bulk(dev, 320,
  1576. 5,
  1577. dev->ts1_mode.max_pkt_size,
  1578. cx231xx_bulk_copy);
  1579. }
  1580. dprintk(3, "exit vidioc_streamon()\n");
  1581. return videobuf_streamon(&fh->vidq);
  1582. }
  1583. static int vidioc_streamoff(struct file *file, void *priv, enum v4l2_buf_type i)
  1584. {
  1585. struct cx231xx_fh *fh = file->private_data;
  1586. return videobuf_streamoff(&fh->vidq);
  1587. }
  1588. static int vidioc_g_ext_ctrls(struct file *file, void *priv,
  1589. struct v4l2_ext_controls *f)
  1590. {
  1591. struct cx231xx_fh *fh = priv;
  1592. struct cx231xx *dev = fh->dev;
  1593. dprintk(3, "enter vidioc_g_ext_ctrls()\n");
  1594. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1595. return -EINVAL;
  1596. dprintk(3, "exit vidioc_g_ext_ctrls()\n");
  1597. return cx2341x_ext_ctrls(&dev->mpeg_params, 0, f, VIDIOC_G_EXT_CTRLS);
  1598. }
  1599. static int vidioc_s_ext_ctrls(struct file *file, void *priv,
  1600. struct v4l2_ext_controls *f)
  1601. {
  1602. struct cx231xx_fh *fh = priv;
  1603. struct cx231xx *dev = fh->dev;
  1604. struct cx2341x_mpeg_params p;
  1605. int err;
  1606. dprintk(3, "enter vidioc_s_ext_ctrls()\n");
  1607. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1608. return -EINVAL;
  1609. p = dev->mpeg_params;
  1610. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1611. if (err == 0) {
  1612. err = cx2341x_update(dev, cx231xx_mbox_func,
  1613. &dev->mpeg_params, &p);
  1614. dev->mpeg_params = p;
  1615. }
  1616. return err;
  1617. return 0;
  1618. }
  1619. static int vidioc_try_ext_ctrls(struct file *file, void *priv,
  1620. struct v4l2_ext_controls *f)
  1621. {
  1622. struct cx231xx_fh *fh = priv;
  1623. struct cx231xx *dev = fh->dev;
  1624. struct cx2341x_mpeg_params p;
  1625. int err;
  1626. dprintk(3, "enter vidioc_try_ext_ctrls()\n");
  1627. if (f->ctrl_class != V4L2_CTRL_CLASS_MPEG)
  1628. return -EINVAL;
  1629. p = dev->mpeg_params;
  1630. err = cx2341x_ext_ctrls(&p, 0, f, VIDIOC_TRY_EXT_CTRLS);
  1631. dprintk(3, "exit vidioc_try_ext_ctrls() err=%d\n", err);
  1632. return err;
  1633. }
  1634. static int vidioc_log_status(struct file *file, void *priv)
  1635. {
  1636. struct cx231xx_fh *fh = priv;
  1637. struct cx231xx *dev = fh->dev;
  1638. char name[32 + 2];
  1639. snprintf(name, sizeof(name), "%s/2", dev->name);
  1640. dprintk(3,
  1641. "%s/2: ============ START LOG STATUS ============\n",
  1642. dev->name);
  1643. call_all(dev, core, log_status);
  1644. cx2341x_log_status(&dev->mpeg_params, name);
  1645. dprintk(3,
  1646. "%s/2: ============= END LOG STATUS =============\n",
  1647. dev->name);
  1648. return 0;
  1649. }
  1650. static int vidioc_querymenu(struct file *file, void *priv,
  1651. struct v4l2_querymenu *a)
  1652. {
  1653. struct cx231xx_fh *fh = priv;
  1654. struct cx231xx *dev = fh->dev;
  1655. dprintk(3, "enter vidioc_querymenu()\n");
  1656. dprintk(3, "exit vidioc_querymenu()\n");
  1657. return cx231xx_querymenu(dev, a);
  1658. }
  1659. static int vidioc_queryctrl(struct file *file, void *priv,
  1660. struct v4l2_queryctrl *c)
  1661. {
  1662. struct cx231xx_fh *fh = priv;
  1663. struct cx231xx *dev = fh->dev;
  1664. dprintk(3, "enter vidioc_queryctrl()\n");
  1665. dprintk(3, "exit vidioc_queryctrl()\n");
  1666. return cx231xx_queryctrl(dev, c);
  1667. }
  1668. static int mpeg_open(struct file *file)
  1669. {
  1670. int minor = video_devdata(file)->minor;
  1671. struct cx231xx *h, *dev = NULL;
  1672. /*struct list_head *list;*/
  1673. struct cx231xx_fh *fh;
  1674. /*u32 value = 0;*/
  1675. dprintk(2, "%s()\n", __func__);
  1676. list_for_each_entry(h, &cx231xx_devlist, devlist) {
  1677. if (h->v4l_device->minor == minor)
  1678. dev = h;
  1679. }
  1680. if (dev == NULL) {
  1681. unlock_kernel();
  1682. return -ENODEV;
  1683. }
  1684. mutex_lock(&dev->lock);
  1685. /* allocate + initialize per filehandle data */
  1686. fh = kzalloc(sizeof(*fh), GFP_KERNEL);
  1687. if (NULL == fh) {
  1688. mutex_unlock(&dev->lock);
  1689. return -ENOMEM;
  1690. }
  1691. file->private_data = fh;
  1692. fh->dev = dev;
  1693. videobuf_queue_vmalloc_init(&fh->vidq, &cx231xx_qops,
  1694. NULL, &dev->video_mode.slock,
  1695. V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_INTERLACED,
  1696. sizeof(struct cx231xx_buffer), fh, NULL);
  1697. /*
  1698. videobuf_queue_sg_init(&fh->vidq, &cx231xx_qops,
  1699. &dev->udev->dev, &dev->ts1.slock,
  1700. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  1701. V4L2_FIELD_INTERLACED,
  1702. sizeof(struct cx231xx_buffer),
  1703. fh, NULL);
  1704. */
  1705. cx231xx_set_alt_setting(dev, INDEX_VANC, 1);
  1706. cx231xx_set_gpio_value(dev, 2, 0);
  1707. cx231xx_initialize_codec(dev);
  1708. mutex_unlock(&dev->lock);
  1709. cx231xx_start_TS1(dev);
  1710. return 0;
  1711. }
  1712. static int mpeg_release(struct file *file)
  1713. {
  1714. struct cx231xx_fh *fh = file->private_data;
  1715. struct cx231xx *dev = fh->dev;
  1716. dprintk(3, "mpeg_release()! dev=0x%p\n", dev);
  1717. if (!dev) {
  1718. dprintk(3, "abort!!!\n");
  1719. return 0;
  1720. }
  1721. mutex_lock(&dev->lock);
  1722. cx231xx_stop_TS1(dev);
  1723. /* do this before setting alternate! */
  1724. if (dev->USE_ISO)
  1725. cx231xx_uninit_isoc(dev);
  1726. else
  1727. cx231xx_uninit_bulk(dev);
  1728. cx231xx_set_mode(dev, CX231XX_SUSPEND);
  1729. cx231xx_api_cmd(fh->dev, CX2341X_ENC_STOP_CAPTURE, 3, 0,
  1730. CX231xx_END_NOW, CX231xx_MPEG_CAPTURE,
  1731. CX231xx_RAW_BITS_NONE);
  1732. /* FIXME: Review this crap */
  1733. /* Shut device down on last close */
  1734. if (atomic_cmpxchg(&fh->v4l_reading, 1, 0) == 1) {
  1735. if (atomic_dec_return(&dev->v4l_reader_count) == 0) {
  1736. /* stop mpeg capture */
  1737. msleep(500);
  1738. cx231xx_417_check_encoder(dev);
  1739. }
  1740. }
  1741. if (fh->vidq.streaming)
  1742. videobuf_streamoff(&fh->vidq);
  1743. if (fh->vidq.reading)
  1744. videobuf_read_stop(&fh->vidq);
  1745. videobuf_mmap_free(&fh->vidq);
  1746. file->private_data = NULL;
  1747. kfree(fh);
  1748. mutex_unlock(&dev->lock);
  1749. return 0;
  1750. }
  1751. static ssize_t mpeg_read(struct file *file, char __user *data,
  1752. size_t count, loff_t *ppos)
  1753. {
  1754. struct cx231xx_fh *fh = file->private_data;
  1755. struct cx231xx *dev = fh->dev;
  1756. /* Deal w/ A/V decoder * and mpeg encoder sync issues. */
  1757. /* Start mpeg encoder on first read. */
  1758. if (atomic_cmpxchg(&fh->v4l_reading, 0, 1) == 0) {
  1759. if (atomic_inc_return(&dev->v4l_reader_count) == 1) {
  1760. if (cx231xx_initialize_codec(dev) < 0)
  1761. return -EINVAL;
  1762. }
  1763. }
  1764. return videobuf_read_stream(&fh->vidq, data, count, ppos, 0,
  1765. file->f_flags & O_NONBLOCK);
  1766. }
  1767. static unsigned int mpeg_poll(struct file *file,
  1768. struct poll_table_struct *wait)
  1769. {
  1770. struct cx231xx_fh *fh = file->private_data;
  1771. /*struct cx231xx *dev = fh->dev;*/
  1772. /*dprintk(2, "%s\n", __func__);*/
  1773. return videobuf_poll_stream(file, &fh->vidq, wait);
  1774. }
  1775. static int mpeg_mmap(struct file *file, struct vm_area_struct *vma)
  1776. {
  1777. struct cx231xx_fh *fh = file->private_data;
  1778. struct cx231xx *dev = fh->dev;
  1779. dprintk(2, "%s()\n", __func__);
  1780. return videobuf_mmap_mapper(&fh->vidq, vma);
  1781. }
  1782. static struct v4l2_file_operations mpeg_fops = {
  1783. .owner = THIS_MODULE,
  1784. .open = mpeg_open,
  1785. .release = mpeg_release,
  1786. .read = mpeg_read,
  1787. .poll = mpeg_poll,
  1788. .mmap = mpeg_mmap,
  1789. .ioctl = video_ioctl2,
  1790. };
  1791. static const struct v4l2_ioctl_ops mpeg_ioctl_ops = {
  1792. .vidioc_s_std = vidioc_s_std,
  1793. .vidioc_g_std = vidioc_g_std,
  1794. .vidioc_enum_input = vidioc_enum_input,
  1795. .vidioc_enumaudio = vidioc_enumaudio,
  1796. .vidioc_g_audio = vidioc_g_audio,
  1797. .vidioc_g_input = vidioc_g_input,
  1798. .vidioc_s_input = vidioc_s_input,
  1799. .vidioc_g_tuner = vidioc_g_tuner,
  1800. .vidioc_s_tuner = vidioc_s_tuner,
  1801. .vidioc_g_frequency = vidioc_g_frequency,
  1802. .vidioc_s_frequency = vidioc_s_frequency,
  1803. .vidioc_s_ctrl = vidioc_s_ctrl,
  1804. .vidioc_querycap = vidioc_querycap,
  1805. .vidioc_enum_fmt_vid_cap = vidioc_enum_fmt_vid_cap,
  1806. .vidioc_g_fmt_vid_cap = vidioc_g_fmt_vid_cap,
  1807. .vidioc_try_fmt_vid_cap = vidioc_try_fmt_vid_cap,
  1808. .vidioc_s_fmt_vid_cap = vidioc_s_fmt_vid_cap,
  1809. .vidioc_reqbufs = vidioc_reqbufs,
  1810. .vidioc_querybuf = vidioc_querybuf,
  1811. .vidioc_qbuf = vidioc_qbuf,
  1812. .vidioc_dqbuf = vidioc_dqbuf,
  1813. .vidioc_streamon = vidioc_streamon,
  1814. .vidioc_streamoff = vidioc_streamoff,
  1815. .vidioc_g_ext_ctrls = vidioc_g_ext_ctrls,
  1816. .vidioc_s_ext_ctrls = vidioc_s_ext_ctrls,
  1817. .vidioc_try_ext_ctrls = vidioc_try_ext_ctrls,
  1818. .vidioc_log_status = vidioc_log_status,
  1819. .vidioc_querymenu = vidioc_querymenu,
  1820. .vidioc_queryctrl = vidioc_queryctrl,
  1821. /* .vidioc_g_chip_ident = cx231xx_g_chip_ident,*/
  1822. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1823. /* .vidioc_g_register = cx231xx_g_register,*/
  1824. /* .vidioc_s_register = cx231xx_s_register,*/
  1825. #endif
  1826. };
  1827. static struct video_device cx231xx_mpeg_template = {
  1828. .name = "cx231xx",
  1829. .fops = &mpeg_fops,
  1830. .ioctl_ops = &mpeg_ioctl_ops,
  1831. .minor = -1,
  1832. .tvnorms = CX231xx_NORMS,
  1833. .current_norm = V4L2_STD_NTSC_M,
  1834. };
  1835. void cx231xx_417_unregister(struct cx231xx *dev)
  1836. {
  1837. dprintk(1, "%s()\n", __func__);
  1838. dprintk(3, "%s()\n", __func__);
  1839. if (dev->v4l_device) {
  1840. if (-1 != dev->v4l_device->minor)
  1841. video_unregister_device(dev->v4l_device);
  1842. else
  1843. video_device_release(dev->v4l_device);
  1844. dev->v4l_device = NULL;
  1845. }
  1846. }
  1847. static struct video_device *cx231xx_video_dev_alloc(
  1848. struct cx231xx *dev,
  1849. struct usb_device *usbdev,
  1850. struct video_device *template,
  1851. char *type)
  1852. {
  1853. struct video_device *vfd;
  1854. dprintk(1, "%s()\n", __func__);
  1855. vfd = video_device_alloc();
  1856. if (NULL == vfd)
  1857. return NULL;
  1858. *vfd = *template;
  1859. vfd->minor = -1;
  1860. snprintf(vfd->name, sizeof(vfd->name), "%s %s (%s)", dev->name,
  1861. type, cx231xx_boards[dev->model].name);
  1862. vfd->v4l2_dev = &dev->v4l2_dev;
  1863. vfd->release = video_device_release;
  1864. return vfd;
  1865. }
  1866. int cx231xx_417_register(struct cx231xx *dev)
  1867. {
  1868. /* FIXME: Port1 hardcoded here */
  1869. int err = -ENODEV;
  1870. struct cx231xx_tsport *tsport = &dev->ts1;
  1871. dprintk(1, "%s()\n", __func__);
  1872. /* Set default TV standard */
  1873. dev->encodernorm = cx231xx_tvnorms[0];
  1874. if (dev->encodernorm.id & V4L2_STD_525_60)
  1875. tsport->height = 480;
  1876. else
  1877. tsport->height = 576;
  1878. tsport->width = 720;
  1879. cx2341x_fill_defaults(&dev->mpeg_params);
  1880. dev->norm = V4L2_STD_NTSC;
  1881. dev->mpeg_params.port = CX2341X_PORT_SERIAL;
  1882. /* Allocate and initialize V4L video device */
  1883. dev->v4l_device = cx231xx_video_dev_alloc(dev,
  1884. dev->udev, &cx231xx_mpeg_template, "mpeg");
  1885. err = video_register_device(dev->v4l_device,
  1886. VFL_TYPE_GRABBER, -1);
  1887. if (err < 0) {
  1888. dprintk(3, "%s: can't register mpeg device\n", dev->name);
  1889. return err;
  1890. }
  1891. dprintk(3, "%s: registered device video%d [mpeg]\n",
  1892. dev->name, dev->v4l_device->num);
  1893. return 0;
  1894. }