u8500_of_clk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * Clock definitions for u8500 platform.
  3. *
  4. * Copyright (C) 2012 ST-Ericsson SA
  5. * Author: Ulf Hansson <ulf.hansson@linaro.org>
  6. *
  7. * License terms: GNU General Public License (GPL) version 2
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clkdev.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/mfd/dbx500-prcmu.h>
  13. #include <linux/platform_data/clk-ux500.h>
  14. #include "clk.h"
  15. void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
  16. u32 clkrst5_base, u32 clkrst6_base)
  17. {
  18. struct prcmu_fw_version *fw_version;
  19. const char *sgaclk_parent = NULL;
  20. struct clk *clk;
  21. /* Clock sources */
  22. clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
  23. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  24. clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
  25. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  26. clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
  27. CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  28. /* FIXME: Add sys, ulp and int clocks here. */
  29. clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
  30. CLK_IS_ROOT|CLK_IGNORE_UNUSED,
  31. 32768);
  32. /* PRCMU clocks */
  33. fw_version = prcmu_get_fw_version();
  34. if (fw_version != NULL) {
  35. switch (fw_version->project) {
  36. case PRCMU_FW_PROJECT_U8500_C2:
  37. case PRCMU_FW_PROJECT_U8520:
  38. case PRCMU_FW_PROJECT_U8420:
  39. sgaclk_parent = "soc0_pll";
  40. break;
  41. default:
  42. break;
  43. }
  44. }
  45. if (sgaclk_parent)
  46. clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
  47. PRCMU_SGACLK, 0);
  48. else
  49. clk = clk_reg_prcmu_gate("sgclk", NULL,
  50. PRCMU_SGACLK, CLK_IS_ROOT);
  51. clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
  52. clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
  53. clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
  54. clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
  55. clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
  56. clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
  57. clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
  58. clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
  59. clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
  60. clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
  61. clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
  62. clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
  63. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  64. clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
  65. clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
  66. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  67. clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
  68. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  69. clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
  70. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  71. clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
  72. clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
  73. CLK_IS_ROOT);
  74. clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
  75. clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
  76. CLK_IS_ROOT);
  77. clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
  78. CLK_IS_ROOT);
  79. clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
  80. clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
  81. clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
  82. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  83. clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
  84. clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
  85. clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
  86. clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
  87. clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
  88. 100000000,
  89. CLK_IS_ROOT|CLK_SET_RATE_GATE);
  90. clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
  91. PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
  92. clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
  93. PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
  94. clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
  95. PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
  96. clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
  97. PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
  98. clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
  99. PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
  100. clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
  101. PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
  102. clk = clk_reg_prcmu_scalable_rate("armss", NULL,
  103. PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
  104. clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
  105. CLK_IGNORE_UNUSED, 1, 2);
  106. /*
  107. * FIXME: Add special handled PRCMU clocks here:
  108. * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
  109. * 2. ab9540_clkout1yuv, see clkout0yuv
  110. */
  111. /* PRCC P-clocks */
  112. clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
  113. BIT(0), 0);
  114. clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
  115. BIT(1), 0);
  116. clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
  117. BIT(2), 0);
  118. clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
  119. BIT(3), 0);
  120. clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
  121. BIT(4), 0);
  122. clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
  123. BIT(5), 0);
  124. clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
  125. BIT(6), 0);
  126. clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
  127. BIT(7), 0);
  128. clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
  129. BIT(8), 0);
  130. clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
  131. BIT(9), 0);
  132. clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
  133. BIT(10), 0);
  134. clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
  135. BIT(11), 0);
  136. clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
  137. BIT(0), 0);
  138. clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
  139. BIT(1), 0);
  140. clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
  141. BIT(2), 0);
  142. clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
  143. BIT(3), 0);
  144. clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
  145. BIT(4), 0);
  146. clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
  147. BIT(5), 0);
  148. clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
  149. BIT(6), 0);
  150. clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
  151. BIT(7), 0);
  152. clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
  153. BIT(8), 0);
  154. clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
  155. BIT(9), 0);
  156. clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
  157. BIT(10), 0);
  158. clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
  159. BIT(11), 0);
  160. clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
  161. BIT(12), 0);
  162. clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
  163. BIT(0), 0);
  164. clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
  165. BIT(1), 0);
  166. clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
  167. BIT(2), 0);
  168. clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
  169. BIT(3), 0);
  170. clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
  171. BIT(4), 0);
  172. clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
  173. BIT(5), 0);
  174. clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
  175. BIT(6), 0);
  176. clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
  177. BIT(7), 0);
  178. clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
  179. BIT(8), 0);
  180. clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
  181. BIT(0), 0);
  182. clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
  183. BIT(1), 0);
  184. clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
  185. BIT(0), 0);
  186. clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
  187. BIT(1), 0);
  188. clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
  189. BIT(2), 0);
  190. clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
  191. BIT(3), 0);
  192. clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
  193. BIT(4), 0);
  194. clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
  195. BIT(5), 0);
  196. clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
  197. BIT(6), 0);
  198. clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
  199. BIT(7), 0);
  200. /* PRCC K-clocks
  201. *
  202. * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
  203. * by enabling just the K-clock, even if it is not a valid parent to
  204. * the K-clock. Until drivers get fixed we might need some kind of
  205. * "parent muxed join".
  206. */
  207. /* Periph1 */
  208. clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
  209. clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
  210. clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
  211. clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
  212. clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
  213. clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
  214. clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
  215. clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
  216. clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
  217. clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
  218. clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
  219. clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
  220. clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
  221. clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
  222. clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
  223. clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
  224. clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
  225. clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
  226. clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
  227. clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
  228. /* Periph2 */
  229. clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
  230. clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
  231. clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
  232. clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
  233. clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
  234. clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
  235. clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
  236. clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
  237. clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
  238. clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
  239. /* Note that rate is received from parent. */
  240. clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
  241. clkrst2_base, BIT(6),
  242. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  243. clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
  244. clkrst2_base, BIT(7),
  245. CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
  246. /* Periph3 */
  247. clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
  248. clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
  249. clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
  250. clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
  251. clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
  252. clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
  253. clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
  254. clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
  255. clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
  256. clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
  257. clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
  258. clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
  259. clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
  260. clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
  261. /* Periph6 */
  262. clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
  263. clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
  264. }