device.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #include <linux/clocksource.h>
  40. #define MAX_MSIX_P_PORT 17
  41. #define MAX_MSIX 64
  42. #define MSIX_LEGACY_SZ 4
  43. #define MIN_MSIX_P_PORT 5
  44. enum {
  45. MLX4_FLAG_MSI_X = 1 << 0,
  46. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  47. MLX4_FLAG_MASTER = 1 << 2,
  48. MLX4_FLAG_SLAVE = 1 << 3,
  49. MLX4_FLAG_SRIOV = 1 << 4,
  50. };
  51. enum {
  52. MLX4_PORT_CAP_IS_SM = 1 << 1,
  53. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  54. };
  55. enum {
  56. MLX4_MAX_PORTS = 2,
  57. MLX4_MAX_PORT_PKEYS = 128
  58. };
  59. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  60. * These qkeys must not be allowed for general use. This is a 64k range,
  61. * and to test for violation, we use the mask (protect against future chg).
  62. */
  63. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  64. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  65. enum {
  66. MLX4_BOARD_ID_LEN = 64
  67. };
  68. enum {
  69. MLX4_MAX_NUM_PF = 16,
  70. MLX4_MAX_NUM_VF = 64,
  71. MLX4_MFUNC_MAX = 80,
  72. MLX4_MAX_EQ_NUM = 1024,
  73. MLX4_MFUNC_EQ_NUM = 4,
  74. MLX4_MFUNC_MAX_EQES = 8,
  75. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  76. };
  77. /* Driver supports 3 diffrent device methods to manage traffic steering:
  78. * -device managed - High level API for ib and eth flow steering. FW is
  79. * managing flow steering tables.
  80. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  81. * - A0 steering mode - Limited low level API for eth. In case of IB,
  82. * B0 mode is in use.
  83. */
  84. enum {
  85. MLX4_STEERING_MODE_A0,
  86. MLX4_STEERING_MODE_B0,
  87. MLX4_STEERING_MODE_DEVICE_MANAGED
  88. };
  89. static inline const char *mlx4_steering_mode_str(int steering_mode)
  90. {
  91. switch (steering_mode) {
  92. case MLX4_STEERING_MODE_A0:
  93. return "A0 steering";
  94. case MLX4_STEERING_MODE_B0:
  95. return "B0 steering";
  96. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  97. return "Device managed flow steering";
  98. default:
  99. return "Unrecognize steering mode";
  100. }
  101. }
  102. enum {
  103. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  104. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  105. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  106. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  107. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  108. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  109. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  110. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  111. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  112. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  113. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  114. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  115. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  116. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  117. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  118. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  119. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  120. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  121. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  122. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  123. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  124. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  125. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  126. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  127. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  128. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  129. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  130. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  131. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  132. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  133. };
  134. enum {
  135. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  136. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  137. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  138. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  139. MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
  140. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
  141. MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
  142. MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
  143. MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8
  144. };
  145. enum {
  146. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  147. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
  148. };
  149. enum {
  150. MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
  151. };
  152. enum {
  153. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
  154. };
  155. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  156. enum {
  157. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  158. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  159. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  160. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  161. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  162. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  163. };
  164. enum mlx4_event {
  165. MLX4_EVENT_TYPE_COMP = 0x00,
  166. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  167. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  168. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  169. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  170. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  171. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  172. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  173. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  174. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  175. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  176. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  177. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  178. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  179. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  180. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  181. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  182. MLX4_EVENT_TYPE_CMD = 0x0a,
  183. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  184. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  185. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  186. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  187. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  188. MLX4_EVENT_TYPE_NONE = 0xff,
  189. };
  190. enum {
  191. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  192. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  193. };
  194. enum {
  195. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  196. };
  197. enum slave_port_state {
  198. SLAVE_PORT_DOWN = 0,
  199. SLAVE_PENDING_UP,
  200. SLAVE_PORT_UP,
  201. };
  202. enum slave_port_gen_event {
  203. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  204. SLAVE_PORT_GEN_EVENT_UP,
  205. SLAVE_PORT_GEN_EVENT_NONE,
  206. };
  207. enum slave_port_state_event {
  208. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  209. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  210. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  211. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  212. };
  213. enum {
  214. MLX4_PERM_LOCAL_READ = 1 << 10,
  215. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  216. MLX4_PERM_REMOTE_READ = 1 << 12,
  217. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  218. MLX4_PERM_ATOMIC = 1 << 14,
  219. MLX4_PERM_BIND_MW = 1 << 15,
  220. };
  221. enum {
  222. MLX4_OPCODE_NOP = 0x00,
  223. MLX4_OPCODE_SEND_INVAL = 0x01,
  224. MLX4_OPCODE_RDMA_WRITE = 0x08,
  225. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  226. MLX4_OPCODE_SEND = 0x0a,
  227. MLX4_OPCODE_SEND_IMM = 0x0b,
  228. MLX4_OPCODE_LSO = 0x0e,
  229. MLX4_OPCODE_RDMA_READ = 0x10,
  230. MLX4_OPCODE_ATOMIC_CS = 0x11,
  231. MLX4_OPCODE_ATOMIC_FA = 0x12,
  232. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  233. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  234. MLX4_OPCODE_BIND_MW = 0x18,
  235. MLX4_OPCODE_FMR = 0x19,
  236. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  237. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  238. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  239. MLX4_RECV_OPCODE_SEND = 0x01,
  240. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  241. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  242. MLX4_CQE_OPCODE_ERROR = 0x1e,
  243. MLX4_CQE_OPCODE_RESIZE = 0x16,
  244. };
  245. enum {
  246. MLX4_STAT_RATE_OFFSET = 5
  247. };
  248. enum mlx4_protocol {
  249. MLX4_PROT_IB_IPV6 = 0,
  250. MLX4_PROT_ETH,
  251. MLX4_PROT_IB_IPV4,
  252. MLX4_PROT_FCOE
  253. };
  254. enum {
  255. MLX4_MTT_FLAG_PRESENT = 1
  256. };
  257. enum mlx4_qp_region {
  258. MLX4_QP_REGION_FW = 0,
  259. MLX4_QP_REGION_ETH_ADDR,
  260. MLX4_QP_REGION_FC_ADDR,
  261. MLX4_QP_REGION_FC_EXCH,
  262. MLX4_NUM_QP_REGION
  263. };
  264. enum mlx4_port_type {
  265. MLX4_PORT_TYPE_NONE = 0,
  266. MLX4_PORT_TYPE_IB = 1,
  267. MLX4_PORT_TYPE_ETH = 2,
  268. MLX4_PORT_TYPE_AUTO = 3
  269. };
  270. enum mlx4_special_vlan_idx {
  271. MLX4_NO_VLAN_IDX = 0,
  272. MLX4_VLAN_MISS_IDX,
  273. MLX4_VLAN_REGULAR
  274. };
  275. enum mlx4_steer_type {
  276. MLX4_MC_STEER = 0,
  277. MLX4_UC_STEER,
  278. MLX4_NUM_STEERS
  279. };
  280. enum {
  281. MLX4_NUM_FEXCH = 64 * 1024,
  282. };
  283. enum {
  284. MLX4_MAX_FAST_REG_PAGES = 511,
  285. };
  286. enum {
  287. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  288. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  289. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  290. };
  291. /* Port mgmt change event handling */
  292. enum {
  293. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  294. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  295. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  296. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  297. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  298. };
  299. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  300. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  301. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  302. {
  303. return (major << 32) | (minor << 16) | subminor;
  304. }
  305. struct mlx4_phys_caps {
  306. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  307. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  308. u32 num_phys_eqs;
  309. u32 base_sqpn;
  310. u32 base_proxy_sqpn;
  311. u32 base_tunnel_sqpn;
  312. };
  313. struct mlx4_caps {
  314. u64 fw_ver;
  315. u32 function;
  316. int num_ports;
  317. int vl_cap[MLX4_MAX_PORTS + 1];
  318. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  319. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  320. u64 def_mac[MLX4_MAX_PORTS + 1];
  321. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  322. int gid_table_len[MLX4_MAX_PORTS + 1];
  323. int pkey_table_len[MLX4_MAX_PORTS + 1];
  324. int trans_type[MLX4_MAX_PORTS + 1];
  325. int vendor_oui[MLX4_MAX_PORTS + 1];
  326. int wavelength[MLX4_MAX_PORTS + 1];
  327. u64 trans_code[MLX4_MAX_PORTS + 1];
  328. int local_ca_ack_delay;
  329. int num_uars;
  330. u32 uar_page_size;
  331. int bf_reg_size;
  332. int bf_regs_per_page;
  333. int max_sq_sg;
  334. int max_rq_sg;
  335. int num_qps;
  336. int max_wqes;
  337. int max_sq_desc_sz;
  338. int max_rq_desc_sz;
  339. int max_qp_init_rdma;
  340. int max_qp_dest_rdma;
  341. u32 *qp0_proxy;
  342. u32 *qp1_proxy;
  343. u32 *qp0_tunnel;
  344. u32 *qp1_tunnel;
  345. int num_srqs;
  346. int max_srq_wqes;
  347. int max_srq_sge;
  348. int reserved_srqs;
  349. int num_cqs;
  350. int max_cqes;
  351. int reserved_cqs;
  352. int num_eqs;
  353. int reserved_eqs;
  354. int num_comp_vectors;
  355. int comp_pool;
  356. int num_mpts;
  357. int max_fmr_maps;
  358. int num_mtts;
  359. int fmr_reserved_mtts;
  360. int reserved_mtts;
  361. int reserved_mrws;
  362. int reserved_uars;
  363. int num_mgms;
  364. int num_amgms;
  365. int reserved_mcgs;
  366. int num_qp_per_mgm;
  367. int steering_mode;
  368. int fs_log_max_ucast_qp_range_size;
  369. int num_pds;
  370. int reserved_pds;
  371. int max_xrcds;
  372. int reserved_xrcds;
  373. int mtt_entry_sz;
  374. u32 max_msg_sz;
  375. u32 page_size_cap;
  376. u64 flags;
  377. u64 flags2;
  378. u32 bmme_flags;
  379. u32 reserved_lkey;
  380. u16 stat_rate_support;
  381. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  382. int max_gso_sz;
  383. int max_rss_tbl_sz;
  384. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  385. int reserved_qps;
  386. int reserved_qps_base[MLX4_NUM_QP_REGION];
  387. int log_num_macs;
  388. int log_num_vlans;
  389. int log_num_prios;
  390. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  391. u8 supported_type[MLX4_MAX_PORTS + 1];
  392. u8 suggested_type[MLX4_MAX_PORTS + 1];
  393. u8 default_sense[MLX4_MAX_PORTS + 1];
  394. u32 port_mask[MLX4_MAX_PORTS + 1];
  395. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  396. u32 max_counters;
  397. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  398. u16 sqp_demux;
  399. u32 eqe_size;
  400. u32 cqe_size;
  401. u8 eqe_factor;
  402. u32 userspace_caps; /* userspace must be aware of these */
  403. u32 function_caps; /* VFs must be aware of these */
  404. u16 hca_core_clock;
  405. };
  406. struct mlx4_buf_list {
  407. void *buf;
  408. dma_addr_t map;
  409. };
  410. struct mlx4_buf {
  411. struct mlx4_buf_list direct;
  412. struct mlx4_buf_list *page_list;
  413. int nbufs;
  414. int npages;
  415. int page_shift;
  416. };
  417. struct mlx4_mtt {
  418. u32 offset;
  419. int order;
  420. int page_shift;
  421. };
  422. enum {
  423. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  424. };
  425. struct mlx4_db_pgdir {
  426. struct list_head list;
  427. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  428. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  429. unsigned long *bits[2];
  430. __be32 *db_page;
  431. dma_addr_t db_dma;
  432. };
  433. struct mlx4_ib_user_db_page;
  434. struct mlx4_db {
  435. __be32 *db;
  436. union {
  437. struct mlx4_db_pgdir *pgdir;
  438. struct mlx4_ib_user_db_page *user_page;
  439. } u;
  440. dma_addr_t dma;
  441. int index;
  442. int order;
  443. };
  444. struct mlx4_hwq_resources {
  445. struct mlx4_db db;
  446. struct mlx4_mtt mtt;
  447. struct mlx4_buf buf;
  448. };
  449. struct mlx4_mr {
  450. struct mlx4_mtt mtt;
  451. u64 iova;
  452. u64 size;
  453. u32 key;
  454. u32 pd;
  455. u32 access;
  456. int enabled;
  457. };
  458. enum mlx4_mw_type {
  459. MLX4_MW_TYPE_1 = 1,
  460. MLX4_MW_TYPE_2 = 2,
  461. };
  462. struct mlx4_mw {
  463. u32 key;
  464. u32 pd;
  465. enum mlx4_mw_type type;
  466. int enabled;
  467. };
  468. struct mlx4_fmr {
  469. struct mlx4_mr mr;
  470. struct mlx4_mpt_entry *mpt;
  471. __be64 *mtts;
  472. dma_addr_t dma_handle;
  473. int max_pages;
  474. int max_maps;
  475. int maps;
  476. u8 page_shift;
  477. };
  478. struct mlx4_uar {
  479. unsigned long pfn;
  480. int index;
  481. struct list_head bf_list;
  482. unsigned free_bf_bmap;
  483. void __iomem *map;
  484. void __iomem *bf_map;
  485. };
  486. struct mlx4_bf {
  487. unsigned long offset;
  488. int buf_size;
  489. struct mlx4_uar *uar;
  490. void __iomem *reg;
  491. };
  492. struct mlx4_cq {
  493. void (*comp) (struct mlx4_cq *);
  494. void (*event) (struct mlx4_cq *, enum mlx4_event);
  495. struct mlx4_uar *uar;
  496. u32 cons_index;
  497. __be32 *set_ci_db;
  498. __be32 *arm_db;
  499. int arm_sn;
  500. int cqn;
  501. unsigned vector;
  502. atomic_t refcount;
  503. struct completion free;
  504. };
  505. struct mlx4_qp {
  506. void (*event) (struct mlx4_qp *, enum mlx4_event);
  507. int qpn;
  508. atomic_t refcount;
  509. struct completion free;
  510. };
  511. struct mlx4_srq {
  512. void (*event) (struct mlx4_srq *, enum mlx4_event);
  513. int srqn;
  514. int max;
  515. int max_gs;
  516. int wqe_shift;
  517. atomic_t refcount;
  518. struct completion free;
  519. };
  520. struct mlx4_av {
  521. __be32 port_pd;
  522. u8 reserved1;
  523. u8 g_slid;
  524. __be16 dlid;
  525. u8 reserved2;
  526. u8 gid_index;
  527. u8 stat_rate;
  528. u8 hop_limit;
  529. __be32 sl_tclass_flowlabel;
  530. u8 dgid[16];
  531. };
  532. struct mlx4_eth_av {
  533. __be32 port_pd;
  534. u8 reserved1;
  535. u8 smac_idx;
  536. u16 reserved2;
  537. u8 reserved3;
  538. u8 gid_index;
  539. u8 stat_rate;
  540. u8 hop_limit;
  541. __be32 sl_tclass_flowlabel;
  542. u8 dgid[16];
  543. u32 reserved4[2];
  544. __be16 vlan;
  545. u8 mac[6];
  546. };
  547. union mlx4_ext_av {
  548. struct mlx4_av ib;
  549. struct mlx4_eth_av eth;
  550. };
  551. struct mlx4_counter {
  552. u8 reserved1[3];
  553. u8 counter_mode;
  554. __be32 num_ifc;
  555. u32 reserved2[2];
  556. __be64 rx_frames;
  557. __be64 rx_bytes;
  558. __be64 tx_frames;
  559. __be64 tx_bytes;
  560. };
  561. struct mlx4_dev {
  562. struct pci_dev *pdev;
  563. unsigned long flags;
  564. unsigned long num_slaves;
  565. struct mlx4_caps caps;
  566. struct mlx4_phys_caps phys_caps;
  567. struct radix_tree_root qp_table_tree;
  568. u8 rev_id;
  569. char board_id[MLX4_BOARD_ID_LEN];
  570. int num_vfs;
  571. int oper_log_mgm_entry_size;
  572. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  573. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  574. };
  575. struct mlx4_eqe {
  576. u8 reserved1;
  577. u8 type;
  578. u8 reserved2;
  579. u8 subtype;
  580. union {
  581. u32 raw[6];
  582. struct {
  583. __be32 cqn;
  584. } __packed comp;
  585. struct {
  586. u16 reserved1;
  587. __be16 token;
  588. u32 reserved2;
  589. u8 reserved3[3];
  590. u8 status;
  591. __be64 out_param;
  592. } __packed cmd;
  593. struct {
  594. __be32 qpn;
  595. } __packed qp;
  596. struct {
  597. __be32 srqn;
  598. } __packed srq;
  599. struct {
  600. __be32 cqn;
  601. u32 reserved1;
  602. u8 reserved2[3];
  603. u8 syndrome;
  604. } __packed cq_err;
  605. struct {
  606. u32 reserved1[2];
  607. __be32 port;
  608. } __packed port_change;
  609. struct {
  610. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  611. u32 reserved;
  612. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  613. } __packed comm_channel_arm;
  614. struct {
  615. u8 port;
  616. u8 reserved[3];
  617. __be64 mac;
  618. } __packed mac_update;
  619. struct {
  620. __be32 slave_id;
  621. } __packed flr_event;
  622. struct {
  623. __be16 current_temperature;
  624. __be16 warning_threshold;
  625. } __packed warming;
  626. struct {
  627. u8 reserved[3];
  628. u8 port;
  629. union {
  630. struct {
  631. __be16 mstr_sm_lid;
  632. __be16 port_lid;
  633. __be32 changed_attr;
  634. u8 reserved[3];
  635. u8 mstr_sm_sl;
  636. __be64 gid_prefix;
  637. } __packed port_info;
  638. struct {
  639. __be32 block_ptr;
  640. __be32 tbl_entries_mask;
  641. } __packed tbl_change_info;
  642. } params;
  643. } __packed port_mgmt_change;
  644. } event;
  645. u8 slave_id;
  646. u8 reserved3[2];
  647. u8 owner;
  648. } __packed;
  649. struct mlx4_init_port_param {
  650. int set_guid0;
  651. int set_node_guid;
  652. int set_si_guid;
  653. u16 mtu;
  654. int port_width_cap;
  655. u16 vl_cap;
  656. u16 max_gid;
  657. u16 max_pkey;
  658. u64 guid0;
  659. u64 node_guid;
  660. u64 si_guid;
  661. };
  662. #define mlx4_foreach_port(port, dev, type) \
  663. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  664. if ((type) == (dev)->caps.port_mask[(port)])
  665. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  666. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  667. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  668. #define mlx4_foreach_ib_transport_port(port, dev) \
  669. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  670. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  671. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  672. #define MLX4_INVALID_SLAVE_ID 0xFF
  673. void handle_port_mgmt_change_event(struct work_struct *work);
  674. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  675. {
  676. return dev->caps.function;
  677. }
  678. static inline int mlx4_is_master(struct mlx4_dev *dev)
  679. {
  680. return dev->flags & MLX4_FLAG_MASTER;
  681. }
  682. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  683. {
  684. return (qpn < dev->phys_caps.base_sqpn + 8 +
  685. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  686. }
  687. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  688. {
  689. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  690. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  691. return 1;
  692. return 0;
  693. }
  694. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  695. {
  696. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  697. }
  698. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  699. {
  700. return dev->flags & MLX4_FLAG_SLAVE;
  701. }
  702. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  703. struct mlx4_buf *buf);
  704. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  705. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  706. {
  707. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  708. return buf->direct.buf + offset;
  709. else
  710. return buf->page_list[offset >> PAGE_SHIFT].buf +
  711. (offset & (PAGE_SIZE - 1));
  712. }
  713. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  714. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  715. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  716. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  717. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  718. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  719. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  720. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  721. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  722. struct mlx4_mtt *mtt);
  723. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  724. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  725. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  726. int npages, int page_shift, struct mlx4_mr *mr);
  727. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  728. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  729. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  730. struct mlx4_mw *mw);
  731. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  732. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  733. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  734. int start_index, int npages, u64 *page_list);
  735. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  736. struct mlx4_buf *buf);
  737. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  738. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  739. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  740. int size, int max_direct);
  741. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  742. int size);
  743. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  744. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  745. unsigned vector, int collapsed, int timestamp_en);
  746. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  747. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  748. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  749. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  750. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  751. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  752. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  753. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  754. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  755. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  756. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  757. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  758. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  759. int block_mcast_loopback, enum mlx4_protocol prot);
  760. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  761. enum mlx4_protocol prot);
  762. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  763. u8 port, int block_mcast_loopback,
  764. enum mlx4_protocol protocol, u64 *reg_id);
  765. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  766. enum mlx4_protocol protocol, u64 reg_id);
  767. enum {
  768. MLX4_DOMAIN_UVERBS = 0x1000,
  769. MLX4_DOMAIN_ETHTOOL = 0x2000,
  770. MLX4_DOMAIN_RFS = 0x3000,
  771. MLX4_DOMAIN_NIC = 0x5000,
  772. };
  773. enum mlx4_net_trans_rule_id {
  774. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  775. MLX4_NET_TRANS_RULE_ID_IB,
  776. MLX4_NET_TRANS_RULE_ID_IPV6,
  777. MLX4_NET_TRANS_RULE_ID_IPV4,
  778. MLX4_NET_TRANS_RULE_ID_TCP,
  779. MLX4_NET_TRANS_RULE_ID_UDP,
  780. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  781. };
  782. extern const u16 __sw_id_hw[];
  783. static inline int map_hw_to_sw_id(u16 header_id)
  784. {
  785. int i;
  786. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  787. if (header_id == __sw_id_hw[i])
  788. return i;
  789. }
  790. return -EINVAL;
  791. }
  792. enum mlx4_net_trans_promisc_mode {
  793. MLX4_FS_REGULAR = 1,
  794. MLX4_FS_ALL_DEFAULT,
  795. MLX4_FS_MC_DEFAULT,
  796. MLX4_FS_UC_SNIFFER,
  797. MLX4_FS_MC_SNIFFER,
  798. MLX4_FS_MODE_NUM, /* should be last */
  799. };
  800. struct mlx4_spec_eth {
  801. u8 dst_mac[6];
  802. u8 dst_mac_msk[6];
  803. u8 src_mac[6];
  804. u8 src_mac_msk[6];
  805. u8 ether_type_enable;
  806. __be16 ether_type;
  807. __be16 vlan_id_msk;
  808. __be16 vlan_id;
  809. };
  810. struct mlx4_spec_tcp_udp {
  811. __be16 dst_port;
  812. __be16 dst_port_msk;
  813. __be16 src_port;
  814. __be16 src_port_msk;
  815. };
  816. struct mlx4_spec_ipv4 {
  817. __be32 dst_ip;
  818. __be32 dst_ip_msk;
  819. __be32 src_ip;
  820. __be32 src_ip_msk;
  821. };
  822. struct mlx4_spec_ib {
  823. __be32 l3_qpn;
  824. __be32 qpn_msk;
  825. u8 dst_gid[16];
  826. u8 dst_gid_msk[16];
  827. };
  828. struct mlx4_spec_list {
  829. struct list_head list;
  830. enum mlx4_net_trans_rule_id id;
  831. union {
  832. struct mlx4_spec_eth eth;
  833. struct mlx4_spec_ib ib;
  834. struct mlx4_spec_ipv4 ipv4;
  835. struct mlx4_spec_tcp_udp tcp_udp;
  836. };
  837. };
  838. enum mlx4_net_trans_hw_rule_queue {
  839. MLX4_NET_TRANS_Q_FIFO,
  840. MLX4_NET_TRANS_Q_LIFO,
  841. };
  842. struct mlx4_net_trans_rule {
  843. struct list_head list;
  844. enum mlx4_net_trans_hw_rule_queue queue_mode;
  845. bool exclusive;
  846. bool allow_loopback;
  847. enum mlx4_net_trans_promisc_mode promisc_mode;
  848. u8 port;
  849. u16 priority;
  850. u32 qpn;
  851. };
  852. struct mlx4_net_trans_rule_hw_ctrl {
  853. __be16 prio;
  854. u8 type;
  855. u8 flags;
  856. u8 rsvd1;
  857. u8 funcid;
  858. u8 vep;
  859. u8 port;
  860. __be32 qpn;
  861. __be32 rsvd2;
  862. };
  863. struct mlx4_net_trans_rule_hw_ib {
  864. u8 size;
  865. u8 rsvd1;
  866. __be16 id;
  867. u32 rsvd2;
  868. __be32 l3_qpn;
  869. __be32 qpn_mask;
  870. u8 dst_gid[16];
  871. u8 dst_gid_msk[16];
  872. } __packed;
  873. struct mlx4_net_trans_rule_hw_eth {
  874. u8 size;
  875. u8 rsvd;
  876. __be16 id;
  877. u8 rsvd1[6];
  878. u8 dst_mac[6];
  879. u16 rsvd2;
  880. u8 dst_mac_msk[6];
  881. u16 rsvd3;
  882. u8 src_mac[6];
  883. u16 rsvd4;
  884. u8 src_mac_msk[6];
  885. u8 rsvd5;
  886. u8 ether_type_enable;
  887. __be16 ether_type;
  888. __be16 vlan_tag_msk;
  889. __be16 vlan_tag;
  890. } __packed;
  891. struct mlx4_net_trans_rule_hw_tcp_udp {
  892. u8 size;
  893. u8 rsvd;
  894. __be16 id;
  895. __be16 rsvd1[3];
  896. __be16 dst_port;
  897. __be16 rsvd2;
  898. __be16 dst_port_msk;
  899. __be16 rsvd3;
  900. __be16 src_port;
  901. __be16 rsvd4;
  902. __be16 src_port_msk;
  903. } __packed;
  904. struct mlx4_net_trans_rule_hw_ipv4 {
  905. u8 size;
  906. u8 rsvd;
  907. __be16 id;
  908. __be32 rsvd1;
  909. __be32 dst_ip;
  910. __be32 dst_ip_msk;
  911. __be32 src_ip;
  912. __be32 src_ip_msk;
  913. } __packed;
  914. struct _rule_hw {
  915. union {
  916. struct {
  917. u8 size;
  918. u8 rsvd;
  919. __be16 id;
  920. };
  921. struct mlx4_net_trans_rule_hw_eth eth;
  922. struct mlx4_net_trans_rule_hw_ib ib;
  923. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  924. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  925. };
  926. };
  927. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  928. enum mlx4_net_trans_promisc_mode mode);
  929. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  930. enum mlx4_net_trans_promisc_mode mode);
  931. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  932. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  933. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  934. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  935. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  936. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  937. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  938. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  939. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  940. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  941. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  942. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  943. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  944. u8 promisc);
  945. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  946. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  947. u8 *pg, u16 *ratelimit);
  948. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  949. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  950. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  951. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  952. int npages, u64 iova, u32 *lkey, u32 *rkey);
  953. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  954. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  955. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  956. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  957. u32 *lkey, u32 *rkey);
  958. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  959. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  960. int mlx4_test_interrupts(struct mlx4_dev *dev);
  961. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  962. int *vector);
  963. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  964. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  965. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  966. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  967. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  968. int mlx4_flow_attach(struct mlx4_dev *dev,
  969. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  970. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  971. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  972. enum mlx4_net_trans_promisc_mode flow_type);
  973. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  974. enum mlx4_net_trans_rule_id id);
  975. int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
  976. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  977. int i, int val);
  978. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  979. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  980. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  981. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  982. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  983. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  984. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  985. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  986. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  987. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  988. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  989. #endif /* MLX4_DEVICE_H */