tlv320dac33.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. /*
  43. * The internal FIFO is 24576 bytes long
  44. * It can be configured to hold 16bit or 24bit samples
  45. * In 16bit configuration the FIFO can hold 6144 stereo samples
  46. * In 24bit configuration the FIFO can hold 4096 stereo samples
  47. */
  48. #define DAC33_FIFO_SIZE_16BIT 6144
  49. #define DAC33_FIFO_SIZE_24BIT 4096
  50. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  51. #define BURST_BASEFREQ_HZ 49152000
  52. #define SAMPLES_TO_US(rate, samples) \
  53. (1000000000 / ((rate * 1000) / samples))
  54. #define US_TO_SAMPLES(rate, us) \
  55. (rate / (1000000 / (us < 1000000 ? us : 1000000)))
  56. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  57. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  58. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  60. enum dac33_state {
  61. DAC33_IDLE = 0,
  62. DAC33_PREFILL,
  63. DAC33_PLAYBACK,
  64. DAC33_FLUSH,
  65. };
  66. enum dac33_fifo_modes {
  67. DAC33_FIFO_BYPASS = 0,
  68. DAC33_FIFO_MODE1,
  69. DAC33_FIFO_MODE7,
  70. DAC33_FIFO_LAST_MODE,
  71. };
  72. #define DAC33_NUM_SUPPLIES 3
  73. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  74. "AVDD",
  75. "DVDD",
  76. "IOVDD",
  77. };
  78. struct tlv320dac33_priv {
  79. struct mutex mutex;
  80. struct workqueue_struct *dac33_wq;
  81. struct work_struct work;
  82. struct snd_soc_codec *codec;
  83. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  84. struct snd_pcm_substream *substream;
  85. int power_gpio;
  86. int chip_power;
  87. int irq;
  88. unsigned int refclk;
  89. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  90. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  91. unsigned int fifo_size; /* Size of the FIFO in samples */
  92. unsigned int nsample; /* burst read amount from host */
  93. int mode1_latency; /* latency caused by the i2c writes in
  94. * us */
  95. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  96. unsigned int burst_rate; /* Interface speed in Burst modes */
  97. int keep_bclk; /* Keep the BCLK continuously running
  98. * in FIFO modes */
  99. spinlock_t lock;
  100. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  101. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  102. unsigned int mode1_us_burst; /* Time to burst read n number of
  103. * samples */
  104. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  105. unsigned int uthr;
  106. enum dac33_state state;
  107. enum snd_soc_control_type control_type;
  108. void *control_data;
  109. };
  110. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  111. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  122. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  123. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  125. 0x00, 0x00, /* 0x38 - 0x39 */
  126. /* Registers 0x3a - 0x3f are reserved */
  127. 0x00, 0x00, /* 0x3a - 0x3b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  130. 0x00, 0x80, /* 0x44 - 0x45 */
  131. /* Registers 0x46 - 0x47 are reserved */
  132. 0x80, 0x80, /* 0x46 - 0x47 */
  133. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  134. /* Registers 0x4b - 0x7c are reserved */
  135. 0x00, /* 0x4b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  148. 0x00, /* 0x7c */
  149. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  150. };
  151. /* Register read and write */
  152. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  153. unsigned reg)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return 0;
  158. return cache[reg];
  159. }
  160. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= DAC33_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  169. u8 *value)
  170. {
  171. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  172. int val, ret = 0;
  173. *value = reg & 0xff;
  174. /* If powered off, return the cached value */
  175. if (dac33->chip_power) {
  176. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  177. if (val < 0) {
  178. dev_err(codec->dev, "Read failed (%d)\n", val);
  179. value[0] = dac33_read_reg_cache(codec, reg);
  180. ret = val;
  181. } else {
  182. value[0] = val;
  183. dac33_write_reg_cache(codec, reg, val);
  184. }
  185. } else {
  186. value[0] = dac33_read_reg_cache(codec, reg);
  187. }
  188. return ret;
  189. }
  190. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  191. unsigned int value)
  192. {
  193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  194. u8 data[2];
  195. int ret = 0;
  196. /*
  197. * data is
  198. * D15..D8 dac33 register offset
  199. * D7...D0 register data
  200. */
  201. data[0] = reg & 0xff;
  202. data[1] = value & 0xff;
  203. dac33_write_reg_cache(codec, data[0], data[1]);
  204. if (dac33->chip_power) {
  205. ret = codec->hw_write(codec->control_data, data, 2);
  206. if (ret != 2)
  207. dev_err(codec->dev, "Write failed (%d)\n", ret);
  208. else
  209. ret = 0;
  210. }
  211. return ret;
  212. }
  213. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  214. unsigned int value)
  215. {
  216. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  217. int ret;
  218. mutex_lock(&dac33->mutex);
  219. ret = dac33_write(codec, reg, value);
  220. mutex_unlock(&dac33->mutex);
  221. return ret;
  222. }
  223. #define DAC33_I2C_ADDR_AUTOINC 0x80
  224. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  225. unsigned int value)
  226. {
  227. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  228. u8 data[3];
  229. int ret = 0;
  230. /*
  231. * data is
  232. * D23..D16 dac33 register offset
  233. * D15..D8 register data MSB
  234. * D7...D0 register data LSB
  235. */
  236. data[0] = reg & 0xff;
  237. data[1] = (value >> 8) & 0xff;
  238. data[2] = value & 0xff;
  239. dac33_write_reg_cache(codec, data[0], data[1]);
  240. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  241. if (dac33->chip_power) {
  242. /* We need to set autoincrement mode for 16 bit writes */
  243. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  244. ret = codec->hw_write(codec->control_data, data, 3);
  245. if (ret != 3)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. else
  248. ret = 0;
  249. }
  250. return ret;
  251. }
  252. static void dac33_init_chip(struct snd_soc_codec *codec)
  253. {
  254. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  255. if (unlikely(!dac33->chip_power))
  256. return;
  257. /* A : DAC sample rate Fsref/1.5 */
  258. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  259. /* B : DAC src=normal, not muted */
  260. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  261. DAC33_DACSRCL_LEFT);
  262. /* C : (defaults) */
  263. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  264. /* 73 : volume soft stepping control,
  265. clock source = internal osc (?) */
  266. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  267. /* Restore only selected registers (gains mostly) */
  268. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  269. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  270. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  271. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  272. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  273. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  274. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  275. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  276. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  277. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  278. }
  279. static inline int dac33_read_id(struct snd_soc_codec *codec)
  280. {
  281. int i, ret = 0;
  282. u8 reg;
  283. for (i = 0; i < 3; i++) {
  284. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  285. if (ret < 0)
  286. break;
  287. }
  288. return ret;
  289. }
  290. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  291. {
  292. u8 reg;
  293. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  294. if (power)
  295. reg |= DAC33_PDNALLB;
  296. else
  297. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  298. DAC33_DACRPDNB | DAC33_DACLPDNB);
  299. dac33_write(codec, DAC33_PWR_CTRL, reg);
  300. }
  301. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  302. {
  303. u8 reg;
  304. /* Stop the DAI clock */
  305. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  306. reg &= ~DAC33_BCLKON;
  307. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  308. /* Power down the Oscillator, and DACs */
  309. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  310. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  311. dac33_write(codec, DAC33_PWR_CTRL, reg);
  312. }
  313. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  314. {
  315. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  316. int ret = 0;
  317. mutex_lock(&dac33->mutex);
  318. /* Safety check */
  319. if (unlikely(power == dac33->chip_power)) {
  320. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  321. power ? "ON" : "OFF");
  322. goto exit;
  323. }
  324. if (power) {
  325. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  326. dac33->supplies);
  327. if (ret != 0) {
  328. dev_err(codec->dev,
  329. "Failed to enable supplies: %d\n", ret);
  330. goto exit;
  331. }
  332. if (dac33->power_gpio >= 0)
  333. gpio_set_value(dac33->power_gpio, 1);
  334. dac33->chip_power = 1;
  335. } else {
  336. dac33_soft_power(codec, 0);
  337. if (dac33->power_gpio >= 0)
  338. gpio_set_value(dac33->power_gpio, 0);
  339. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  340. dac33->supplies);
  341. if (ret != 0) {
  342. dev_err(codec->dev,
  343. "Failed to disable supplies: %d\n", ret);
  344. goto exit;
  345. }
  346. dac33->chip_power = 0;
  347. }
  348. exit:
  349. mutex_unlock(&dac33->mutex);
  350. return ret;
  351. }
  352. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  353. struct snd_kcontrol *kcontrol, int event)
  354. {
  355. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  356. switch (event) {
  357. case SND_SOC_DAPM_PRE_PMU:
  358. if (likely(dac33->substream)) {
  359. dac33_calculate_times(dac33->substream);
  360. dac33_prepare_chip(dac33->substream);
  361. }
  362. break;
  363. case SND_SOC_DAPM_POST_PMD:
  364. dac33_disable_digital(w->codec);
  365. break;
  366. }
  367. return 0;
  368. }
  369. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  370. struct snd_ctl_elem_value *ucontrol)
  371. {
  372. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  373. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  374. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  375. return 0;
  376. }
  377. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  378. struct snd_ctl_elem_value *ucontrol)
  379. {
  380. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  381. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  382. int ret = 0;
  383. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  384. return 0;
  385. /* Do not allow changes while stream is running*/
  386. if (codec->active)
  387. return -EPERM;
  388. if (ucontrol->value.integer.value[0] < 0 ||
  389. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  390. ret = -EINVAL;
  391. else
  392. dac33->fifo_mode = ucontrol->value.integer.value[0];
  393. return ret;
  394. }
  395. /* Codec operation modes */
  396. static const char *dac33_fifo_mode_texts[] = {
  397. "Bypass", "Mode 1", "Mode 7"
  398. };
  399. static const struct soc_enum dac33_fifo_mode_enum =
  400. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  401. dac33_fifo_mode_texts);
  402. /* L/R Line Output Gain */
  403. static const char *lr_lineout_gain_texts[] = {
  404. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  405. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  406. };
  407. static const struct soc_enum l_lineout_gain_enum =
  408. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  409. ARRAY_SIZE(lr_lineout_gain_texts),
  410. lr_lineout_gain_texts);
  411. static const struct soc_enum r_lineout_gain_enum =
  412. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  413. ARRAY_SIZE(lr_lineout_gain_texts),
  414. lr_lineout_gain_texts);
  415. /*
  416. * DACL/R digital volume control:
  417. * from 0 dB to -63.5 in 0.5 dB steps
  418. * Need to be inverted later on:
  419. * 0x00 == 0 dB
  420. * 0x7f == -63.5 dB
  421. */
  422. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  423. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  424. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  425. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  426. 0, 0x7f, 1, dac_digivol_tlv),
  427. SOC_DOUBLE_R("DAC Digital Playback Switch",
  428. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  429. SOC_DOUBLE_R("Line to Line Out Volume",
  430. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  431. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  432. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  433. };
  434. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  435. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  436. dac33_get_fifo_mode, dac33_set_fifo_mode),
  437. };
  438. /* Analog bypass */
  439. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  440. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  441. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  442. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  443. /* LOP L/R invert selection */
  444. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  445. static const struct soc_enum dac33_left_lom_enum =
  446. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  447. ARRAY_SIZE(dac33_lr_lom_texts),
  448. dac33_lr_lom_texts);
  449. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  450. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  451. static const struct soc_enum dac33_right_lom_enum =
  452. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  453. ARRAY_SIZE(dac33_lr_lom_texts),
  454. dac33_lr_lom_texts);
  455. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  456. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  457. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  458. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  459. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  460. SND_SOC_DAPM_INPUT("LINEL"),
  461. SND_SOC_DAPM_INPUT("LINER"),
  462. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  463. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  464. /* Analog bypass */
  465. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  466. &dac33_dapm_abypassl_control),
  467. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  468. &dac33_dapm_abypassr_control),
  469. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  470. &dac33_dapm_left_lom_control),
  471. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  472. &dac33_dapm_right_lom_control),
  473. /*
  474. * For DAPM path, when only the anlog bypass path is enabled, and the
  475. * LOP inverted from the corresponding DAC side.
  476. * This is needed, so we can attach the DAC power supply in this case.
  477. */
  478. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  479. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  480. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  481. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  482. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  483. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  484. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  485. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  486. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  487. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  488. SND_SOC_DAPM_SUPPLY("Codec Power",
  489. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  490. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  491. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  492. };
  493. static const struct snd_soc_dapm_route audio_map[] = {
  494. /* Analog bypass */
  495. {"Analog Left Bypass", "Switch", "LINEL"},
  496. {"Analog Right Bypass", "Switch", "LINER"},
  497. {"Output Left Amplifier", NULL, "DACL"},
  498. {"Output Right Amplifier", NULL, "DACR"},
  499. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  500. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  501. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  502. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  503. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  504. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  505. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  506. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  507. {"DACL", NULL, "Left DAC Power"},
  508. {"DACR", NULL, "Right DAC Power"},
  509. {"Left Bypass PGA", NULL, "Left DAC Power"},
  510. {"Right Bypass PGA", NULL, "Right DAC Power"},
  511. /* output */
  512. {"LEFT_LO", NULL, "Output Left Amplifier"},
  513. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  514. {"LEFT_LO", NULL, "Codec Power"},
  515. {"RIGHT_LO", NULL, "Codec Power"},
  516. };
  517. static int dac33_add_widgets(struct snd_soc_codec *codec)
  518. {
  519. struct snd_soc_dapm_context *dapm = &codec->dapm;
  520. snd_soc_dapm_new_controls(dapm, dac33_dapm_widgets,
  521. ARRAY_SIZE(dac33_dapm_widgets));
  522. /* set up audio path interconnects */
  523. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  524. return 0;
  525. }
  526. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  527. enum snd_soc_bias_level level)
  528. {
  529. int ret;
  530. switch (level) {
  531. case SND_SOC_BIAS_ON:
  532. break;
  533. case SND_SOC_BIAS_PREPARE:
  534. break;
  535. case SND_SOC_BIAS_STANDBY:
  536. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  537. /* Coming from OFF, switch on the codec */
  538. ret = dac33_hard_power(codec, 1);
  539. if (ret != 0)
  540. return ret;
  541. dac33_init_chip(codec);
  542. }
  543. break;
  544. case SND_SOC_BIAS_OFF:
  545. /* Do not power off, when the codec is already off */
  546. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  547. return 0;
  548. ret = dac33_hard_power(codec, 0);
  549. if (ret != 0)
  550. return ret;
  551. break;
  552. }
  553. codec->dapm.bias_level = level;
  554. return 0;
  555. }
  556. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  557. {
  558. struct snd_soc_codec *codec = dac33->codec;
  559. unsigned int delay;
  560. switch (dac33->fifo_mode) {
  561. case DAC33_FIFO_MODE1:
  562. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  563. DAC33_THRREG(dac33->nsample));
  564. /* Take the timestamps */
  565. spin_lock_irq(&dac33->lock);
  566. dac33->t_stamp2 = ktime_to_us(ktime_get());
  567. dac33->t_stamp1 = dac33->t_stamp2;
  568. spin_unlock_irq(&dac33->lock);
  569. dac33_write16(codec, DAC33_PREFILL_MSB,
  570. DAC33_THRREG(dac33->alarm_threshold));
  571. /* Enable Alarm Threshold IRQ with a delay */
  572. delay = SAMPLES_TO_US(dac33->burst_rate,
  573. dac33->alarm_threshold) + 1000;
  574. usleep_range(delay, delay + 500);
  575. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  576. break;
  577. case DAC33_FIFO_MODE7:
  578. /* Take the timestamp */
  579. spin_lock_irq(&dac33->lock);
  580. dac33->t_stamp1 = ktime_to_us(ktime_get());
  581. /* Move back the timestamp with drain time */
  582. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  583. spin_unlock_irq(&dac33->lock);
  584. dac33_write16(codec, DAC33_PREFILL_MSB,
  585. DAC33_THRREG(DAC33_MODE7_MARGIN));
  586. /* Enable Upper Threshold IRQ */
  587. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  588. break;
  589. default:
  590. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  591. dac33->fifo_mode);
  592. break;
  593. }
  594. }
  595. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  596. {
  597. struct snd_soc_codec *codec = dac33->codec;
  598. switch (dac33->fifo_mode) {
  599. case DAC33_FIFO_MODE1:
  600. /* Take the timestamp */
  601. spin_lock_irq(&dac33->lock);
  602. dac33->t_stamp2 = ktime_to_us(ktime_get());
  603. spin_unlock_irq(&dac33->lock);
  604. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  605. DAC33_THRREG(dac33->nsample));
  606. break;
  607. case DAC33_FIFO_MODE7:
  608. /* At the moment we are not using interrupts in mode7 */
  609. break;
  610. default:
  611. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  612. dac33->fifo_mode);
  613. break;
  614. }
  615. }
  616. static void dac33_work(struct work_struct *work)
  617. {
  618. struct snd_soc_codec *codec;
  619. struct tlv320dac33_priv *dac33;
  620. u8 reg;
  621. dac33 = container_of(work, struct tlv320dac33_priv, work);
  622. codec = dac33->codec;
  623. mutex_lock(&dac33->mutex);
  624. switch (dac33->state) {
  625. case DAC33_PREFILL:
  626. dac33->state = DAC33_PLAYBACK;
  627. dac33_prefill_handler(dac33);
  628. break;
  629. case DAC33_PLAYBACK:
  630. dac33_playback_handler(dac33);
  631. break;
  632. case DAC33_IDLE:
  633. break;
  634. case DAC33_FLUSH:
  635. dac33->state = DAC33_IDLE;
  636. /* Mask all interrupts from dac33 */
  637. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  638. /* flush fifo */
  639. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  640. reg |= DAC33_FIFOFLUSH;
  641. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  642. break;
  643. }
  644. mutex_unlock(&dac33->mutex);
  645. }
  646. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  647. {
  648. struct snd_soc_codec *codec = dev;
  649. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  650. spin_lock(&dac33->lock);
  651. dac33->t_stamp1 = ktime_to_us(ktime_get());
  652. spin_unlock(&dac33->lock);
  653. /* Do not schedule the workqueue in Mode7 */
  654. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  655. queue_work(dac33->dac33_wq, &dac33->work);
  656. return IRQ_HANDLED;
  657. }
  658. static void dac33_oscwait(struct snd_soc_codec *codec)
  659. {
  660. int timeout = 60;
  661. u8 reg;
  662. do {
  663. usleep_range(1000, 2000);
  664. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  665. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  666. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  667. dev_err(codec->dev,
  668. "internal oscillator calibration failed\n");
  669. }
  670. static int dac33_startup(struct snd_pcm_substream *substream,
  671. struct snd_soc_dai *dai)
  672. {
  673. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  674. struct snd_soc_codec *codec = rtd->codec;
  675. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  676. /* Stream started, save the substream pointer */
  677. dac33->substream = substream;
  678. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  679. return 0;
  680. }
  681. static void dac33_shutdown(struct snd_pcm_substream *substream,
  682. struct snd_soc_dai *dai)
  683. {
  684. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  685. struct snd_soc_codec *codec = rtd->codec;
  686. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  687. dac33->substream = NULL;
  688. }
  689. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  690. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  691. static int dac33_hw_params(struct snd_pcm_substream *substream,
  692. struct snd_pcm_hw_params *params,
  693. struct snd_soc_dai *dai)
  694. {
  695. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  696. struct snd_soc_codec *codec = rtd->codec;
  697. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  698. /* Check parameters for validity */
  699. switch (params_rate(params)) {
  700. case 44100:
  701. case 48000:
  702. break;
  703. default:
  704. dev_err(codec->dev, "unsupported rate %d\n",
  705. params_rate(params));
  706. return -EINVAL;
  707. }
  708. switch (params_format(params)) {
  709. case SNDRV_PCM_FORMAT_S16_LE:
  710. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  711. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  712. break;
  713. case SNDRV_PCM_FORMAT_S32_LE:
  714. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  715. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  716. break;
  717. default:
  718. dev_err(codec->dev, "unsupported format %d\n",
  719. params_format(params));
  720. return -EINVAL;
  721. }
  722. return 0;
  723. }
  724. #define CALC_OSCSET(rate, refclk) ( \
  725. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  726. #define CALC_RATIOSET(rate, refclk) ( \
  727. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  728. /*
  729. * tlv320dac33 is strict on the sequence of the register writes, if the register
  730. * writes happens in different order, than dac33 might end up in unknown state.
  731. * Use the known, working sequence of register writes to initialize the dac33.
  732. */
  733. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  734. {
  735. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  736. struct snd_soc_codec *codec = rtd->codec;
  737. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  738. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  739. u8 aictrl_a, aictrl_b, fifoctrl_a;
  740. switch (substream->runtime->rate) {
  741. case 44100:
  742. case 48000:
  743. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  744. ratioset = CALC_RATIOSET(substream->runtime->rate,
  745. dac33->refclk);
  746. break;
  747. default:
  748. dev_err(codec->dev, "unsupported rate %d\n",
  749. substream->runtime->rate);
  750. return -EINVAL;
  751. }
  752. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  753. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  754. /* Read FIFO control A, and clear FIFO flush bit */
  755. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  756. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  757. fifoctrl_a &= ~DAC33_WIDTH;
  758. switch (substream->runtime->format) {
  759. case SNDRV_PCM_FORMAT_S16_LE:
  760. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  761. fifoctrl_a |= DAC33_WIDTH;
  762. break;
  763. case SNDRV_PCM_FORMAT_S32_LE:
  764. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  765. break;
  766. default:
  767. dev_err(codec->dev, "unsupported format %d\n",
  768. substream->runtime->format);
  769. return -EINVAL;
  770. }
  771. mutex_lock(&dac33->mutex);
  772. if (!dac33->chip_power) {
  773. /*
  774. * Chip is not powered yet.
  775. * Do the init in the dac33_set_bias_level later.
  776. */
  777. mutex_unlock(&dac33->mutex);
  778. return 0;
  779. }
  780. dac33_soft_power(codec, 0);
  781. dac33_soft_power(codec, 1);
  782. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  783. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  784. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  785. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  786. /* OSC calibration time */
  787. dac33_write(codec, DAC33_CALIB_TIME, 96);
  788. /* adjustment treshold & step */
  789. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  790. DAC33_ADJSTEP(1));
  791. /* div=4 / gain=1 / div */
  792. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  793. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  794. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  795. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  796. dac33_oscwait(codec);
  797. if (dac33->fifo_mode) {
  798. /* Generic for all FIFO modes */
  799. /* 50-51 : ASRC Control registers */
  800. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  801. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  802. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  803. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  804. /* Set interrupts to high active */
  805. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  806. } else {
  807. /* FIFO bypass mode */
  808. /* 50-51 : ASRC Control registers */
  809. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  810. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  811. }
  812. /* Interrupt behaviour configuration */
  813. switch (dac33->fifo_mode) {
  814. case DAC33_FIFO_MODE1:
  815. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  816. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  817. break;
  818. case DAC33_FIFO_MODE7:
  819. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  820. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  821. break;
  822. default:
  823. /* in FIFO bypass mode, the interrupts are not used */
  824. break;
  825. }
  826. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  827. switch (dac33->fifo_mode) {
  828. case DAC33_FIFO_MODE1:
  829. /*
  830. * For mode1:
  831. * Disable the FIFO bypass (Enable the use of FIFO)
  832. * Select nSample mode
  833. * BCLK is only running when data is needed by DAC33
  834. */
  835. fifoctrl_a &= ~DAC33_FBYPAS;
  836. fifoctrl_a &= ~DAC33_FAUTO;
  837. if (dac33->keep_bclk)
  838. aictrl_b |= DAC33_BCLKON;
  839. else
  840. aictrl_b &= ~DAC33_BCLKON;
  841. break;
  842. case DAC33_FIFO_MODE7:
  843. /*
  844. * For mode1:
  845. * Disable the FIFO bypass (Enable the use of FIFO)
  846. * Select Threshold mode
  847. * BCLK is only running when data is needed by DAC33
  848. */
  849. fifoctrl_a &= ~DAC33_FBYPAS;
  850. fifoctrl_a |= DAC33_FAUTO;
  851. if (dac33->keep_bclk)
  852. aictrl_b |= DAC33_BCLKON;
  853. else
  854. aictrl_b &= ~DAC33_BCLKON;
  855. break;
  856. default:
  857. /*
  858. * For FIFO bypass mode:
  859. * Enable the FIFO bypass (Disable the FIFO use)
  860. * Set the BCLK as continous
  861. */
  862. fifoctrl_a |= DAC33_FBYPAS;
  863. aictrl_b |= DAC33_BCLKON;
  864. break;
  865. }
  866. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  867. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  868. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  869. /*
  870. * BCLK divide ratio
  871. * 0: 1.5
  872. * 1: 1
  873. * 2: 2
  874. * ...
  875. * 254: 254
  876. * 255: 255
  877. */
  878. if (dac33->fifo_mode)
  879. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  880. dac33->burst_bclkdiv);
  881. else
  882. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  883. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  884. else
  885. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  886. switch (dac33->fifo_mode) {
  887. case DAC33_FIFO_MODE1:
  888. dac33_write16(codec, DAC33_ATHR_MSB,
  889. DAC33_THRREG(dac33->alarm_threshold));
  890. break;
  891. case DAC33_FIFO_MODE7:
  892. /*
  893. * Configure the threshold levels, and leave 10 sample space
  894. * at the bottom, and also at the top of the FIFO
  895. */
  896. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  897. dac33_write16(codec, DAC33_LTHR_MSB,
  898. DAC33_THRREG(DAC33_MODE7_MARGIN));
  899. break;
  900. default:
  901. break;
  902. }
  903. mutex_unlock(&dac33->mutex);
  904. return 0;
  905. }
  906. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  907. {
  908. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  909. struct snd_soc_codec *codec = rtd->codec;
  910. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  911. unsigned int period_size = substream->runtime->period_size;
  912. unsigned int rate = substream->runtime->rate;
  913. unsigned int nsample_limit;
  914. /* In bypass mode we don't need to calculate */
  915. if (!dac33->fifo_mode)
  916. return;
  917. switch (dac33->fifo_mode) {
  918. case DAC33_FIFO_MODE1:
  919. /* Number of samples under i2c latency */
  920. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  921. dac33->mode1_latency);
  922. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  923. if (period_size <= dac33->alarm_threshold)
  924. /*
  925. * Configure nSamaple to number of periods,
  926. * which covers the latency requironment.
  927. */
  928. dac33->nsample = period_size *
  929. ((dac33->alarm_threshold / period_size) +
  930. (dac33->alarm_threshold % period_size ?
  931. 1 : 0));
  932. else if (period_size > nsample_limit)
  933. dac33->nsample = nsample_limit;
  934. else
  935. dac33->nsample = period_size;
  936. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  937. dac33->nsample);
  938. dac33->t_stamp1 = 0;
  939. dac33->t_stamp2 = 0;
  940. break;
  941. case DAC33_FIFO_MODE7:
  942. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  943. dac33->burst_rate) + 9;
  944. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  945. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  946. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  947. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  948. dac33->mode7_us_to_lthr =
  949. SAMPLES_TO_US(substream->runtime->rate,
  950. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  951. dac33->t_stamp1 = 0;
  952. break;
  953. default:
  954. break;
  955. }
  956. }
  957. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  958. struct snd_soc_dai *dai)
  959. {
  960. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  961. struct snd_soc_codec *codec = rtd->codec;
  962. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  963. int ret = 0;
  964. switch (cmd) {
  965. case SNDRV_PCM_TRIGGER_START:
  966. case SNDRV_PCM_TRIGGER_RESUME:
  967. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  968. if (dac33->fifo_mode) {
  969. dac33->state = DAC33_PREFILL;
  970. queue_work(dac33->dac33_wq, &dac33->work);
  971. }
  972. break;
  973. case SNDRV_PCM_TRIGGER_STOP:
  974. case SNDRV_PCM_TRIGGER_SUSPEND:
  975. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  976. if (dac33->fifo_mode) {
  977. dac33->state = DAC33_FLUSH;
  978. queue_work(dac33->dac33_wq, &dac33->work);
  979. }
  980. break;
  981. default:
  982. ret = -EINVAL;
  983. }
  984. return ret;
  985. }
  986. static snd_pcm_sframes_t dac33_dai_delay(
  987. struct snd_pcm_substream *substream,
  988. struct snd_soc_dai *dai)
  989. {
  990. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  991. struct snd_soc_codec *codec = rtd->codec;
  992. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  993. unsigned long long t0, t1, t_now;
  994. unsigned int time_delta, uthr;
  995. int samples_out, samples_in, samples;
  996. snd_pcm_sframes_t delay = 0;
  997. switch (dac33->fifo_mode) {
  998. case DAC33_FIFO_BYPASS:
  999. break;
  1000. case DAC33_FIFO_MODE1:
  1001. spin_lock(&dac33->lock);
  1002. t0 = dac33->t_stamp1;
  1003. t1 = dac33->t_stamp2;
  1004. spin_unlock(&dac33->lock);
  1005. t_now = ktime_to_us(ktime_get());
  1006. /* We have not started to fill the FIFO yet, delay is 0 */
  1007. if (!t1)
  1008. goto out;
  1009. if (t0 > t1) {
  1010. /*
  1011. * Phase 1:
  1012. * After Alarm threshold, and before nSample write
  1013. */
  1014. time_delta = t_now - t0;
  1015. samples_out = time_delta ? US_TO_SAMPLES(
  1016. substream->runtime->rate,
  1017. time_delta) : 0;
  1018. if (likely(dac33->alarm_threshold > samples_out))
  1019. delay = dac33->alarm_threshold - samples_out;
  1020. else
  1021. delay = 0;
  1022. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1023. /*
  1024. * Phase 2:
  1025. * After nSample write (during burst operation)
  1026. */
  1027. time_delta = t_now - t0;
  1028. samples_out = time_delta ? US_TO_SAMPLES(
  1029. substream->runtime->rate,
  1030. time_delta) : 0;
  1031. time_delta = t_now - t1;
  1032. samples_in = time_delta ? US_TO_SAMPLES(
  1033. dac33->burst_rate,
  1034. time_delta) : 0;
  1035. samples = dac33->alarm_threshold;
  1036. samples += (samples_in - samples_out);
  1037. if (likely(samples > 0))
  1038. delay = samples;
  1039. else
  1040. delay = 0;
  1041. } else {
  1042. /*
  1043. * Phase 3:
  1044. * After burst operation, before next alarm threshold
  1045. */
  1046. time_delta = t_now - t0;
  1047. samples_out = time_delta ? US_TO_SAMPLES(
  1048. substream->runtime->rate,
  1049. time_delta) : 0;
  1050. samples_in = dac33->nsample;
  1051. samples = dac33->alarm_threshold;
  1052. samples += (samples_in - samples_out);
  1053. if (likely(samples > 0))
  1054. delay = samples > dac33->fifo_size ?
  1055. dac33->fifo_size : samples;
  1056. else
  1057. delay = 0;
  1058. }
  1059. break;
  1060. case DAC33_FIFO_MODE7:
  1061. spin_lock(&dac33->lock);
  1062. t0 = dac33->t_stamp1;
  1063. uthr = dac33->uthr;
  1064. spin_unlock(&dac33->lock);
  1065. t_now = ktime_to_us(ktime_get());
  1066. /* We have not started to fill the FIFO yet, delay is 0 */
  1067. if (!t0)
  1068. goto out;
  1069. if (t_now <= t0) {
  1070. /*
  1071. * Either the timestamps are messed or equal. Report
  1072. * maximum delay
  1073. */
  1074. delay = uthr;
  1075. goto out;
  1076. }
  1077. time_delta = t_now - t0;
  1078. if (time_delta <= dac33->mode7_us_to_lthr) {
  1079. /*
  1080. * Phase 1:
  1081. * After burst (draining phase)
  1082. */
  1083. samples_out = US_TO_SAMPLES(
  1084. substream->runtime->rate,
  1085. time_delta);
  1086. if (likely(uthr > samples_out))
  1087. delay = uthr - samples_out;
  1088. else
  1089. delay = 0;
  1090. } else {
  1091. /*
  1092. * Phase 2:
  1093. * During burst operation
  1094. */
  1095. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1096. samples_out = US_TO_SAMPLES(
  1097. substream->runtime->rate,
  1098. time_delta);
  1099. samples_in = US_TO_SAMPLES(
  1100. dac33->burst_rate,
  1101. time_delta);
  1102. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1103. if (unlikely(delay > uthr))
  1104. delay = uthr;
  1105. }
  1106. break;
  1107. default:
  1108. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1109. dac33->fifo_mode);
  1110. break;
  1111. }
  1112. out:
  1113. return delay;
  1114. }
  1115. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1116. int clk_id, unsigned int freq, int dir)
  1117. {
  1118. struct snd_soc_codec *codec = codec_dai->codec;
  1119. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1120. u8 ioc_reg, asrcb_reg;
  1121. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1122. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1123. switch (clk_id) {
  1124. case TLV320DAC33_MCLK:
  1125. ioc_reg |= DAC33_REFSEL;
  1126. asrcb_reg |= DAC33_SRCREFSEL;
  1127. break;
  1128. case TLV320DAC33_SLEEPCLK:
  1129. ioc_reg &= ~DAC33_REFSEL;
  1130. asrcb_reg &= ~DAC33_SRCREFSEL;
  1131. break;
  1132. default:
  1133. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1134. break;
  1135. }
  1136. dac33->refclk = freq;
  1137. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1138. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1139. return 0;
  1140. }
  1141. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1142. unsigned int fmt)
  1143. {
  1144. struct snd_soc_codec *codec = codec_dai->codec;
  1145. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1146. u8 aictrl_a, aictrl_b;
  1147. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1148. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1149. /* set master/slave audio interface */
  1150. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1151. case SND_SOC_DAIFMT_CBM_CFM:
  1152. /* Codec Master */
  1153. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1154. break;
  1155. case SND_SOC_DAIFMT_CBS_CFS:
  1156. /* Codec Slave */
  1157. if (dac33->fifo_mode) {
  1158. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1159. return -EINVAL;
  1160. } else
  1161. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1162. break;
  1163. default:
  1164. return -EINVAL;
  1165. }
  1166. aictrl_a &= ~DAC33_AFMT_MASK;
  1167. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1168. case SND_SOC_DAIFMT_I2S:
  1169. aictrl_a |= DAC33_AFMT_I2S;
  1170. break;
  1171. case SND_SOC_DAIFMT_DSP_A:
  1172. aictrl_a |= DAC33_AFMT_DSP;
  1173. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1174. aictrl_b |= DAC33_DATA_DELAY(0);
  1175. break;
  1176. case SND_SOC_DAIFMT_RIGHT_J:
  1177. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1178. break;
  1179. case SND_SOC_DAIFMT_LEFT_J:
  1180. aictrl_a |= DAC33_AFMT_LEFT_J;
  1181. break;
  1182. default:
  1183. dev_err(codec->dev, "Unsupported format (%u)\n",
  1184. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1185. return -EINVAL;
  1186. }
  1187. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1188. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1189. return 0;
  1190. }
  1191. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1192. {
  1193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1194. int ret = 0;
  1195. codec->control_data = dac33->control_data;
  1196. codec->hw_write = (hw_write_t) i2c_master_send;
  1197. codec->dapm.idle_bias_off = 1;
  1198. dac33->codec = codec;
  1199. /* Read the tlv320dac33 ID registers */
  1200. ret = dac33_hard_power(codec, 1);
  1201. if (ret != 0) {
  1202. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1203. goto err_power;
  1204. }
  1205. ret = dac33_read_id(codec);
  1206. dac33_hard_power(codec, 0);
  1207. if (ret < 0) {
  1208. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1209. ret = -ENODEV;
  1210. goto err_power;
  1211. }
  1212. /* Check if the IRQ number is valid and request it */
  1213. if (dac33->irq >= 0) {
  1214. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1215. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1216. codec->name, codec);
  1217. if (ret < 0) {
  1218. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1219. dac33->irq, ret);
  1220. dac33->irq = -1;
  1221. }
  1222. if (dac33->irq != -1) {
  1223. /* Setup work queue */
  1224. dac33->dac33_wq =
  1225. create_singlethread_workqueue("tlv320dac33");
  1226. if (dac33->dac33_wq == NULL) {
  1227. free_irq(dac33->irq, codec);
  1228. return -ENOMEM;
  1229. }
  1230. INIT_WORK(&dac33->work, dac33_work);
  1231. }
  1232. }
  1233. snd_soc_add_controls(codec, dac33_snd_controls,
  1234. ARRAY_SIZE(dac33_snd_controls));
  1235. /* Only add the FIFO controls, if we have valid IRQ number */
  1236. if (dac33->irq >= 0)
  1237. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1238. ARRAY_SIZE(dac33_mode_snd_controls));
  1239. dac33_add_widgets(codec);
  1240. err_power:
  1241. return ret;
  1242. }
  1243. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1244. {
  1245. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1246. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1247. if (dac33->irq >= 0) {
  1248. free_irq(dac33->irq, dac33->codec);
  1249. destroy_workqueue(dac33->dac33_wq);
  1250. }
  1251. return 0;
  1252. }
  1253. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1254. {
  1255. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1256. return 0;
  1257. }
  1258. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1259. {
  1260. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1261. return 0;
  1262. }
  1263. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1264. .read = dac33_read_reg_cache,
  1265. .write = dac33_write_locked,
  1266. .set_bias_level = dac33_set_bias_level,
  1267. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1268. .reg_word_size = sizeof(u8),
  1269. .reg_cache_default = dac33_reg,
  1270. .probe = dac33_soc_probe,
  1271. .remove = dac33_soc_remove,
  1272. .suspend = dac33_soc_suspend,
  1273. .resume = dac33_soc_resume,
  1274. };
  1275. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1276. SNDRV_PCM_RATE_48000)
  1277. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1278. static struct snd_soc_dai_ops dac33_dai_ops = {
  1279. .startup = dac33_startup,
  1280. .shutdown = dac33_shutdown,
  1281. .hw_params = dac33_hw_params,
  1282. .trigger = dac33_pcm_trigger,
  1283. .delay = dac33_dai_delay,
  1284. .set_sysclk = dac33_set_dai_sysclk,
  1285. .set_fmt = dac33_set_dai_fmt,
  1286. };
  1287. static struct snd_soc_dai_driver dac33_dai = {
  1288. .name = "tlv320dac33-hifi",
  1289. .playback = {
  1290. .stream_name = "Playback",
  1291. .channels_min = 2,
  1292. .channels_max = 2,
  1293. .rates = DAC33_RATES,
  1294. .formats = DAC33_FORMATS,},
  1295. .ops = &dac33_dai_ops,
  1296. };
  1297. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1298. const struct i2c_device_id *id)
  1299. {
  1300. struct tlv320dac33_platform_data *pdata;
  1301. struct tlv320dac33_priv *dac33;
  1302. int ret, i;
  1303. if (client->dev.platform_data == NULL) {
  1304. dev_err(&client->dev, "Platform data not set\n");
  1305. return -ENODEV;
  1306. }
  1307. pdata = client->dev.platform_data;
  1308. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1309. if (dac33 == NULL)
  1310. return -ENOMEM;
  1311. dac33->control_data = client;
  1312. mutex_init(&dac33->mutex);
  1313. spin_lock_init(&dac33->lock);
  1314. i2c_set_clientdata(client, dac33);
  1315. dac33->power_gpio = pdata->power_gpio;
  1316. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1317. dac33->keep_bclk = pdata->keep_bclk;
  1318. dac33->mode1_latency = pdata->mode1_latency;
  1319. if (!dac33->mode1_latency)
  1320. dac33->mode1_latency = 10000; /* 10ms */
  1321. dac33->irq = client->irq;
  1322. /* Disable FIFO use by default */
  1323. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1324. /* Check if the reset GPIO number is valid and request it */
  1325. if (dac33->power_gpio >= 0) {
  1326. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1327. if (ret < 0) {
  1328. dev_err(&client->dev,
  1329. "Failed to request reset GPIO (%d)\n",
  1330. dac33->power_gpio);
  1331. goto err_gpio;
  1332. }
  1333. gpio_direction_output(dac33->power_gpio, 0);
  1334. }
  1335. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1336. dac33->supplies[i].supply = dac33_supply_names[i];
  1337. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1338. dac33->supplies);
  1339. if (ret != 0) {
  1340. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1341. goto err_get;
  1342. }
  1343. ret = snd_soc_register_codec(&client->dev,
  1344. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1345. if (ret < 0)
  1346. goto err_register;
  1347. return ret;
  1348. err_register:
  1349. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1350. err_get:
  1351. if (dac33->power_gpio >= 0)
  1352. gpio_free(dac33->power_gpio);
  1353. err_gpio:
  1354. kfree(dac33);
  1355. return ret;
  1356. }
  1357. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1358. {
  1359. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1360. if (unlikely(dac33->chip_power))
  1361. dac33_hard_power(dac33->codec, 0);
  1362. if (dac33->power_gpio >= 0)
  1363. gpio_free(dac33->power_gpio);
  1364. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1365. snd_soc_unregister_codec(&client->dev);
  1366. kfree(dac33);
  1367. return 0;
  1368. }
  1369. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1370. {
  1371. .name = "tlv320dac33",
  1372. .driver_data = 0,
  1373. },
  1374. { },
  1375. };
  1376. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1377. static struct i2c_driver tlv320dac33_i2c_driver = {
  1378. .driver = {
  1379. .name = "tlv320dac33-codec",
  1380. .owner = THIS_MODULE,
  1381. },
  1382. .probe = dac33_i2c_probe,
  1383. .remove = __devexit_p(dac33_i2c_remove),
  1384. .id_table = tlv320dac33_i2c_id,
  1385. };
  1386. static int __init dac33_module_init(void)
  1387. {
  1388. int r;
  1389. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1390. if (r < 0) {
  1391. printk(KERN_ERR "DAC33: driver registration failed\n");
  1392. return r;
  1393. }
  1394. return 0;
  1395. }
  1396. module_init(dac33_module_init);
  1397. static void __exit dac33_module_exit(void)
  1398. {
  1399. i2c_del_driver(&tlv320dac33_i2c_driver);
  1400. }
  1401. module_exit(dac33_module_exit);
  1402. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1403. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1404. MODULE_LICENSE("GPL");