intel_drv.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_fb_helper.h>
  33. #include <drm/drm_dp_helper.h>
  34. #define _wait_for(COND, MS, W) ({ \
  35. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  36. int ret__ = 0; \
  37. while (!(COND)) { \
  38. if (time_after(jiffies, timeout__)) { \
  39. ret__ = -ETIMEDOUT; \
  40. break; \
  41. } \
  42. if (W && drm_can_sleep()) { \
  43. msleep(W); \
  44. } else { \
  45. cpu_relax(); \
  46. } \
  47. } \
  48. ret__; \
  49. })
  50. #define wait_for_atomic_us(COND, US) ({ \
  51. unsigned long timeout__ = jiffies + usecs_to_jiffies(US); \
  52. int ret__ = 0; \
  53. while (!(COND)) { \
  54. if (time_after(jiffies, timeout__)) { \
  55. ret__ = -ETIMEDOUT; \
  56. break; \
  57. } \
  58. cpu_relax(); \
  59. } \
  60. ret__; \
  61. })
  62. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  63. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  64. #define KHz(x) (1000*x)
  65. #define MHz(x) KHz(1000*x)
  66. /*
  67. * Display related stuff
  68. */
  69. /* store information about an Ixxx DVO */
  70. /* The i830->i865 use multiple DVOs with multiple i2cs */
  71. /* the i915, i945 have a single sDVO i2c bus - which is different */
  72. #define MAX_OUTPUTS 6
  73. /* maximum connectors per crtcs in the mode set */
  74. #define INTELFB_CONN_LIMIT 4
  75. #define INTEL_I2C_BUS_DVO 1
  76. #define INTEL_I2C_BUS_SDVO 2
  77. /* these are outputs from the chip - integrated only
  78. external chips are via DVO or SDVO output */
  79. #define INTEL_OUTPUT_UNUSED 0
  80. #define INTEL_OUTPUT_ANALOG 1
  81. #define INTEL_OUTPUT_DVO 2
  82. #define INTEL_OUTPUT_SDVO 3
  83. #define INTEL_OUTPUT_LVDS 4
  84. #define INTEL_OUTPUT_TVOUT 5
  85. #define INTEL_OUTPUT_HDMI 6
  86. #define INTEL_OUTPUT_DISPLAYPORT 7
  87. #define INTEL_OUTPUT_EDP 8
  88. #define INTEL_DVO_CHIP_NONE 0
  89. #define INTEL_DVO_CHIP_LVDS 1
  90. #define INTEL_DVO_CHIP_TMDS 2
  91. #define INTEL_DVO_CHIP_TVOUT 4
  92. /* drm_display_mode->private_flags */
  93. #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
  94. #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
  95. #define INTEL_MODE_DP_FORCE_6BPC (0x10)
  96. /* This flag must be set by the encoder's mode_fixup if it changes the crtc
  97. * timings in the mode to prevent the crtc fixup from overwriting them.
  98. * Currently only lvds needs that. */
  99. #define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
  100. static inline void
  101. intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
  102. int multiplier)
  103. {
  104. mode->clock *= multiplier;
  105. mode->private_flags |= multiplier;
  106. }
  107. static inline int
  108. intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
  109. {
  110. return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
  111. }
  112. struct intel_framebuffer {
  113. struct drm_framebuffer base;
  114. struct drm_i915_gem_object *obj;
  115. };
  116. struct intel_fbdev {
  117. struct drm_fb_helper helper;
  118. struct intel_framebuffer ifb;
  119. struct list_head fbdev_list;
  120. struct drm_display_mode *our_mode;
  121. };
  122. struct intel_encoder {
  123. struct drm_encoder base;
  124. /*
  125. * The new crtc this encoder will be driven from. Only differs from
  126. * base->crtc while a modeset is in progress.
  127. */
  128. struct intel_crtc *new_crtc;
  129. int type;
  130. bool needs_tv_clock;
  131. /*
  132. * Intel hw has only one MUX where encoders could be clone, hence a
  133. * simple flag is enough to compute the possible_clones mask.
  134. */
  135. bool cloneable;
  136. bool connectors_active;
  137. void (*hot_plug)(struct intel_encoder *);
  138. void (*pre_enable)(struct intel_encoder *);
  139. void (*enable)(struct intel_encoder *);
  140. void (*disable)(struct intel_encoder *);
  141. void (*post_disable)(struct intel_encoder *);
  142. /* Read out the current hw state of this connector, returning true if
  143. * the encoder is active. If the encoder is enabled it also set the pipe
  144. * it is connected to in the pipe parameter. */
  145. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  146. int crtc_mask;
  147. };
  148. struct intel_panel {
  149. struct drm_display_mode *fixed_mode;
  150. };
  151. struct intel_connector {
  152. struct drm_connector base;
  153. /*
  154. * The fixed encoder this connector is connected to.
  155. */
  156. struct intel_encoder *encoder;
  157. /*
  158. * The new encoder this connector will be driven. Only differs from
  159. * encoder while a modeset is in progress.
  160. */
  161. struct intel_encoder *new_encoder;
  162. /* Reads out the current hw, returning true if the connector is enabled
  163. * and active (i.e. dpms ON state). */
  164. bool (*get_hw_state)(struct intel_connector *);
  165. /* Panel info for eDP and LVDS */
  166. struct intel_panel panel;
  167. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  168. struct edid *edid;
  169. };
  170. struct intel_crtc {
  171. struct drm_crtc base;
  172. enum pipe pipe;
  173. enum plane plane;
  174. enum transcoder cpu_transcoder;
  175. u8 lut_r[256], lut_g[256], lut_b[256];
  176. /*
  177. * Whether the crtc and the connected output pipeline is active. Implies
  178. * that crtc->enabled is set, i.e. the current mode configuration has
  179. * some outputs connected to this crtc.
  180. */
  181. bool active;
  182. bool primary_disabled; /* is the crtc obscured by a plane? */
  183. bool lowfreq_avail;
  184. struct intel_overlay *overlay;
  185. struct intel_unpin_work *unpin_work;
  186. int fdi_lanes;
  187. /* Display surface base address adjustement for pageflips. Note that on
  188. * gen4+ this only adjusts up to a tile, offsets within a tile are
  189. * handled in the hw itself (with the TILEOFF register). */
  190. unsigned long dspaddr_offset;
  191. struct drm_i915_gem_object *cursor_bo;
  192. uint32_t cursor_addr;
  193. int16_t cursor_x, cursor_y;
  194. int16_t cursor_width, cursor_height;
  195. bool cursor_visible;
  196. unsigned int bpp;
  197. /* We can share PLLs across outputs if the timings match */
  198. struct intel_pch_pll *pch_pll;
  199. uint32_t ddi_pll_sel;
  200. };
  201. struct intel_plane {
  202. struct drm_plane base;
  203. enum pipe pipe;
  204. struct drm_i915_gem_object *obj;
  205. bool can_scale;
  206. int max_downscale;
  207. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  208. void (*update_plane)(struct drm_plane *plane,
  209. struct drm_framebuffer *fb,
  210. struct drm_i915_gem_object *obj,
  211. int crtc_x, int crtc_y,
  212. unsigned int crtc_w, unsigned int crtc_h,
  213. uint32_t x, uint32_t y,
  214. uint32_t src_w, uint32_t src_h);
  215. void (*disable_plane)(struct drm_plane *plane);
  216. int (*update_colorkey)(struct drm_plane *plane,
  217. struct drm_intel_sprite_colorkey *key);
  218. void (*get_colorkey)(struct drm_plane *plane,
  219. struct drm_intel_sprite_colorkey *key);
  220. };
  221. struct intel_watermark_params {
  222. unsigned long fifo_size;
  223. unsigned long max_wm;
  224. unsigned long default_wm;
  225. unsigned long guard_size;
  226. unsigned long cacheline_size;
  227. };
  228. struct cxsr_latency {
  229. int is_desktop;
  230. int is_ddr3;
  231. unsigned long fsb_freq;
  232. unsigned long mem_freq;
  233. unsigned long display_sr;
  234. unsigned long display_hpll_disable;
  235. unsigned long cursor_sr;
  236. unsigned long cursor_hpll_disable;
  237. };
  238. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  239. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  240. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  241. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  242. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  243. #define DIP_HEADER_SIZE 5
  244. #define DIP_TYPE_AVI 0x82
  245. #define DIP_VERSION_AVI 0x2
  246. #define DIP_LEN_AVI 13
  247. #define DIP_AVI_PR_1 0
  248. #define DIP_AVI_PR_2 1
  249. #define DIP_TYPE_SPD 0x83
  250. #define DIP_VERSION_SPD 0x1
  251. #define DIP_LEN_SPD 25
  252. #define DIP_SPD_UNKNOWN 0
  253. #define DIP_SPD_DSTB 0x1
  254. #define DIP_SPD_DVDP 0x2
  255. #define DIP_SPD_DVHS 0x3
  256. #define DIP_SPD_HDDVR 0x4
  257. #define DIP_SPD_DVC 0x5
  258. #define DIP_SPD_DSC 0x6
  259. #define DIP_SPD_VCD 0x7
  260. #define DIP_SPD_GAME 0x8
  261. #define DIP_SPD_PC 0x9
  262. #define DIP_SPD_BD 0xa
  263. #define DIP_SPD_SCD 0xb
  264. struct dip_infoframe {
  265. uint8_t type; /* HB0 */
  266. uint8_t ver; /* HB1 */
  267. uint8_t len; /* HB2 - body len, not including checksum */
  268. uint8_t ecc; /* Header ECC */
  269. uint8_t checksum; /* PB0 */
  270. union {
  271. struct {
  272. /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
  273. uint8_t Y_A_B_S;
  274. /* PB2 - C 7:6, M 5:4, R 3:0 */
  275. uint8_t C_M_R;
  276. /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
  277. uint8_t ITC_EC_Q_SC;
  278. /* PB4 - VIC 6:0 */
  279. uint8_t VIC;
  280. /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
  281. uint8_t YQ_CN_PR;
  282. /* PB6 to PB13 */
  283. uint16_t top_bar_end;
  284. uint16_t bottom_bar_start;
  285. uint16_t left_bar_end;
  286. uint16_t right_bar_start;
  287. } __attribute__ ((packed)) avi;
  288. struct {
  289. uint8_t vn[8];
  290. uint8_t pd[16];
  291. uint8_t sdi;
  292. } __attribute__ ((packed)) spd;
  293. uint8_t payload[27];
  294. } __attribute__ ((packed)) body;
  295. } __attribute__((packed));
  296. struct intel_hdmi {
  297. struct intel_encoder base;
  298. u32 sdvox_reg;
  299. int ddc_bus;
  300. int ddi_port;
  301. uint32_t color_range;
  302. bool has_hdmi_sink;
  303. bool has_audio;
  304. enum hdmi_force_audio force_audio;
  305. void (*write_infoframe)(struct drm_encoder *encoder,
  306. struct dip_infoframe *frame);
  307. void (*set_infoframes)(struct drm_encoder *encoder,
  308. struct drm_display_mode *adjusted_mode);
  309. };
  310. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  311. #define DP_LINK_CONFIGURATION_SIZE 9
  312. struct intel_dp {
  313. struct intel_encoder base;
  314. uint32_t output_reg;
  315. uint32_t DP;
  316. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  317. bool has_audio;
  318. enum hdmi_force_audio force_audio;
  319. enum port port;
  320. uint32_t color_range;
  321. uint8_t link_bw;
  322. uint8_t lane_count;
  323. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  324. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  325. struct i2c_adapter adapter;
  326. struct i2c_algo_dp_aux_data algo;
  327. bool is_pch_edp;
  328. uint8_t train_set[4];
  329. int panel_power_up_delay;
  330. int panel_power_down_delay;
  331. int panel_power_cycle_delay;
  332. int backlight_on_delay;
  333. int backlight_off_delay;
  334. struct delayed_work panel_vdd_work;
  335. bool want_panel_vdd;
  336. struct intel_connector *attached_connector;
  337. };
  338. static inline struct drm_crtc *
  339. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  340. {
  341. struct drm_i915_private *dev_priv = dev->dev_private;
  342. return dev_priv->pipe_to_crtc_mapping[pipe];
  343. }
  344. static inline struct drm_crtc *
  345. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  346. {
  347. struct drm_i915_private *dev_priv = dev->dev_private;
  348. return dev_priv->plane_to_crtc_mapping[plane];
  349. }
  350. struct intel_unpin_work {
  351. struct work_struct work;
  352. struct drm_device *dev;
  353. struct drm_i915_gem_object *old_fb_obj;
  354. struct drm_i915_gem_object *pending_flip_obj;
  355. struct drm_pending_vblank_event *event;
  356. int pending;
  357. bool enable_stall_check;
  358. };
  359. struct intel_fbc_work {
  360. struct delayed_work work;
  361. struct drm_crtc *crtc;
  362. struct drm_framebuffer *fb;
  363. int interval;
  364. };
  365. int intel_pch_rawclk(struct drm_device *dev);
  366. int intel_connector_update_modes(struct drm_connector *connector,
  367. struct edid *edid);
  368. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  369. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  370. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  371. extern void intel_crt_init(struct drm_device *dev);
  372. extern void intel_hdmi_init(struct drm_device *dev,
  373. int sdvox_reg, enum port port);
  374. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  375. extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
  376. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  377. bool is_sdvob);
  378. extern void intel_dvo_init(struct drm_device *dev);
  379. extern void intel_tv_init(struct drm_device *dev);
  380. extern void intel_mark_busy(struct drm_device *dev);
  381. extern void intel_mark_idle(struct drm_device *dev);
  382. extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
  383. extern void intel_mark_fb_idle(struct drm_i915_gem_object *obj);
  384. extern bool intel_lvds_init(struct drm_device *dev);
  385. extern void intel_dp_init(struct drm_device *dev, int output_reg,
  386. enum port port);
  387. void
  388. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  389. struct drm_display_mode *adjusted_mode);
  390. extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
  391. extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
  392. extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  393. extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  394. extern bool intel_dpd_is_edp(struct drm_device *dev);
  395. extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
  396. extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
  397. extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
  398. extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
  399. extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
  400. extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
  401. extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
  402. extern int intel_edp_target_clock(struct intel_encoder *,
  403. struct drm_display_mode *mode);
  404. extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
  405. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
  406. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  407. enum plane plane);
  408. /* intel_panel.c */
  409. extern int intel_panel_init(struct intel_panel *panel,
  410. struct drm_display_mode *fixed_mode);
  411. extern void intel_panel_fini(struct intel_panel *panel);
  412. extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  413. struct drm_display_mode *adjusted_mode);
  414. extern void intel_pch_panel_fitting(struct drm_device *dev,
  415. int fitting_mode,
  416. const struct drm_display_mode *mode,
  417. struct drm_display_mode *adjusted_mode);
  418. extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
  419. extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
  420. extern int intel_panel_setup_backlight(struct drm_connector *connector);
  421. extern void intel_panel_enable_backlight(struct drm_device *dev,
  422. enum pipe pipe);
  423. extern void intel_panel_disable_backlight(struct drm_device *dev);
  424. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  425. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  426. struct intel_set_config {
  427. struct drm_encoder **save_connector_encoders;
  428. struct drm_crtc **save_encoder_crtcs;
  429. bool fb_changed;
  430. bool mode_changed;
  431. };
  432. extern bool intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  433. int x, int y, struct drm_framebuffer *old_fb);
  434. extern void intel_modeset_disable(struct drm_device *dev);
  435. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  436. extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
  437. extern void intel_encoder_noop(struct drm_encoder *encoder);
  438. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  439. extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
  440. extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
  441. extern void intel_connector_dpms(struct drm_connector *, int mode);
  442. extern bool intel_connector_get_hw_state(struct intel_connector *connector);
  443. extern void intel_modeset_check_state(struct drm_device *dev);
  444. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  445. {
  446. return to_intel_connector(connector)->encoder;
  447. }
  448. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  449. {
  450. return container_of(encoder, struct intel_dp, base.base);
  451. }
  452. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  453. struct intel_encoder *encoder);
  454. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  455. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  456. struct drm_crtc *crtc);
  457. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  458. struct drm_file *file_priv);
  459. extern enum transcoder
  460. intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  461. enum pipe pipe);
  462. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  463. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  464. struct intel_load_detect_pipe {
  465. struct drm_framebuffer *release_fb;
  466. bool load_detect_temp;
  467. int dpms_mode;
  468. };
  469. extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
  470. struct drm_display_mode *mode,
  471. struct intel_load_detect_pipe *old);
  472. extern void intel_release_load_detect_pipe(struct drm_connector *connector,
  473. struct intel_load_detect_pipe *old);
  474. extern void intelfb_restore(void);
  475. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  476. u16 blue, int regno);
  477. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  478. u16 *blue, int regno);
  479. extern void intel_enable_clock_gating(struct drm_device *dev);
  480. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  481. struct drm_i915_gem_object *obj,
  482. struct intel_ring_buffer *pipelined);
  483. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  484. extern int intel_framebuffer_init(struct drm_device *dev,
  485. struct intel_framebuffer *ifb,
  486. struct drm_mode_fb_cmd2 *mode_cmd,
  487. struct drm_i915_gem_object *obj);
  488. extern int intel_fbdev_init(struct drm_device *dev);
  489. extern void intel_fbdev_fini(struct drm_device *dev);
  490. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  491. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  492. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  493. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  494. extern void intel_setup_overlay(struct drm_device *dev);
  495. extern void intel_cleanup_overlay(struct drm_device *dev);
  496. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  497. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  498. struct drm_file *file_priv);
  499. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  500. struct drm_file *file_priv);
  501. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  502. extern void intel_fb_restore_mode(struct drm_device *dev);
  503. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  504. bool state);
  505. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  506. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  507. extern void intel_init_clock_gating(struct drm_device *dev);
  508. extern void intel_write_eld(struct drm_encoder *encoder,
  509. struct drm_display_mode *mode);
  510. extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
  511. extern void intel_prepare_ddi(struct drm_device *dev);
  512. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  513. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  514. /* For use by IVB LP watermark workaround in intel_sprite.c */
  515. extern void intel_update_watermarks(struct drm_device *dev);
  516. extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  517. uint32_t sprite_width,
  518. int pixel_size);
  519. extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
  520. struct drm_display_mode *mode);
  521. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  522. struct drm_file *file_priv);
  523. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  524. struct drm_file *file_priv);
  525. extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
  526. /* Power-related functions, located in intel_pm.c */
  527. extern void intel_init_pm(struct drm_device *dev);
  528. /* FBC */
  529. extern bool intel_fbc_enabled(struct drm_device *dev);
  530. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  531. extern void intel_update_fbc(struct drm_device *dev);
  532. /* IPS */
  533. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  534. extern void intel_gpu_ips_teardown(void);
  535. extern void intel_init_power_wells(struct drm_device *dev);
  536. extern void intel_enable_gt_powersave(struct drm_device *dev);
  537. extern void intel_disable_gt_powersave(struct drm_device *dev);
  538. extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
  539. extern void ironlake_teardown_rc6(struct drm_device *dev);
  540. extern void intel_enable_ddi(struct intel_encoder *intel_encoder);
  541. extern void intel_disable_ddi(struct intel_encoder *intel_encoder);
  542. extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  543. enum pipe *pipe);
  544. extern void intel_ddi_mode_set(struct drm_encoder *encoder,
  545. struct drm_display_mode *mode,
  546. struct drm_display_mode *adjusted_mode);
  547. extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  548. extern void intel_ddi_pll_init(struct drm_device *dev);
  549. extern void intel_ddi_enable_pipe_func(struct drm_crtc *crtc);
  550. extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  551. enum transcoder cpu_transcoder);
  552. extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  553. extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  554. extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
  555. extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock);
  556. extern void intel_ddi_pre_enable(struct intel_encoder *intel_encoder);
  557. extern void intel_ddi_post_disable(struct intel_encoder *intel_encoder);
  558. extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
  559. extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  560. extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  561. #endif /* __INTEL_DRV_H__ */