i915_irq.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  46. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  47. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  48. };
  49. static const u32 hpd_mask_i915[] = {
  50. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  51. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  52. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  53. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  54. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  55. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  56. };
  57. static const u32 hpd_status_gen4[] = {
  58. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  59. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  60. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  62. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  64. };
  65. static const u32 hpd_status_i965[] = {
  66. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  67. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  68. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  69. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  70. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  72. };
  73. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  74. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  75. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  76. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  77. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  78. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  80. };
  81. /* For display hotplug interrupt */
  82. static void
  83. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  84. {
  85. if ((dev_priv->irq_mask & mask) != 0) {
  86. dev_priv->irq_mask &= ~mask;
  87. I915_WRITE(DEIMR, dev_priv->irq_mask);
  88. POSTING_READ(DEIMR);
  89. }
  90. }
  91. static inline void
  92. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  93. {
  94. if ((dev_priv->irq_mask & mask) != mask) {
  95. dev_priv->irq_mask |= mask;
  96. I915_WRITE(DEIMR, dev_priv->irq_mask);
  97. POSTING_READ(DEIMR);
  98. }
  99. }
  100. void
  101. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  102. {
  103. u32 reg = PIPESTAT(pipe);
  104. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  105. if ((pipestat & mask) == mask)
  106. return;
  107. /* Enable the interrupt, clear any pending status */
  108. pipestat |= mask | (mask >> 16);
  109. I915_WRITE(reg, pipestat);
  110. POSTING_READ(reg);
  111. }
  112. void
  113. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  114. {
  115. u32 reg = PIPESTAT(pipe);
  116. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  117. if ((pipestat & mask) == 0)
  118. return;
  119. pipestat &= ~mask;
  120. I915_WRITE(reg, pipestat);
  121. POSTING_READ(reg);
  122. }
  123. /**
  124. * intel_enable_asle - enable ASLE interrupt for OpRegion
  125. */
  126. void intel_enable_asle(struct drm_device *dev)
  127. {
  128. drm_i915_private_t *dev_priv = dev->dev_private;
  129. unsigned long irqflags;
  130. /* FIXME: opregion/asle for VLV */
  131. if (IS_VALLEYVIEW(dev))
  132. return;
  133. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  134. if (HAS_PCH_SPLIT(dev))
  135. ironlake_enable_display_irq(dev_priv, DE_GSE);
  136. else {
  137. i915_enable_pipestat(dev_priv, 1,
  138. PIPE_LEGACY_BLC_EVENT_ENABLE);
  139. if (INTEL_INFO(dev)->gen >= 4)
  140. i915_enable_pipestat(dev_priv, 0,
  141. PIPE_LEGACY_BLC_EVENT_ENABLE);
  142. }
  143. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  144. }
  145. /**
  146. * i915_pipe_enabled - check if a pipe is enabled
  147. * @dev: DRM device
  148. * @pipe: pipe to check
  149. *
  150. * Reading certain registers when the pipe is disabled can hang the chip.
  151. * Use this routine to make sure the PLL is running and the pipe is active
  152. * before reading such registers if unsure.
  153. */
  154. static int
  155. i915_pipe_enabled(struct drm_device *dev, int pipe)
  156. {
  157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  158. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  159. pipe);
  160. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  161. }
  162. /* Called from drm generic code, passed a 'crtc', which
  163. * we use as a pipe index
  164. */
  165. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  166. {
  167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  168. unsigned long high_frame;
  169. unsigned long low_frame;
  170. u32 high1, high2, low;
  171. if (!i915_pipe_enabled(dev, pipe)) {
  172. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  173. "pipe %c\n", pipe_name(pipe));
  174. return 0;
  175. }
  176. high_frame = PIPEFRAME(pipe);
  177. low_frame = PIPEFRAMEPIXEL(pipe);
  178. /*
  179. * High & low register fields aren't synchronized, so make sure
  180. * we get a low value that's stable across two reads of the high
  181. * register.
  182. */
  183. do {
  184. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  185. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  186. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  187. } while (high1 != high2);
  188. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  189. low >>= PIPE_FRAME_LOW_SHIFT;
  190. return (high1 << 8) | low;
  191. }
  192. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  193. {
  194. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  195. int reg = PIPE_FRMCOUNT_GM45(pipe);
  196. if (!i915_pipe_enabled(dev, pipe)) {
  197. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  198. "pipe %c\n", pipe_name(pipe));
  199. return 0;
  200. }
  201. return I915_READ(reg);
  202. }
  203. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  204. int *vpos, int *hpos)
  205. {
  206. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  207. u32 vbl = 0, position = 0;
  208. int vbl_start, vbl_end, htotal, vtotal;
  209. bool in_vbl = true;
  210. int ret = 0;
  211. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  212. pipe);
  213. if (!i915_pipe_enabled(dev, pipe)) {
  214. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  215. "pipe %c\n", pipe_name(pipe));
  216. return 0;
  217. }
  218. /* Get vtotal. */
  219. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  220. if (INTEL_INFO(dev)->gen >= 4) {
  221. /* No obvious pixelcount register. Only query vertical
  222. * scanout position from Display scan line register.
  223. */
  224. position = I915_READ(PIPEDSL(pipe));
  225. /* Decode into vertical scanout position. Don't have
  226. * horizontal scanout position.
  227. */
  228. *vpos = position & 0x1fff;
  229. *hpos = 0;
  230. } else {
  231. /* Have access to pixelcount since start of frame.
  232. * We can split this into vertical and horizontal
  233. * scanout position.
  234. */
  235. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  236. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  237. *vpos = position / htotal;
  238. *hpos = position - (*vpos * htotal);
  239. }
  240. /* Query vblank area. */
  241. vbl = I915_READ(VBLANK(cpu_transcoder));
  242. /* Test position against vblank region. */
  243. vbl_start = vbl & 0x1fff;
  244. vbl_end = (vbl >> 16) & 0x1fff;
  245. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  246. in_vbl = false;
  247. /* Inside "upper part" of vblank area? Apply corrective offset: */
  248. if (in_vbl && (*vpos >= vbl_start))
  249. *vpos = *vpos - vtotal;
  250. /* Readouts valid? */
  251. if (vbl > 0)
  252. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  253. /* In vblank? */
  254. if (in_vbl)
  255. ret |= DRM_SCANOUTPOS_INVBL;
  256. return ret;
  257. }
  258. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  259. int *max_error,
  260. struct timeval *vblank_time,
  261. unsigned flags)
  262. {
  263. struct drm_crtc *crtc;
  264. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  265. DRM_ERROR("Invalid crtc %d\n", pipe);
  266. return -EINVAL;
  267. }
  268. /* Get drm_crtc to timestamp: */
  269. crtc = intel_get_crtc_for_pipe(dev, pipe);
  270. if (crtc == NULL) {
  271. DRM_ERROR("Invalid crtc %d\n", pipe);
  272. return -EINVAL;
  273. }
  274. if (!crtc->enabled) {
  275. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  276. return -EBUSY;
  277. }
  278. /* Helper routine in DRM core does all the work: */
  279. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  280. vblank_time, flags,
  281. crtc);
  282. }
  283. /*
  284. * Handle hotplug events outside the interrupt handler proper.
  285. */
  286. static void i915_hotplug_work_func(struct work_struct *work)
  287. {
  288. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  289. hotplug_work);
  290. struct drm_device *dev = dev_priv->dev;
  291. struct drm_mode_config *mode_config = &dev->mode_config;
  292. struct intel_encoder *encoder;
  293. /* HPD irq before everything is fully set up. */
  294. if (!dev_priv->enable_hotplug_processing)
  295. return;
  296. mutex_lock(&mode_config->mutex);
  297. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  298. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  299. if (encoder->hot_plug)
  300. encoder->hot_plug(encoder);
  301. mutex_unlock(&mode_config->mutex);
  302. /* Just fire off a uevent and let userspace tell us what to do */
  303. drm_helper_hpd_irq_event(dev);
  304. }
  305. static void ironlake_handle_rps_change(struct drm_device *dev)
  306. {
  307. drm_i915_private_t *dev_priv = dev->dev_private;
  308. u32 busy_up, busy_down, max_avg, min_avg;
  309. u8 new_delay;
  310. unsigned long flags;
  311. spin_lock_irqsave(&mchdev_lock, flags);
  312. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  313. new_delay = dev_priv->ips.cur_delay;
  314. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  315. busy_up = I915_READ(RCPREVBSYTUPAVG);
  316. busy_down = I915_READ(RCPREVBSYTDNAVG);
  317. max_avg = I915_READ(RCBMAXAVG);
  318. min_avg = I915_READ(RCBMINAVG);
  319. /* Handle RCS change request from hw */
  320. if (busy_up > max_avg) {
  321. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  322. new_delay = dev_priv->ips.cur_delay - 1;
  323. if (new_delay < dev_priv->ips.max_delay)
  324. new_delay = dev_priv->ips.max_delay;
  325. } else if (busy_down < min_avg) {
  326. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  327. new_delay = dev_priv->ips.cur_delay + 1;
  328. if (new_delay > dev_priv->ips.min_delay)
  329. new_delay = dev_priv->ips.min_delay;
  330. }
  331. if (ironlake_set_drps(dev, new_delay))
  332. dev_priv->ips.cur_delay = new_delay;
  333. spin_unlock_irqrestore(&mchdev_lock, flags);
  334. return;
  335. }
  336. static void notify_ring(struct drm_device *dev,
  337. struct intel_ring_buffer *ring)
  338. {
  339. struct drm_i915_private *dev_priv = dev->dev_private;
  340. if (ring->obj == NULL)
  341. return;
  342. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  343. wake_up_all(&ring->irq_queue);
  344. if (i915_enable_hangcheck) {
  345. dev_priv->gpu_error.hangcheck_count = 0;
  346. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  347. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  348. }
  349. }
  350. static void gen6_pm_rps_work(struct work_struct *work)
  351. {
  352. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  353. rps.work);
  354. u32 pm_iir, pm_imr;
  355. u8 new_delay;
  356. spin_lock_irq(&dev_priv->rps.lock);
  357. pm_iir = dev_priv->rps.pm_iir;
  358. dev_priv->rps.pm_iir = 0;
  359. pm_imr = I915_READ(GEN6_PMIMR);
  360. I915_WRITE(GEN6_PMIMR, 0);
  361. spin_unlock_irq(&dev_priv->rps.lock);
  362. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  363. return;
  364. mutex_lock(&dev_priv->rps.hw_lock);
  365. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  366. new_delay = dev_priv->rps.cur_delay + 1;
  367. else
  368. new_delay = dev_priv->rps.cur_delay - 1;
  369. /* sysfs frequency interfaces may have snuck in while servicing the
  370. * interrupt
  371. */
  372. if (!(new_delay > dev_priv->rps.max_delay ||
  373. new_delay < dev_priv->rps.min_delay)) {
  374. gen6_set_rps(dev_priv->dev, new_delay);
  375. }
  376. mutex_unlock(&dev_priv->rps.hw_lock);
  377. }
  378. /**
  379. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  380. * occurred.
  381. * @work: workqueue struct
  382. *
  383. * Doesn't actually do anything except notify userspace. As a consequence of
  384. * this event, userspace should try to remap the bad rows since statistically
  385. * it is likely the same row is more likely to go bad again.
  386. */
  387. static void ivybridge_parity_work(struct work_struct *work)
  388. {
  389. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  390. l3_parity.error_work);
  391. u32 error_status, row, bank, subbank;
  392. char *parity_event[5];
  393. uint32_t misccpctl;
  394. unsigned long flags;
  395. /* We must turn off DOP level clock gating to access the L3 registers.
  396. * In order to prevent a get/put style interface, acquire struct mutex
  397. * any time we access those registers.
  398. */
  399. mutex_lock(&dev_priv->dev->struct_mutex);
  400. misccpctl = I915_READ(GEN7_MISCCPCTL);
  401. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  402. POSTING_READ(GEN7_MISCCPCTL);
  403. error_status = I915_READ(GEN7_L3CDERRST1);
  404. row = GEN7_PARITY_ERROR_ROW(error_status);
  405. bank = GEN7_PARITY_ERROR_BANK(error_status);
  406. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  407. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  408. GEN7_L3CDERRST1_ENABLE);
  409. POSTING_READ(GEN7_L3CDERRST1);
  410. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  411. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  412. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  413. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  414. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  415. mutex_unlock(&dev_priv->dev->struct_mutex);
  416. parity_event[0] = "L3_PARITY_ERROR=1";
  417. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  418. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  419. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  420. parity_event[4] = NULL;
  421. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  422. KOBJ_CHANGE, parity_event);
  423. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  424. row, bank, subbank);
  425. kfree(parity_event[3]);
  426. kfree(parity_event[2]);
  427. kfree(parity_event[1]);
  428. }
  429. static void ivybridge_handle_parity_error(struct drm_device *dev)
  430. {
  431. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  432. unsigned long flags;
  433. if (!HAS_L3_GPU_CACHE(dev))
  434. return;
  435. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  436. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  437. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  438. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  439. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  440. }
  441. static void snb_gt_irq_handler(struct drm_device *dev,
  442. struct drm_i915_private *dev_priv,
  443. u32 gt_iir)
  444. {
  445. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  446. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  447. notify_ring(dev, &dev_priv->ring[RCS]);
  448. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  449. notify_ring(dev, &dev_priv->ring[VCS]);
  450. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  451. notify_ring(dev, &dev_priv->ring[BCS]);
  452. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  453. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  454. GT_RENDER_CS_ERROR_INTERRUPT)) {
  455. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  456. i915_handle_error(dev, false);
  457. }
  458. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  459. ivybridge_handle_parity_error(dev);
  460. }
  461. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  462. u32 pm_iir)
  463. {
  464. unsigned long flags;
  465. /*
  466. * IIR bits should never already be set because IMR should
  467. * prevent an interrupt from being shown in IIR. The warning
  468. * displays a case where we've unsafely cleared
  469. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  470. * type is not a problem, it displays a problem in the logic.
  471. *
  472. * The mask bit in IMR is cleared by dev_priv->rps.work.
  473. */
  474. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  475. dev_priv->rps.pm_iir |= pm_iir;
  476. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  477. POSTING_READ(GEN6_PMIMR);
  478. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  479. queue_work(dev_priv->wq, &dev_priv->rps.work);
  480. }
  481. static void gmbus_irq_handler(struct drm_device *dev)
  482. {
  483. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  484. wake_up_all(&dev_priv->gmbus_wait_queue);
  485. }
  486. static void dp_aux_irq_handler(struct drm_device *dev)
  487. {
  488. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  489. wake_up_all(&dev_priv->gmbus_wait_queue);
  490. }
  491. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  492. {
  493. struct drm_device *dev = (struct drm_device *) arg;
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. u32 iir, gt_iir, pm_iir;
  496. irqreturn_t ret = IRQ_NONE;
  497. unsigned long irqflags;
  498. int pipe;
  499. u32 pipe_stats[I915_MAX_PIPES];
  500. atomic_inc(&dev_priv->irq_received);
  501. while (true) {
  502. iir = I915_READ(VLV_IIR);
  503. gt_iir = I915_READ(GTIIR);
  504. pm_iir = I915_READ(GEN6_PMIIR);
  505. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  506. goto out;
  507. ret = IRQ_HANDLED;
  508. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  509. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  510. for_each_pipe(pipe) {
  511. int reg = PIPESTAT(pipe);
  512. pipe_stats[pipe] = I915_READ(reg);
  513. /*
  514. * Clear the PIPE*STAT regs before the IIR
  515. */
  516. if (pipe_stats[pipe] & 0x8000ffff) {
  517. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  518. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  519. pipe_name(pipe));
  520. I915_WRITE(reg, pipe_stats[pipe]);
  521. }
  522. }
  523. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  524. for_each_pipe(pipe) {
  525. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  526. drm_handle_vblank(dev, pipe);
  527. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  528. intel_prepare_page_flip(dev, pipe);
  529. intel_finish_page_flip(dev, pipe);
  530. }
  531. }
  532. /* Consume port. Then clear IIR or we'll miss events */
  533. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  534. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  535. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  536. hotplug_status);
  537. if (hotplug_status & HOTPLUG_INT_STATUS_I915)
  538. queue_work(dev_priv->wq,
  539. &dev_priv->hotplug_work);
  540. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  541. I915_READ(PORT_HOTPLUG_STAT);
  542. }
  543. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  544. gmbus_irq_handler(dev);
  545. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  546. gen6_queue_rps_work(dev_priv, pm_iir);
  547. I915_WRITE(GTIIR, gt_iir);
  548. I915_WRITE(GEN6_PMIIR, pm_iir);
  549. I915_WRITE(VLV_IIR, iir);
  550. }
  551. out:
  552. return ret;
  553. }
  554. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  555. {
  556. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  557. int pipe;
  558. if (pch_iir & SDE_HOTPLUG_MASK)
  559. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  560. if (pch_iir & SDE_AUDIO_POWER_MASK)
  561. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  562. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  563. SDE_AUDIO_POWER_SHIFT);
  564. if (pch_iir & SDE_AUX_MASK)
  565. dp_aux_irq_handler(dev);
  566. if (pch_iir & SDE_GMBUS)
  567. gmbus_irq_handler(dev);
  568. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  569. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  570. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  571. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  572. if (pch_iir & SDE_POISON)
  573. DRM_ERROR("PCH poison interrupt\n");
  574. if (pch_iir & SDE_FDI_MASK)
  575. for_each_pipe(pipe)
  576. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  577. pipe_name(pipe),
  578. I915_READ(FDI_RX_IIR(pipe)));
  579. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  580. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  581. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  582. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  583. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  584. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  585. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  586. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  587. }
  588. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  589. {
  590. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  591. int pipe;
  592. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  593. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  594. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  595. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  596. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  597. SDE_AUDIO_POWER_SHIFT_CPT);
  598. if (pch_iir & SDE_AUX_MASK_CPT)
  599. dp_aux_irq_handler(dev);
  600. if (pch_iir & SDE_GMBUS_CPT)
  601. gmbus_irq_handler(dev);
  602. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  603. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  604. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  605. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  606. if (pch_iir & SDE_FDI_MASK_CPT)
  607. for_each_pipe(pipe)
  608. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  609. pipe_name(pipe),
  610. I915_READ(FDI_RX_IIR(pipe)));
  611. }
  612. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  613. {
  614. struct drm_device *dev = (struct drm_device *) arg;
  615. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  616. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  617. irqreturn_t ret = IRQ_NONE;
  618. int i;
  619. atomic_inc(&dev_priv->irq_received);
  620. /* disable master interrupt before clearing iir */
  621. de_ier = I915_READ(DEIER);
  622. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  623. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  624. * interrupts will will be stored on its back queue, and then we'll be
  625. * able to process them after we restore SDEIER (as soon as we restore
  626. * it, we'll get an interrupt if SDEIIR still has something to process
  627. * due to its back queue). */
  628. sde_ier = I915_READ(SDEIER);
  629. I915_WRITE(SDEIER, 0);
  630. POSTING_READ(SDEIER);
  631. gt_iir = I915_READ(GTIIR);
  632. if (gt_iir) {
  633. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  634. I915_WRITE(GTIIR, gt_iir);
  635. ret = IRQ_HANDLED;
  636. }
  637. de_iir = I915_READ(DEIIR);
  638. if (de_iir) {
  639. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  640. dp_aux_irq_handler(dev);
  641. if (de_iir & DE_GSE_IVB)
  642. intel_opregion_gse_intr(dev);
  643. for (i = 0; i < 3; i++) {
  644. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  645. drm_handle_vblank(dev, i);
  646. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  647. intel_prepare_page_flip(dev, i);
  648. intel_finish_page_flip_plane(dev, i);
  649. }
  650. }
  651. /* check event from PCH */
  652. if (de_iir & DE_PCH_EVENT_IVB) {
  653. u32 pch_iir = I915_READ(SDEIIR);
  654. cpt_irq_handler(dev, pch_iir);
  655. /* clear PCH hotplug event before clear CPU irq */
  656. I915_WRITE(SDEIIR, pch_iir);
  657. }
  658. I915_WRITE(DEIIR, de_iir);
  659. ret = IRQ_HANDLED;
  660. }
  661. pm_iir = I915_READ(GEN6_PMIIR);
  662. if (pm_iir) {
  663. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  664. gen6_queue_rps_work(dev_priv, pm_iir);
  665. I915_WRITE(GEN6_PMIIR, pm_iir);
  666. ret = IRQ_HANDLED;
  667. }
  668. I915_WRITE(DEIER, de_ier);
  669. POSTING_READ(DEIER);
  670. I915_WRITE(SDEIER, sde_ier);
  671. POSTING_READ(SDEIER);
  672. return ret;
  673. }
  674. static void ilk_gt_irq_handler(struct drm_device *dev,
  675. struct drm_i915_private *dev_priv,
  676. u32 gt_iir)
  677. {
  678. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  679. notify_ring(dev, &dev_priv->ring[RCS]);
  680. if (gt_iir & GT_BSD_USER_INTERRUPT)
  681. notify_ring(dev, &dev_priv->ring[VCS]);
  682. }
  683. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  684. {
  685. struct drm_device *dev = (struct drm_device *) arg;
  686. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  687. int ret = IRQ_NONE;
  688. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  689. atomic_inc(&dev_priv->irq_received);
  690. /* disable master interrupt before clearing iir */
  691. de_ier = I915_READ(DEIER);
  692. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  693. POSTING_READ(DEIER);
  694. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  695. * interrupts will will be stored on its back queue, and then we'll be
  696. * able to process them after we restore SDEIER (as soon as we restore
  697. * it, we'll get an interrupt if SDEIIR still has something to process
  698. * due to its back queue). */
  699. sde_ier = I915_READ(SDEIER);
  700. I915_WRITE(SDEIER, 0);
  701. POSTING_READ(SDEIER);
  702. de_iir = I915_READ(DEIIR);
  703. gt_iir = I915_READ(GTIIR);
  704. pm_iir = I915_READ(GEN6_PMIIR);
  705. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  706. goto done;
  707. ret = IRQ_HANDLED;
  708. if (IS_GEN5(dev))
  709. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  710. else
  711. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  712. if (de_iir & DE_AUX_CHANNEL_A)
  713. dp_aux_irq_handler(dev);
  714. if (de_iir & DE_GSE)
  715. intel_opregion_gse_intr(dev);
  716. if (de_iir & DE_PIPEA_VBLANK)
  717. drm_handle_vblank(dev, 0);
  718. if (de_iir & DE_PIPEB_VBLANK)
  719. drm_handle_vblank(dev, 1);
  720. if (de_iir & DE_PLANEA_FLIP_DONE) {
  721. intel_prepare_page_flip(dev, 0);
  722. intel_finish_page_flip_plane(dev, 0);
  723. }
  724. if (de_iir & DE_PLANEB_FLIP_DONE) {
  725. intel_prepare_page_flip(dev, 1);
  726. intel_finish_page_flip_plane(dev, 1);
  727. }
  728. /* check event from PCH */
  729. if (de_iir & DE_PCH_EVENT) {
  730. u32 pch_iir = I915_READ(SDEIIR);
  731. if (HAS_PCH_CPT(dev))
  732. cpt_irq_handler(dev, pch_iir);
  733. else
  734. ibx_irq_handler(dev, pch_iir);
  735. /* should clear PCH hotplug event before clear CPU irq */
  736. I915_WRITE(SDEIIR, pch_iir);
  737. }
  738. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  739. ironlake_handle_rps_change(dev);
  740. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  741. gen6_queue_rps_work(dev_priv, pm_iir);
  742. I915_WRITE(GTIIR, gt_iir);
  743. I915_WRITE(DEIIR, de_iir);
  744. I915_WRITE(GEN6_PMIIR, pm_iir);
  745. done:
  746. I915_WRITE(DEIER, de_ier);
  747. POSTING_READ(DEIER);
  748. I915_WRITE(SDEIER, sde_ier);
  749. POSTING_READ(SDEIER);
  750. return ret;
  751. }
  752. /**
  753. * i915_error_work_func - do process context error handling work
  754. * @work: work struct
  755. *
  756. * Fire an error uevent so userspace can see that a hang or error
  757. * was detected.
  758. */
  759. static void i915_error_work_func(struct work_struct *work)
  760. {
  761. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  762. work);
  763. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  764. gpu_error);
  765. struct drm_device *dev = dev_priv->dev;
  766. struct intel_ring_buffer *ring;
  767. char *error_event[] = { "ERROR=1", NULL };
  768. char *reset_event[] = { "RESET=1", NULL };
  769. char *reset_done_event[] = { "ERROR=0", NULL };
  770. int i, ret;
  771. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  772. /*
  773. * Note that there's only one work item which does gpu resets, so we
  774. * need not worry about concurrent gpu resets potentially incrementing
  775. * error->reset_counter twice. We only need to take care of another
  776. * racing irq/hangcheck declaring the gpu dead for a second time. A
  777. * quick check for that is good enough: schedule_work ensures the
  778. * correct ordering between hang detection and this work item, and since
  779. * the reset in-progress bit is only ever set by code outside of this
  780. * work we don't need to worry about any other races.
  781. */
  782. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  783. DRM_DEBUG_DRIVER("resetting chip\n");
  784. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  785. reset_event);
  786. ret = i915_reset(dev);
  787. if (ret == 0) {
  788. /*
  789. * After all the gem state is reset, increment the reset
  790. * counter and wake up everyone waiting for the reset to
  791. * complete.
  792. *
  793. * Since unlock operations are a one-sided barrier only,
  794. * we need to insert a barrier here to order any seqno
  795. * updates before
  796. * the counter increment.
  797. */
  798. smp_mb__before_atomic_inc();
  799. atomic_inc(&dev_priv->gpu_error.reset_counter);
  800. kobject_uevent_env(&dev->primary->kdev.kobj,
  801. KOBJ_CHANGE, reset_done_event);
  802. } else {
  803. atomic_set(&error->reset_counter, I915_WEDGED);
  804. }
  805. for_each_ring(ring, dev_priv, i)
  806. wake_up_all(&ring->irq_queue);
  807. intel_display_handle_reset(dev);
  808. wake_up_all(&dev_priv->gpu_error.reset_queue);
  809. }
  810. }
  811. /* NB: please notice the memset */
  812. static void i915_get_extra_instdone(struct drm_device *dev,
  813. uint32_t *instdone)
  814. {
  815. struct drm_i915_private *dev_priv = dev->dev_private;
  816. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  817. switch(INTEL_INFO(dev)->gen) {
  818. case 2:
  819. case 3:
  820. instdone[0] = I915_READ(INSTDONE);
  821. break;
  822. case 4:
  823. case 5:
  824. case 6:
  825. instdone[0] = I915_READ(INSTDONE_I965);
  826. instdone[1] = I915_READ(INSTDONE1);
  827. break;
  828. default:
  829. WARN_ONCE(1, "Unsupported platform\n");
  830. case 7:
  831. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  832. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  833. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  834. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  835. break;
  836. }
  837. }
  838. #ifdef CONFIG_DEBUG_FS
  839. static struct drm_i915_error_object *
  840. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  841. struct drm_i915_gem_object *src,
  842. const int num_pages)
  843. {
  844. struct drm_i915_error_object *dst;
  845. int i;
  846. u32 reloc_offset;
  847. if (src == NULL || src->pages == NULL)
  848. return NULL;
  849. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  850. if (dst == NULL)
  851. return NULL;
  852. reloc_offset = src->gtt_offset;
  853. for (i = 0; i < num_pages; i++) {
  854. unsigned long flags;
  855. void *d;
  856. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  857. if (d == NULL)
  858. goto unwind;
  859. local_irq_save(flags);
  860. if (reloc_offset < dev_priv->gtt.mappable_end &&
  861. src->has_global_gtt_mapping) {
  862. void __iomem *s;
  863. /* Simply ignore tiling or any overlapping fence.
  864. * It's part of the error state, and this hopefully
  865. * captures what the GPU read.
  866. */
  867. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  868. reloc_offset);
  869. memcpy_fromio(d, s, PAGE_SIZE);
  870. io_mapping_unmap_atomic(s);
  871. } else if (src->stolen) {
  872. unsigned long offset;
  873. offset = dev_priv->mm.stolen_base;
  874. offset += src->stolen->start;
  875. offset += i << PAGE_SHIFT;
  876. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  877. } else {
  878. struct page *page;
  879. void *s;
  880. page = i915_gem_object_get_page(src, i);
  881. drm_clflush_pages(&page, 1);
  882. s = kmap_atomic(page);
  883. memcpy(d, s, PAGE_SIZE);
  884. kunmap_atomic(s);
  885. drm_clflush_pages(&page, 1);
  886. }
  887. local_irq_restore(flags);
  888. dst->pages[i] = d;
  889. reloc_offset += PAGE_SIZE;
  890. }
  891. dst->page_count = num_pages;
  892. dst->gtt_offset = src->gtt_offset;
  893. return dst;
  894. unwind:
  895. while (i--)
  896. kfree(dst->pages[i]);
  897. kfree(dst);
  898. return NULL;
  899. }
  900. #define i915_error_object_create(dev_priv, src) \
  901. i915_error_object_create_sized((dev_priv), (src), \
  902. (src)->base.size>>PAGE_SHIFT)
  903. static void
  904. i915_error_object_free(struct drm_i915_error_object *obj)
  905. {
  906. int page;
  907. if (obj == NULL)
  908. return;
  909. for (page = 0; page < obj->page_count; page++)
  910. kfree(obj->pages[page]);
  911. kfree(obj);
  912. }
  913. void
  914. i915_error_state_free(struct kref *error_ref)
  915. {
  916. struct drm_i915_error_state *error = container_of(error_ref,
  917. typeof(*error), ref);
  918. int i;
  919. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  920. i915_error_object_free(error->ring[i].batchbuffer);
  921. i915_error_object_free(error->ring[i].ringbuffer);
  922. kfree(error->ring[i].requests);
  923. }
  924. kfree(error->active_bo);
  925. kfree(error->overlay);
  926. kfree(error);
  927. }
  928. static void capture_bo(struct drm_i915_error_buffer *err,
  929. struct drm_i915_gem_object *obj)
  930. {
  931. err->size = obj->base.size;
  932. err->name = obj->base.name;
  933. err->rseqno = obj->last_read_seqno;
  934. err->wseqno = obj->last_write_seqno;
  935. err->gtt_offset = obj->gtt_offset;
  936. err->read_domains = obj->base.read_domains;
  937. err->write_domain = obj->base.write_domain;
  938. err->fence_reg = obj->fence_reg;
  939. err->pinned = 0;
  940. if (obj->pin_count > 0)
  941. err->pinned = 1;
  942. if (obj->user_pin_count > 0)
  943. err->pinned = -1;
  944. err->tiling = obj->tiling_mode;
  945. err->dirty = obj->dirty;
  946. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  947. err->ring = obj->ring ? obj->ring->id : -1;
  948. err->cache_level = obj->cache_level;
  949. }
  950. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  951. int count, struct list_head *head)
  952. {
  953. struct drm_i915_gem_object *obj;
  954. int i = 0;
  955. list_for_each_entry(obj, head, mm_list) {
  956. capture_bo(err++, obj);
  957. if (++i == count)
  958. break;
  959. }
  960. return i;
  961. }
  962. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  963. int count, struct list_head *head)
  964. {
  965. struct drm_i915_gem_object *obj;
  966. int i = 0;
  967. list_for_each_entry(obj, head, gtt_list) {
  968. if (obj->pin_count == 0)
  969. continue;
  970. capture_bo(err++, obj);
  971. if (++i == count)
  972. break;
  973. }
  974. return i;
  975. }
  976. static void i915_gem_record_fences(struct drm_device *dev,
  977. struct drm_i915_error_state *error)
  978. {
  979. struct drm_i915_private *dev_priv = dev->dev_private;
  980. int i;
  981. /* Fences */
  982. switch (INTEL_INFO(dev)->gen) {
  983. case 7:
  984. case 6:
  985. for (i = 0; i < 16; i++)
  986. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  987. break;
  988. case 5:
  989. case 4:
  990. for (i = 0; i < 16; i++)
  991. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  992. break;
  993. case 3:
  994. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  995. for (i = 0; i < 8; i++)
  996. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  997. case 2:
  998. for (i = 0; i < 8; i++)
  999. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1000. break;
  1001. default:
  1002. BUG();
  1003. }
  1004. }
  1005. static struct drm_i915_error_object *
  1006. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1007. struct intel_ring_buffer *ring)
  1008. {
  1009. struct drm_i915_gem_object *obj;
  1010. u32 seqno;
  1011. if (!ring->get_seqno)
  1012. return NULL;
  1013. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1014. u32 acthd = I915_READ(ACTHD);
  1015. if (WARN_ON(ring->id != RCS))
  1016. return NULL;
  1017. obj = ring->private;
  1018. if (acthd >= obj->gtt_offset &&
  1019. acthd < obj->gtt_offset + obj->base.size)
  1020. return i915_error_object_create(dev_priv, obj);
  1021. }
  1022. seqno = ring->get_seqno(ring, false);
  1023. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1024. if (obj->ring != ring)
  1025. continue;
  1026. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1027. continue;
  1028. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1029. continue;
  1030. /* We need to copy these to an anonymous buffer as the simplest
  1031. * method to avoid being overwritten by userspace.
  1032. */
  1033. return i915_error_object_create(dev_priv, obj);
  1034. }
  1035. return NULL;
  1036. }
  1037. static void i915_record_ring_state(struct drm_device *dev,
  1038. struct drm_i915_error_state *error,
  1039. struct intel_ring_buffer *ring)
  1040. {
  1041. struct drm_i915_private *dev_priv = dev->dev_private;
  1042. if (INTEL_INFO(dev)->gen >= 6) {
  1043. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1044. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1045. error->semaphore_mboxes[ring->id][0]
  1046. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1047. error->semaphore_mboxes[ring->id][1]
  1048. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1049. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1050. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1051. }
  1052. if (INTEL_INFO(dev)->gen >= 4) {
  1053. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1054. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1055. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1056. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1057. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1058. if (ring->id == RCS)
  1059. error->bbaddr = I915_READ64(BB_ADDR);
  1060. } else {
  1061. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1062. error->ipeir[ring->id] = I915_READ(IPEIR);
  1063. error->ipehr[ring->id] = I915_READ(IPEHR);
  1064. error->instdone[ring->id] = I915_READ(INSTDONE);
  1065. }
  1066. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1067. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1068. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1069. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1070. error->head[ring->id] = I915_READ_HEAD(ring);
  1071. error->tail[ring->id] = I915_READ_TAIL(ring);
  1072. error->ctl[ring->id] = I915_READ_CTL(ring);
  1073. error->cpu_ring_head[ring->id] = ring->head;
  1074. error->cpu_ring_tail[ring->id] = ring->tail;
  1075. }
  1076. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1077. struct drm_i915_error_state *error,
  1078. struct drm_i915_error_ring *ering)
  1079. {
  1080. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1081. struct drm_i915_gem_object *obj;
  1082. /* Currently render ring is the only HW context user */
  1083. if (ring->id != RCS || !error->ccid)
  1084. return;
  1085. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1086. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1087. ering->ctx = i915_error_object_create_sized(dev_priv,
  1088. obj, 1);
  1089. }
  1090. }
  1091. }
  1092. static void i915_gem_record_rings(struct drm_device *dev,
  1093. struct drm_i915_error_state *error)
  1094. {
  1095. struct drm_i915_private *dev_priv = dev->dev_private;
  1096. struct intel_ring_buffer *ring;
  1097. struct drm_i915_gem_request *request;
  1098. int i, count;
  1099. for_each_ring(ring, dev_priv, i) {
  1100. i915_record_ring_state(dev, error, ring);
  1101. error->ring[i].batchbuffer =
  1102. i915_error_first_batchbuffer(dev_priv, ring);
  1103. error->ring[i].ringbuffer =
  1104. i915_error_object_create(dev_priv, ring->obj);
  1105. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1106. count = 0;
  1107. list_for_each_entry(request, &ring->request_list, list)
  1108. count++;
  1109. error->ring[i].num_requests = count;
  1110. error->ring[i].requests =
  1111. kmalloc(count*sizeof(struct drm_i915_error_request),
  1112. GFP_ATOMIC);
  1113. if (error->ring[i].requests == NULL) {
  1114. error->ring[i].num_requests = 0;
  1115. continue;
  1116. }
  1117. count = 0;
  1118. list_for_each_entry(request, &ring->request_list, list) {
  1119. struct drm_i915_error_request *erq;
  1120. erq = &error->ring[i].requests[count++];
  1121. erq->seqno = request->seqno;
  1122. erq->jiffies = request->emitted_jiffies;
  1123. erq->tail = request->tail;
  1124. }
  1125. }
  1126. }
  1127. /**
  1128. * i915_capture_error_state - capture an error record for later analysis
  1129. * @dev: drm device
  1130. *
  1131. * Should be called when an error is detected (either a hang or an error
  1132. * interrupt) to capture error state from the time of the error. Fills
  1133. * out a structure which becomes available in debugfs for user level tools
  1134. * to pick up.
  1135. */
  1136. static void i915_capture_error_state(struct drm_device *dev)
  1137. {
  1138. struct drm_i915_private *dev_priv = dev->dev_private;
  1139. struct drm_i915_gem_object *obj;
  1140. struct drm_i915_error_state *error;
  1141. unsigned long flags;
  1142. int i, pipe;
  1143. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1144. error = dev_priv->gpu_error.first_error;
  1145. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1146. if (error)
  1147. return;
  1148. /* Account for pipe specific data like PIPE*STAT */
  1149. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1150. if (!error) {
  1151. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1152. return;
  1153. }
  1154. DRM_INFO("capturing error event; look for more information in "
  1155. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1156. dev->primary->index);
  1157. kref_init(&error->ref);
  1158. error->eir = I915_READ(EIR);
  1159. error->pgtbl_er = I915_READ(PGTBL_ER);
  1160. if (HAS_HW_CONTEXTS(dev))
  1161. error->ccid = I915_READ(CCID);
  1162. if (HAS_PCH_SPLIT(dev))
  1163. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1164. else if (IS_VALLEYVIEW(dev))
  1165. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1166. else if (IS_GEN2(dev))
  1167. error->ier = I915_READ16(IER);
  1168. else
  1169. error->ier = I915_READ(IER);
  1170. if (INTEL_INFO(dev)->gen >= 6)
  1171. error->derrmr = I915_READ(DERRMR);
  1172. if (IS_VALLEYVIEW(dev))
  1173. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1174. else if (INTEL_INFO(dev)->gen >= 7)
  1175. error->forcewake = I915_READ(FORCEWAKE_MT);
  1176. else if (INTEL_INFO(dev)->gen == 6)
  1177. error->forcewake = I915_READ(FORCEWAKE);
  1178. if (!HAS_PCH_SPLIT(dev))
  1179. for_each_pipe(pipe)
  1180. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1181. if (INTEL_INFO(dev)->gen >= 6) {
  1182. error->error = I915_READ(ERROR_GEN6);
  1183. error->done_reg = I915_READ(DONE_REG);
  1184. }
  1185. if (INTEL_INFO(dev)->gen == 7)
  1186. error->err_int = I915_READ(GEN7_ERR_INT);
  1187. i915_get_extra_instdone(dev, error->extra_instdone);
  1188. i915_gem_record_fences(dev, error);
  1189. i915_gem_record_rings(dev, error);
  1190. /* Record buffers on the active and pinned lists. */
  1191. error->active_bo = NULL;
  1192. error->pinned_bo = NULL;
  1193. i = 0;
  1194. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1195. i++;
  1196. error->active_bo_count = i;
  1197. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1198. if (obj->pin_count)
  1199. i++;
  1200. error->pinned_bo_count = i - error->active_bo_count;
  1201. error->active_bo = NULL;
  1202. error->pinned_bo = NULL;
  1203. if (i) {
  1204. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1205. GFP_ATOMIC);
  1206. if (error->active_bo)
  1207. error->pinned_bo =
  1208. error->active_bo + error->active_bo_count;
  1209. }
  1210. if (error->active_bo)
  1211. error->active_bo_count =
  1212. capture_active_bo(error->active_bo,
  1213. error->active_bo_count,
  1214. &dev_priv->mm.active_list);
  1215. if (error->pinned_bo)
  1216. error->pinned_bo_count =
  1217. capture_pinned_bo(error->pinned_bo,
  1218. error->pinned_bo_count,
  1219. &dev_priv->mm.bound_list);
  1220. do_gettimeofday(&error->time);
  1221. error->overlay = intel_overlay_capture_error_state(dev);
  1222. error->display = intel_display_capture_error_state(dev);
  1223. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1224. if (dev_priv->gpu_error.first_error == NULL) {
  1225. dev_priv->gpu_error.first_error = error;
  1226. error = NULL;
  1227. }
  1228. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1229. if (error)
  1230. i915_error_state_free(&error->ref);
  1231. }
  1232. void i915_destroy_error_state(struct drm_device *dev)
  1233. {
  1234. struct drm_i915_private *dev_priv = dev->dev_private;
  1235. struct drm_i915_error_state *error;
  1236. unsigned long flags;
  1237. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1238. error = dev_priv->gpu_error.first_error;
  1239. dev_priv->gpu_error.first_error = NULL;
  1240. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1241. if (error)
  1242. kref_put(&error->ref, i915_error_state_free);
  1243. }
  1244. #else
  1245. #define i915_capture_error_state(x)
  1246. #endif
  1247. static void i915_report_and_clear_eir(struct drm_device *dev)
  1248. {
  1249. struct drm_i915_private *dev_priv = dev->dev_private;
  1250. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1251. u32 eir = I915_READ(EIR);
  1252. int pipe, i;
  1253. if (!eir)
  1254. return;
  1255. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1256. i915_get_extra_instdone(dev, instdone);
  1257. if (IS_G4X(dev)) {
  1258. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1259. u32 ipeir = I915_READ(IPEIR_I965);
  1260. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1261. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1262. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1263. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1264. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1265. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1266. I915_WRITE(IPEIR_I965, ipeir);
  1267. POSTING_READ(IPEIR_I965);
  1268. }
  1269. if (eir & GM45_ERROR_PAGE_TABLE) {
  1270. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1271. pr_err("page table error\n");
  1272. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1273. I915_WRITE(PGTBL_ER, pgtbl_err);
  1274. POSTING_READ(PGTBL_ER);
  1275. }
  1276. }
  1277. if (!IS_GEN2(dev)) {
  1278. if (eir & I915_ERROR_PAGE_TABLE) {
  1279. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1280. pr_err("page table error\n");
  1281. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1282. I915_WRITE(PGTBL_ER, pgtbl_err);
  1283. POSTING_READ(PGTBL_ER);
  1284. }
  1285. }
  1286. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1287. pr_err("memory refresh error:\n");
  1288. for_each_pipe(pipe)
  1289. pr_err("pipe %c stat: 0x%08x\n",
  1290. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1291. /* pipestat has already been acked */
  1292. }
  1293. if (eir & I915_ERROR_INSTRUCTION) {
  1294. pr_err("instruction error\n");
  1295. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1296. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1297. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1298. if (INTEL_INFO(dev)->gen < 4) {
  1299. u32 ipeir = I915_READ(IPEIR);
  1300. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1301. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1302. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1303. I915_WRITE(IPEIR, ipeir);
  1304. POSTING_READ(IPEIR);
  1305. } else {
  1306. u32 ipeir = I915_READ(IPEIR_I965);
  1307. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1308. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1309. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1310. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1311. I915_WRITE(IPEIR_I965, ipeir);
  1312. POSTING_READ(IPEIR_I965);
  1313. }
  1314. }
  1315. I915_WRITE(EIR, eir);
  1316. POSTING_READ(EIR);
  1317. eir = I915_READ(EIR);
  1318. if (eir) {
  1319. /*
  1320. * some errors might have become stuck,
  1321. * mask them.
  1322. */
  1323. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1324. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1325. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1326. }
  1327. }
  1328. /**
  1329. * i915_handle_error - handle an error interrupt
  1330. * @dev: drm device
  1331. *
  1332. * Do some basic checking of regsiter state at error interrupt time and
  1333. * dump it to the syslog. Also call i915_capture_error_state() to make
  1334. * sure we get a record and make it available in debugfs. Fire a uevent
  1335. * so userspace knows something bad happened (should trigger collection
  1336. * of a ring dump etc.).
  1337. */
  1338. void i915_handle_error(struct drm_device *dev, bool wedged)
  1339. {
  1340. struct drm_i915_private *dev_priv = dev->dev_private;
  1341. struct intel_ring_buffer *ring;
  1342. int i;
  1343. i915_capture_error_state(dev);
  1344. i915_report_and_clear_eir(dev);
  1345. if (wedged) {
  1346. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1347. &dev_priv->gpu_error.reset_counter);
  1348. /*
  1349. * Wakeup waiting processes so that the reset work item
  1350. * doesn't deadlock trying to grab various locks.
  1351. */
  1352. for_each_ring(ring, dev_priv, i)
  1353. wake_up_all(&ring->irq_queue);
  1354. }
  1355. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1356. }
  1357. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1358. {
  1359. drm_i915_private_t *dev_priv = dev->dev_private;
  1360. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1361. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1362. struct drm_i915_gem_object *obj;
  1363. struct intel_unpin_work *work;
  1364. unsigned long flags;
  1365. bool stall_detected;
  1366. /* Ignore early vblank irqs */
  1367. if (intel_crtc == NULL)
  1368. return;
  1369. spin_lock_irqsave(&dev->event_lock, flags);
  1370. work = intel_crtc->unpin_work;
  1371. if (work == NULL ||
  1372. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1373. !work->enable_stall_check) {
  1374. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1375. spin_unlock_irqrestore(&dev->event_lock, flags);
  1376. return;
  1377. }
  1378. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1379. obj = work->pending_flip_obj;
  1380. if (INTEL_INFO(dev)->gen >= 4) {
  1381. int dspsurf = DSPSURF(intel_crtc->plane);
  1382. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1383. obj->gtt_offset;
  1384. } else {
  1385. int dspaddr = DSPADDR(intel_crtc->plane);
  1386. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1387. crtc->y * crtc->fb->pitches[0] +
  1388. crtc->x * crtc->fb->bits_per_pixel/8);
  1389. }
  1390. spin_unlock_irqrestore(&dev->event_lock, flags);
  1391. if (stall_detected) {
  1392. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1393. intel_prepare_page_flip(dev, intel_crtc->plane);
  1394. }
  1395. }
  1396. /* Called from drm generic code, passed 'crtc' which
  1397. * we use as a pipe index
  1398. */
  1399. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1400. {
  1401. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1402. unsigned long irqflags;
  1403. if (!i915_pipe_enabled(dev, pipe))
  1404. return -EINVAL;
  1405. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1406. if (INTEL_INFO(dev)->gen >= 4)
  1407. i915_enable_pipestat(dev_priv, pipe,
  1408. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1409. else
  1410. i915_enable_pipestat(dev_priv, pipe,
  1411. PIPE_VBLANK_INTERRUPT_ENABLE);
  1412. /* maintain vblank delivery even in deep C-states */
  1413. if (dev_priv->info->gen == 3)
  1414. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1415. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1416. return 0;
  1417. }
  1418. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1419. {
  1420. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1421. unsigned long irqflags;
  1422. if (!i915_pipe_enabled(dev, pipe))
  1423. return -EINVAL;
  1424. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1425. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1426. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1427. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1428. return 0;
  1429. }
  1430. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1431. {
  1432. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1433. unsigned long irqflags;
  1434. if (!i915_pipe_enabled(dev, pipe))
  1435. return -EINVAL;
  1436. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1437. ironlake_enable_display_irq(dev_priv,
  1438. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1439. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1440. return 0;
  1441. }
  1442. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1443. {
  1444. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1445. unsigned long irqflags;
  1446. u32 imr;
  1447. if (!i915_pipe_enabled(dev, pipe))
  1448. return -EINVAL;
  1449. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1450. imr = I915_READ(VLV_IMR);
  1451. if (pipe == 0)
  1452. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1453. else
  1454. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1455. I915_WRITE(VLV_IMR, imr);
  1456. i915_enable_pipestat(dev_priv, pipe,
  1457. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1458. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1459. return 0;
  1460. }
  1461. /* Called from drm generic code, passed 'crtc' which
  1462. * we use as a pipe index
  1463. */
  1464. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1465. {
  1466. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1467. unsigned long irqflags;
  1468. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1469. if (dev_priv->info->gen == 3)
  1470. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1471. i915_disable_pipestat(dev_priv, pipe,
  1472. PIPE_VBLANK_INTERRUPT_ENABLE |
  1473. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1474. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1475. }
  1476. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1477. {
  1478. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1479. unsigned long irqflags;
  1480. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1481. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1482. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1483. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1484. }
  1485. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1486. {
  1487. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1488. unsigned long irqflags;
  1489. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1490. ironlake_disable_display_irq(dev_priv,
  1491. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1492. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1493. }
  1494. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1495. {
  1496. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1497. unsigned long irqflags;
  1498. u32 imr;
  1499. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1500. i915_disable_pipestat(dev_priv, pipe,
  1501. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1502. imr = I915_READ(VLV_IMR);
  1503. if (pipe == 0)
  1504. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1505. else
  1506. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1507. I915_WRITE(VLV_IMR, imr);
  1508. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1509. }
  1510. static u32
  1511. ring_last_seqno(struct intel_ring_buffer *ring)
  1512. {
  1513. return list_entry(ring->request_list.prev,
  1514. struct drm_i915_gem_request, list)->seqno;
  1515. }
  1516. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1517. {
  1518. if (list_empty(&ring->request_list) ||
  1519. i915_seqno_passed(ring->get_seqno(ring, false),
  1520. ring_last_seqno(ring))) {
  1521. /* Issue a wake-up to catch stuck h/w. */
  1522. if (waitqueue_active(&ring->irq_queue)) {
  1523. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1524. ring->name);
  1525. wake_up_all(&ring->irq_queue);
  1526. *err = true;
  1527. }
  1528. return true;
  1529. }
  1530. return false;
  1531. }
  1532. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1533. {
  1534. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1535. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1536. struct intel_ring_buffer *signaller;
  1537. u32 cmd, ipehr, acthd_min;
  1538. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1539. if ((ipehr & ~(0x3 << 16)) !=
  1540. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1541. return false;
  1542. /* ACTHD is likely pointing to the dword after the actual command,
  1543. * so scan backwards until we find the MBOX.
  1544. */
  1545. acthd_min = max((int)acthd - 3 * 4, 0);
  1546. do {
  1547. cmd = ioread32(ring->virtual_start + acthd);
  1548. if (cmd == ipehr)
  1549. break;
  1550. acthd -= 4;
  1551. if (acthd < acthd_min)
  1552. return false;
  1553. } while (1);
  1554. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1555. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1556. ioread32(ring->virtual_start+acthd+4)+1);
  1557. }
  1558. static bool kick_ring(struct intel_ring_buffer *ring)
  1559. {
  1560. struct drm_device *dev = ring->dev;
  1561. struct drm_i915_private *dev_priv = dev->dev_private;
  1562. u32 tmp = I915_READ_CTL(ring);
  1563. if (tmp & RING_WAIT) {
  1564. DRM_ERROR("Kicking stuck wait on %s\n",
  1565. ring->name);
  1566. I915_WRITE_CTL(ring, tmp);
  1567. return true;
  1568. }
  1569. if (INTEL_INFO(dev)->gen >= 6 &&
  1570. tmp & RING_WAIT_SEMAPHORE &&
  1571. semaphore_passed(ring)) {
  1572. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1573. ring->name);
  1574. I915_WRITE_CTL(ring, tmp);
  1575. return true;
  1576. }
  1577. return false;
  1578. }
  1579. static bool i915_hangcheck_hung(struct drm_device *dev)
  1580. {
  1581. drm_i915_private_t *dev_priv = dev->dev_private;
  1582. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1583. bool hung = true;
  1584. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1585. i915_handle_error(dev, true);
  1586. if (!IS_GEN2(dev)) {
  1587. struct intel_ring_buffer *ring;
  1588. int i;
  1589. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1590. * If so we can simply poke the RB_WAIT bit
  1591. * and break the hang. This should work on
  1592. * all but the second generation chipsets.
  1593. */
  1594. for_each_ring(ring, dev_priv, i)
  1595. hung &= !kick_ring(ring);
  1596. }
  1597. return hung;
  1598. }
  1599. return false;
  1600. }
  1601. /**
  1602. * This is called when the chip hasn't reported back with completed
  1603. * batchbuffers in a long time. The first time this is called we simply record
  1604. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1605. * again, we assume the chip is wedged and try to fix it.
  1606. */
  1607. void i915_hangcheck_elapsed(unsigned long data)
  1608. {
  1609. struct drm_device *dev = (struct drm_device *)data;
  1610. drm_i915_private_t *dev_priv = dev->dev_private;
  1611. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1612. struct intel_ring_buffer *ring;
  1613. bool err = false, idle;
  1614. int i;
  1615. if (!i915_enable_hangcheck)
  1616. return;
  1617. memset(acthd, 0, sizeof(acthd));
  1618. idle = true;
  1619. for_each_ring(ring, dev_priv, i) {
  1620. idle &= i915_hangcheck_ring_idle(ring, &err);
  1621. acthd[i] = intel_ring_get_active_head(ring);
  1622. }
  1623. /* If all work is done then ACTHD clearly hasn't advanced. */
  1624. if (idle) {
  1625. if (err) {
  1626. if (i915_hangcheck_hung(dev))
  1627. return;
  1628. goto repeat;
  1629. }
  1630. dev_priv->gpu_error.hangcheck_count = 0;
  1631. return;
  1632. }
  1633. i915_get_extra_instdone(dev, instdone);
  1634. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1635. sizeof(acthd)) == 0 &&
  1636. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1637. sizeof(instdone)) == 0) {
  1638. if (i915_hangcheck_hung(dev))
  1639. return;
  1640. } else {
  1641. dev_priv->gpu_error.hangcheck_count = 0;
  1642. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1643. sizeof(acthd));
  1644. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1645. sizeof(instdone));
  1646. }
  1647. repeat:
  1648. /* Reset timer case chip hangs without another request being added */
  1649. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1650. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1651. }
  1652. /* drm_dma.h hooks
  1653. */
  1654. static void ironlake_irq_preinstall(struct drm_device *dev)
  1655. {
  1656. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1657. atomic_set(&dev_priv->irq_received, 0);
  1658. I915_WRITE(HWSTAM, 0xeffe);
  1659. /* XXX hotplug from PCH */
  1660. I915_WRITE(DEIMR, 0xffffffff);
  1661. I915_WRITE(DEIER, 0x0);
  1662. POSTING_READ(DEIER);
  1663. /* and GT */
  1664. I915_WRITE(GTIMR, 0xffffffff);
  1665. I915_WRITE(GTIER, 0x0);
  1666. POSTING_READ(GTIER);
  1667. /* south display irq */
  1668. I915_WRITE(SDEIMR, 0xffffffff);
  1669. /*
  1670. * SDEIER is also touched by the interrupt handler to work around missed
  1671. * PCH interrupts. Hence we can't update it after the interrupt handler
  1672. * is enabled - instead we unconditionally enable all PCH interrupt
  1673. * sources here, but then only unmask them as needed with SDEIMR.
  1674. */
  1675. I915_WRITE(SDEIER, 0xffffffff);
  1676. POSTING_READ(SDEIER);
  1677. }
  1678. static void valleyview_irq_preinstall(struct drm_device *dev)
  1679. {
  1680. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1681. int pipe;
  1682. atomic_set(&dev_priv->irq_received, 0);
  1683. /* VLV magic */
  1684. I915_WRITE(VLV_IMR, 0);
  1685. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1686. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1687. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1688. /* and GT */
  1689. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1690. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1691. I915_WRITE(GTIMR, 0xffffffff);
  1692. I915_WRITE(GTIER, 0x0);
  1693. POSTING_READ(GTIER);
  1694. I915_WRITE(DPINVGTT, 0xff);
  1695. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1696. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1697. for_each_pipe(pipe)
  1698. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1699. I915_WRITE(VLV_IIR, 0xffffffff);
  1700. I915_WRITE(VLV_IMR, 0xffffffff);
  1701. I915_WRITE(VLV_IER, 0x0);
  1702. POSTING_READ(VLV_IER);
  1703. }
  1704. static void ibx_hpd_irq_setup(struct drm_device *dev)
  1705. {
  1706. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1707. struct drm_mode_config *mode_config = &dev->mode_config;
  1708. struct intel_encoder *intel_encoder;
  1709. u32 mask = ~I915_READ(SDEIMR);
  1710. u32 hotplug;
  1711. if (HAS_PCH_IBX(dev)) {
  1712. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1713. mask |= hpd_ibx[intel_encoder->hpd_pin];
  1714. } else {
  1715. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1716. mask |= hpd_cpt[intel_encoder->hpd_pin];
  1717. }
  1718. I915_WRITE(SDEIMR, ~mask);
  1719. /*
  1720. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1721. * duration to 2ms (which is the minimum in the Display Port spec)
  1722. *
  1723. * This register is the same on all known PCH chips.
  1724. */
  1725. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1726. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1727. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1728. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1729. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1730. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1731. }
  1732. static void ibx_irq_postinstall(struct drm_device *dev)
  1733. {
  1734. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1735. u32 mask;
  1736. if (HAS_PCH_IBX(dev))
  1737. mask = SDE_GMBUS | SDE_AUX_MASK;
  1738. else
  1739. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  1740. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1741. I915_WRITE(SDEIMR, ~mask);
  1742. }
  1743. static int ironlake_irq_postinstall(struct drm_device *dev)
  1744. {
  1745. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1746. /* enable kind of interrupts always enabled */
  1747. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1748. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1749. DE_AUX_CHANNEL_A;
  1750. u32 render_irqs;
  1751. dev_priv->irq_mask = ~display_mask;
  1752. /* should always can generate irq */
  1753. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1754. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1755. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1756. POSTING_READ(DEIER);
  1757. dev_priv->gt_irq_mask = ~0;
  1758. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1759. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1760. if (IS_GEN6(dev))
  1761. render_irqs =
  1762. GT_USER_INTERRUPT |
  1763. GEN6_BSD_USER_INTERRUPT |
  1764. GEN6_BLITTER_USER_INTERRUPT;
  1765. else
  1766. render_irqs =
  1767. GT_USER_INTERRUPT |
  1768. GT_PIPE_NOTIFY |
  1769. GT_BSD_USER_INTERRUPT;
  1770. I915_WRITE(GTIER, render_irqs);
  1771. POSTING_READ(GTIER);
  1772. ibx_irq_postinstall(dev);
  1773. if (IS_IRONLAKE_M(dev)) {
  1774. /* Clear & enable PCU event interrupts */
  1775. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1776. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1777. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1778. }
  1779. return 0;
  1780. }
  1781. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1782. {
  1783. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1784. /* enable kind of interrupts always enabled */
  1785. u32 display_mask =
  1786. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1787. DE_PLANEC_FLIP_DONE_IVB |
  1788. DE_PLANEB_FLIP_DONE_IVB |
  1789. DE_PLANEA_FLIP_DONE_IVB |
  1790. DE_AUX_CHANNEL_A_IVB;
  1791. u32 render_irqs;
  1792. dev_priv->irq_mask = ~display_mask;
  1793. /* should always can generate irq */
  1794. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1795. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1796. I915_WRITE(DEIER,
  1797. display_mask |
  1798. DE_PIPEC_VBLANK_IVB |
  1799. DE_PIPEB_VBLANK_IVB |
  1800. DE_PIPEA_VBLANK_IVB);
  1801. POSTING_READ(DEIER);
  1802. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1803. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1804. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1805. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1806. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1807. I915_WRITE(GTIER, render_irqs);
  1808. POSTING_READ(GTIER);
  1809. ibx_irq_postinstall(dev);
  1810. return 0;
  1811. }
  1812. static int valleyview_irq_postinstall(struct drm_device *dev)
  1813. {
  1814. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1815. u32 enable_mask;
  1816. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1817. u32 render_irqs;
  1818. u16 msid;
  1819. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1820. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1821. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1822. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1823. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1824. /*
  1825. *Leave vblank interrupts masked initially. enable/disable will
  1826. * toggle them based on usage.
  1827. */
  1828. dev_priv->irq_mask = (~enable_mask) |
  1829. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1830. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1831. /* Hack for broken MSIs on VLV */
  1832. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1833. pci_read_config_word(dev->pdev, 0x98, &msid);
  1834. msid &= 0xff; /* mask out delivery bits */
  1835. msid |= (1<<14);
  1836. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1837. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1838. POSTING_READ(PORT_HOTPLUG_EN);
  1839. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1840. I915_WRITE(VLV_IER, enable_mask);
  1841. I915_WRITE(VLV_IIR, 0xffffffff);
  1842. I915_WRITE(PIPESTAT(0), 0xffff);
  1843. I915_WRITE(PIPESTAT(1), 0xffff);
  1844. POSTING_READ(VLV_IER);
  1845. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1846. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1847. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1848. I915_WRITE(VLV_IIR, 0xffffffff);
  1849. I915_WRITE(VLV_IIR, 0xffffffff);
  1850. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1851. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1852. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1853. GEN6_BLITTER_USER_INTERRUPT;
  1854. I915_WRITE(GTIER, render_irqs);
  1855. POSTING_READ(GTIER);
  1856. /* ack & enable invalid PTE error interrupts */
  1857. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1858. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1859. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1860. #endif
  1861. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1862. return 0;
  1863. }
  1864. static void valleyview_irq_uninstall(struct drm_device *dev)
  1865. {
  1866. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1867. int pipe;
  1868. if (!dev_priv)
  1869. return;
  1870. for_each_pipe(pipe)
  1871. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1872. I915_WRITE(HWSTAM, 0xffffffff);
  1873. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1874. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1875. for_each_pipe(pipe)
  1876. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1877. I915_WRITE(VLV_IIR, 0xffffffff);
  1878. I915_WRITE(VLV_IMR, 0xffffffff);
  1879. I915_WRITE(VLV_IER, 0x0);
  1880. POSTING_READ(VLV_IER);
  1881. }
  1882. static void ironlake_irq_uninstall(struct drm_device *dev)
  1883. {
  1884. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1885. if (!dev_priv)
  1886. return;
  1887. I915_WRITE(HWSTAM, 0xffffffff);
  1888. I915_WRITE(DEIMR, 0xffffffff);
  1889. I915_WRITE(DEIER, 0x0);
  1890. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1891. I915_WRITE(GTIMR, 0xffffffff);
  1892. I915_WRITE(GTIER, 0x0);
  1893. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1894. I915_WRITE(SDEIMR, 0xffffffff);
  1895. I915_WRITE(SDEIER, 0x0);
  1896. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1897. }
  1898. static void i8xx_irq_preinstall(struct drm_device * dev)
  1899. {
  1900. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1901. int pipe;
  1902. atomic_set(&dev_priv->irq_received, 0);
  1903. for_each_pipe(pipe)
  1904. I915_WRITE(PIPESTAT(pipe), 0);
  1905. I915_WRITE16(IMR, 0xffff);
  1906. I915_WRITE16(IER, 0x0);
  1907. POSTING_READ16(IER);
  1908. }
  1909. static int i8xx_irq_postinstall(struct drm_device *dev)
  1910. {
  1911. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1912. I915_WRITE16(EMR,
  1913. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1914. /* Unmask the interrupts that we always want on. */
  1915. dev_priv->irq_mask =
  1916. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1917. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1918. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1919. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1920. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1921. I915_WRITE16(IMR, dev_priv->irq_mask);
  1922. I915_WRITE16(IER,
  1923. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1924. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1925. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1926. I915_USER_INTERRUPT);
  1927. POSTING_READ16(IER);
  1928. return 0;
  1929. }
  1930. /*
  1931. * Returns true when a page flip has completed.
  1932. */
  1933. static bool i8xx_handle_vblank(struct drm_device *dev,
  1934. int pipe, u16 iir)
  1935. {
  1936. drm_i915_private_t *dev_priv = dev->dev_private;
  1937. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  1938. if (!drm_handle_vblank(dev, pipe))
  1939. return false;
  1940. if ((iir & flip_pending) == 0)
  1941. return false;
  1942. intel_prepare_page_flip(dev, pipe);
  1943. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  1944. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  1945. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  1946. * the flip is completed (no longer pending). Since this doesn't raise
  1947. * an interrupt per se, we watch for the change at vblank.
  1948. */
  1949. if (I915_READ16(ISR) & flip_pending)
  1950. return false;
  1951. intel_finish_page_flip(dev, pipe);
  1952. return true;
  1953. }
  1954. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1955. {
  1956. struct drm_device *dev = (struct drm_device *) arg;
  1957. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1958. u16 iir, new_iir;
  1959. u32 pipe_stats[2];
  1960. unsigned long irqflags;
  1961. int irq_received;
  1962. int pipe;
  1963. u16 flip_mask =
  1964. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1965. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1966. atomic_inc(&dev_priv->irq_received);
  1967. iir = I915_READ16(IIR);
  1968. if (iir == 0)
  1969. return IRQ_NONE;
  1970. while (iir & ~flip_mask) {
  1971. /* Can't rely on pipestat interrupt bit in iir as it might
  1972. * have been cleared after the pipestat interrupt was received.
  1973. * It doesn't set the bit in iir again, but it still produces
  1974. * interrupts (for non-MSI).
  1975. */
  1976. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1977. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1978. i915_handle_error(dev, false);
  1979. for_each_pipe(pipe) {
  1980. int reg = PIPESTAT(pipe);
  1981. pipe_stats[pipe] = I915_READ(reg);
  1982. /*
  1983. * Clear the PIPE*STAT regs before the IIR
  1984. */
  1985. if (pipe_stats[pipe] & 0x8000ffff) {
  1986. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1987. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1988. pipe_name(pipe));
  1989. I915_WRITE(reg, pipe_stats[pipe]);
  1990. irq_received = 1;
  1991. }
  1992. }
  1993. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1994. I915_WRITE16(IIR, iir & ~flip_mask);
  1995. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1996. i915_update_dri1_breadcrumb(dev);
  1997. if (iir & I915_USER_INTERRUPT)
  1998. notify_ring(dev, &dev_priv->ring[RCS]);
  1999. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2000. i8xx_handle_vblank(dev, 0, iir))
  2001. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2002. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2003. i8xx_handle_vblank(dev, 1, iir))
  2004. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2005. iir = new_iir;
  2006. }
  2007. return IRQ_HANDLED;
  2008. }
  2009. static void i8xx_irq_uninstall(struct drm_device * dev)
  2010. {
  2011. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2012. int pipe;
  2013. for_each_pipe(pipe) {
  2014. /* Clear enable bits; then clear status bits */
  2015. I915_WRITE(PIPESTAT(pipe), 0);
  2016. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2017. }
  2018. I915_WRITE16(IMR, 0xffff);
  2019. I915_WRITE16(IER, 0x0);
  2020. I915_WRITE16(IIR, I915_READ16(IIR));
  2021. }
  2022. static void i915_irq_preinstall(struct drm_device * dev)
  2023. {
  2024. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2025. int pipe;
  2026. atomic_set(&dev_priv->irq_received, 0);
  2027. if (I915_HAS_HOTPLUG(dev)) {
  2028. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2029. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2030. }
  2031. I915_WRITE16(HWSTAM, 0xeffe);
  2032. for_each_pipe(pipe)
  2033. I915_WRITE(PIPESTAT(pipe), 0);
  2034. I915_WRITE(IMR, 0xffffffff);
  2035. I915_WRITE(IER, 0x0);
  2036. POSTING_READ(IER);
  2037. }
  2038. static int i915_irq_postinstall(struct drm_device *dev)
  2039. {
  2040. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2041. u32 enable_mask;
  2042. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2043. /* Unmask the interrupts that we always want on. */
  2044. dev_priv->irq_mask =
  2045. ~(I915_ASLE_INTERRUPT |
  2046. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2047. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2048. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2049. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2050. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2051. enable_mask =
  2052. I915_ASLE_INTERRUPT |
  2053. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2054. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2055. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2056. I915_USER_INTERRUPT;
  2057. if (I915_HAS_HOTPLUG(dev)) {
  2058. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2059. POSTING_READ(PORT_HOTPLUG_EN);
  2060. /* Enable in IER... */
  2061. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2062. /* and unmask in IMR */
  2063. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2064. }
  2065. I915_WRITE(IMR, dev_priv->irq_mask);
  2066. I915_WRITE(IER, enable_mask);
  2067. POSTING_READ(IER);
  2068. intel_opregion_enable_asle(dev);
  2069. return 0;
  2070. }
  2071. static void i915_hpd_irq_setup(struct drm_device *dev)
  2072. {
  2073. if (I915_HAS_HOTPLUG(dev)) {
  2074. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2075. struct drm_mode_config *mode_config = &dev->mode_config;
  2076. struct intel_encoder *encoder;
  2077. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2078. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2079. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  2080. hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
  2081. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2082. /* Ignore TV since it's buggy */
  2083. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2084. }
  2085. }
  2086. /*
  2087. * Returns true when a page flip has completed.
  2088. */
  2089. static bool i915_handle_vblank(struct drm_device *dev,
  2090. int plane, int pipe, u32 iir)
  2091. {
  2092. drm_i915_private_t *dev_priv = dev->dev_private;
  2093. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2094. if (!drm_handle_vblank(dev, pipe))
  2095. return false;
  2096. if ((iir & flip_pending) == 0)
  2097. return false;
  2098. intel_prepare_page_flip(dev, plane);
  2099. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2100. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2101. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2102. * the flip is completed (no longer pending). Since this doesn't raise
  2103. * an interrupt per se, we watch for the change at vblank.
  2104. */
  2105. if (I915_READ(ISR) & flip_pending)
  2106. return false;
  2107. intel_finish_page_flip(dev, pipe);
  2108. return true;
  2109. }
  2110. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2111. {
  2112. struct drm_device *dev = (struct drm_device *) arg;
  2113. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2114. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2115. unsigned long irqflags;
  2116. u32 flip_mask =
  2117. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2118. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2119. int pipe, ret = IRQ_NONE;
  2120. atomic_inc(&dev_priv->irq_received);
  2121. iir = I915_READ(IIR);
  2122. do {
  2123. bool irq_received = (iir & ~flip_mask) != 0;
  2124. bool blc_event = false;
  2125. /* Can't rely on pipestat interrupt bit in iir as it might
  2126. * have been cleared after the pipestat interrupt was received.
  2127. * It doesn't set the bit in iir again, but it still produces
  2128. * interrupts (for non-MSI).
  2129. */
  2130. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2131. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2132. i915_handle_error(dev, false);
  2133. for_each_pipe(pipe) {
  2134. int reg = PIPESTAT(pipe);
  2135. pipe_stats[pipe] = I915_READ(reg);
  2136. /* Clear the PIPE*STAT regs before the IIR */
  2137. if (pipe_stats[pipe] & 0x8000ffff) {
  2138. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2139. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2140. pipe_name(pipe));
  2141. I915_WRITE(reg, pipe_stats[pipe]);
  2142. irq_received = true;
  2143. }
  2144. }
  2145. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2146. if (!irq_received)
  2147. break;
  2148. /* Consume port. Then clear IIR or we'll miss events */
  2149. if ((I915_HAS_HOTPLUG(dev)) &&
  2150. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2151. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2152. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2153. hotplug_status);
  2154. if (hotplug_status & HOTPLUG_INT_STATUS_I915)
  2155. queue_work(dev_priv->wq,
  2156. &dev_priv->hotplug_work);
  2157. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2158. POSTING_READ(PORT_HOTPLUG_STAT);
  2159. }
  2160. I915_WRITE(IIR, iir & ~flip_mask);
  2161. new_iir = I915_READ(IIR); /* Flush posted writes */
  2162. if (iir & I915_USER_INTERRUPT)
  2163. notify_ring(dev, &dev_priv->ring[RCS]);
  2164. for_each_pipe(pipe) {
  2165. int plane = pipe;
  2166. if (IS_MOBILE(dev))
  2167. plane = !plane;
  2168. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2169. i915_handle_vblank(dev, plane, pipe, iir))
  2170. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2171. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2172. blc_event = true;
  2173. }
  2174. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2175. intel_opregion_asle_intr(dev);
  2176. /* With MSI, interrupts are only generated when iir
  2177. * transitions from zero to nonzero. If another bit got
  2178. * set while we were handling the existing iir bits, then
  2179. * we would never get another interrupt.
  2180. *
  2181. * This is fine on non-MSI as well, as if we hit this path
  2182. * we avoid exiting the interrupt handler only to generate
  2183. * another one.
  2184. *
  2185. * Note that for MSI this could cause a stray interrupt report
  2186. * if an interrupt landed in the time between writing IIR and
  2187. * the posting read. This should be rare enough to never
  2188. * trigger the 99% of 100,000 interrupts test for disabling
  2189. * stray interrupts.
  2190. */
  2191. ret = IRQ_HANDLED;
  2192. iir = new_iir;
  2193. } while (iir & ~flip_mask);
  2194. i915_update_dri1_breadcrumb(dev);
  2195. return ret;
  2196. }
  2197. static void i915_irq_uninstall(struct drm_device * dev)
  2198. {
  2199. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2200. int pipe;
  2201. if (I915_HAS_HOTPLUG(dev)) {
  2202. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2203. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2204. }
  2205. I915_WRITE16(HWSTAM, 0xffff);
  2206. for_each_pipe(pipe) {
  2207. /* Clear enable bits; then clear status bits */
  2208. I915_WRITE(PIPESTAT(pipe), 0);
  2209. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2210. }
  2211. I915_WRITE(IMR, 0xffffffff);
  2212. I915_WRITE(IER, 0x0);
  2213. I915_WRITE(IIR, I915_READ(IIR));
  2214. }
  2215. static void i965_irq_preinstall(struct drm_device * dev)
  2216. {
  2217. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2218. int pipe;
  2219. atomic_set(&dev_priv->irq_received, 0);
  2220. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2221. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2222. I915_WRITE(HWSTAM, 0xeffe);
  2223. for_each_pipe(pipe)
  2224. I915_WRITE(PIPESTAT(pipe), 0);
  2225. I915_WRITE(IMR, 0xffffffff);
  2226. I915_WRITE(IER, 0x0);
  2227. POSTING_READ(IER);
  2228. }
  2229. static int i965_irq_postinstall(struct drm_device *dev)
  2230. {
  2231. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2232. u32 enable_mask;
  2233. u32 error_mask;
  2234. /* Unmask the interrupts that we always want on. */
  2235. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2236. I915_DISPLAY_PORT_INTERRUPT |
  2237. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2238. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2239. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2240. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2241. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2242. enable_mask = ~dev_priv->irq_mask;
  2243. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2244. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2245. enable_mask |= I915_USER_INTERRUPT;
  2246. if (IS_G4X(dev))
  2247. enable_mask |= I915_BSD_USER_INTERRUPT;
  2248. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2249. /*
  2250. * Enable some error detection, note the instruction error mask
  2251. * bit is reserved, so we leave it masked.
  2252. */
  2253. if (IS_G4X(dev)) {
  2254. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2255. GM45_ERROR_MEM_PRIV |
  2256. GM45_ERROR_CP_PRIV |
  2257. I915_ERROR_MEMORY_REFRESH);
  2258. } else {
  2259. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2260. I915_ERROR_MEMORY_REFRESH);
  2261. }
  2262. I915_WRITE(EMR, error_mask);
  2263. I915_WRITE(IMR, dev_priv->irq_mask);
  2264. I915_WRITE(IER, enable_mask);
  2265. POSTING_READ(IER);
  2266. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2267. POSTING_READ(PORT_HOTPLUG_EN);
  2268. intel_opregion_enable_asle(dev);
  2269. return 0;
  2270. }
  2271. static void i965_hpd_irq_setup(struct drm_device *dev)
  2272. {
  2273. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2274. struct drm_mode_config *mode_config = &dev->mode_config;
  2275. struct intel_encoder *encoder;
  2276. u32 hotplug_en;
  2277. /* Note HDMI and DP share hotplug bits */
  2278. hotplug_en = 0;
  2279. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  2280. /* enable bits are the same for all generations */
  2281. hotplug_en |= hpd_mask_i915[encoder->hpd_pin];
  2282. /* Programming the CRT detection parameters tends
  2283. to generate a spurious hotplug event about three
  2284. seconds later. So just do it once.
  2285. */
  2286. if (IS_G4X(dev))
  2287. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2288. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2289. /* Ignore TV since it's buggy */
  2290. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2291. }
  2292. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2293. {
  2294. struct drm_device *dev = (struct drm_device *) arg;
  2295. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2296. u32 iir, new_iir;
  2297. u32 pipe_stats[I915_MAX_PIPES];
  2298. unsigned long irqflags;
  2299. int irq_received;
  2300. int ret = IRQ_NONE, pipe;
  2301. u32 flip_mask =
  2302. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2303. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2304. atomic_inc(&dev_priv->irq_received);
  2305. iir = I915_READ(IIR);
  2306. for (;;) {
  2307. bool blc_event = false;
  2308. irq_received = (iir & ~flip_mask) != 0;
  2309. /* Can't rely on pipestat interrupt bit in iir as it might
  2310. * have been cleared after the pipestat interrupt was received.
  2311. * It doesn't set the bit in iir again, but it still produces
  2312. * interrupts (for non-MSI).
  2313. */
  2314. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2315. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2316. i915_handle_error(dev, false);
  2317. for_each_pipe(pipe) {
  2318. int reg = PIPESTAT(pipe);
  2319. pipe_stats[pipe] = I915_READ(reg);
  2320. /*
  2321. * Clear the PIPE*STAT regs before the IIR
  2322. */
  2323. if (pipe_stats[pipe] & 0x8000ffff) {
  2324. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2325. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2326. pipe_name(pipe));
  2327. I915_WRITE(reg, pipe_stats[pipe]);
  2328. irq_received = 1;
  2329. }
  2330. }
  2331. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2332. if (!irq_received)
  2333. break;
  2334. ret = IRQ_HANDLED;
  2335. /* Consume port. Then clear IIR or we'll miss events */
  2336. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2337. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2338. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2339. hotplug_status);
  2340. if (hotplug_status & (IS_G4X(dev) ?
  2341. HOTPLUG_INT_STATUS_G4X :
  2342. HOTPLUG_INT_STATUS_I965))
  2343. queue_work(dev_priv->wq,
  2344. &dev_priv->hotplug_work);
  2345. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2346. I915_READ(PORT_HOTPLUG_STAT);
  2347. }
  2348. I915_WRITE(IIR, iir & ~flip_mask);
  2349. new_iir = I915_READ(IIR); /* Flush posted writes */
  2350. if (iir & I915_USER_INTERRUPT)
  2351. notify_ring(dev, &dev_priv->ring[RCS]);
  2352. if (iir & I915_BSD_USER_INTERRUPT)
  2353. notify_ring(dev, &dev_priv->ring[VCS]);
  2354. for_each_pipe(pipe) {
  2355. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2356. i915_handle_vblank(dev, pipe, pipe, iir))
  2357. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2358. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2359. blc_event = true;
  2360. }
  2361. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2362. intel_opregion_asle_intr(dev);
  2363. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2364. gmbus_irq_handler(dev);
  2365. /* With MSI, interrupts are only generated when iir
  2366. * transitions from zero to nonzero. If another bit got
  2367. * set while we were handling the existing iir bits, then
  2368. * we would never get another interrupt.
  2369. *
  2370. * This is fine on non-MSI as well, as if we hit this path
  2371. * we avoid exiting the interrupt handler only to generate
  2372. * another one.
  2373. *
  2374. * Note that for MSI this could cause a stray interrupt report
  2375. * if an interrupt landed in the time between writing IIR and
  2376. * the posting read. This should be rare enough to never
  2377. * trigger the 99% of 100,000 interrupts test for disabling
  2378. * stray interrupts.
  2379. */
  2380. iir = new_iir;
  2381. }
  2382. i915_update_dri1_breadcrumb(dev);
  2383. return ret;
  2384. }
  2385. static void i965_irq_uninstall(struct drm_device * dev)
  2386. {
  2387. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2388. int pipe;
  2389. if (!dev_priv)
  2390. return;
  2391. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2392. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2393. I915_WRITE(HWSTAM, 0xffffffff);
  2394. for_each_pipe(pipe)
  2395. I915_WRITE(PIPESTAT(pipe), 0);
  2396. I915_WRITE(IMR, 0xffffffff);
  2397. I915_WRITE(IER, 0x0);
  2398. for_each_pipe(pipe)
  2399. I915_WRITE(PIPESTAT(pipe),
  2400. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2401. I915_WRITE(IIR, I915_READ(IIR));
  2402. }
  2403. void intel_irq_init(struct drm_device *dev)
  2404. {
  2405. struct drm_i915_private *dev_priv = dev->dev_private;
  2406. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2407. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2408. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2409. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2410. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2411. i915_hangcheck_elapsed,
  2412. (unsigned long) dev);
  2413. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2414. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2415. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2416. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2417. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2418. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2419. }
  2420. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2421. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2422. else
  2423. dev->driver->get_vblank_timestamp = NULL;
  2424. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2425. if (IS_VALLEYVIEW(dev)) {
  2426. dev->driver->irq_handler = valleyview_irq_handler;
  2427. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2428. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2429. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2430. dev->driver->enable_vblank = valleyview_enable_vblank;
  2431. dev->driver->disable_vblank = valleyview_disable_vblank;
  2432. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2433. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2434. /* Share pre & uninstall handlers with ILK/SNB */
  2435. dev->driver->irq_handler = ivybridge_irq_handler;
  2436. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2437. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2438. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2439. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2440. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2441. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2442. } else if (HAS_PCH_SPLIT(dev)) {
  2443. dev->driver->irq_handler = ironlake_irq_handler;
  2444. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2445. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2446. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2447. dev->driver->enable_vblank = ironlake_enable_vblank;
  2448. dev->driver->disable_vblank = ironlake_disable_vblank;
  2449. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2450. } else {
  2451. if (INTEL_INFO(dev)->gen == 2) {
  2452. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2453. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2454. dev->driver->irq_handler = i8xx_irq_handler;
  2455. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2456. } else if (INTEL_INFO(dev)->gen == 3) {
  2457. dev->driver->irq_preinstall = i915_irq_preinstall;
  2458. dev->driver->irq_postinstall = i915_irq_postinstall;
  2459. dev->driver->irq_uninstall = i915_irq_uninstall;
  2460. dev->driver->irq_handler = i915_irq_handler;
  2461. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2462. } else {
  2463. dev->driver->irq_preinstall = i965_irq_preinstall;
  2464. dev->driver->irq_postinstall = i965_irq_postinstall;
  2465. dev->driver->irq_uninstall = i965_irq_uninstall;
  2466. dev->driver->irq_handler = i965_irq_handler;
  2467. dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
  2468. }
  2469. dev->driver->enable_vblank = i915_enable_vblank;
  2470. dev->driver->disable_vblank = i915_disable_vblank;
  2471. }
  2472. }
  2473. void intel_hpd_init(struct drm_device *dev)
  2474. {
  2475. struct drm_i915_private *dev_priv = dev->dev_private;
  2476. if (dev_priv->display.hpd_irq_setup)
  2477. dev_priv->display.hpd_irq_setup(dev);
  2478. }