at91_can.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157
  1. /*
  2. * at91_can.c - CAN network driver for AT91 SoC CAN controller
  3. *
  4. * (C) 2007 by Hans J. Koch <hjk@linutronix.de>
  5. * (C) 2008, 2009 by Marc Kleine-Budde <kernel@pengutronix.de>
  6. *
  7. * This software may be distributed under the terms of the GNU General
  8. * Public License ("GPL") version 2 as distributed in the 'COPYING'
  9. * file from the main directory of the linux kernel source.
  10. *
  11. * Send feedback to <socketcan-users@lists.berlios.de>
  12. *
  13. *
  14. * Your platform definition file should specify something like:
  15. *
  16. * static struct at91_can_data ek_can_data = {
  17. * transceiver_switch = sam9263ek_transceiver_switch,
  18. * };
  19. *
  20. * at91_add_device_can(&ek_can_data);
  21. *
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/errno.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/spinlock.h>
  34. #include <linux/string.h>
  35. #include <linux/types.h>
  36. #include <linux/can/dev.h>
  37. #include <linux/can/error.h>
  38. #include <mach/board.h>
  39. #define DRV_NAME "at91_can"
  40. #define AT91_NAPI_WEIGHT 12
  41. /*
  42. * RX/TX Mailbox split
  43. * don't dare to touch
  44. */
  45. #define AT91_MB_RX_NUM 12
  46. #define AT91_MB_TX_SHIFT 2
  47. #define AT91_MB_RX_FIRST 0
  48. #define AT91_MB_RX_LAST (AT91_MB_RX_FIRST + AT91_MB_RX_NUM - 1)
  49. #define AT91_MB_RX_MASK(i) ((1 << (i)) - 1)
  50. #define AT91_MB_RX_SPLIT 8
  51. #define AT91_MB_RX_LOW_LAST (AT91_MB_RX_SPLIT - 1)
  52. #define AT91_MB_RX_LOW_MASK (AT91_MB_RX_MASK(AT91_MB_RX_SPLIT))
  53. #define AT91_MB_TX_NUM (1 << AT91_MB_TX_SHIFT)
  54. #define AT91_MB_TX_FIRST (AT91_MB_RX_LAST + 1)
  55. #define AT91_MB_TX_LAST (AT91_MB_TX_FIRST + AT91_MB_TX_NUM - 1)
  56. #define AT91_NEXT_PRIO_SHIFT (AT91_MB_TX_SHIFT)
  57. #define AT91_NEXT_PRIO_MASK (0xf << AT91_MB_TX_SHIFT)
  58. #define AT91_NEXT_MB_MASK (AT91_MB_TX_NUM - 1)
  59. #define AT91_NEXT_MASK ((AT91_MB_TX_NUM - 1) | AT91_NEXT_PRIO_MASK)
  60. /* Common registers */
  61. enum at91_reg {
  62. AT91_MR = 0x000,
  63. AT91_IER = 0x004,
  64. AT91_IDR = 0x008,
  65. AT91_IMR = 0x00C,
  66. AT91_SR = 0x010,
  67. AT91_BR = 0x014,
  68. AT91_TIM = 0x018,
  69. AT91_TIMESTP = 0x01C,
  70. AT91_ECR = 0x020,
  71. AT91_TCR = 0x024,
  72. AT91_ACR = 0x028,
  73. };
  74. /* Mailbox registers (0 <= i <= 15) */
  75. #define AT91_MMR(i) (enum at91_reg)(0x200 + ((i) * 0x20))
  76. #define AT91_MAM(i) (enum at91_reg)(0x204 + ((i) * 0x20))
  77. #define AT91_MID(i) (enum at91_reg)(0x208 + ((i) * 0x20))
  78. #define AT91_MFID(i) (enum at91_reg)(0x20C + ((i) * 0x20))
  79. #define AT91_MSR(i) (enum at91_reg)(0x210 + ((i) * 0x20))
  80. #define AT91_MDL(i) (enum at91_reg)(0x214 + ((i) * 0x20))
  81. #define AT91_MDH(i) (enum at91_reg)(0x218 + ((i) * 0x20))
  82. #define AT91_MCR(i) (enum at91_reg)(0x21C + ((i) * 0x20))
  83. /* Register bits */
  84. #define AT91_MR_CANEN BIT(0)
  85. #define AT91_MR_LPM BIT(1)
  86. #define AT91_MR_ABM BIT(2)
  87. #define AT91_MR_OVL BIT(3)
  88. #define AT91_MR_TEOF BIT(4)
  89. #define AT91_MR_TTM BIT(5)
  90. #define AT91_MR_TIMFRZ BIT(6)
  91. #define AT91_MR_DRPT BIT(7)
  92. #define AT91_SR_RBSY BIT(29)
  93. #define AT91_MMR_PRIO_SHIFT (16)
  94. #define AT91_MID_MIDE BIT(29)
  95. #define AT91_MSR_MRTR BIT(20)
  96. #define AT91_MSR_MABT BIT(22)
  97. #define AT91_MSR_MRDY BIT(23)
  98. #define AT91_MSR_MMI BIT(24)
  99. #define AT91_MCR_MRTR BIT(20)
  100. #define AT91_MCR_MTCR BIT(23)
  101. /* Mailbox Modes */
  102. enum at91_mb_mode {
  103. AT91_MB_MODE_DISABLED = 0,
  104. AT91_MB_MODE_RX = 1,
  105. AT91_MB_MODE_RX_OVRWR = 2,
  106. AT91_MB_MODE_TX = 3,
  107. AT91_MB_MODE_CONSUMER = 4,
  108. AT91_MB_MODE_PRODUCER = 5,
  109. };
  110. /* Interrupt mask bits */
  111. #define AT91_IRQ_MB_RX ((1 << (AT91_MB_RX_LAST + 1)) \
  112. - (1 << AT91_MB_RX_FIRST))
  113. #define AT91_IRQ_MB_TX ((1 << (AT91_MB_TX_LAST + 1)) \
  114. - (1 << AT91_MB_TX_FIRST))
  115. #define AT91_IRQ_MB_ALL (AT91_IRQ_MB_RX | AT91_IRQ_MB_TX)
  116. #define AT91_IRQ_ERRA (1 << 16)
  117. #define AT91_IRQ_WARN (1 << 17)
  118. #define AT91_IRQ_ERRP (1 << 18)
  119. #define AT91_IRQ_BOFF (1 << 19)
  120. #define AT91_IRQ_SLEEP (1 << 20)
  121. #define AT91_IRQ_WAKEUP (1 << 21)
  122. #define AT91_IRQ_TOVF (1 << 22)
  123. #define AT91_IRQ_TSTP (1 << 23)
  124. #define AT91_IRQ_CERR (1 << 24)
  125. #define AT91_IRQ_SERR (1 << 25)
  126. #define AT91_IRQ_AERR (1 << 26)
  127. #define AT91_IRQ_FERR (1 << 27)
  128. #define AT91_IRQ_BERR (1 << 28)
  129. #define AT91_IRQ_ERR_ALL (0x1fff0000)
  130. #define AT91_IRQ_ERR_FRAME (AT91_IRQ_CERR | AT91_IRQ_SERR | \
  131. AT91_IRQ_AERR | AT91_IRQ_FERR | AT91_IRQ_BERR)
  132. #define AT91_IRQ_ERR_LINE (AT91_IRQ_ERRA | AT91_IRQ_WARN | \
  133. AT91_IRQ_ERRP | AT91_IRQ_BOFF)
  134. #define AT91_IRQ_ALL (0x1fffffff)
  135. struct at91_priv {
  136. struct can_priv can; /* must be the first member! */
  137. struct net_device *dev;
  138. struct napi_struct napi;
  139. void __iomem *reg_base;
  140. u32 reg_sr;
  141. unsigned int tx_next;
  142. unsigned int tx_echo;
  143. unsigned int rx_next;
  144. struct clk *clk;
  145. struct at91_can_data *pdata;
  146. };
  147. static struct can_bittiming_const at91_bittiming_const = {
  148. .tseg1_min = 4,
  149. .tseg1_max = 16,
  150. .tseg2_min = 2,
  151. .tseg2_max = 8,
  152. .sjw_max = 4,
  153. .brp_min = 2,
  154. .brp_max = 128,
  155. .brp_inc = 1,
  156. };
  157. static inline int get_tx_next_mb(const struct at91_priv *priv)
  158. {
  159. return (priv->tx_next & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST;
  160. }
  161. static inline int get_tx_next_prio(const struct at91_priv *priv)
  162. {
  163. return (priv->tx_next >> AT91_NEXT_PRIO_SHIFT) & 0xf;
  164. }
  165. static inline int get_tx_echo_mb(const struct at91_priv *priv)
  166. {
  167. return (priv->tx_echo & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST;
  168. }
  169. static inline u32 at91_read(const struct at91_priv *priv, enum at91_reg reg)
  170. {
  171. return readl(priv->reg_base + reg);
  172. }
  173. static inline void at91_write(const struct at91_priv *priv, enum at91_reg reg,
  174. u32 value)
  175. {
  176. writel(value, priv->reg_base + reg);
  177. }
  178. static inline void set_mb_mode_prio(const struct at91_priv *priv,
  179. unsigned int mb, enum at91_mb_mode mode, int prio)
  180. {
  181. at91_write(priv, AT91_MMR(mb), (mode << 24) | (prio << 16));
  182. }
  183. static inline void set_mb_mode(const struct at91_priv *priv, unsigned int mb,
  184. enum at91_mb_mode mode)
  185. {
  186. set_mb_mode_prio(priv, mb, mode, 0);
  187. }
  188. /*
  189. * Swtich transceiver on or off
  190. */
  191. static void at91_transceiver_switch(const struct at91_priv *priv, int on)
  192. {
  193. if (priv->pdata && priv->pdata->transceiver_switch)
  194. priv->pdata->transceiver_switch(on);
  195. }
  196. static void at91_setup_mailboxes(struct net_device *dev)
  197. {
  198. struct at91_priv *priv = netdev_priv(dev);
  199. unsigned int i;
  200. /*
  201. * The first 12 mailboxes are used as a reception FIFO. The
  202. * last mailbox is configured with overwrite option. The
  203. * overwrite flag indicates a FIFO overflow.
  204. */
  205. for (i = AT91_MB_RX_FIRST; i < AT91_MB_RX_LAST; i++)
  206. set_mb_mode(priv, i, AT91_MB_MODE_RX);
  207. set_mb_mode(priv, AT91_MB_RX_LAST, AT91_MB_MODE_RX_OVRWR);
  208. /* The last 4 mailboxes are used for transmitting. */
  209. for (i = AT91_MB_TX_FIRST; i <= AT91_MB_TX_LAST; i++)
  210. set_mb_mode_prio(priv, i, AT91_MB_MODE_TX, 0);
  211. /* Reset tx and rx helper pointers */
  212. priv->tx_next = priv->tx_echo = priv->rx_next = 0;
  213. }
  214. static int at91_set_bittiming(struct net_device *dev)
  215. {
  216. const struct at91_priv *priv = netdev_priv(dev);
  217. const struct can_bittiming *bt = &priv->can.bittiming;
  218. u32 reg_br;
  219. reg_br = ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) << 24) |
  220. ((bt->brp - 1) << 16) | ((bt->sjw - 1) << 12) |
  221. ((bt->prop_seg - 1) << 8) | ((bt->phase_seg1 - 1) << 4) |
  222. ((bt->phase_seg2 - 1) << 0);
  223. dev_info(dev->dev.parent, "writing AT91_BR: 0x%08x\n", reg_br);
  224. at91_write(priv, AT91_BR, reg_br);
  225. return 0;
  226. }
  227. static void at91_chip_start(struct net_device *dev)
  228. {
  229. struct at91_priv *priv = netdev_priv(dev);
  230. u32 reg_mr, reg_ier;
  231. /* disable interrupts */
  232. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  233. /* disable chip */
  234. reg_mr = at91_read(priv, AT91_MR);
  235. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  236. at91_setup_mailboxes(dev);
  237. at91_transceiver_switch(priv, 1);
  238. /* enable chip */
  239. at91_write(priv, AT91_MR, AT91_MR_CANEN);
  240. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  241. /* Enable interrupts */
  242. reg_ier = AT91_IRQ_MB_RX | AT91_IRQ_ERRP | AT91_IRQ_ERR_FRAME;
  243. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  244. at91_write(priv, AT91_IER, reg_ier);
  245. }
  246. static void at91_chip_stop(struct net_device *dev, enum can_state state)
  247. {
  248. struct at91_priv *priv = netdev_priv(dev);
  249. u32 reg_mr;
  250. /* disable interrupts */
  251. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  252. reg_mr = at91_read(priv, AT91_MR);
  253. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  254. at91_transceiver_switch(priv, 0);
  255. priv->can.state = state;
  256. }
  257. /*
  258. * theory of operation:
  259. *
  260. * According to the datasheet priority 0 is the highest priority, 15
  261. * is the lowest. If two mailboxes have the same priority level the
  262. * message of the mailbox with the lowest number is sent first.
  263. *
  264. * We use the first TX mailbox (AT91_MB_TX_FIRST) with prio 0, then
  265. * the next mailbox with prio 0, and so on, until all mailboxes are
  266. * used. Then we start from the beginning with mailbox
  267. * AT91_MB_TX_FIRST, but with prio 1, mailbox AT91_MB_TX_FIRST + 1
  268. * prio 1. When we reach the last mailbox with prio 15, we have to
  269. * stop sending, waiting for all messages to be delivered, then start
  270. * again with mailbox AT91_MB_TX_FIRST prio 0.
  271. *
  272. * We use the priv->tx_next as counter for the next transmission
  273. * mailbox, but without the offset AT91_MB_TX_FIRST. The lower bits
  274. * encode the mailbox number, the upper 4 bits the mailbox priority:
  275. *
  276. * priv->tx_next = (prio << AT91_NEXT_PRIO_SHIFT) ||
  277. * (mb - AT91_MB_TX_FIRST);
  278. *
  279. */
  280. static netdev_tx_t at91_start_xmit(struct sk_buff *skb, struct net_device *dev)
  281. {
  282. struct at91_priv *priv = netdev_priv(dev);
  283. struct net_device_stats *stats = &dev->stats;
  284. struct can_frame *cf = (struct can_frame *)skb->data;
  285. unsigned int mb, prio;
  286. u32 reg_mid, reg_mcr;
  287. if (can_dropped_invalid_skb(dev, skb))
  288. return NETDEV_TX_OK;
  289. mb = get_tx_next_mb(priv);
  290. prio = get_tx_next_prio(priv);
  291. if (unlikely(!(at91_read(priv, AT91_MSR(mb)) & AT91_MSR_MRDY))) {
  292. netif_stop_queue(dev);
  293. dev_err(dev->dev.parent,
  294. "BUG! TX buffer full when queue awake!\n");
  295. return NETDEV_TX_BUSY;
  296. }
  297. if (cf->can_id & CAN_EFF_FLAG)
  298. reg_mid = (cf->can_id & CAN_EFF_MASK) | AT91_MID_MIDE;
  299. else
  300. reg_mid = (cf->can_id & CAN_SFF_MASK) << 18;
  301. reg_mcr = ((cf->can_id & CAN_RTR_FLAG) ? AT91_MCR_MRTR : 0) |
  302. (cf->can_dlc << 16) | AT91_MCR_MTCR;
  303. /* disable MB while writing ID (see datasheet) */
  304. set_mb_mode(priv, mb, AT91_MB_MODE_DISABLED);
  305. at91_write(priv, AT91_MID(mb), reg_mid);
  306. set_mb_mode_prio(priv, mb, AT91_MB_MODE_TX, prio);
  307. at91_write(priv, AT91_MDL(mb), *(u32 *)(cf->data + 0));
  308. at91_write(priv, AT91_MDH(mb), *(u32 *)(cf->data + 4));
  309. /* This triggers transmission */
  310. at91_write(priv, AT91_MCR(mb), reg_mcr);
  311. stats->tx_bytes += cf->can_dlc;
  312. dev->trans_start = jiffies;
  313. /* _NOTE_: substract AT91_MB_TX_FIRST offset from mb! */
  314. can_put_echo_skb(skb, dev, mb - AT91_MB_TX_FIRST);
  315. /*
  316. * we have to stop the queue and deliver all messages in case
  317. * of a prio+mb counter wrap around. This is the case if
  318. * tx_next buffer prio and mailbox equals 0.
  319. *
  320. * also stop the queue if next buffer is still in use
  321. * (== not ready)
  322. */
  323. priv->tx_next++;
  324. if (!(at91_read(priv, AT91_MSR(get_tx_next_mb(priv))) &
  325. AT91_MSR_MRDY) ||
  326. (priv->tx_next & AT91_NEXT_MASK) == 0)
  327. netif_stop_queue(dev);
  328. /* Enable interrupt for this mailbox */
  329. at91_write(priv, AT91_IER, 1 << mb);
  330. return NETDEV_TX_OK;
  331. }
  332. /**
  333. * at91_activate_rx_low - activate lower rx mailboxes
  334. * @priv: a91 context
  335. *
  336. * Reenables the lower mailboxes for reception of new CAN messages
  337. */
  338. static inline void at91_activate_rx_low(const struct at91_priv *priv)
  339. {
  340. u32 mask = AT91_MB_RX_LOW_MASK;
  341. at91_write(priv, AT91_TCR, mask);
  342. }
  343. /**
  344. * at91_activate_rx_mb - reactive single rx mailbox
  345. * @priv: a91 context
  346. * @mb: mailbox to reactivate
  347. *
  348. * Reenables given mailbox for reception of new CAN messages
  349. */
  350. static inline void at91_activate_rx_mb(const struct at91_priv *priv,
  351. unsigned int mb)
  352. {
  353. u32 mask = 1 << mb;
  354. at91_write(priv, AT91_TCR, mask);
  355. }
  356. /**
  357. * at91_rx_overflow_err - send error frame due to rx overflow
  358. * @dev: net device
  359. */
  360. static void at91_rx_overflow_err(struct net_device *dev)
  361. {
  362. struct net_device_stats *stats = &dev->stats;
  363. struct sk_buff *skb;
  364. struct can_frame *cf;
  365. dev_dbg(dev->dev.parent, "RX buffer overflow\n");
  366. stats->rx_over_errors++;
  367. stats->rx_errors++;
  368. skb = alloc_can_err_skb(dev, &cf);
  369. if (unlikely(!skb))
  370. return;
  371. cf->can_id |= CAN_ERR_CRTL;
  372. cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  373. netif_receive_skb(skb);
  374. stats->rx_packets++;
  375. stats->rx_bytes += cf->can_dlc;
  376. }
  377. /**
  378. * at91_read_mb - read CAN msg from mailbox (lowlevel impl)
  379. * @dev: net device
  380. * @mb: mailbox number to read from
  381. * @cf: can frame where to store message
  382. *
  383. * Reads a CAN message from the given mailbox and stores data into
  384. * given can frame. "mb" and "cf" must be valid.
  385. */
  386. static void at91_read_mb(struct net_device *dev, unsigned int mb,
  387. struct can_frame *cf)
  388. {
  389. const struct at91_priv *priv = netdev_priv(dev);
  390. u32 reg_msr, reg_mid;
  391. reg_mid = at91_read(priv, AT91_MID(mb));
  392. if (reg_mid & AT91_MID_MIDE)
  393. cf->can_id = ((reg_mid >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  394. else
  395. cf->can_id = (reg_mid >> 18) & CAN_SFF_MASK;
  396. reg_msr = at91_read(priv, AT91_MSR(mb));
  397. if (reg_msr & AT91_MSR_MRTR)
  398. cf->can_id |= CAN_RTR_FLAG;
  399. cf->can_dlc = get_can_dlc((reg_msr >> 16) & 0xf);
  400. *(u32 *)(cf->data + 0) = at91_read(priv, AT91_MDL(mb));
  401. *(u32 *)(cf->data + 4) = at91_read(priv, AT91_MDH(mb));
  402. if (unlikely(mb == AT91_MB_RX_LAST && reg_msr & AT91_MSR_MMI))
  403. at91_rx_overflow_err(dev);
  404. }
  405. /**
  406. * at91_read_msg - read CAN message from mailbox
  407. * @dev: net device
  408. * @mb: mail box to read from
  409. *
  410. * Reads a CAN message from given mailbox, and put into linux network
  411. * RX queue, does all housekeeping chores (stats, ...)
  412. */
  413. static void at91_read_msg(struct net_device *dev, unsigned int mb)
  414. {
  415. struct net_device_stats *stats = &dev->stats;
  416. struct can_frame *cf;
  417. struct sk_buff *skb;
  418. skb = alloc_can_skb(dev, &cf);
  419. if (unlikely(!skb)) {
  420. stats->rx_dropped++;
  421. return;
  422. }
  423. at91_read_mb(dev, mb, cf);
  424. netif_receive_skb(skb);
  425. stats->rx_packets++;
  426. stats->rx_bytes += cf->can_dlc;
  427. }
  428. /**
  429. * at91_poll_rx - read multiple CAN messages from mailboxes
  430. * @dev: net device
  431. * @quota: max number of pkgs we're allowed to receive
  432. *
  433. * Theory of Operation:
  434. *
  435. * 12 of the 16 mailboxes on the chip are reserved for RX. we split
  436. * them into 2 groups. The lower group holds 8 and upper 4 mailboxes.
  437. *
  438. * Like it or not, but the chip always saves a received CAN message
  439. * into the first free mailbox it finds (starting with the
  440. * lowest). This makes it very difficult to read the messages in the
  441. * right order from the chip. This is how we work around that problem:
  442. *
  443. * The first message goes into mb nr. 0 and issues an interrupt. All
  444. * rx ints are disabled in the interrupt handler and a napi poll is
  445. * scheduled. We read the mailbox, but do _not_ reenable the mb (to
  446. * receive another message).
  447. *
  448. * lower mbxs upper
  449. * ______^______ __^__
  450. * / \ / \
  451. * +-+-+-+-+-+-+-+-++-+-+-+-+
  452. * |x|x|x|x|x|x|x|x|| | | | |
  453. * +-+-+-+-+-+-+-+-++-+-+-+-+
  454. * 0 0 0 0 0 0 0 0 0 0 1 1 \ mail
  455. * 0 1 2 3 4 5 6 7 8 9 0 1 / box
  456. *
  457. * The variable priv->rx_next points to the next mailbox to read a
  458. * message from. As long we're in the lower mailboxes we just read the
  459. * mailbox but not reenable it.
  460. *
  461. * With completion of the last of the lower mailboxes, we reenable the
  462. * whole first group, but continue to look for filled mailboxes in the
  463. * upper mailboxes. Imagine the second group like overflow mailboxes,
  464. * which takes CAN messages if the lower goup is full. While in the
  465. * upper group we reenable the mailbox right after reading it. Giving
  466. * the chip more room to store messages.
  467. *
  468. * After finishing we look again in the lower group if we've still
  469. * quota.
  470. *
  471. */
  472. static int at91_poll_rx(struct net_device *dev, int quota)
  473. {
  474. struct at91_priv *priv = netdev_priv(dev);
  475. u32 reg_sr = at91_read(priv, AT91_SR);
  476. const unsigned long *addr = (unsigned long *)&reg_sr;
  477. unsigned int mb;
  478. int received = 0;
  479. if (priv->rx_next > AT91_MB_RX_LOW_LAST &&
  480. reg_sr & AT91_MB_RX_LOW_MASK)
  481. dev_info(dev->dev.parent,
  482. "order of incoming frames cannot be guaranteed\n");
  483. again:
  484. for (mb = find_next_bit(addr, AT91_MB_RX_NUM, priv->rx_next);
  485. mb < AT91_MB_RX_NUM && quota > 0;
  486. reg_sr = at91_read(priv, AT91_SR),
  487. mb = find_next_bit(addr, AT91_MB_RX_NUM, ++priv->rx_next)) {
  488. at91_read_msg(dev, mb);
  489. /* reactivate mailboxes */
  490. if (mb == AT91_MB_RX_LOW_LAST)
  491. /* all lower mailboxed, if just finished it */
  492. at91_activate_rx_low(priv);
  493. else if (mb > AT91_MB_RX_LOW_LAST)
  494. /* only the mailbox we read */
  495. at91_activate_rx_mb(priv, mb);
  496. received++;
  497. quota--;
  498. }
  499. /* upper group completed, look again in lower */
  500. if (priv->rx_next > AT91_MB_RX_LOW_LAST &&
  501. quota > 0 && mb >= AT91_MB_RX_NUM) {
  502. priv->rx_next = 0;
  503. goto again;
  504. }
  505. return received;
  506. }
  507. static void at91_poll_err_frame(struct net_device *dev,
  508. struct can_frame *cf, u32 reg_sr)
  509. {
  510. struct at91_priv *priv = netdev_priv(dev);
  511. /* CRC error */
  512. if (reg_sr & AT91_IRQ_CERR) {
  513. dev_dbg(dev->dev.parent, "CERR irq\n");
  514. dev->stats.rx_errors++;
  515. priv->can.can_stats.bus_error++;
  516. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  517. }
  518. /* Stuffing Error */
  519. if (reg_sr & AT91_IRQ_SERR) {
  520. dev_dbg(dev->dev.parent, "SERR irq\n");
  521. dev->stats.rx_errors++;
  522. priv->can.can_stats.bus_error++;
  523. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  524. cf->data[2] |= CAN_ERR_PROT_STUFF;
  525. }
  526. /* Acknowledgement Error */
  527. if (reg_sr & AT91_IRQ_AERR) {
  528. dev_dbg(dev->dev.parent, "AERR irq\n");
  529. dev->stats.tx_errors++;
  530. cf->can_id |= CAN_ERR_ACK;
  531. }
  532. /* Form error */
  533. if (reg_sr & AT91_IRQ_FERR) {
  534. dev_dbg(dev->dev.parent, "FERR irq\n");
  535. dev->stats.rx_errors++;
  536. priv->can.can_stats.bus_error++;
  537. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  538. cf->data[2] |= CAN_ERR_PROT_FORM;
  539. }
  540. /* Bit Error */
  541. if (reg_sr & AT91_IRQ_BERR) {
  542. dev_dbg(dev->dev.parent, "BERR irq\n");
  543. dev->stats.tx_errors++;
  544. priv->can.can_stats.bus_error++;
  545. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  546. cf->data[2] |= CAN_ERR_PROT_BIT;
  547. }
  548. }
  549. static int at91_poll_err(struct net_device *dev, int quota, u32 reg_sr)
  550. {
  551. struct sk_buff *skb;
  552. struct can_frame *cf;
  553. if (quota == 0)
  554. return 0;
  555. skb = alloc_can_err_skb(dev, &cf);
  556. if (unlikely(!skb))
  557. return 0;
  558. at91_poll_err_frame(dev, cf, reg_sr);
  559. netif_receive_skb(skb);
  560. dev->last_rx = jiffies;
  561. dev->stats.rx_packets++;
  562. dev->stats.rx_bytes += cf->can_dlc;
  563. return 1;
  564. }
  565. static int at91_poll(struct napi_struct *napi, int quota)
  566. {
  567. struct net_device *dev = napi->dev;
  568. const struct at91_priv *priv = netdev_priv(dev);
  569. u32 reg_sr = at91_read(priv, AT91_SR);
  570. int work_done = 0;
  571. if (reg_sr & AT91_IRQ_MB_RX)
  572. work_done += at91_poll_rx(dev, quota - work_done);
  573. /*
  574. * The error bits are clear on read,
  575. * so use saved value from irq handler.
  576. */
  577. reg_sr |= priv->reg_sr;
  578. if (reg_sr & AT91_IRQ_ERR_FRAME)
  579. work_done += at91_poll_err(dev, quota - work_done, reg_sr);
  580. if (work_done < quota) {
  581. /* enable IRQs for frame errors and all mailboxes >= rx_next */
  582. u32 reg_ier = AT91_IRQ_ERR_FRAME;
  583. reg_ier |= AT91_IRQ_MB_RX & ~AT91_MB_RX_MASK(priv->rx_next);
  584. napi_complete(napi);
  585. at91_write(priv, AT91_IER, reg_ier);
  586. }
  587. return work_done;
  588. }
  589. /*
  590. * theory of operation:
  591. *
  592. * priv->tx_echo holds the number of the oldest can_frame put for
  593. * transmission into the hardware, but not yet ACKed by the CAN tx
  594. * complete IRQ.
  595. *
  596. * We iterate from priv->tx_echo to priv->tx_next and check if the
  597. * packet has been transmitted, echo it back to the CAN framework. If
  598. * we discover a not yet transmitted package, stop looking for more.
  599. *
  600. */
  601. static void at91_irq_tx(struct net_device *dev, u32 reg_sr)
  602. {
  603. struct at91_priv *priv = netdev_priv(dev);
  604. u32 reg_msr;
  605. unsigned int mb;
  606. /* masking of reg_sr not needed, already done by at91_irq */
  607. for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) {
  608. mb = get_tx_echo_mb(priv);
  609. /* no event in mailbox? */
  610. if (!(reg_sr & (1 << mb)))
  611. break;
  612. /* Disable irq for this TX mailbox */
  613. at91_write(priv, AT91_IDR, 1 << mb);
  614. /*
  615. * only echo if mailbox signals us a transfer
  616. * complete (MSR_MRDY). Otherwise it's a tansfer
  617. * abort. "can_bus_off()" takes care about the skbs
  618. * parked in the echo queue.
  619. */
  620. reg_msr = at91_read(priv, AT91_MSR(mb));
  621. if (likely(reg_msr & AT91_MSR_MRDY &&
  622. ~reg_msr & AT91_MSR_MABT)) {
  623. /* _NOTE_: substract AT91_MB_TX_FIRST offset from mb! */
  624. can_get_echo_skb(dev, mb - AT91_MB_TX_FIRST);
  625. dev->stats.tx_packets++;
  626. }
  627. }
  628. /*
  629. * restart queue if we don't have a wrap around but restart if
  630. * we get a TX int for the last can frame directly before a
  631. * wrap around.
  632. */
  633. if ((priv->tx_next & AT91_NEXT_MASK) != 0 ||
  634. (priv->tx_echo & AT91_NEXT_MASK) == 0)
  635. netif_wake_queue(dev);
  636. }
  637. static void at91_irq_err_state(struct net_device *dev,
  638. struct can_frame *cf, enum can_state new_state)
  639. {
  640. struct at91_priv *priv = netdev_priv(dev);
  641. u32 reg_idr, reg_ier, reg_ecr;
  642. u8 tec, rec;
  643. reg_ecr = at91_read(priv, AT91_ECR);
  644. rec = reg_ecr & 0xff;
  645. tec = reg_ecr >> 16;
  646. switch (priv->can.state) {
  647. case CAN_STATE_ERROR_ACTIVE:
  648. /*
  649. * from: ERROR_ACTIVE
  650. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  651. * => : there was a warning int
  652. */
  653. if (new_state >= CAN_STATE_ERROR_WARNING &&
  654. new_state <= CAN_STATE_BUS_OFF) {
  655. dev_dbg(dev->dev.parent, "Error Warning IRQ\n");
  656. priv->can.can_stats.error_warning++;
  657. cf->can_id |= CAN_ERR_CRTL;
  658. cf->data[1] = (tec > rec) ?
  659. CAN_ERR_CRTL_TX_WARNING :
  660. CAN_ERR_CRTL_RX_WARNING;
  661. }
  662. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  663. /*
  664. * from: ERROR_ACTIVE, ERROR_WARNING
  665. * to : ERROR_PASSIVE, BUS_OFF
  666. * => : error passive int
  667. */
  668. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  669. new_state <= CAN_STATE_BUS_OFF) {
  670. dev_dbg(dev->dev.parent, "Error Passive IRQ\n");
  671. priv->can.can_stats.error_passive++;
  672. cf->can_id |= CAN_ERR_CRTL;
  673. cf->data[1] = (tec > rec) ?
  674. CAN_ERR_CRTL_TX_PASSIVE :
  675. CAN_ERR_CRTL_RX_PASSIVE;
  676. }
  677. break;
  678. case CAN_STATE_BUS_OFF:
  679. /*
  680. * from: BUS_OFF
  681. * to : ERROR_ACTIVE, ERROR_WARNING, ERROR_PASSIVE
  682. */
  683. if (new_state <= CAN_STATE_ERROR_PASSIVE) {
  684. cf->can_id |= CAN_ERR_RESTARTED;
  685. dev_dbg(dev->dev.parent, "restarted\n");
  686. priv->can.can_stats.restarts++;
  687. netif_carrier_on(dev);
  688. netif_wake_queue(dev);
  689. }
  690. break;
  691. default:
  692. break;
  693. }
  694. /* process state changes depending on the new state */
  695. switch (new_state) {
  696. case CAN_STATE_ERROR_ACTIVE:
  697. /*
  698. * actually we want to enable AT91_IRQ_WARN here, but
  699. * it screws up the system under certain
  700. * circumstances. so just enable AT91_IRQ_ERRP, thus
  701. * the "fallthrough"
  702. */
  703. dev_dbg(dev->dev.parent, "Error Active\n");
  704. cf->can_id |= CAN_ERR_PROT;
  705. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  706. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  707. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_BOFF;
  708. reg_ier = AT91_IRQ_ERRP;
  709. break;
  710. case CAN_STATE_ERROR_PASSIVE:
  711. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_ERRP;
  712. reg_ier = AT91_IRQ_BOFF;
  713. break;
  714. case CAN_STATE_BUS_OFF:
  715. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_ERRP |
  716. AT91_IRQ_WARN | AT91_IRQ_BOFF;
  717. reg_ier = 0;
  718. cf->can_id |= CAN_ERR_BUSOFF;
  719. dev_dbg(dev->dev.parent, "bus-off\n");
  720. netif_carrier_off(dev);
  721. priv->can.can_stats.bus_off++;
  722. /* turn off chip, if restart is disabled */
  723. if (!priv->can.restart_ms) {
  724. at91_chip_stop(dev, CAN_STATE_BUS_OFF);
  725. return;
  726. }
  727. break;
  728. default:
  729. break;
  730. }
  731. at91_write(priv, AT91_IDR, reg_idr);
  732. at91_write(priv, AT91_IER, reg_ier);
  733. }
  734. static void at91_irq_err(struct net_device *dev)
  735. {
  736. struct at91_priv *priv = netdev_priv(dev);
  737. struct sk_buff *skb;
  738. struct can_frame *cf;
  739. enum can_state new_state;
  740. u32 reg_sr;
  741. reg_sr = at91_read(priv, AT91_SR);
  742. /* we need to look at the unmasked reg_sr */
  743. if (unlikely(reg_sr & AT91_IRQ_BOFF))
  744. new_state = CAN_STATE_BUS_OFF;
  745. else if (unlikely(reg_sr & AT91_IRQ_ERRP))
  746. new_state = CAN_STATE_ERROR_PASSIVE;
  747. else if (unlikely(reg_sr & AT91_IRQ_WARN))
  748. new_state = CAN_STATE_ERROR_WARNING;
  749. else if (likely(reg_sr & AT91_IRQ_ERRA))
  750. new_state = CAN_STATE_ERROR_ACTIVE;
  751. else {
  752. dev_err(dev->dev.parent, "BUG! hardware in undefined state\n");
  753. return;
  754. }
  755. /* state hasn't changed */
  756. if (likely(new_state == priv->can.state))
  757. return;
  758. skb = alloc_can_err_skb(dev, &cf);
  759. if (unlikely(!skb))
  760. return;
  761. at91_irq_err_state(dev, cf, new_state);
  762. netif_rx(skb);
  763. dev->last_rx = jiffies;
  764. dev->stats.rx_packets++;
  765. dev->stats.rx_bytes += cf->can_dlc;
  766. priv->can.state = new_state;
  767. }
  768. /*
  769. * interrupt handler
  770. */
  771. static irqreturn_t at91_irq(int irq, void *dev_id)
  772. {
  773. struct net_device *dev = dev_id;
  774. struct at91_priv *priv = netdev_priv(dev);
  775. irqreturn_t handled = IRQ_NONE;
  776. u32 reg_sr, reg_imr;
  777. reg_sr = at91_read(priv, AT91_SR);
  778. reg_imr = at91_read(priv, AT91_IMR);
  779. /* Ignore masked interrupts */
  780. reg_sr &= reg_imr;
  781. if (!reg_sr)
  782. goto exit;
  783. handled = IRQ_HANDLED;
  784. /* Receive or error interrupt? -> napi */
  785. if (reg_sr & (AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME)) {
  786. /*
  787. * The error bits are clear on read,
  788. * save for later use.
  789. */
  790. priv->reg_sr = reg_sr;
  791. at91_write(priv, AT91_IDR,
  792. AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME);
  793. napi_schedule(&priv->napi);
  794. }
  795. /* Transmission complete interrupt */
  796. if (reg_sr & AT91_IRQ_MB_TX)
  797. at91_irq_tx(dev, reg_sr);
  798. at91_irq_err(dev);
  799. exit:
  800. return handled;
  801. }
  802. static int at91_open(struct net_device *dev)
  803. {
  804. struct at91_priv *priv = netdev_priv(dev);
  805. int err;
  806. clk_enable(priv->clk);
  807. /* check or determine and set bittime */
  808. err = open_candev(dev);
  809. if (err)
  810. goto out;
  811. /* register interrupt handler */
  812. if (request_irq(dev->irq, at91_irq, IRQF_SHARED,
  813. dev->name, dev)) {
  814. err = -EAGAIN;
  815. goto out_close;
  816. }
  817. /* start chip and queuing */
  818. at91_chip_start(dev);
  819. napi_enable(&priv->napi);
  820. netif_start_queue(dev);
  821. return 0;
  822. out_close:
  823. close_candev(dev);
  824. out:
  825. clk_disable(priv->clk);
  826. return err;
  827. }
  828. /*
  829. * stop CAN bus activity
  830. */
  831. static int at91_close(struct net_device *dev)
  832. {
  833. struct at91_priv *priv = netdev_priv(dev);
  834. netif_stop_queue(dev);
  835. napi_disable(&priv->napi);
  836. at91_chip_stop(dev, CAN_STATE_STOPPED);
  837. free_irq(dev->irq, dev);
  838. clk_disable(priv->clk);
  839. close_candev(dev);
  840. return 0;
  841. }
  842. static int at91_set_mode(struct net_device *dev, enum can_mode mode)
  843. {
  844. switch (mode) {
  845. case CAN_MODE_START:
  846. at91_chip_start(dev);
  847. netif_wake_queue(dev);
  848. break;
  849. default:
  850. return -EOPNOTSUPP;
  851. }
  852. return 0;
  853. }
  854. static const struct net_device_ops at91_netdev_ops = {
  855. .ndo_open = at91_open,
  856. .ndo_stop = at91_close,
  857. .ndo_start_xmit = at91_start_xmit,
  858. };
  859. static int __init at91_can_probe(struct platform_device *pdev)
  860. {
  861. struct net_device *dev;
  862. struct at91_priv *priv;
  863. struct resource *res;
  864. struct clk *clk;
  865. void __iomem *addr;
  866. int err, irq;
  867. clk = clk_get(&pdev->dev, "can_clk");
  868. if (IS_ERR(clk)) {
  869. dev_err(&pdev->dev, "no clock defined\n");
  870. err = -ENODEV;
  871. goto exit;
  872. }
  873. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  874. irq = platform_get_irq(pdev, 0);
  875. if (!res || irq <= 0) {
  876. err = -ENODEV;
  877. goto exit_put;
  878. }
  879. if (!request_mem_region(res->start,
  880. resource_size(res),
  881. pdev->name)) {
  882. err = -EBUSY;
  883. goto exit_put;
  884. }
  885. addr = ioremap_nocache(res->start, resource_size(res));
  886. if (!addr) {
  887. err = -ENOMEM;
  888. goto exit_release;
  889. }
  890. dev = alloc_candev(sizeof(struct at91_priv), AT91_MB_TX_NUM);
  891. if (!dev) {
  892. err = -ENOMEM;
  893. goto exit_iounmap;
  894. }
  895. dev->netdev_ops = &at91_netdev_ops;
  896. dev->irq = irq;
  897. dev->flags |= IFF_ECHO;
  898. priv = netdev_priv(dev);
  899. priv->can.clock.freq = clk_get_rate(clk);
  900. priv->can.bittiming_const = &at91_bittiming_const;
  901. priv->can.do_set_bittiming = at91_set_bittiming;
  902. priv->can.do_set_mode = at91_set_mode;
  903. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES;
  904. priv->reg_base = addr;
  905. priv->dev = dev;
  906. priv->clk = clk;
  907. priv->pdata = pdev->dev.platform_data;
  908. netif_napi_add(dev, &priv->napi, at91_poll, AT91_NAPI_WEIGHT);
  909. dev_set_drvdata(&pdev->dev, dev);
  910. SET_NETDEV_DEV(dev, &pdev->dev);
  911. err = register_candev(dev);
  912. if (err) {
  913. dev_err(&pdev->dev, "registering netdev failed\n");
  914. goto exit_free;
  915. }
  916. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  917. priv->reg_base, dev->irq);
  918. return 0;
  919. exit_free:
  920. free_netdev(dev);
  921. exit_iounmap:
  922. iounmap(addr);
  923. exit_release:
  924. release_mem_region(res->start, resource_size(res));
  925. exit_put:
  926. clk_put(clk);
  927. exit:
  928. return err;
  929. }
  930. static int __devexit at91_can_remove(struct platform_device *pdev)
  931. {
  932. struct net_device *dev = platform_get_drvdata(pdev);
  933. struct at91_priv *priv = netdev_priv(dev);
  934. struct resource *res;
  935. unregister_netdev(dev);
  936. platform_set_drvdata(pdev, NULL);
  937. free_netdev(dev);
  938. iounmap(priv->reg_base);
  939. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  940. release_mem_region(res->start, resource_size(res));
  941. clk_put(priv->clk);
  942. return 0;
  943. }
  944. static struct platform_driver at91_can_driver = {
  945. .probe = at91_can_probe,
  946. .remove = __devexit_p(at91_can_remove),
  947. .driver = {
  948. .name = DRV_NAME,
  949. .owner = THIS_MODULE,
  950. },
  951. };
  952. static int __init at91_can_module_init(void)
  953. {
  954. printk(KERN_INFO "%s netdevice driver\n", DRV_NAME);
  955. return platform_driver_register(&at91_can_driver);
  956. }
  957. static void __exit at91_can_module_exit(void)
  958. {
  959. platform_driver_unregister(&at91_can_driver);
  960. printk(KERN_INFO "%s: driver removed\n", DRV_NAME);
  961. }
  962. module_init(at91_can_module_init);
  963. module_exit(at91_can_module_exit);
  964. MODULE_AUTHOR("Marc Kleine-Budde <mkl@pengutronix.de>");
  965. MODULE_LICENSE("GPL v2");
  966. MODULE_DESCRIPTION(DRV_NAME " CAN netdevice driver");