pci_clp.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * Copyright IBM Corp. 2012
  3. *
  4. * Author(s):
  5. * Jan Glauber <jang@linux.vnet.ibm.com>
  6. */
  7. #define COMPONENT "zPCI"
  8. #define pr_fmt(fmt) COMPONENT ": " fmt
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/err.h>
  12. #include <linux/delay.h>
  13. #include <linux/pci.h>
  14. #include <asm/pci_clp.h>
  15. /*
  16. * Call Logical Processor
  17. * Retry logic is handled by the caller.
  18. */
  19. static inline u8 clp_instr(void *req)
  20. {
  21. u64 ilpm;
  22. u8 cc;
  23. asm volatile (
  24. " .insn rrf,0xb9a00000,%[ilpm],%[req],0x0,0x2\n"
  25. " ipm %[cc]\n"
  26. " srl %[cc],28\n"
  27. : [cc] "=d" (cc), [ilpm] "=d" (ilpm)
  28. : [req] "a" (req)
  29. : "cc", "memory");
  30. return cc;
  31. }
  32. static void *clp_alloc_block(void)
  33. {
  34. struct page *page = alloc_pages(GFP_KERNEL, get_order(CLP_BLK_SIZE));
  35. return (page) ? page_address(page) : NULL;
  36. }
  37. static void clp_free_block(void *ptr)
  38. {
  39. free_pages((unsigned long) ptr, get_order(CLP_BLK_SIZE));
  40. }
  41. static void clp_store_query_pci_fngrp(struct zpci_dev *zdev,
  42. struct clp_rsp_query_pci_grp *response)
  43. {
  44. zdev->tlb_refresh = response->refresh;
  45. zdev->dma_mask = response->dasm;
  46. zdev->msi_addr = response->msia;
  47. pr_debug("Supported number of MSI vectors: %u\n", response->noi);
  48. switch (response->version) {
  49. case 1:
  50. zdev->max_bus_speed = PCIE_SPEED_5_0GT;
  51. break;
  52. default:
  53. zdev->max_bus_speed = PCI_SPEED_UNKNOWN;
  54. break;
  55. }
  56. }
  57. static int clp_query_pci_fngrp(struct zpci_dev *zdev, u8 pfgid)
  58. {
  59. struct clp_req_rsp_query_pci_grp *rrb;
  60. int rc;
  61. rrb = clp_alloc_block();
  62. if (!rrb)
  63. return -ENOMEM;
  64. memset(rrb, 0, sizeof(*rrb));
  65. rrb->request.hdr.len = sizeof(rrb->request);
  66. rrb->request.hdr.cmd = CLP_QUERY_PCI_FNGRP;
  67. rrb->response.hdr.len = sizeof(rrb->response);
  68. rrb->request.pfgid = pfgid;
  69. rc = clp_instr(rrb);
  70. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
  71. clp_store_query_pci_fngrp(zdev, &rrb->response);
  72. else {
  73. pr_err("Query PCI FNGRP failed with response: %x cc: %d\n",
  74. rrb->response.hdr.rsp, rc);
  75. rc = -EIO;
  76. }
  77. clp_free_block(rrb);
  78. return rc;
  79. }
  80. static int clp_store_query_pci_fn(struct zpci_dev *zdev,
  81. struct clp_rsp_query_pci *response)
  82. {
  83. int i;
  84. for (i = 0; i < PCI_BAR_COUNT; i++) {
  85. zdev->bars[i].val = le32_to_cpu(response->bar[i]);
  86. zdev->bars[i].size = response->bar_size[i];
  87. }
  88. zdev->start_dma = response->sdma;
  89. zdev->end_dma = response->edma;
  90. zdev->pchid = response->pchid;
  91. zdev->pfgid = response->pfgid;
  92. return 0;
  93. }
  94. static int clp_query_pci_fn(struct zpci_dev *zdev, u32 fh)
  95. {
  96. struct clp_req_rsp_query_pci *rrb;
  97. int rc;
  98. rrb = clp_alloc_block();
  99. if (!rrb)
  100. return -ENOMEM;
  101. memset(rrb, 0, sizeof(*rrb));
  102. rrb->request.hdr.len = sizeof(rrb->request);
  103. rrb->request.hdr.cmd = CLP_QUERY_PCI_FN;
  104. rrb->response.hdr.len = sizeof(rrb->response);
  105. rrb->request.fh = fh;
  106. rc = clp_instr(rrb);
  107. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
  108. rc = clp_store_query_pci_fn(zdev, &rrb->response);
  109. if (rc)
  110. goto out;
  111. if (rrb->response.pfgid)
  112. rc = clp_query_pci_fngrp(zdev, rrb->response.pfgid);
  113. } else {
  114. pr_err("Query PCI failed with response: %x cc: %d\n",
  115. rrb->response.hdr.rsp, rc);
  116. rc = -EIO;
  117. }
  118. out:
  119. clp_free_block(rrb);
  120. return rc;
  121. }
  122. int clp_add_pci_device(u32 fid, u32 fh, int configured)
  123. {
  124. struct zpci_dev *zdev;
  125. int rc;
  126. zdev = zpci_alloc_device();
  127. if (IS_ERR(zdev))
  128. return PTR_ERR(zdev);
  129. zdev->fh = fh;
  130. zdev->fid = fid;
  131. /* Query function properties and update zdev */
  132. rc = clp_query_pci_fn(zdev, fh);
  133. if (rc)
  134. goto error;
  135. if (configured)
  136. zdev->state = ZPCI_FN_STATE_CONFIGURED;
  137. else
  138. zdev->state = ZPCI_FN_STATE_STANDBY;
  139. rc = zpci_create_device(zdev);
  140. if (rc)
  141. goto error;
  142. return 0;
  143. error:
  144. zpci_free_device(zdev);
  145. return rc;
  146. }
  147. /*
  148. * Enable/Disable a given PCI function defined by its function handle.
  149. */
  150. static int clp_set_pci_fn(u32 *fh, u8 nr_dma_as, u8 command)
  151. {
  152. struct clp_req_rsp_set_pci *rrb;
  153. int rc, retries = 1000;
  154. rrb = clp_alloc_block();
  155. if (!rrb)
  156. return -ENOMEM;
  157. do {
  158. memset(rrb, 0, sizeof(*rrb));
  159. rrb->request.hdr.len = sizeof(rrb->request);
  160. rrb->request.hdr.cmd = CLP_SET_PCI_FN;
  161. rrb->response.hdr.len = sizeof(rrb->response);
  162. rrb->request.fh = *fh;
  163. rrb->request.oc = command;
  164. rrb->request.ndas = nr_dma_as;
  165. rc = clp_instr(rrb);
  166. if (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY) {
  167. retries--;
  168. if (retries < 0)
  169. break;
  170. msleep(1);
  171. }
  172. } while (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY);
  173. if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
  174. *fh = rrb->response.fh;
  175. else {
  176. pr_err("Set PCI FN failed with response: %x cc: %d\n",
  177. rrb->response.hdr.rsp, rc);
  178. rc = -EIO;
  179. }
  180. clp_free_block(rrb);
  181. return rc;
  182. }
  183. int clp_enable_fh(struct zpci_dev *zdev, u8 nr_dma_as)
  184. {
  185. u32 fh = zdev->fh;
  186. int rc;
  187. rc = clp_set_pci_fn(&fh, nr_dma_as, CLP_SET_ENABLE_PCI_FN);
  188. if (!rc)
  189. /* Success -> store enabled handle in zdev */
  190. zdev->fh = fh;
  191. return rc;
  192. }
  193. int clp_disable_fh(struct zpci_dev *zdev)
  194. {
  195. u32 fh = zdev->fh;
  196. int rc;
  197. if (!zdev_enabled(zdev))
  198. return 0;
  199. dev_info(&zdev->pdev->dev, "disabling fn handle: 0x%x\n", fh);
  200. rc = clp_set_pci_fn(&fh, 0, CLP_SET_DISABLE_PCI_FN);
  201. if (!rc)
  202. /* Success -> store disabled handle in zdev */
  203. zdev->fh = fh;
  204. else
  205. dev_err(&zdev->pdev->dev,
  206. "Failed to disable fn handle: 0x%x\n", fh);
  207. return rc;
  208. }
  209. static void clp_check_pcifn_entry(struct clp_fh_list_entry *entry)
  210. {
  211. int present, rc;
  212. if (!entry->vendor_id)
  213. return;
  214. /* TODO: be a little bit more scalable */
  215. present = zpci_fid_present(entry->fid);
  216. if (present)
  217. pr_debug("%s: device %x already present\n", __func__, entry->fid);
  218. /* skip already used functions */
  219. if (present && entry->config_state)
  220. return;
  221. /* aev 306: function moved to stand-by state */
  222. if (present && !entry->config_state) {
  223. /*
  224. * The handle is already disabled, that means no iota/irq freeing via
  225. * the firmware interfaces anymore. Need to free resources manually
  226. * (DMA memory, debug, sysfs)...
  227. */
  228. zpci_stop_device(get_zdev_by_fid(entry->fid));
  229. return;
  230. }
  231. rc = clp_add_pci_device(entry->fid, entry->fh, entry->config_state);
  232. if (rc)
  233. pr_err("Failed to add fid: 0x%x\n", entry->fid);
  234. }
  235. int clp_find_pci_devices(void)
  236. {
  237. struct clp_req_rsp_list_pci *rrb;
  238. u64 resume_token = 0;
  239. int entries, i, rc;
  240. rrb = clp_alloc_block();
  241. if (!rrb)
  242. return -ENOMEM;
  243. do {
  244. memset(rrb, 0, sizeof(*rrb));
  245. rrb->request.hdr.len = sizeof(rrb->request);
  246. rrb->request.hdr.cmd = CLP_LIST_PCI;
  247. /* store as many entries as possible */
  248. rrb->response.hdr.len = CLP_BLK_SIZE - LIST_PCI_HDR_LEN;
  249. rrb->request.resume_token = resume_token;
  250. /* Get PCI function handle list */
  251. rc = clp_instr(rrb);
  252. if (rc || rrb->response.hdr.rsp != CLP_RC_OK) {
  253. pr_err("List PCI failed with response: 0x%x cc: %d\n",
  254. rrb->response.hdr.rsp, rc);
  255. rc = -EIO;
  256. goto out;
  257. }
  258. WARN_ON_ONCE(rrb->response.entry_size !=
  259. sizeof(struct clp_fh_list_entry));
  260. entries = (rrb->response.hdr.len - LIST_PCI_HDR_LEN) /
  261. rrb->response.entry_size;
  262. pr_info("Detected number of PCI functions: %u\n", entries);
  263. /* Store the returned resume token as input for the next call */
  264. resume_token = rrb->response.resume_token;
  265. for (i = 0; i < entries; i++)
  266. clp_check_pcifn_entry(&rrb->response.fh_list[i]);
  267. } while (resume_token);
  268. pr_debug("Maximum number of supported PCI functions: %u\n",
  269. rrb->response.max_fn);
  270. out:
  271. clp_free_block(rrb);
  272. return rc;
  273. }