fsl_usb2_udc.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/io.h>
  41. #include <asm/system.h>
  42. #include <asm/unaligned.h>
  43. #include <asm/dma.h>
  44. #include "fsl_usb2_udc.h"
  45. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  46. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  47. #define DRIVER_VERSION "Apr 20, 2007"
  48. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  49. static const char driver_name[] = "fsl-usb2-udc";
  50. static const char driver_desc[] = DRIVER_DESC;
  51. static struct usb_dr_device *dr_regs;
  52. static struct usb_sys_interface *usb_sys_regs;
  53. /* it is initialized in probe() */
  54. static struct fsl_udc *udc_controller = NULL;
  55. static const struct usb_endpoint_descriptor
  56. fsl_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  62. };
  63. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  64. #ifdef CONFIG_PPC32
  65. #define fsl_readl(addr) in_le32(addr)
  66. #define fsl_writel(val32, addr) out_le32(addr, val32)
  67. #else
  68. #define fsl_readl(addr) readl(addr)
  69. #define fsl_writel(val32, addr) writel(val32, addr)
  70. #endif
  71. /********************************************************************
  72. * Internal Used Function
  73. ********************************************************************/
  74. /*-----------------------------------------------------------------
  75. * done() - retire a request; caller blocked irqs
  76. * @status : request status to be set, only works when
  77. * request is still in progress.
  78. *--------------------------------------------------------------*/
  79. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  80. {
  81. struct fsl_udc *udc = NULL;
  82. unsigned char stopped = ep->stopped;
  83. struct ep_td_struct *curr_td, *next_td;
  84. int j;
  85. udc = (struct fsl_udc *)ep->udc;
  86. /* Removed the req from fsl_ep->queue */
  87. list_del_init(&req->queue);
  88. /* req.status should be set as -EINPROGRESS in ep_queue() */
  89. if (req->req.status == -EINPROGRESS)
  90. req->req.status = status;
  91. else
  92. status = req->req.status;
  93. /* Free dtd for the request */
  94. next_td = req->head;
  95. for (j = 0; j < req->dtd_count; j++) {
  96. curr_td = next_td;
  97. if (j != req->dtd_count - 1) {
  98. next_td = curr_td->next_td_virt;
  99. }
  100. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  101. }
  102. if (req->mapped) {
  103. dma_unmap_single(ep->udc->gadget.dev.parent,
  104. req->req.dma, req->req.length,
  105. ep_is_in(ep)
  106. ? DMA_TO_DEVICE
  107. : DMA_FROM_DEVICE);
  108. req->req.dma = DMA_ADDR_INVALID;
  109. req->mapped = 0;
  110. } else
  111. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  112. req->req.dma, req->req.length,
  113. ep_is_in(ep)
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. if (status && (status != -ESHUTDOWN))
  117. VDBG("complete %s req %p stat %d len %u/%u",
  118. ep->ep.name, &req->req, status,
  119. req->req.actual, req->req.length);
  120. ep->stopped = 1;
  121. spin_unlock(&ep->udc->lock);
  122. /* complete() is from gadget layer,
  123. * eg fsg->bulk_in_complete() */
  124. if (req->req.complete)
  125. req->req.complete(&ep->ep, &req->req);
  126. spin_lock(&ep->udc->lock);
  127. ep->stopped = stopped;
  128. }
  129. /*-----------------------------------------------------------------
  130. * nuke(): delete all requests related to this ep
  131. * called with spinlock held
  132. *--------------------------------------------------------------*/
  133. static void nuke(struct fsl_ep *ep, int status)
  134. {
  135. ep->stopped = 1;
  136. /* Flush fifo */
  137. fsl_ep_fifo_flush(&ep->ep);
  138. /* Whether this eq has request linked */
  139. while (!list_empty(&ep->queue)) {
  140. struct fsl_req *req = NULL;
  141. req = list_entry(ep->queue.next, struct fsl_req, queue);
  142. done(ep, req, status);
  143. }
  144. }
  145. /*------------------------------------------------------------------
  146. Internal Hardware related function
  147. ------------------------------------------------------------------*/
  148. static int dr_controller_setup(struct fsl_udc *udc)
  149. {
  150. unsigned int tmp = 0, portctrl = 0, ctrl = 0;
  151. unsigned long timeout;
  152. #define FSL_UDC_RESET_TIMEOUT 1000
  153. /* Stop and reset the usb controller */
  154. tmp = fsl_readl(&dr_regs->usbcmd);
  155. tmp &= ~USB_CMD_RUN_STOP;
  156. fsl_writel(tmp, &dr_regs->usbcmd);
  157. tmp = fsl_readl(&dr_regs->usbcmd);
  158. tmp |= USB_CMD_CTRL_RESET;
  159. fsl_writel(tmp, &dr_regs->usbcmd);
  160. /* Wait for reset to complete */
  161. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  162. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  163. if (time_after(jiffies, timeout)) {
  164. ERR("udc reset timeout!\n");
  165. return -ETIMEDOUT;
  166. }
  167. cpu_relax();
  168. }
  169. /* Set the controller as device mode */
  170. tmp = fsl_readl(&dr_regs->usbmode);
  171. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  172. /* Disable Setup Lockout */
  173. tmp |= USB_MODE_SETUP_LOCK_OFF;
  174. fsl_writel(tmp, &dr_regs->usbmode);
  175. /* Clear the setup status */
  176. fsl_writel(0, &dr_regs->usbsts);
  177. tmp = udc->ep_qh_dma;
  178. tmp &= USB_EP_LIST_ADDRESS_MASK;
  179. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  180. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  181. udc->ep_qh, (int)tmp,
  182. fsl_readl(&dr_regs->endpointlistaddr));
  183. /* Config PHY interface */
  184. portctrl = fsl_readl(&dr_regs->portsc1);
  185. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  186. switch (udc->phy_mode) {
  187. case FSL_USB2_PHY_ULPI:
  188. portctrl |= PORTSCX_PTS_ULPI;
  189. break;
  190. case FSL_USB2_PHY_UTMI_WIDE:
  191. portctrl |= PORTSCX_PTW_16BIT;
  192. /* fall through */
  193. case FSL_USB2_PHY_UTMI:
  194. portctrl |= PORTSCX_PTS_UTMI;
  195. break;
  196. case FSL_USB2_PHY_SERIAL:
  197. portctrl |= PORTSCX_PTS_FSLS;
  198. break;
  199. default:
  200. return -EINVAL;
  201. }
  202. fsl_writel(portctrl, &dr_regs->portsc1);
  203. /* Config control enable i/o output, cpu endian register */
  204. ctrl = __raw_readl(&usb_sys_regs->control);
  205. ctrl |= USB_CTRL_IOENB;
  206. __raw_writel(ctrl, &usb_sys_regs->control);
  207. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  208. /* Turn on cache snooping hardware, since some PowerPC platforms
  209. * wholly rely on hardware to deal with cache coherent. */
  210. /* Setup Snooping for all the 4GB space */
  211. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  212. __raw_writel(tmp, &usb_sys_regs->snoop1);
  213. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  214. __raw_writel(tmp, &usb_sys_regs->snoop2);
  215. #endif
  216. return 0;
  217. }
  218. /* Enable DR irq and set controller to run state */
  219. static void dr_controller_run(struct fsl_udc *udc)
  220. {
  221. u32 temp;
  222. /* Enable DR irq reg */
  223. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  224. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  225. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  226. fsl_writel(temp, &dr_regs->usbintr);
  227. /* Clear stopped bit */
  228. udc->stopped = 0;
  229. /* Set the controller as device mode */
  230. temp = fsl_readl(&dr_regs->usbmode);
  231. temp |= USB_MODE_CTRL_MODE_DEVICE;
  232. fsl_writel(temp, &dr_regs->usbmode);
  233. /* Set controller to Run */
  234. temp = fsl_readl(&dr_regs->usbcmd);
  235. temp |= USB_CMD_RUN_STOP;
  236. fsl_writel(temp, &dr_regs->usbcmd);
  237. return;
  238. }
  239. static void dr_controller_stop(struct fsl_udc *udc)
  240. {
  241. unsigned int tmp;
  242. /* disable all INTR */
  243. fsl_writel(0, &dr_regs->usbintr);
  244. /* Set stopped bit for isr */
  245. udc->stopped = 1;
  246. /* disable IO output */
  247. /* usb_sys_regs->control = 0; */
  248. /* set controller to Stop */
  249. tmp = fsl_readl(&dr_regs->usbcmd);
  250. tmp &= ~USB_CMD_RUN_STOP;
  251. fsl_writel(tmp, &dr_regs->usbcmd);
  252. return;
  253. }
  254. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  255. unsigned char ep_type)
  256. {
  257. unsigned int tmp_epctrl = 0;
  258. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  259. if (dir) {
  260. if (ep_num)
  261. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  262. tmp_epctrl |= EPCTRL_TX_ENABLE;
  263. tmp_epctrl |= ((unsigned int)(ep_type)
  264. << EPCTRL_TX_EP_TYPE_SHIFT);
  265. } else {
  266. if (ep_num)
  267. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  268. tmp_epctrl |= EPCTRL_RX_ENABLE;
  269. tmp_epctrl |= ((unsigned int)(ep_type)
  270. << EPCTRL_RX_EP_TYPE_SHIFT);
  271. }
  272. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  273. }
  274. static void
  275. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  276. {
  277. u32 tmp_epctrl = 0;
  278. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  279. if (value) {
  280. /* set the stall bit */
  281. if (dir)
  282. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  283. else
  284. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  285. } else {
  286. /* clear the stall bit and reset data toggle */
  287. if (dir) {
  288. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  289. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  290. } else {
  291. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  292. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  293. }
  294. }
  295. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  296. }
  297. /* Get stall status of a specific ep
  298. Return: 0: not stalled; 1:stalled */
  299. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  300. {
  301. u32 epctrl;
  302. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  303. if (dir)
  304. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  305. else
  306. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  307. }
  308. /********************************************************************
  309. Internal Structure Build up functions
  310. ********************************************************************/
  311. /*------------------------------------------------------------------
  312. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  313. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  314. * @mult: Mult field
  315. ------------------------------------------------------------------*/
  316. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  317. unsigned char dir, unsigned char ep_type,
  318. unsigned int max_pkt_len,
  319. unsigned int zlt, unsigned char mult)
  320. {
  321. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  322. unsigned int tmp = 0;
  323. /* set the Endpoint Capabilites in QH */
  324. switch (ep_type) {
  325. case USB_ENDPOINT_XFER_CONTROL:
  326. /* Interrupt On Setup (IOS). for control ep */
  327. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  328. | EP_QUEUE_HEAD_IOS;
  329. break;
  330. case USB_ENDPOINT_XFER_ISOC:
  331. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  332. | (mult << EP_QUEUE_HEAD_MULT_POS);
  333. break;
  334. case USB_ENDPOINT_XFER_BULK:
  335. case USB_ENDPOINT_XFER_INT:
  336. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  337. break;
  338. default:
  339. VDBG("error ep type is %d", ep_type);
  340. return;
  341. }
  342. if (zlt)
  343. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  344. p_QH->max_pkt_length = cpu_to_le32(tmp);
  345. return;
  346. }
  347. /* Setup qh structure and ep register for ep0. */
  348. static void ep0_setup(struct fsl_udc *udc)
  349. {
  350. /* the intialization of an ep includes: fields in QH, Regs,
  351. * fsl_ep struct */
  352. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  353. USB_MAX_CTRL_PAYLOAD, 0, 0);
  354. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  355. USB_MAX_CTRL_PAYLOAD, 0, 0);
  356. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  357. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  358. return;
  359. }
  360. /***********************************************************************
  361. Endpoint Management Functions
  362. ***********************************************************************/
  363. /*-------------------------------------------------------------------------
  364. * when configurations are set, or when interface settings change
  365. * for example the do_set_interface() in gadget layer,
  366. * the driver will enable or disable the relevant endpoints
  367. * ep0 doesn't use this routine. It is always enabled.
  368. -------------------------------------------------------------------------*/
  369. static int fsl_ep_enable(struct usb_ep *_ep,
  370. const struct usb_endpoint_descriptor *desc)
  371. {
  372. struct fsl_udc *udc = NULL;
  373. struct fsl_ep *ep = NULL;
  374. unsigned short max = 0;
  375. unsigned char mult = 0, zlt;
  376. int retval = -EINVAL;
  377. unsigned long flags = 0;
  378. ep = container_of(_ep, struct fsl_ep, ep);
  379. /* catch various bogus parameters */
  380. if (!_ep || !desc || ep->desc
  381. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  382. return -EINVAL;
  383. udc = ep->udc;
  384. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  385. return -ESHUTDOWN;
  386. max = le16_to_cpu(desc->wMaxPacketSize);
  387. /* Disable automatic zlp generation. Driver is reponsible to indicate
  388. * explicitly through req->req.zero. This is needed to enable multi-td
  389. * request. */
  390. zlt = 1;
  391. /* Assume the max packet size from gadget is always correct */
  392. switch (desc->bmAttributes & 0x03) {
  393. case USB_ENDPOINT_XFER_CONTROL:
  394. case USB_ENDPOINT_XFER_BULK:
  395. case USB_ENDPOINT_XFER_INT:
  396. /* mult = 0. Execute N Transactions as demonstrated by
  397. * the USB variable length packet protocol where N is
  398. * computed using the Maximum Packet Length (dQH) and
  399. * the Total Bytes field (dTD) */
  400. mult = 0;
  401. break;
  402. case USB_ENDPOINT_XFER_ISOC:
  403. /* Calculate transactions needed for high bandwidth iso */
  404. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  405. max = max & 0x8ff; /* bit 0~10 */
  406. /* 3 transactions at most */
  407. if (mult > 3)
  408. goto en_done;
  409. break;
  410. default:
  411. goto en_done;
  412. }
  413. spin_lock_irqsave(&udc->lock, flags);
  414. ep->ep.maxpacket = max;
  415. ep->desc = desc;
  416. ep->stopped = 0;
  417. /* Controller related setup */
  418. /* Init EPx Queue Head (Ep Capabilites field in QH
  419. * according to max, zlt, mult) */
  420. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  421. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  422. ? USB_SEND : USB_RECV),
  423. (unsigned char) (desc->bmAttributes
  424. & USB_ENDPOINT_XFERTYPE_MASK),
  425. max, zlt, mult);
  426. /* Init endpoint ctrl register */
  427. dr_ep_setup((unsigned char) ep_index(ep),
  428. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  429. ? USB_SEND : USB_RECV),
  430. (unsigned char) (desc->bmAttributes
  431. & USB_ENDPOINT_XFERTYPE_MASK));
  432. spin_unlock_irqrestore(&udc->lock, flags);
  433. retval = 0;
  434. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  435. ep->desc->bEndpointAddress & 0x0f,
  436. (desc->bEndpointAddress & USB_DIR_IN)
  437. ? "in" : "out", max);
  438. en_done:
  439. return retval;
  440. }
  441. /*---------------------------------------------------------------------
  442. * @ep : the ep being unconfigured. May not be ep0
  443. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  444. *---------------------------------------------------------------------*/
  445. static int fsl_ep_disable(struct usb_ep *_ep)
  446. {
  447. struct fsl_udc *udc = NULL;
  448. struct fsl_ep *ep = NULL;
  449. unsigned long flags = 0;
  450. u32 epctrl;
  451. int ep_num;
  452. ep = container_of(_ep, struct fsl_ep, ep);
  453. if (!_ep || !ep->desc) {
  454. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  455. return -EINVAL;
  456. }
  457. /* disable ep on controller */
  458. ep_num = ep_index(ep);
  459. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  460. if (ep_is_in(ep))
  461. epctrl &= ~EPCTRL_TX_ENABLE;
  462. else
  463. epctrl &= ~EPCTRL_RX_ENABLE;
  464. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  465. udc = (struct fsl_udc *)ep->udc;
  466. spin_lock_irqsave(&udc->lock, flags);
  467. /* nuke all pending requests (does flush) */
  468. nuke(ep, -ESHUTDOWN);
  469. ep->desc = NULL;
  470. ep->stopped = 1;
  471. spin_unlock_irqrestore(&udc->lock, flags);
  472. VDBG("disabled %s OK", _ep->name);
  473. return 0;
  474. }
  475. /*---------------------------------------------------------------------
  476. * allocate a request object used by this endpoint
  477. * the main operation is to insert the req->queue to the eq->queue
  478. * Returns the request, or null if one could not be allocated
  479. *---------------------------------------------------------------------*/
  480. static struct usb_request *
  481. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  482. {
  483. struct fsl_req *req = NULL;
  484. req = kzalloc(sizeof *req, gfp_flags);
  485. if (!req)
  486. return NULL;
  487. req->req.dma = DMA_ADDR_INVALID;
  488. INIT_LIST_HEAD(&req->queue);
  489. return &req->req;
  490. }
  491. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  492. {
  493. struct fsl_req *req = NULL;
  494. req = container_of(_req, struct fsl_req, req);
  495. if (_req)
  496. kfree(req);
  497. }
  498. /*-------------------------------------------------------------------------*/
  499. static int fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  500. {
  501. int i = ep_index(ep) * 2 + ep_is_in(ep);
  502. u32 temp, bitmask, tmp_stat;
  503. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  504. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  505. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  506. bitmask = ep_is_in(ep)
  507. ? (1 << (ep_index(ep) + 16))
  508. : (1 << (ep_index(ep)));
  509. /* check if the pipe is empty */
  510. if (!(list_empty(&ep->queue))) {
  511. /* Add td to the end */
  512. struct fsl_req *lastreq;
  513. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  514. lastreq->tail->next_td_ptr =
  515. cpu_to_le32(req->head->td_dma & DTD_ADDR_MASK);
  516. /* Read prime bit, if 1 goto done */
  517. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  518. goto out;
  519. do {
  520. /* Set ATDTW bit in USBCMD */
  521. temp = fsl_readl(&dr_regs->usbcmd);
  522. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  523. /* Read correct status bit */
  524. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  525. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  526. /* Write ATDTW bit to 0 */
  527. temp = fsl_readl(&dr_regs->usbcmd);
  528. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  529. if (tmp_stat)
  530. goto out;
  531. }
  532. /* Write dQH next pointer and terminate bit to 0 */
  533. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  534. dQH->next_dtd_ptr = cpu_to_le32(temp);
  535. /* Clear active and halt bit */
  536. temp = cpu_to_le32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  537. | EP_QUEUE_HEAD_STATUS_HALT));
  538. dQH->size_ioc_int_sts &= temp;
  539. /* Prime endpoint by writing 1 to ENDPTPRIME */
  540. temp = ep_is_in(ep)
  541. ? (1 << (ep_index(ep) + 16))
  542. : (1 << (ep_index(ep)));
  543. fsl_writel(temp, &dr_regs->endpointprime);
  544. out:
  545. return 0;
  546. }
  547. /* Fill in the dTD structure
  548. * @req: request that the transfer belongs to
  549. * @length: return actually data length of the dTD
  550. * @dma: return dma address of the dTD
  551. * @is_last: return flag if it is the last dTD of the request
  552. * return: pointer to the built dTD */
  553. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  554. dma_addr_t *dma, int *is_last)
  555. {
  556. u32 swap_temp;
  557. struct ep_td_struct *dtd;
  558. /* how big will this transfer be? */
  559. *length = min(req->req.length - req->req.actual,
  560. (unsigned)EP_MAX_LENGTH_TRANSFER);
  561. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  562. if (dtd == NULL)
  563. return dtd;
  564. dtd->td_dma = *dma;
  565. /* Clear reserved field */
  566. swap_temp = cpu_to_le32(dtd->size_ioc_sts);
  567. swap_temp &= ~DTD_RESERVED_FIELDS;
  568. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  569. /* Init all of buffer page pointers */
  570. swap_temp = (u32) (req->req.dma + req->req.actual);
  571. dtd->buff_ptr0 = cpu_to_le32(swap_temp);
  572. dtd->buff_ptr1 = cpu_to_le32(swap_temp + 0x1000);
  573. dtd->buff_ptr2 = cpu_to_le32(swap_temp + 0x2000);
  574. dtd->buff_ptr3 = cpu_to_le32(swap_temp + 0x3000);
  575. dtd->buff_ptr4 = cpu_to_le32(swap_temp + 0x4000);
  576. req->req.actual += *length;
  577. /* zlp is needed if req->req.zero is set */
  578. if (req->req.zero) {
  579. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  580. *is_last = 1;
  581. else
  582. *is_last = 0;
  583. } else if (req->req.length == req->req.actual)
  584. *is_last = 1;
  585. else
  586. *is_last = 0;
  587. if ((*is_last) == 0)
  588. VDBG("multi-dtd request!");
  589. /* Fill in the transfer size; set active bit */
  590. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  591. /* Enable interrupt for the last dtd of a request */
  592. if (*is_last && !req->req.no_interrupt)
  593. swap_temp |= DTD_IOC;
  594. dtd->size_ioc_sts = cpu_to_le32(swap_temp);
  595. mb();
  596. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  597. return dtd;
  598. }
  599. /* Generate dtd chain for a request */
  600. static int fsl_req_to_dtd(struct fsl_req *req)
  601. {
  602. unsigned count;
  603. int is_last;
  604. int is_first =1;
  605. struct ep_td_struct *last_dtd = NULL, *dtd;
  606. dma_addr_t dma;
  607. do {
  608. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  609. if (dtd == NULL)
  610. return -ENOMEM;
  611. if (is_first) {
  612. is_first = 0;
  613. req->head = dtd;
  614. } else {
  615. last_dtd->next_td_ptr = cpu_to_le32(dma);
  616. last_dtd->next_td_virt = dtd;
  617. }
  618. last_dtd = dtd;
  619. req->dtd_count++;
  620. } while (!is_last);
  621. dtd->next_td_ptr = cpu_to_le32(DTD_NEXT_TERMINATE);
  622. req->tail = dtd;
  623. return 0;
  624. }
  625. /* queues (submits) an I/O request to an endpoint */
  626. static int
  627. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  628. {
  629. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  630. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  631. struct fsl_udc *udc;
  632. unsigned long flags;
  633. int is_iso = 0;
  634. /* catch various bogus parameters */
  635. if (!_req || !req->req.complete || !req->req.buf
  636. || !list_empty(&req->queue)) {
  637. VDBG("%s, bad params", __func__);
  638. return -EINVAL;
  639. }
  640. if (unlikely(!_ep || !ep->desc)) {
  641. VDBG("%s, bad ep", __func__);
  642. return -EINVAL;
  643. }
  644. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  645. if (req->req.length > ep->ep.maxpacket)
  646. return -EMSGSIZE;
  647. is_iso = 1;
  648. }
  649. udc = ep->udc;
  650. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  651. return -ESHUTDOWN;
  652. req->ep = ep;
  653. /* map virtual address to hardware */
  654. if (req->req.dma == DMA_ADDR_INVALID) {
  655. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  656. req->req.buf,
  657. req->req.length, ep_is_in(ep)
  658. ? DMA_TO_DEVICE
  659. : DMA_FROM_DEVICE);
  660. req->mapped = 1;
  661. } else {
  662. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  663. req->req.dma, req->req.length,
  664. ep_is_in(ep)
  665. ? DMA_TO_DEVICE
  666. : DMA_FROM_DEVICE);
  667. req->mapped = 0;
  668. }
  669. req->req.status = -EINPROGRESS;
  670. req->req.actual = 0;
  671. req->dtd_count = 0;
  672. spin_lock_irqsave(&udc->lock, flags);
  673. /* build dtds and push them to device queue */
  674. if (!fsl_req_to_dtd(req)) {
  675. fsl_queue_td(ep, req);
  676. } else {
  677. spin_unlock_irqrestore(&udc->lock, flags);
  678. return -ENOMEM;
  679. }
  680. /* Update ep0 state */
  681. if ((ep_index(ep) == 0))
  682. udc->ep0_state = DATA_STATE_XMIT;
  683. /* irq handler advances the queue */
  684. if (req != NULL)
  685. list_add_tail(&req->queue, &ep->queue);
  686. spin_unlock_irqrestore(&udc->lock, flags);
  687. return 0;
  688. }
  689. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  690. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  691. {
  692. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  693. struct fsl_req *req;
  694. unsigned long flags;
  695. int ep_num, stopped, ret = 0;
  696. u32 epctrl;
  697. if (!_ep || !_req)
  698. return -EINVAL;
  699. spin_lock_irqsave(&ep->udc->lock, flags);
  700. stopped = ep->stopped;
  701. /* Stop the ep before we deal with the queue */
  702. ep->stopped = 1;
  703. ep_num = ep_index(ep);
  704. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  705. if (ep_is_in(ep))
  706. epctrl &= ~EPCTRL_TX_ENABLE;
  707. else
  708. epctrl &= ~EPCTRL_RX_ENABLE;
  709. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  710. /* make sure it's actually queued on this endpoint */
  711. list_for_each_entry(req, &ep->queue, queue) {
  712. if (&req->req == _req)
  713. break;
  714. }
  715. if (&req->req != _req) {
  716. ret = -EINVAL;
  717. goto out;
  718. }
  719. /* The request is in progress, or completed but not dequeued */
  720. if (ep->queue.next == &req->queue) {
  721. _req->status = -ECONNRESET;
  722. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  723. /* The request isn't the last request in this ep queue */
  724. if (req->queue.next != &ep->queue) {
  725. struct ep_queue_head *qh;
  726. struct fsl_req *next_req;
  727. qh = ep->qh;
  728. next_req = list_entry(req->queue.next, struct fsl_req,
  729. queue);
  730. /* Point the QH to the first TD of next request */
  731. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  732. }
  733. /* The request hasn't been processed, patch up the TD chain */
  734. } else {
  735. struct fsl_req *prev_req;
  736. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  737. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  738. &prev_req->tail->next_td_ptr);
  739. }
  740. done(ep, req, -ECONNRESET);
  741. /* Enable EP */
  742. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  743. if (ep_is_in(ep))
  744. epctrl |= EPCTRL_TX_ENABLE;
  745. else
  746. epctrl |= EPCTRL_RX_ENABLE;
  747. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  748. ep->stopped = stopped;
  749. spin_unlock_irqrestore(&ep->udc->lock, flags);
  750. return ret;
  751. }
  752. /*-------------------------------------------------------------------------*/
  753. /*-----------------------------------------------------------------
  754. * modify the endpoint halt feature
  755. * @ep: the non-isochronous endpoint being stalled
  756. * @value: 1--set halt 0--clear halt
  757. * Returns zero, or a negative error code.
  758. *----------------------------------------------------------------*/
  759. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  760. {
  761. struct fsl_ep *ep = NULL;
  762. unsigned long flags = 0;
  763. int status = -EOPNOTSUPP; /* operation not supported */
  764. unsigned char ep_dir = 0, ep_num = 0;
  765. struct fsl_udc *udc = NULL;
  766. ep = container_of(_ep, struct fsl_ep, ep);
  767. udc = ep->udc;
  768. if (!_ep || !ep->desc) {
  769. status = -EINVAL;
  770. goto out;
  771. }
  772. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  773. status = -EOPNOTSUPP;
  774. goto out;
  775. }
  776. /* Attempt to halt IN ep will fail if any transfer requests
  777. * are still queue */
  778. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  779. status = -EAGAIN;
  780. goto out;
  781. }
  782. status = 0;
  783. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  784. ep_num = (unsigned char)(ep_index(ep));
  785. spin_lock_irqsave(&ep->udc->lock, flags);
  786. dr_ep_change_stall(ep_num, ep_dir, value);
  787. spin_unlock_irqrestore(&ep->udc->lock, flags);
  788. if (ep_index(ep) == 0) {
  789. udc->ep0_state = WAIT_FOR_SETUP;
  790. udc->ep0_dir = 0;
  791. }
  792. out:
  793. VDBG(" %s %s halt stat %d", ep->ep.name,
  794. value ? "set" : "clear", status);
  795. return status;
  796. }
  797. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  798. {
  799. struct fsl_ep *ep;
  800. int ep_num, ep_dir;
  801. u32 bits;
  802. unsigned long timeout;
  803. #define FSL_UDC_FLUSH_TIMEOUT 1000
  804. if (!_ep) {
  805. return;
  806. } else {
  807. ep = container_of(_ep, struct fsl_ep, ep);
  808. if (!ep->desc)
  809. return;
  810. }
  811. ep_num = ep_index(ep);
  812. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  813. if (ep_num == 0)
  814. bits = (1 << 16) | 1;
  815. else if (ep_dir == USB_SEND)
  816. bits = 1 << (16 + ep_num);
  817. else
  818. bits = 1 << ep_num;
  819. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  820. do {
  821. fsl_writel(bits, &dr_regs->endptflush);
  822. /* Wait until flush complete */
  823. while (fsl_readl(&dr_regs->endptflush)) {
  824. if (time_after(jiffies, timeout)) {
  825. ERR("ep flush timeout\n");
  826. return;
  827. }
  828. cpu_relax();
  829. }
  830. /* See if we need to flush again */
  831. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  832. }
  833. static struct usb_ep_ops fsl_ep_ops = {
  834. .enable = fsl_ep_enable,
  835. .disable = fsl_ep_disable,
  836. .alloc_request = fsl_alloc_request,
  837. .free_request = fsl_free_request,
  838. .queue = fsl_ep_queue,
  839. .dequeue = fsl_ep_dequeue,
  840. .set_halt = fsl_ep_set_halt,
  841. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  842. };
  843. /*-------------------------------------------------------------------------
  844. Gadget Driver Layer Operations
  845. -------------------------------------------------------------------------*/
  846. /*----------------------------------------------------------------------
  847. * Get the current frame number (from DR frame_index Reg )
  848. *----------------------------------------------------------------------*/
  849. static int fsl_get_frame(struct usb_gadget *gadget)
  850. {
  851. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  852. }
  853. /*-----------------------------------------------------------------------
  854. * Tries to wake up the host connected to this gadget
  855. -----------------------------------------------------------------------*/
  856. static int fsl_wakeup(struct usb_gadget *gadget)
  857. {
  858. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  859. u32 portsc;
  860. /* Remote wakeup feature not enabled by host */
  861. if (!udc->remote_wakeup)
  862. return -ENOTSUPP;
  863. portsc = fsl_readl(&dr_regs->portsc1);
  864. /* not suspended? */
  865. if (!(portsc & PORTSCX_PORT_SUSPEND))
  866. return 0;
  867. /* trigger force resume */
  868. portsc |= PORTSCX_PORT_FORCE_RESUME;
  869. fsl_writel(portsc, &dr_regs->portsc1);
  870. return 0;
  871. }
  872. static int can_pullup(struct fsl_udc *udc)
  873. {
  874. return udc->driver && udc->softconnect && udc->vbus_active;
  875. }
  876. /* Notify controller that VBUS is powered, Called by whatever
  877. detects VBUS sessions */
  878. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  879. {
  880. struct fsl_udc *udc;
  881. unsigned long flags;
  882. udc = container_of(gadget, struct fsl_udc, gadget);
  883. spin_lock_irqsave(&udc->lock, flags);
  884. VDBG("VBUS %s", is_active ? "on" : "off");
  885. udc->vbus_active = (is_active != 0);
  886. if (can_pullup(udc))
  887. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  888. &dr_regs->usbcmd);
  889. else
  890. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  891. &dr_regs->usbcmd);
  892. spin_unlock_irqrestore(&udc->lock, flags);
  893. return 0;
  894. }
  895. /* constrain controller's VBUS power usage
  896. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  897. * reporting how much power the device may consume. For example, this
  898. * could affect how quickly batteries are recharged.
  899. *
  900. * Returns zero on success, else negative errno.
  901. */
  902. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  903. {
  904. struct fsl_udc *udc;
  905. udc = container_of(gadget, struct fsl_udc, gadget);
  906. if (udc->transceiver)
  907. return otg_set_power(udc->transceiver, mA);
  908. return -ENOTSUPP;
  909. }
  910. /* Change Data+ pullup status
  911. * this func is used by usb_gadget_connect/disconnet
  912. */
  913. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  914. {
  915. struct fsl_udc *udc;
  916. udc = container_of(gadget, struct fsl_udc, gadget);
  917. udc->softconnect = (is_on != 0);
  918. if (can_pullup(udc))
  919. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  920. &dr_regs->usbcmd);
  921. else
  922. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  923. &dr_regs->usbcmd);
  924. return 0;
  925. }
  926. /* defined in gadget.h */
  927. static struct usb_gadget_ops fsl_gadget_ops = {
  928. .get_frame = fsl_get_frame,
  929. .wakeup = fsl_wakeup,
  930. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  931. .vbus_session = fsl_vbus_session,
  932. .vbus_draw = fsl_vbus_draw,
  933. .pullup = fsl_pullup,
  934. };
  935. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  936. on new transaction */
  937. static void ep0stall(struct fsl_udc *udc)
  938. {
  939. u32 tmp;
  940. /* must set tx and rx to stall at the same time */
  941. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  942. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  943. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  944. udc->ep0_state = WAIT_FOR_SETUP;
  945. udc->ep0_dir = 0;
  946. }
  947. /* Prime a status phase for ep0 */
  948. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  949. {
  950. struct fsl_req *req = udc->status_req;
  951. struct fsl_ep *ep;
  952. int status = 0;
  953. if (direction == EP_DIR_IN)
  954. udc->ep0_dir = USB_DIR_IN;
  955. else
  956. udc->ep0_dir = USB_DIR_OUT;
  957. ep = &udc->eps[0];
  958. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  959. req->ep = ep;
  960. req->req.length = 0;
  961. req->req.status = -EINPROGRESS;
  962. req->req.actual = 0;
  963. req->req.complete = NULL;
  964. req->dtd_count = 0;
  965. if (fsl_req_to_dtd(req) == 0)
  966. status = fsl_queue_td(ep, req);
  967. else
  968. return -ENOMEM;
  969. if (status)
  970. ERR("Can't queue ep0 status request\n");
  971. list_add_tail(&req->queue, &ep->queue);
  972. return status;
  973. }
  974. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  975. {
  976. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  977. if (ep->name)
  978. nuke(ep, -ESHUTDOWN);
  979. }
  980. /*
  981. * ch9 Set address
  982. */
  983. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  984. {
  985. /* Save the new address to device struct */
  986. udc->device_address = (u8) value;
  987. /* Update usb state */
  988. udc->usb_state = USB_STATE_ADDRESS;
  989. /* Status phase */
  990. if (ep0_prime_status(udc, EP_DIR_IN))
  991. ep0stall(udc);
  992. }
  993. /*
  994. * ch9 Get status
  995. */
  996. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  997. u16 index, u16 length)
  998. {
  999. u16 tmp = 0; /* Status, cpu endian */
  1000. struct fsl_req *req;
  1001. struct fsl_ep *ep;
  1002. int status = 0;
  1003. ep = &udc->eps[0];
  1004. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1005. /* Get device status */
  1006. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1007. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1008. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1009. /* Get interface status */
  1010. /* We don't have interface information in udc driver */
  1011. tmp = 0;
  1012. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1013. /* Get endpoint status */
  1014. struct fsl_ep *target_ep;
  1015. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1016. /* stall if endpoint doesn't exist */
  1017. if (!target_ep->desc)
  1018. goto stall;
  1019. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1020. << USB_ENDPOINT_HALT;
  1021. }
  1022. udc->ep0_dir = USB_DIR_IN;
  1023. /* Borrow the per device status_req */
  1024. req = udc->status_req;
  1025. /* Fill in the reqest structure */
  1026. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1027. req->ep = ep;
  1028. req->req.length = 2;
  1029. req->req.status = -EINPROGRESS;
  1030. req->req.actual = 0;
  1031. req->req.complete = NULL;
  1032. req->dtd_count = 0;
  1033. /* prime the data phase */
  1034. if ((fsl_req_to_dtd(req) == 0))
  1035. status = fsl_queue_td(ep, req);
  1036. else /* no mem */
  1037. goto stall;
  1038. if (status) {
  1039. ERR("Can't respond to getstatus request\n");
  1040. goto stall;
  1041. }
  1042. list_add_tail(&req->queue, &ep->queue);
  1043. udc->ep0_state = DATA_STATE_XMIT;
  1044. return;
  1045. stall:
  1046. ep0stall(udc);
  1047. }
  1048. static void setup_received_irq(struct fsl_udc *udc,
  1049. struct usb_ctrlrequest *setup)
  1050. {
  1051. u16 wValue = le16_to_cpu(setup->wValue);
  1052. u16 wIndex = le16_to_cpu(setup->wIndex);
  1053. u16 wLength = le16_to_cpu(setup->wLength);
  1054. udc_reset_ep_queue(udc, 0);
  1055. /* We process some stardard setup requests here */
  1056. switch (setup->bRequest) {
  1057. case USB_REQ_GET_STATUS:
  1058. /* Data+Status phase from udc */
  1059. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1060. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1061. break;
  1062. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1063. return;
  1064. case USB_REQ_SET_ADDRESS:
  1065. /* Status phase from udc */
  1066. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1067. | USB_RECIP_DEVICE))
  1068. break;
  1069. ch9setaddress(udc, wValue, wIndex, wLength);
  1070. return;
  1071. case USB_REQ_CLEAR_FEATURE:
  1072. case USB_REQ_SET_FEATURE:
  1073. /* Status phase from udc */
  1074. {
  1075. int rc = -EOPNOTSUPP;
  1076. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1077. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1078. int pipe = get_pipe_by_windex(wIndex);
  1079. struct fsl_ep *ep;
  1080. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1081. break;
  1082. ep = get_ep_by_pipe(udc, pipe);
  1083. spin_unlock(&udc->lock);
  1084. rc = fsl_ep_set_halt(&ep->ep,
  1085. (setup->bRequest == USB_REQ_SET_FEATURE)
  1086. ? 1 : 0);
  1087. spin_lock(&udc->lock);
  1088. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1089. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1090. | USB_TYPE_STANDARD)) {
  1091. /* Note: The driver has not include OTG support yet.
  1092. * This will be set when OTG support is added */
  1093. if (!gadget_is_otg(&udc->gadget))
  1094. break;
  1095. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1096. udc->gadget.b_hnp_enable = 1;
  1097. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1098. udc->gadget.a_hnp_support = 1;
  1099. else if (setup->bRequest ==
  1100. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1101. udc->gadget.a_alt_hnp_support = 1;
  1102. else
  1103. break;
  1104. rc = 0;
  1105. } else
  1106. break;
  1107. if (rc == 0) {
  1108. if (ep0_prime_status(udc, EP_DIR_IN))
  1109. ep0stall(udc);
  1110. }
  1111. return;
  1112. }
  1113. default:
  1114. break;
  1115. }
  1116. /* Requests handled by gadget */
  1117. if (wLength) {
  1118. /* Data phase from gadget, status phase from udc */
  1119. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1120. ? USB_DIR_IN : USB_DIR_OUT;
  1121. spin_unlock(&udc->lock);
  1122. if (udc->driver->setup(&udc->gadget,
  1123. &udc->local_setup_buff) < 0)
  1124. ep0stall(udc);
  1125. spin_lock(&udc->lock);
  1126. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1127. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1128. } else {
  1129. /* No data phase, IN status from gadget */
  1130. udc->ep0_dir = USB_DIR_IN;
  1131. spin_unlock(&udc->lock);
  1132. if (udc->driver->setup(&udc->gadget,
  1133. &udc->local_setup_buff) < 0)
  1134. ep0stall(udc);
  1135. spin_lock(&udc->lock);
  1136. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1137. }
  1138. }
  1139. /* Process request for Data or Status phase of ep0
  1140. * prime status phase if needed */
  1141. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1142. struct fsl_req *req)
  1143. {
  1144. if (udc->usb_state == USB_STATE_ADDRESS) {
  1145. /* Set the new address */
  1146. u32 new_address = (u32) udc->device_address;
  1147. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1148. &dr_regs->deviceaddr);
  1149. }
  1150. done(ep0, req, 0);
  1151. switch (udc->ep0_state) {
  1152. case DATA_STATE_XMIT:
  1153. /* receive status phase */
  1154. if (ep0_prime_status(udc, EP_DIR_OUT))
  1155. ep0stall(udc);
  1156. break;
  1157. case DATA_STATE_RECV:
  1158. /* send status phase */
  1159. if (ep0_prime_status(udc, EP_DIR_IN))
  1160. ep0stall(udc);
  1161. break;
  1162. case WAIT_FOR_OUT_STATUS:
  1163. udc->ep0_state = WAIT_FOR_SETUP;
  1164. break;
  1165. case WAIT_FOR_SETUP:
  1166. ERR("Unexpect ep0 packets\n");
  1167. break;
  1168. default:
  1169. ep0stall(udc);
  1170. break;
  1171. }
  1172. }
  1173. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1174. * being corrupted by another incoming setup packet */
  1175. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1176. {
  1177. u32 temp;
  1178. struct ep_queue_head *qh;
  1179. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1180. /* Clear bit in ENDPTSETUPSTAT */
  1181. temp = fsl_readl(&dr_regs->endptsetupstat);
  1182. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1183. /* while a hazard exists when setup package arrives */
  1184. do {
  1185. /* Set Setup Tripwire */
  1186. temp = fsl_readl(&dr_regs->usbcmd);
  1187. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1188. /* Copy the setup packet to local buffer */
  1189. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1190. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1191. /* Clear Setup Tripwire */
  1192. temp = fsl_readl(&dr_regs->usbcmd);
  1193. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1194. }
  1195. /* process-ep_req(): free the completed Tds for this req */
  1196. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1197. struct fsl_req *curr_req)
  1198. {
  1199. struct ep_td_struct *curr_td;
  1200. int td_complete, actual, remaining_length, j, tmp;
  1201. int status = 0;
  1202. int errors = 0;
  1203. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1204. int direction = pipe % 2;
  1205. curr_td = curr_req->head;
  1206. td_complete = 0;
  1207. actual = curr_req->req.length;
  1208. for (j = 0; j < curr_req->dtd_count; j++) {
  1209. remaining_length = (le32_to_cpu(curr_td->size_ioc_sts)
  1210. & DTD_PACKET_SIZE)
  1211. >> DTD_LENGTH_BIT_POS;
  1212. actual -= remaining_length;
  1213. if ((errors = le32_to_cpu(curr_td->size_ioc_sts) &
  1214. DTD_ERROR_MASK)) {
  1215. if (errors & DTD_STATUS_HALTED) {
  1216. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1217. /* Clear the errors and Halt condition */
  1218. tmp = le32_to_cpu(curr_qh->size_ioc_int_sts);
  1219. tmp &= ~errors;
  1220. curr_qh->size_ioc_int_sts = cpu_to_le32(tmp);
  1221. status = -EPIPE;
  1222. /* FIXME: continue with next queued TD? */
  1223. break;
  1224. }
  1225. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1226. VDBG("Transfer overflow");
  1227. status = -EPROTO;
  1228. break;
  1229. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1230. VDBG("ISO error");
  1231. status = -EILSEQ;
  1232. break;
  1233. } else
  1234. ERR("Unknown error has occured (0x%x)!\n",
  1235. errors);
  1236. } else if (le32_to_cpu(curr_td->size_ioc_sts)
  1237. & DTD_STATUS_ACTIVE) {
  1238. VDBG("Request not complete");
  1239. status = REQ_UNCOMPLETE;
  1240. return status;
  1241. } else if (remaining_length) {
  1242. if (direction) {
  1243. VDBG("Transmit dTD remaining length not zero");
  1244. status = -EPROTO;
  1245. break;
  1246. } else {
  1247. td_complete++;
  1248. break;
  1249. }
  1250. } else {
  1251. td_complete++;
  1252. VDBG("dTD transmitted successful");
  1253. }
  1254. if (j != curr_req->dtd_count - 1)
  1255. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1256. }
  1257. if (status)
  1258. return status;
  1259. curr_req->req.actual = actual;
  1260. return 0;
  1261. }
  1262. /* Process a DTD completion interrupt */
  1263. static void dtd_complete_irq(struct fsl_udc *udc)
  1264. {
  1265. u32 bit_pos;
  1266. int i, ep_num, direction, bit_mask, status;
  1267. struct fsl_ep *curr_ep;
  1268. struct fsl_req *curr_req, *temp_req;
  1269. /* Clear the bits in the register */
  1270. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1271. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1272. if (!bit_pos)
  1273. return;
  1274. for (i = 0; i < udc->max_ep * 2; i++) {
  1275. ep_num = i >> 1;
  1276. direction = i % 2;
  1277. bit_mask = 1 << (ep_num + 16 * direction);
  1278. if (!(bit_pos & bit_mask))
  1279. continue;
  1280. curr_ep = get_ep_by_pipe(udc, i);
  1281. /* If the ep is configured */
  1282. if (curr_ep->name == NULL) {
  1283. WARNING("Invalid EP?");
  1284. continue;
  1285. }
  1286. /* process the req queue until an uncomplete request */
  1287. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1288. queue) {
  1289. status = process_ep_req(udc, i, curr_req);
  1290. VDBG("status of process_ep_req= %d, ep = %d",
  1291. status, ep_num);
  1292. if (status == REQ_UNCOMPLETE)
  1293. break;
  1294. /* write back status to req */
  1295. curr_req->req.status = status;
  1296. if (ep_num == 0) {
  1297. ep0_req_complete(udc, curr_ep, curr_req);
  1298. break;
  1299. } else
  1300. done(curr_ep, curr_req, status);
  1301. }
  1302. }
  1303. }
  1304. /* Process a port change interrupt */
  1305. static void port_change_irq(struct fsl_udc *udc)
  1306. {
  1307. u32 speed;
  1308. /* Bus resetting is finished */
  1309. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1310. /* Get the speed */
  1311. speed = (fsl_readl(&dr_regs->portsc1)
  1312. & PORTSCX_PORT_SPEED_MASK);
  1313. switch (speed) {
  1314. case PORTSCX_PORT_SPEED_HIGH:
  1315. udc->gadget.speed = USB_SPEED_HIGH;
  1316. break;
  1317. case PORTSCX_PORT_SPEED_FULL:
  1318. udc->gadget.speed = USB_SPEED_FULL;
  1319. break;
  1320. case PORTSCX_PORT_SPEED_LOW:
  1321. udc->gadget.speed = USB_SPEED_LOW;
  1322. break;
  1323. default:
  1324. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1325. break;
  1326. }
  1327. }
  1328. /* Update USB state */
  1329. if (!udc->resume_state)
  1330. udc->usb_state = USB_STATE_DEFAULT;
  1331. }
  1332. /* Process suspend interrupt */
  1333. static void suspend_irq(struct fsl_udc *udc)
  1334. {
  1335. udc->resume_state = udc->usb_state;
  1336. udc->usb_state = USB_STATE_SUSPENDED;
  1337. /* report suspend to the driver, serial.c does not support this */
  1338. if (udc->driver->suspend)
  1339. udc->driver->suspend(&udc->gadget);
  1340. }
  1341. static void bus_resume(struct fsl_udc *udc)
  1342. {
  1343. udc->usb_state = udc->resume_state;
  1344. udc->resume_state = 0;
  1345. /* report resume to the driver, serial.c does not support this */
  1346. if (udc->driver->resume)
  1347. udc->driver->resume(&udc->gadget);
  1348. }
  1349. /* Clear up all ep queues */
  1350. static int reset_queues(struct fsl_udc *udc)
  1351. {
  1352. u8 pipe;
  1353. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1354. udc_reset_ep_queue(udc, pipe);
  1355. /* report disconnect; the driver is already quiesced */
  1356. spin_unlock(&udc->lock);
  1357. udc->driver->disconnect(&udc->gadget);
  1358. spin_lock(&udc->lock);
  1359. return 0;
  1360. }
  1361. /* Process reset interrupt */
  1362. static void reset_irq(struct fsl_udc *udc)
  1363. {
  1364. u32 temp;
  1365. unsigned long timeout;
  1366. /* Clear the device address */
  1367. temp = fsl_readl(&dr_regs->deviceaddr);
  1368. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1369. udc->device_address = 0;
  1370. /* Clear usb state */
  1371. udc->resume_state = 0;
  1372. udc->ep0_dir = 0;
  1373. udc->ep0_state = WAIT_FOR_SETUP;
  1374. udc->remote_wakeup = 0; /* default to 0 on reset */
  1375. udc->gadget.b_hnp_enable = 0;
  1376. udc->gadget.a_hnp_support = 0;
  1377. udc->gadget.a_alt_hnp_support = 0;
  1378. /* Clear all the setup token semaphores */
  1379. temp = fsl_readl(&dr_regs->endptsetupstat);
  1380. fsl_writel(temp, &dr_regs->endptsetupstat);
  1381. /* Clear all the endpoint complete status bits */
  1382. temp = fsl_readl(&dr_regs->endptcomplete);
  1383. fsl_writel(temp, &dr_regs->endptcomplete);
  1384. timeout = jiffies + 100;
  1385. while (fsl_readl(&dr_regs->endpointprime)) {
  1386. /* Wait until all endptprime bits cleared */
  1387. if (time_after(jiffies, timeout)) {
  1388. ERR("Timeout for reset\n");
  1389. break;
  1390. }
  1391. cpu_relax();
  1392. }
  1393. /* Write 1s to the flush register */
  1394. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1395. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1396. VDBG("Bus reset");
  1397. /* Reset all the queues, include XD, dTD, EP queue
  1398. * head and TR Queue */
  1399. reset_queues(udc);
  1400. udc->usb_state = USB_STATE_DEFAULT;
  1401. } else {
  1402. VDBG("Controller reset");
  1403. /* initialize usb hw reg except for regs for EP, not
  1404. * touch usbintr reg */
  1405. dr_controller_setup(udc);
  1406. /* Reset all internal used Queues */
  1407. reset_queues(udc);
  1408. ep0_setup(udc);
  1409. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1410. dr_controller_run(udc);
  1411. udc->usb_state = USB_STATE_ATTACHED;
  1412. }
  1413. }
  1414. /*
  1415. * USB device controller interrupt handler
  1416. */
  1417. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1418. {
  1419. struct fsl_udc *udc = _udc;
  1420. u32 irq_src;
  1421. irqreturn_t status = IRQ_NONE;
  1422. unsigned long flags;
  1423. /* Disable ISR for OTG host mode */
  1424. if (udc->stopped)
  1425. return IRQ_NONE;
  1426. spin_lock_irqsave(&udc->lock, flags);
  1427. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1428. /* Clear notification bits */
  1429. fsl_writel(irq_src, &dr_regs->usbsts);
  1430. /* VDBG("irq_src [0x%8x]", irq_src); */
  1431. /* Need to resume? */
  1432. if (udc->usb_state == USB_STATE_SUSPENDED)
  1433. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1434. bus_resume(udc);
  1435. /* USB Interrupt */
  1436. if (irq_src & USB_STS_INT) {
  1437. VDBG("Packet int");
  1438. /* Setup package, we only support ep0 as control ep */
  1439. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1440. tripwire_handler(udc, 0,
  1441. (u8 *) (&udc->local_setup_buff));
  1442. setup_received_irq(udc, &udc->local_setup_buff);
  1443. status = IRQ_HANDLED;
  1444. }
  1445. /* completion of dtd */
  1446. if (fsl_readl(&dr_regs->endptcomplete)) {
  1447. dtd_complete_irq(udc);
  1448. status = IRQ_HANDLED;
  1449. }
  1450. }
  1451. /* SOF (for ISO transfer) */
  1452. if (irq_src & USB_STS_SOF) {
  1453. status = IRQ_HANDLED;
  1454. }
  1455. /* Port Change */
  1456. if (irq_src & USB_STS_PORT_CHANGE) {
  1457. port_change_irq(udc);
  1458. status = IRQ_HANDLED;
  1459. }
  1460. /* Reset Received */
  1461. if (irq_src & USB_STS_RESET) {
  1462. reset_irq(udc);
  1463. status = IRQ_HANDLED;
  1464. }
  1465. /* Sleep Enable (Suspend) */
  1466. if (irq_src & USB_STS_SUSPEND) {
  1467. suspend_irq(udc);
  1468. status = IRQ_HANDLED;
  1469. }
  1470. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1471. VDBG("Error IRQ %x", irq_src);
  1472. }
  1473. spin_unlock_irqrestore(&udc->lock, flags);
  1474. return status;
  1475. }
  1476. /*----------------------------------------------------------------*
  1477. * Hook to gadget drivers
  1478. * Called by initialization code of gadget drivers
  1479. *----------------------------------------------------------------*/
  1480. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1481. {
  1482. int retval = -ENODEV;
  1483. unsigned long flags = 0;
  1484. if (!udc_controller)
  1485. return -ENODEV;
  1486. if (!driver || (driver->speed != USB_SPEED_FULL
  1487. && driver->speed != USB_SPEED_HIGH)
  1488. || !driver->bind || !driver->disconnect
  1489. || !driver->setup)
  1490. return -EINVAL;
  1491. if (udc_controller->driver)
  1492. return -EBUSY;
  1493. /* lock is needed but whether should use this lock or another */
  1494. spin_lock_irqsave(&udc_controller->lock, flags);
  1495. driver->driver.bus = NULL;
  1496. /* hook up the driver */
  1497. udc_controller->driver = driver;
  1498. udc_controller->gadget.dev.driver = &driver->driver;
  1499. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1500. /* bind udc driver to gadget driver */
  1501. retval = driver->bind(&udc_controller->gadget);
  1502. if (retval) {
  1503. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1504. udc_controller->gadget.dev.driver = NULL;
  1505. udc_controller->driver = NULL;
  1506. goto out;
  1507. }
  1508. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1509. dr_controller_run(udc_controller);
  1510. udc_controller->usb_state = USB_STATE_ATTACHED;
  1511. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1512. udc_controller->ep0_dir = 0;
  1513. printk(KERN_INFO "%s: bind to driver %s\n",
  1514. udc_controller->gadget.name, driver->driver.name);
  1515. out:
  1516. if (retval)
  1517. printk("gadget driver register failed %d\n", retval);
  1518. return retval;
  1519. }
  1520. EXPORT_SYMBOL(usb_gadget_register_driver);
  1521. /* Disconnect from gadget driver */
  1522. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1523. {
  1524. struct fsl_ep *loop_ep;
  1525. unsigned long flags;
  1526. if (!udc_controller)
  1527. return -ENODEV;
  1528. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1529. return -EINVAL;
  1530. if (udc_controller->transceiver)
  1531. otg_set_peripheral(udc_controller->transceiver, NULL);
  1532. /* stop DR, disable intr */
  1533. dr_controller_stop(udc_controller);
  1534. /* in fact, no needed */
  1535. udc_controller->usb_state = USB_STATE_ATTACHED;
  1536. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1537. udc_controller->ep0_dir = 0;
  1538. /* stand operation */
  1539. spin_lock_irqsave(&udc_controller->lock, flags);
  1540. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1541. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1542. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1543. ep.ep_list)
  1544. nuke(loop_ep, -ESHUTDOWN);
  1545. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1546. /* unbind gadget and unhook driver. */
  1547. driver->unbind(&udc_controller->gadget);
  1548. udc_controller->gadget.dev.driver = NULL;
  1549. udc_controller->driver = NULL;
  1550. printk("unregistered gadget driver '%s'\n", driver->driver.name);
  1551. return 0;
  1552. }
  1553. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1554. /*-------------------------------------------------------------------------
  1555. PROC File System Support
  1556. -------------------------------------------------------------------------*/
  1557. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1558. #include <linux/seq_file.h>
  1559. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1560. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1561. int *eof, void *_dev)
  1562. {
  1563. char *buf = page;
  1564. char *next = buf;
  1565. unsigned size = count;
  1566. unsigned long flags;
  1567. int t, i;
  1568. u32 tmp_reg;
  1569. struct fsl_ep *ep = NULL;
  1570. struct fsl_req *req;
  1571. struct fsl_udc *udc = udc_controller;
  1572. if (off != 0)
  1573. return 0;
  1574. spin_lock_irqsave(&udc->lock, flags);
  1575. /* ------basic driver information ---- */
  1576. t = scnprintf(next, size,
  1577. DRIVER_DESC "\n"
  1578. "%s version: %s\n"
  1579. "Gadget driver: %s\n\n",
  1580. driver_name, DRIVER_VERSION,
  1581. udc->driver ? udc->driver->driver.name : "(none)");
  1582. size -= t;
  1583. next += t;
  1584. /* ------ DR Registers ----- */
  1585. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1586. t = scnprintf(next, size,
  1587. "USBCMD reg:\n"
  1588. "SetupTW: %d\n"
  1589. "Run/Stop: %s\n\n",
  1590. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1591. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1592. size -= t;
  1593. next += t;
  1594. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1595. t = scnprintf(next, size,
  1596. "USB Status Reg:\n"
  1597. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1598. "USB Error Interrupt: %s\n\n",
  1599. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1600. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1601. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1602. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1603. size -= t;
  1604. next += t;
  1605. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1606. t = scnprintf(next, size,
  1607. "USB Intrrupt Enable Reg:\n"
  1608. "Sleep Enable: %d SOF Received Enable: %d "
  1609. "Reset Enable: %d\n"
  1610. "System Error Enable: %d "
  1611. "Port Change Dectected Enable: %d\n"
  1612. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1613. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1614. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1615. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1616. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1617. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1618. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1619. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1620. size -= t;
  1621. next += t;
  1622. tmp_reg = fsl_readl(&dr_regs->frindex);
  1623. t = scnprintf(next, size,
  1624. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1625. (tmp_reg & USB_FRINDEX_MASKS));
  1626. size -= t;
  1627. next += t;
  1628. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1629. t = scnprintf(next, size,
  1630. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1631. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1632. size -= t;
  1633. next += t;
  1634. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1635. t = scnprintf(next, size,
  1636. "USB Endpoint List Address Reg: "
  1637. "Device Addr is 0x%x\n\n",
  1638. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1639. size -= t;
  1640. next += t;
  1641. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1642. t = scnprintf(next, size,
  1643. "USB Port Status&Control Reg:\n"
  1644. "Port Transceiver Type : %s Port Speed: %s\n"
  1645. "PHY Low Power Suspend: %s Port Reset: %s "
  1646. "Port Suspend Mode: %s\n"
  1647. "Over-current Change: %s "
  1648. "Port Enable/Disable Change: %s\n"
  1649. "Port Enabled/Disabled: %s "
  1650. "Current Connect Status: %s\n\n", ( {
  1651. char *s;
  1652. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1653. case PORTSCX_PTS_UTMI:
  1654. s = "UTMI"; break;
  1655. case PORTSCX_PTS_ULPI:
  1656. s = "ULPI "; break;
  1657. case PORTSCX_PTS_FSLS:
  1658. s = "FS/LS Serial"; break;
  1659. default:
  1660. s = "None"; break;
  1661. }
  1662. s;} ), ( {
  1663. char *s;
  1664. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1665. case PORTSCX_PORT_SPEED_FULL:
  1666. s = "Full Speed"; break;
  1667. case PORTSCX_PORT_SPEED_LOW:
  1668. s = "Low Speed"; break;
  1669. case PORTSCX_PORT_SPEED_HIGH:
  1670. s = "High Speed"; break;
  1671. default:
  1672. s = "Undefined"; break;
  1673. }
  1674. s;
  1675. } ),
  1676. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1677. "Normal PHY mode" : "Low power mode",
  1678. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1679. "Not in Reset",
  1680. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1681. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1682. "No",
  1683. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1684. "Not change",
  1685. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1686. "Not correct",
  1687. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1688. "Attached" : "Not-Att");
  1689. size -= t;
  1690. next += t;
  1691. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1692. t = scnprintf(next, size,
  1693. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1694. char *s;
  1695. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1696. case USB_MODE_CTRL_MODE_IDLE:
  1697. s = "Idle"; break;
  1698. case USB_MODE_CTRL_MODE_DEVICE:
  1699. s = "Device Controller"; break;
  1700. case USB_MODE_CTRL_MODE_HOST:
  1701. s = "Host Controller"; break;
  1702. default:
  1703. s = "None"; break;
  1704. }
  1705. s;
  1706. } ));
  1707. size -= t;
  1708. next += t;
  1709. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1710. t = scnprintf(next, size,
  1711. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1712. (tmp_reg & EP_SETUP_STATUS_MASK));
  1713. size -= t;
  1714. next += t;
  1715. for (i = 0; i < udc->max_ep / 2; i++) {
  1716. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1717. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1718. i, tmp_reg);
  1719. size -= t;
  1720. next += t;
  1721. }
  1722. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1723. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1724. size -= t;
  1725. next += t;
  1726. tmp_reg = usb_sys_regs->snoop1;
  1727. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1728. size -= t;
  1729. next += t;
  1730. tmp_reg = usb_sys_regs->control;
  1731. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1732. tmp_reg);
  1733. size -= t;
  1734. next += t;
  1735. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1736. ep = &udc->eps[0];
  1737. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1738. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1739. size -= t;
  1740. next += t;
  1741. if (list_empty(&ep->queue)) {
  1742. t = scnprintf(next, size, "its req queue is empty\n\n");
  1743. size -= t;
  1744. next += t;
  1745. } else {
  1746. list_for_each_entry(req, &ep->queue, queue) {
  1747. t = scnprintf(next, size,
  1748. "req %p actual 0x%x length 0x%x buf %p\n",
  1749. &req->req, req->req.actual,
  1750. req->req.length, req->req.buf);
  1751. size -= t;
  1752. next += t;
  1753. }
  1754. }
  1755. /* other gadget->eplist ep */
  1756. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1757. if (ep->desc) {
  1758. t = scnprintf(next, size,
  1759. "\nFor %s Maxpkt is 0x%x "
  1760. "index is 0x%x\n",
  1761. ep->ep.name, ep_maxpacket(ep),
  1762. ep_index(ep));
  1763. size -= t;
  1764. next += t;
  1765. if (list_empty(&ep->queue)) {
  1766. t = scnprintf(next, size,
  1767. "its req queue is empty\n\n");
  1768. size -= t;
  1769. next += t;
  1770. } else {
  1771. list_for_each_entry(req, &ep->queue, queue) {
  1772. t = scnprintf(next, size,
  1773. "req %p actual 0x%x length "
  1774. "0x%x buf %p\n",
  1775. &req->req, req->req.actual,
  1776. req->req.length, req->req.buf);
  1777. size -= t;
  1778. next += t;
  1779. } /* end for each_entry of ep req */
  1780. } /* end for else */
  1781. } /* end for if(ep->queue) */
  1782. } /* end (ep->desc) */
  1783. spin_unlock_irqrestore(&udc->lock, flags);
  1784. *eof = 1;
  1785. return count - size;
  1786. }
  1787. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1788. 0, NULL, fsl_proc_read, NULL)
  1789. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1790. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1791. #define create_proc_file() do {} while (0)
  1792. #define remove_proc_file() do {} while (0)
  1793. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1794. /*-------------------------------------------------------------------------*/
  1795. /* Release udc structures */
  1796. static void fsl_udc_release(struct device *dev)
  1797. {
  1798. complete(udc_controller->done);
  1799. dma_free_coherent(dev, udc_controller->ep_qh_size,
  1800. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1801. kfree(udc_controller);
  1802. }
  1803. /******************************************************************
  1804. Internal structure setup functions
  1805. *******************************************************************/
  1806. /*------------------------------------------------------------------
  1807. * init resource for globle controller
  1808. * Return the udc handle on success or NULL on failure
  1809. ------------------------------------------------------------------*/
  1810. static int __init struct_udc_setup(struct fsl_udc *udc,
  1811. struct platform_device *pdev)
  1812. {
  1813. struct fsl_usb2_platform_data *pdata;
  1814. size_t size;
  1815. pdata = pdev->dev.platform_data;
  1816. udc->phy_mode = pdata->phy_mode;
  1817. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1818. if (!udc->eps) {
  1819. ERR("malloc fsl_ep failed\n");
  1820. return -1;
  1821. }
  1822. /* initialized QHs, take care of alignment */
  1823. size = udc->max_ep * sizeof(struct ep_queue_head);
  1824. if (size < QH_ALIGNMENT)
  1825. size = QH_ALIGNMENT;
  1826. else if ((size % QH_ALIGNMENT) != 0) {
  1827. size += QH_ALIGNMENT + 1;
  1828. size &= ~(QH_ALIGNMENT - 1);
  1829. }
  1830. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1831. &udc->ep_qh_dma, GFP_KERNEL);
  1832. if (!udc->ep_qh) {
  1833. ERR("malloc QHs for udc failed\n");
  1834. kfree(udc->eps);
  1835. return -1;
  1836. }
  1837. udc->ep_qh_size = size;
  1838. /* Initialize ep0 status request structure */
  1839. /* FIXME: fsl_alloc_request() ignores ep argument */
  1840. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1841. struct fsl_req, req);
  1842. /* allocate a small amount of memory to get valid address */
  1843. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1844. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1845. udc->resume_state = USB_STATE_NOTATTACHED;
  1846. udc->usb_state = USB_STATE_POWERED;
  1847. udc->ep0_dir = 0;
  1848. udc->remote_wakeup = 0; /* default to 0 on reset */
  1849. return 0;
  1850. }
  1851. /*----------------------------------------------------------------
  1852. * Setup the fsl_ep struct for eps
  1853. * Link fsl_ep->ep to gadget->ep_list
  1854. * ep0out is not used so do nothing here
  1855. * ep0in should be taken care
  1856. *--------------------------------------------------------------*/
  1857. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1858. char *name, int link)
  1859. {
  1860. struct fsl_ep *ep = &udc->eps[index];
  1861. ep->udc = udc;
  1862. strcpy(ep->name, name);
  1863. ep->ep.name = ep->name;
  1864. ep->ep.ops = &fsl_ep_ops;
  1865. ep->stopped = 0;
  1866. /* for ep0: maxP defined in desc
  1867. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1868. */
  1869. ep->ep.maxpacket = (unsigned short) ~0;
  1870. /* the queue lists any req for this ep */
  1871. INIT_LIST_HEAD(&ep->queue);
  1872. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1873. if (link)
  1874. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1875. ep->gadget = &udc->gadget;
  1876. ep->qh = &udc->ep_qh[index];
  1877. return 0;
  1878. }
  1879. /* Driver probe function
  1880. * all intialization operations implemented here except enabling usb_intr reg
  1881. * board setup should have been done in the platform code
  1882. */
  1883. static int __init fsl_udc_probe(struct platform_device *pdev)
  1884. {
  1885. struct resource *res;
  1886. int ret = -ENODEV;
  1887. unsigned int i;
  1888. u32 dccparams;
  1889. if (strcmp(pdev->name, driver_name)) {
  1890. VDBG("Wrong device");
  1891. return -ENODEV;
  1892. }
  1893. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1894. if (udc_controller == NULL) {
  1895. ERR("malloc udc failed\n");
  1896. return -ENOMEM;
  1897. }
  1898. spin_lock_init(&udc_controller->lock);
  1899. udc_controller->stopped = 1;
  1900. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1901. if (!res) {
  1902. kfree(udc_controller);
  1903. return -ENXIO;
  1904. }
  1905. if (!request_mem_region(res->start, res->end - res->start + 1,
  1906. driver_name)) {
  1907. ERR("request mem region for %s failed\n", pdev->name);
  1908. kfree(udc_controller);
  1909. return -EBUSY;
  1910. }
  1911. dr_regs = ioremap(res->start, res->end - res->start + 1);
  1912. if (!dr_regs) {
  1913. ret = -ENOMEM;
  1914. goto err1;
  1915. }
  1916. usb_sys_regs = (struct usb_sys_interface *)
  1917. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1918. /* Read Device Controller Capability Parameters register */
  1919. dccparams = fsl_readl(&dr_regs->dccparams);
  1920. if (!(dccparams & DCCPARAMS_DC)) {
  1921. ERR("This SOC doesn't support device role\n");
  1922. ret = -ENODEV;
  1923. goto err2;
  1924. }
  1925. /* Get max device endpoints */
  1926. /* DEN is bidirectional ep number, max_ep doubles the number */
  1927. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  1928. udc_controller->irq = platform_get_irq(pdev, 0);
  1929. if (!udc_controller->irq) {
  1930. ret = -ENODEV;
  1931. goto err2;
  1932. }
  1933. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  1934. driver_name, udc_controller);
  1935. if (ret != 0) {
  1936. ERR("cannot request irq %d err %d\n",
  1937. udc_controller->irq, ret);
  1938. goto err2;
  1939. }
  1940. /* Initialize the udc structure including QH member and other member */
  1941. if (struct_udc_setup(udc_controller, pdev)) {
  1942. ERR("Can't initialize udc data structure\n");
  1943. ret = -ENOMEM;
  1944. goto err3;
  1945. }
  1946. /* initialize usb hw reg except for regs for EP,
  1947. * leave usbintr reg untouched */
  1948. dr_controller_setup(udc_controller);
  1949. /* Setup gadget structure */
  1950. udc_controller->gadget.ops = &fsl_gadget_ops;
  1951. udc_controller->gadget.is_dualspeed = 1;
  1952. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  1953. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  1954. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1955. udc_controller->gadget.name = driver_name;
  1956. /* Setup gadget.dev and register with kernel */
  1957. dev_set_name(&udc_controller->gadget.dev, "gadget");
  1958. udc_controller->gadget.dev.release = fsl_udc_release;
  1959. udc_controller->gadget.dev.parent = &pdev->dev;
  1960. ret = device_register(&udc_controller->gadget.dev);
  1961. if (ret < 0)
  1962. goto err3;
  1963. /* setup QH and epctrl for ep0 */
  1964. ep0_setup(udc_controller);
  1965. /* setup udc->eps[] for ep0 */
  1966. struct_ep_setup(udc_controller, 0, "ep0", 0);
  1967. /* for ep0: the desc defined here;
  1968. * for other eps, gadget layer called ep_enable with defined desc
  1969. */
  1970. udc_controller->eps[0].desc = &fsl_ep0_desc;
  1971. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  1972. /* setup the udc->eps[] for non-control endpoints and link
  1973. * to gadget.ep_list */
  1974. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  1975. char name[14];
  1976. sprintf(name, "ep%dout", i);
  1977. struct_ep_setup(udc_controller, i * 2, name, 1);
  1978. sprintf(name, "ep%din", i);
  1979. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  1980. }
  1981. /* use dma_pool for TD management */
  1982. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  1983. sizeof(struct ep_td_struct),
  1984. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  1985. if (udc_controller->td_pool == NULL) {
  1986. ret = -ENOMEM;
  1987. goto err4;
  1988. }
  1989. create_proc_file();
  1990. return 0;
  1991. err4:
  1992. device_unregister(&udc_controller->gadget.dev);
  1993. err3:
  1994. free_irq(udc_controller->irq, udc_controller);
  1995. err2:
  1996. iounmap(dr_regs);
  1997. err1:
  1998. release_mem_region(res->start, res->end - res->start + 1);
  1999. kfree(udc_controller);
  2000. return ret;
  2001. }
  2002. /* Driver removal function
  2003. * Free resources and finish pending transactions
  2004. */
  2005. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2006. {
  2007. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2008. DECLARE_COMPLETION(done);
  2009. if (!udc_controller)
  2010. return -ENODEV;
  2011. udc_controller->done = &done;
  2012. /* DR has been stopped in usb_gadget_unregister_driver() */
  2013. remove_proc_file();
  2014. /* Free allocated memory */
  2015. kfree(udc_controller->status_req->req.buf);
  2016. kfree(udc_controller->status_req);
  2017. kfree(udc_controller->eps);
  2018. dma_pool_destroy(udc_controller->td_pool);
  2019. free_irq(udc_controller->irq, udc_controller);
  2020. iounmap(dr_regs);
  2021. release_mem_region(res->start, res->end - res->start + 1);
  2022. device_unregister(&udc_controller->gadget.dev);
  2023. /* free udc --wait for the release() finished */
  2024. wait_for_completion(&done);
  2025. return 0;
  2026. }
  2027. /*-----------------------------------------------------------------
  2028. * Modify Power management attributes
  2029. * Used by OTG statemachine to disable gadget temporarily
  2030. -----------------------------------------------------------------*/
  2031. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2032. {
  2033. dr_controller_stop(udc_controller);
  2034. return 0;
  2035. }
  2036. /*-----------------------------------------------------------------
  2037. * Invoked on USB resume. May be called in_interrupt.
  2038. * Here we start the DR controller and enable the irq
  2039. *-----------------------------------------------------------------*/
  2040. static int fsl_udc_resume(struct platform_device *pdev)
  2041. {
  2042. /* Enable DR irq reg and set controller Run */
  2043. if (udc_controller->stopped) {
  2044. dr_controller_setup(udc_controller);
  2045. dr_controller_run(udc_controller);
  2046. }
  2047. udc_controller->usb_state = USB_STATE_ATTACHED;
  2048. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2049. udc_controller->ep0_dir = 0;
  2050. return 0;
  2051. }
  2052. /*-------------------------------------------------------------------------
  2053. Register entry point for the peripheral controller driver
  2054. --------------------------------------------------------------------------*/
  2055. static struct platform_driver udc_driver = {
  2056. .remove = __exit_p(fsl_udc_remove),
  2057. /* these suspend and resume are not usb suspend and resume */
  2058. .suspend = fsl_udc_suspend,
  2059. .resume = fsl_udc_resume,
  2060. .driver = {
  2061. .name = (char *)driver_name,
  2062. .owner = THIS_MODULE,
  2063. },
  2064. };
  2065. static int __init udc_init(void)
  2066. {
  2067. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2068. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2069. }
  2070. module_init(udc_init);
  2071. static void __exit udc_exit(void)
  2072. {
  2073. platform_driver_unregister(&udc_driver);
  2074. printk("%s unregistered\n", driver_desc);
  2075. }
  2076. module_exit(udc_exit);
  2077. MODULE_DESCRIPTION(DRIVER_DESC);
  2078. MODULE_AUTHOR(DRIVER_AUTHOR);
  2079. MODULE_LICENSE("GPL");
  2080. MODULE_ALIAS("platform:fsl-usb2-udc");