rv770.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. radeon_gart_restore(rdev);
  55. /* Setup L2 cache */
  56. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  57. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  58. EFFECTIVE_L2_QUEUE_SIZE(7));
  59. WREG32(VM_L2_CNTL2, 0);
  60. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  61. /* Setup TLB control */
  62. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  63. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  64. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  65. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  66. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  76. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  77. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  78. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  79. (u32)(rdev->dummy_page.addr >> 12));
  80. for (i = 1; i < 7; i++)
  81. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  82. r600_pcie_gart_tlb_flush(rdev);
  83. rdev->gart.ready = true;
  84. return 0;
  85. }
  86. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  87. {
  88. u32 tmp;
  89. int i, r;
  90. /* Disable all tables */
  91. for (i = 0; i < 7; i++)
  92. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  93. /* Setup L2 cache */
  94. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  95. EFFECTIVE_L2_QUEUE_SIZE(7));
  96. WREG32(VM_L2_CNTL2, 0);
  97. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  98. /* Setup TLB control */
  99. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  100. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  107. if (rdev->gart.table.vram.robj) {
  108. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  109. if (likely(r == 0)) {
  110. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  111. radeon_bo_unpin(rdev->gart.table.vram.robj);
  112. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  113. }
  114. }
  115. }
  116. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  117. {
  118. rv770_pcie_gart_disable(rdev);
  119. radeon_gart_table_vram_free(rdev);
  120. radeon_gart_fini(rdev);
  121. }
  122. void rv770_agp_enable(struct radeon_device *rdev)
  123. {
  124. u32 tmp;
  125. int i;
  126. /* Setup L2 cache */
  127. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  128. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  129. EFFECTIVE_L2_QUEUE_SIZE(7));
  130. WREG32(VM_L2_CNTL2, 0);
  131. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  132. /* Setup TLB control */
  133. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  134. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  135. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  136. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  137. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  139. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  140. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  144. for (i = 0; i < 7; i++)
  145. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  146. }
  147. static void rv770_mc_program(struct radeon_device *rdev)
  148. {
  149. struct rv515_mc_save save;
  150. u32 tmp;
  151. int i, j;
  152. /* Initialize HDP */
  153. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  154. WREG32((0x2c14 + j), 0x00000000);
  155. WREG32((0x2c18 + j), 0x00000000);
  156. WREG32((0x2c1c + j), 0x00000000);
  157. WREG32((0x2c20 + j), 0x00000000);
  158. WREG32((0x2c24 + j), 0x00000000);
  159. }
  160. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  161. rv515_mc_stop(rdev, &save);
  162. if (r600_mc_wait_for_idle(rdev)) {
  163. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  164. }
  165. /* Lockout access through VGA aperture*/
  166. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  167. /* Update configuration */
  168. if (rdev->flags & RADEON_IS_AGP) {
  169. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  170. /* VRAM before AGP */
  171. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  172. rdev->mc.vram_start >> 12);
  173. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  174. rdev->mc.gtt_end >> 12);
  175. } else {
  176. /* VRAM after AGP */
  177. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  178. rdev->mc.gtt_start >> 12);
  179. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  180. rdev->mc.vram_end >> 12);
  181. }
  182. } else {
  183. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  184. rdev->mc.vram_start >> 12);
  185. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  186. rdev->mc.vram_end >> 12);
  187. }
  188. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  189. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  190. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  191. WREG32(MC_VM_FB_LOCATION, tmp);
  192. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  193. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  194. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  195. if (rdev->flags & RADEON_IS_AGP) {
  196. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  197. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  198. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  199. } else {
  200. WREG32(MC_VM_AGP_BASE, 0);
  201. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  202. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  203. }
  204. if (r600_mc_wait_for_idle(rdev)) {
  205. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  206. }
  207. rv515_mc_resume(rdev, &save);
  208. /* we need to own VRAM, so turn off the VGA renderer here
  209. * to stop it overwriting our objects */
  210. rv515_vga_render_disable(rdev);
  211. }
  212. /*
  213. * CP.
  214. */
  215. void r700_cp_stop(struct radeon_device *rdev)
  216. {
  217. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  218. }
  219. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  220. {
  221. const __be32 *fw_data;
  222. int i;
  223. if (!rdev->me_fw || !rdev->pfp_fw)
  224. return -EINVAL;
  225. r700_cp_stop(rdev);
  226. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  227. /* Reset cp */
  228. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  229. RREG32(GRBM_SOFT_RESET);
  230. mdelay(15);
  231. WREG32(GRBM_SOFT_RESET, 0);
  232. fw_data = (const __be32 *)rdev->pfp_fw->data;
  233. WREG32(CP_PFP_UCODE_ADDR, 0);
  234. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  235. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  236. WREG32(CP_PFP_UCODE_ADDR, 0);
  237. fw_data = (const __be32 *)rdev->me_fw->data;
  238. WREG32(CP_ME_RAM_WADDR, 0);
  239. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  240. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  241. WREG32(CP_PFP_UCODE_ADDR, 0);
  242. WREG32(CP_ME_RAM_WADDR, 0);
  243. WREG32(CP_ME_RAM_RADDR, 0);
  244. return 0;
  245. }
  246. /*
  247. * Core functions
  248. */
  249. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  250. u32 num_backends,
  251. u32 backend_disable_mask)
  252. {
  253. u32 backend_map = 0;
  254. u32 enabled_backends_mask;
  255. u32 enabled_backends_count;
  256. u32 cur_pipe;
  257. u32 swizzle_pipe[R7XX_MAX_PIPES];
  258. u32 cur_backend;
  259. u32 i;
  260. if (num_tile_pipes > R7XX_MAX_PIPES)
  261. num_tile_pipes = R7XX_MAX_PIPES;
  262. if (num_tile_pipes < 1)
  263. num_tile_pipes = 1;
  264. if (num_backends > R7XX_MAX_BACKENDS)
  265. num_backends = R7XX_MAX_BACKENDS;
  266. if (num_backends < 1)
  267. num_backends = 1;
  268. enabled_backends_mask = 0;
  269. enabled_backends_count = 0;
  270. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  271. if (((backend_disable_mask >> i) & 1) == 0) {
  272. enabled_backends_mask |= (1 << i);
  273. ++enabled_backends_count;
  274. }
  275. if (enabled_backends_count == num_backends)
  276. break;
  277. }
  278. if (enabled_backends_count == 0) {
  279. enabled_backends_mask = 1;
  280. enabled_backends_count = 1;
  281. }
  282. if (enabled_backends_count != num_backends)
  283. num_backends = enabled_backends_count;
  284. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  285. switch (num_tile_pipes) {
  286. case 1:
  287. swizzle_pipe[0] = 0;
  288. break;
  289. case 2:
  290. swizzle_pipe[0] = 0;
  291. swizzle_pipe[1] = 1;
  292. break;
  293. case 3:
  294. swizzle_pipe[0] = 0;
  295. swizzle_pipe[1] = 2;
  296. swizzle_pipe[2] = 1;
  297. break;
  298. case 4:
  299. swizzle_pipe[0] = 0;
  300. swizzle_pipe[1] = 2;
  301. swizzle_pipe[2] = 3;
  302. swizzle_pipe[3] = 1;
  303. break;
  304. case 5:
  305. swizzle_pipe[0] = 0;
  306. swizzle_pipe[1] = 2;
  307. swizzle_pipe[2] = 4;
  308. swizzle_pipe[3] = 1;
  309. swizzle_pipe[4] = 3;
  310. break;
  311. case 6:
  312. swizzle_pipe[0] = 0;
  313. swizzle_pipe[1] = 2;
  314. swizzle_pipe[2] = 4;
  315. swizzle_pipe[3] = 5;
  316. swizzle_pipe[4] = 3;
  317. swizzle_pipe[5] = 1;
  318. break;
  319. case 7:
  320. swizzle_pipe[0] = 0;
  321. swizzle_pipe[1] = 2;
  322. swizzle_pipe[2] = 4;
  323. swizzle_pipe[3] = 6;
  324. swizzle_pipe[4] = 3;
  325. swizzle_pipe[5] = 1;
  326. swizzle_pipe[6] = 5;
  327. break;
  328. case 8:
  329. swizzle_pipe[0] = 0;
  330. swizzle_pipe[1] = 2;
  331. swizzle_pipe[2] = 4;
  332. swizzle_pipe[3] = 6;
  333. swizzle_pipe[4] = 3;
  334. swizzle_pipe[5] = 1;
  335. swizzle_pipe[6] = 7;
  336. swizzle_pipe[7] = 5;
  337. break;
  338. }
  339. cur_backend = 0;
  340. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  341. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  342. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  343. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  344. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  345. }
  346. return backend_map;
  347. }
  348. static void rv770_gpu_init(struct radeon_device *rdev)
  349. {
  350. int i, j, num_qd_pipes;
  351. u32 sx_debug_1;
  352. u32 smx_dc_ctl0;
  353. u32 num_gs_verts_per_thread;
  354. u32 vgt_gs_per_es;
  355. u32 gs_prim_buffer_depth = 0;
  356. u32 sq_ms_fifo_sizes;
  357. u32 sq_config;
  358. u32 sq_thread_resource_mgmt;
  359. u32 hdp_host_path_cntl;
  360. u32 sq_dyn_gpr_size_simd_ab_0;
  361. u32 backend_map;
  362. u32 gb_tiling_config = 0;
  363. u32 cc_rb_backend_disable = 0;
  364. u32 cc_gc_shader_pipe_config = 0;
  365. u32 mc_arb_ramcfg;
  366. u32 db_debug4;
  367. /* setup chip specs */
  368. switch (rdev->family) {
  369. case CHIP_RV770:
  370. rdev->config.rv770.max_pipes = 4;
  371. rdev->config.rv770.max_tile_pipes = 8;
  372. rdev->config.rv770.max_simds = 10;
  373. rdev->config.rv770.max_backends = 4;
  374. rdev->config.rv770.max_gprs = 256;
  375. rdev->config.rv770.max_threads = 248;
  376. rdev->config.rv770.max_stack_entries = 512;
  377. rdev->config.rv770.max_hw_contexts = 8;
  378. rdev->config.rv770.max_gs_threads = 16 * 2;
  379. rdev->config.rv770.sx_max_export_size = 128;
  380. rdev->config.rv770.sx_max_export_pos_size = 16;
  381. rdev->config.rv770.sx_max_export_smx_size = 112;
  382. rdev->config.rv770.sq_num_cf_insts = 2;
  383. rdev->config.rv770.sx_num_of_sets = 7;
  384. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  385. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  386. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  387. break;
  388. case CHIP_RV730:
  389. rdev->config.rv770.max_pipes = 2;
  390. rdev->config.rv770.max_tile_pipes = 4;
  391. rdev->config.rv770.max_simds = 8;
  392. rdev->config.rv770.max_backends = 2;
  393. rdev->config.rv770.max_gprs = 128;
  394. rdev->config.rv770.max_threads = 248;
  395. rdev->config.rv770.max_stack_entries = 256;
  396. rdev->config.rv770.max_hw_contexts = 8;
  397. rdev->config.rv770.max_gs_threads = 16 * 2;
  398. rdev->config.rv770.sx_max_export_size = 256;
  399. rdev->config.rv770.sx_max_export_pos_size = 32;
  400. rdev->config.rv770.sx_max_export_smx_size = 224;
  401. rdev->config.rv770.sq_num_cf_insts = 2;
  402. rdev->config.rv770.sx_num_of_sets = 7;
  403. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  404. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  405. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  406. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  407. rdev->config.rv770.sx_max_export_pos_size -= 16;
  408. rdev->config.rv770.sx_max_export_smx_size += 16;
  409. }
  410. break;
  411. case CHIP_RV710:
  412. rdev->config.rv770.max_pipes = 2;
  413. rdev->config.rv770.max_tile_pipes = 2;
  414. rdev->config.rv770.max_simds = 2;
  415. rdev->config.rv770.max_backends = 1;
  416. rdev->config.rv770.max_gprs = 256;
  417. rdev->config.rv770.max_threads = 192;
  418. rdev->config.rv770.max_stack_entries = 256;
  419. rdev->config.rv770.max_hw_contexts = 4;
  420. rdev->config.rv770.max_gs_threads = 8 * 2;
  421. rdev->config.rv770.sx_max_export_size = 128;
  422. rdev->config.rv770.sx_max_export_pos_size = 16;
  423. rdev->config.rv770.sx_max_export_smx_size = 112;
  424. rdev->config.rv770.sq_num_cf_insts = 1;
  425. rdev->config.rv770.sx_num_of_sets = 7;
  426. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  427. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  428. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  429. break;
  430. case CHIP_RV740:
  431. rdev->config.rv770.max_pipes = 4;
  432. rdev->config.rv770.max_tile_pipes = 4;
  433. rdev->config.rv770.max_simds = 8;
  434. rdev->config.rv770.max_backends = 4;
  435. rdev->config.rv770.max_gprs = 256;
  436. rdev->config.rv770.max_threads = 248;
  437. rdev->config.rv770.max_stack_entries = 512;
  438. rdev->config.rv770.max_hw_contexts = 8;
  439. rdev->config.rv770.max_gs_threads = 16 * 2;
  440. rdev->config.rv770.sx_max_export_size = 256;
  441. rdev->config.rv770.sx_max_export_pos_size = 32;
  442. rdev->config.rv770.sx_max_export_smx_size = 224;
  443. rdev->config.rv770.sq_num_cf_insts = 2;
  444. rdev->config.rv770.sx_num_of_sets = 7;
  445. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  446. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  447. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  448. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  449. rdev->config.rv770.sx_max_export_pos_size -= 16;
  450. rdev->config.rv770.sx_max_export_smx_size += 16;
  451. }
  452. break;
  453. default:
  454. break;
  455. }
  456. /* Initialize HDP */
  457. j = 0;
  458. for (i = 0; i < 32; i++) {
  459. WREG32((0x2c14 + j), 0x00000000);
  460. WREG32((0x2c18 + j), 0x00000000);
  461. WREG32((0x2c1c + j), 0x00000000);
  462. WREG32((0x2c20 + j), 0x00000000);
  463. WREG32((0x2c24 + j), 0x00000000);
  464. j += 0x18;
  465. }
  466. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  467. /* setup tiling, simd, pipe config */
  468. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  469. switch (rdev->config.rv770.max_tile_pipes) {
  470. case 1:
  471. gb_tiling_config |= PIPE_TILING(0);
  472. rdev->config.rv770.tiling_npipes = 1;
  473. break;
  474. case 2:
  475. gb_tiling_config |= PIPE_TILING(1);
  476. rdev->config.rv770.tiling_npipes = 2;
  477. break;
  478. case 4:
  479. gb_tiling_config |= PIPE_TILING(2);
  480. rdev->config.rv770.tiling_npipes = 4;
  481. break;
  482. case 8:
  483. gb_tiling_config |= PIPE_TILING(3);
  484. rdev->config.rv770.tiling_npipes = 8;
  485. break;
  486. default:
  487. break;
  488. }
  489. if (rdev->family == CHIP_RV770)
  490. gb_tiling_config |= BANK_TILING(1);
  491. else
  492. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  493. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  494. gb_tiling_config |= GROUP_SIZE(0);
  495. rdev->config.rv770.tiling_group_size = 256;
  496. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  497. gb_tiling_config |= ROW_TILING(3);
  498. gb_tiling_config |= SAMPLE_SPLIT(3);
  499. } else {
  500. gb_tiling_config |=
  501. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  502. gb_tiling_config |=
  503. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  504. }
  505. gb_tiling_config |= BANK_SWAPS(1);
  506. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  507. rdev->config.rv770.max_backends,
  508. (0xff << rdev->config.rv770.max_backends) & 0xff);
  509. gb_tiling_config |= BACKEND_MAP(backend_map);
  510. cc_gc_shader_pipe_config =
  511. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  512. cc_gc_shader_pipe_config |=
  513. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  514. cc_rb_backend_disable =
  515. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  516. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  517. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  518. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  519. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  520. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  521. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  522. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  523. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  524. WREG32(CGTS_TCC_DISABLE, 0);
  525. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  526. WREG32(CGTS_USER_TCC_DISABLE, 0);
  527. num_qd_pipes =
  528. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  529. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  530. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  531. /* set HW defaults for 3D engine */
  532. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  533. ROQ_IB2_START(0x2b)));
  534. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  535. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  536. SYNC_GRADIENT |
  537. SYNC_WALKER |
  538. SYNC_ALIGNER));
  539. sx_debug_1 = RREG32(SX_DEBUG_1);
  540. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  541. WREG32(SX_DEBUG_1, sx_debug_1);
  542. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  543. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  544. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  545. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  546. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  547. GS_FLUSH_CTL(4) |
  548. ACK_FLUSH_CTL(3) |
  549. SYNC_FLUSH_CTL));
  550. if (rdev->family == CHIP_RV770)
  551. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  552. else {
  553. db_debug4 = RREG32(DB_DEBUG4);
  554. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  555. WREG32(DB_DEBUG4, db_debug4);
  556. }
  557. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  558. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  559. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  560. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  561. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  562. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  563. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  564. WREG32(VGT_NUM_INSTANCES, 1);
  565. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  566. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  567. WREG32(CP_PERFMON_CNTL, 0);
  568. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  569. DONE_FIFO_HIWATER(0xe0) |
  570. ALU_UPDATE_FIFO_HIWATER(0x8));
  571. switch (rdev->family) {
  572. case CHIP_RV770:
  573. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  574. break;
  575. case CHIP_RV730:
  576. case CHIP_RV710:
  577. case CHIP_RV740:
  578. default:
  579. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  580. break;
  581. }
  582. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  583. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  584. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  585. */
  586. sq_config = RREG32(SQ_CONFIG);
  587. sq_config &= ~(PS_PRIO(3) |
  588. VS_PRIO(3) |
  589. GS_PRIO(3) |
  590. ES_PRIO(3));
  591. sq_config |= (DX9_CONSTS |
  592. VC_ENABLE |
  593. EXPORT_SRC_C |
  594. PS_PRIO(0) |
  595. VS_PRIO(1) |
  596. GS_PRIO(2) |
  597. ES_PRIO(3));
  598. if (rdev->family == CHIP_RV710)
  599. /* no vertex cache */
  600. sq_config &= ~VC_ENABLE;
  601. WREG32(SQ_CONFIG, sq_config);
  602. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  603. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  604. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  605. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  606. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  607. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  608. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  609. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  610. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  611. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  612. else
  613. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  614. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  615. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  616. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  617. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  618. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  619. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  620. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  621. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  622. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  625. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  626. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  627. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  628. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  629. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  630. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  631. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  632. FORCE_EOV_MAX_REZ_CNT(255)));
  633. if (rdev->family == CHIP_RV710)
  634. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  635. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  636. else
  637. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  638. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  639. switch (rdev->family) {
  640. case CHIP_RV770:
  641. case CHIP_RV730:
  642. case CHIP_RV740:
  643. gs_prim_buffer_depth = 384;
  644. break;
  645. case CHIP_RV710:
  646. gs_prim_buffer_depth = 128;
  647. break;
  648. default:
  649. break;
  650. }
  651. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  652. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  653. /* Max value for this is 256 */
  654. if (vgt_gs_per_es > 256)
  655. vgt_gs_per_es = 256;
  656. WREG32(VGT_ES_PER_GS, 128);
  657. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  658. WREG32(VGT_GS_PER_VS, 2);
  659. /* more default values. 2D/3D driver should adjust as needed */
  660. WREG32(VGT_GS_VERTEX_REUSE, 16);
  661. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  662. WREG32(VGT_STRMOUT_EN, 0);
  663. WREG32(SX_MISC, 0);
  664. WREG32(PA_SC_MODE_CNTL, 0);
  665. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  666. WREG32(PA_SC_AA_CONFIG, 0);
  667. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  668. WREG32(PA_SC_LINE_STIPPLE, 0);
  669. WREG32(SPI_INPUT_Z, 0);
  670. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  671. WREG32(CB_COLOR7_FRAG, 0);
  672. /* clear render buffer base addresses */
  673. WREG32(CB_COLOR0_BASE, 0);
  674. WREG32(CB_COLOR1_BASE, 0);
  675. WREG32(CB_COLOR2_BASE, 0);
  676. WREG32(CB_COLOR3_BASE, 0);
  677. WREG32(CB_COLOR4_BASE, 0);
  678. WREG32(CB_COLOR5_BASE, 0);
  679. WREG32(CB_COLOR6_BASE, 0);
  680. WREG32(CB_COLOR7_BASE, 0);
  681. WREG32(TCP_CNTL, 0);
  682. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  683. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  684. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  685. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  686. NUM_CLIP_SEQ(3)));
  687. }
  688. int rv770_mc_init(struct radeon_device *rdev)
  689. {
  690. fixed20_12 a;
  691. u32 tmp;
  692. int chansize, numchan;
  693. /* Get VRAM informations */
  694. rdev->mc.vram_is_ddr = true;
  695. tmp = RREG32(MC_ARB_RAMCFG);
  696. if (tmp & CHANSIZE_OVERRIDE) {
  697. chansize = 16;
  698. } else if (tmp & CHANSIZE_MASK) {
  699. chansize = 64;
  700. } else {
  701. chansize = 32;
  702. }
  703. tmp = RREG32(MC_SHARED_CHMAP);
  704. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  705. case 0:
  706. default:
  707. numchan = 1;
  708. break;
  709. case 1:
  710. numchan = 2;
  711. break;
  712. case 2:
  713. numchan = 4;
  714. break;
  715. case 3:
  716. numchan = 8;
  717. break;
  718. }
  719. rdev->mc.vram_width = numchan * chansize;
  720. /* Could aper size report 0 ? */
  721. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  722. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  723. /* Setup GPU memory space */
  724. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  725. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  726. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  727. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  728. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  729. rdev->mc.real_vram_size = rdev->mc.aper_size;
  730. if (rdev->flags & RADEON_IS_AGP) {
  731. /* gtt_size is setup by radeon_agp_init */
  732. rdev->mc.gtt_location = rdev->mc.agp_base;
  733. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  734. /* Try to put vram before or after AGP because we
  735. * we want SYSTEM_APERTURE to cover both VRAM and
  736. * AGP so that GPU can catch out of VRAM/AGP access
  737. */
  738. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  739. /* Enought place before */
  740. rdev->mc.vram_location = rdev->mc.gtt_location -
  741. rdev->mc.mc_vram_size;
  742. } else if (tmp > rdev->mc.mc_vram_size) {
  743. /* Enought place after */
  744. rdev->mc.vram_location = rdev->mc.gtt_location +
  745. rdev->mc.gtt_size;
  746. } else {
  747. /* Try to setup VRAM then AGP might not
  748. * not work on some card
  749. */
  750. rdev->mc.vram_location = 0x00000000UL;
  751. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  752. }
  753. } else {
  754. rdev->mc.vram_location = 0x00000000UL;
  755. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  756. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  757. }
  758. rdev->mc.vram_start = rdev->mc.vram_location;
  759. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  760. rdev->mc.gtt_start = rdev->mc.gtt_location;
  761. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  762. /* FIXME: we should enforce default clock in case GPU is not in
  763. * default setup
  764. */
  765. a.full = rfixed_const(100);
  766. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  767. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  768. return 0;
  769. }
  770. int rv770_gpu_reset(struct radeon_device *rdev)
  771. {
  772. /* FIXME: implement any rv770 specific bits */
  773. return r600_gpu_reset(rdev);
  774. }
  775. static int rv770_startup(struct radeon_device *rdev)
  776. {
  777. int r;
  778. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  779. r = r600_init_microcode(rdev);
  780. if (r) {
  781. DRM_ERROR("Failed to load firmware!\n");
  782. return r;
  783. }
  784. }
  785. rv770_mc_program(rdev);
  786. if (rdev->flags & RADEON_IS_AGP) {
  787. rv770_agp_enable(rdev);
  788. } else {
  789. r = rv770_pcie_gart_enable(rdev);
  790. if (r)
  791. return r;
  792. }
  793. rv770_gpu_init(rdev);
  794. r = r600_blit_init(rdev);
  795. if (r) {
  796. r600_blit_fini(rdev);
  797. rdev->asic->copy = NULL;
  798. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  799. }
  800. /* pin copy shader into vram */
  801. if (rdev->r600_blit.shader_obj) {
  802. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  803. if (unlikely(r != 0))
  804. return r;
  805. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  806. &rdev->r600_blit.shader_gpu_addr);
  807. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  808. if (r) {
  809. DRM_ERROR("failed to pin blit object %d\n", r);
  810. return r;
  811. }
  812. }
  813. /* Enable IRQ */
  814. r = r600_irq_init(rdev);
  815. if (r) {
  816. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  817. radeon_irq_kms_fini(rdev);
  818. return r;
  819. }
  820. r600_irq_set(rdev);
  821. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  822. if (r)
  823. return r;
  824. r = rv770_cp_load_microcode(rdev);
  825. if (r)
  826. return r;
  827. r = r600_cp_resume(rdev);
  828. if (r)
  829. return r;
  830. /* write back buffer are not vital so don't worry about failure */
  831. r600_wb_enable(rdev);
  832. return 0;
  833. }
  834. int rv770_resume(struct radeon_device *rdev)
  835. {
  836. int r;
  837. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  838. * posting will perform necessary task to bring back GPU into good
  839. * shape.
  840. */
  841. /* post card */
  842. atom_asic_init(rdev->mode_info.atom_context);
  843. /* Initialize clocks */
  844. r = radeon_clocks_init(rdev);
  845. if (r) {
  846. return r;
  847. }
  848. r = rv770_startup(rdev);
  849. if (r) {
  850. DRM_ERROR("r600 startup failed on resume\n");
  851. return r;
  852. }
  853. r = r600_ib_test(rdev);
  854. if (r) {
  855. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  856. return r;
  857. }
  858. return r;
  859. }
  860. int rv770_suspend(struct radeon_device *rdev)
  861. {
  862. int r;
  863. /* FIXME: we should wait for ring to be empty */
  864. r700_cp_stop(rdev);
  865. rdev->cp.ready = false;
  866. r600_irq_suspend(rdev);
  867. r600_wb_disable(rdev);
  868. rv770_pcie_gart_disable(rdev);
  869. /* unpin shaders bo */
  870. if (rdev->r600_blit.shader_obj) {
  871. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  872. if (likely(r == 0)) {
  873. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  874. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  875. }
  876. }
  877. return 0;
  878. }
  879. /* Plan is to move initialization in that function and use
  880. * helper function so that radeon_device_init pretty much
  881. * do nothing more than calling asic specific function. This
  882. * should also allow to remove a bunch of callback function
  883. * like vram_info.
  884. */
  885. int rv770_init(struct radeon_device *rdev)
  886. {
  887. int r;
  888. r = radeon_dummy_page_init(rdev);
  889. if (r)
  890. return r;
  891. /* This don't do much */
  892. r = radeon_gem_init(rdev);
  893. if (r)
  894. return r;
  895. /* Read BIOS */
  896. if (!radeon_get_bios(rdev)) {
  897. if (ASIC_IS_AVIVO(rdev))
  898. return -EINVAL;
  899. }
  900. /* Must be an ATOMBIOS */
  901. if (!rdev->is_atom_bios) {
  902. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  903. return -EINVAL;
  904. }
  905. r = radeon_atombios_init(rdev);
  906. if (r)
  907. return r;
  908. /* Post card if necessary */
  909. if (!r600_card_posted(rdev)) {
  910. if (!rdev->bios) {
  911. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  912. return -EINVAL;
  913. }
  914. DRM_INFO("GPU not posted. posting now...\n");
  915. atom_asic_init(rdev->mode_info.atom_context);
  916. }
  917. /* Initialize scratch registers */
  918. r600_scratch_init(rdev);
  919. /* Initialize surface registers */
  920. radeon_surface_init(rdev);
  921. /* Initialize clocks */
  922. radeon_get_clock_info(rdev->ddev);
  923. r = radeon_clocks_init(rdev);
  924. if (r)
  925. return r;
  926. /* Initialize power management */
  927. radeon_pm_init(rdev);
  928. /* Fence driver */
  929. r = radeon_fence_driver_init(rdev);
  930. if (r)
  931. return r;
  932. if (rdev->flags & RADEON_IS_AGP) {
  933. r = radeon_agp_init(rdev);
  934. if (r)
  935. radeon_agp_disable(rdev);
  936. }
  937. r = rv770_mc_init(rdev);
  938. if (r)
  939. return r;
  940. /* Memory manager */
  941. r = radeon_bo_init(rdev);
  942. if (r)
  943. return r;
  944. r = radeon_irq_kms_init(rdev);
  945. if (r)
  946. return r;
  947. rdev->cp.ring_obj = NULL;
  948. r600_ring_init(rdev, 1024 * 1024);
  949. rdev->ih.ring_obj = NULL;
  950. r600_ih_ring_init(rdev, 64 * 1024);
  951. r = r600_pcie_gart_init(rdev);
  952. if (r)
  953. return r;
  954. rdev->accel_working = true;
  955. r = rv770_startup(rdev);
  956. if (r) {
  957. dev_err(rdev->dev, "disabling GPU acceleration\n");
  958. r600_cp_fini(rdev);
  959. r600_wb_fini(rdev);
  960. r600_irq_fini(rdev);
  961. radeon_irq_kms_fini(rdev);
  962. rv770_pcie_gart_fini(rdev);
  963. rdev->accel_working = false;
  964. }
  965. if (rdev->accel_working) {
  966. r = radeon_ib_pool_init(rdev);
  967. if (r) {
  968. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  969. rdev->accel_working = false;
  970. } else {
  971. r = r600_ib_test(rdev);
  972. if (r) {
  973. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  974. rdev->accel_working = false;
  975. }
  976. }
  977. }
  978. return 0;
  979. }
  980. void rv770_fini(struct radeon_device *rdev)
  981. {
  982. r600_blit_fini(rdev);
  983. r600_cp_fini(rdev);
  984. r600_wb_fini(rdev);
  985. r600_irq_fini(rdev);
  986. radeon_irq_kms_fini(rdev);
  987. rv770_pcie_gart_fini(rdev);
  988. radeon_gem_fini(rdev);
  989. radeon_fence_driver_fini(rdev);
  990. radeon_clocks_fini(rdev);
  991. radeon_agp_fini(rdev);
  992. radeon_bo_fini(rdev);
  993. radeon_atombios_fini(rdev);
  994. kfree(rdev->bios);
  995. rdev->bios = NULL;
  996. radeon_dummy_page_fini(rdev);
  997. }