r100.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. if (rdev->irq.installed)
  123. r100_irq_set(rdev);
  124. }
  125. void r100_hpd_fini(struct radeon_device *rdev)
  126. {
  127. struct drm_device *dev = rdev->ddev;
  128. struct drm_connector *connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  131. switch (radeon_connector->hpd.hpd) {
  132. case RADEON_HPD_1:
  133. rdev->irq.hpd[0] = false;
  134. break;
  135. case RADEON_HPD_2:
  136. rdev->irq.hpd[1] = false;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. }
  143. /*
  144. * PCI GART
  145. */
  146. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  147. {
  148. /* TODO: can we do somethings here ? */
  149. /* It seems hw only cache one entry so we should discard this
  150. * entry otherwise if first GPU GART read hit this entry it
  151. * could end up in wrong address. */
  152. }
  153. int r100_pci_gart_init(struct radeon_device *rdev)
  154. {
  155. int r;
  156. if (rdev->gart.table.ram.ptr) {
  157. WARN(1, "R100 PCI GART already initialized.\n");
  158. return 0;
  159. }
  160. /* Initialize common gart structure */
  161. r = radeon_gart_init(rdev);
  162. if (r)
  163. return r;
  164. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  165. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  166. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  167. return radeon_gart_table_ram_alloc(rdev);
  168. }
  169. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  170. void r100_enable_bm(struct radeon_device *rdev)
  171. {
  172. uint32_t tmp;
  173. /* Enable bus mastering */
  174. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  175. WREG32(RADEON_BUS_CNTL, tmp);
  176. }
  177. int r100_pci_gart_enable(struct radeon_device *rdev)
  178. {
  179. uint32_t tmp;
  180. radeon_gart_restore(rdev);
  181. /* discard memory request outside of configured range */
  182. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  183. WREG32(RADEON_AIC_CNTL, tmp);
  184. /* set address range for PCI address translate */
  185. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  186. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  187. WREG32(RADEON_AIC_HI_ADDR, tmp);
  188. /* set PCI GART page-table base address */
  189. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  190. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  191. WREG32(RADEON_AIC_CNTL, tmp);
  192. r100_pci_gart_tlb_flush(rdev);
  193. rdev->gart.ready = true;
  194. return 0;
  195. }
  196. void r100_pci_gart_disable(struct radeon_device *rdev)
  197. {
  198. uint32_t tmp;
  199. /* discard memory request outside of configured range */
  200. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  201. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  202. WREG32(RADEON_AIC_LO_ADDR, 0);
  203. WREG32(RADEON_AIC_HI_ADDR, 0);
  204. }
  205. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  206. {
  207. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  208. return -EINVAL;
  209. }
  210. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  211. return 0;
  212. }
  213. void r100_pci_gart_fini(struct radeon_device *rdev)
  214. {
  215. r100_pci_gart_disable(rdev);
  216. radeon_gart_table_ram_free(rdev);
  217. radeon_gart_fini(rdev);
  218. }
  219. int r100_irq_set(struct radeon_device *rdev)
  220. {
  221. uint32_t tmp = 0;
  222. if (!rdev->irq.installed) {
  223. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  224. WREG32(R_000040_GEN_INT_CNTL, 0);
  225. return -EINVAL;
  226. }
  227. if (rdev->irq.sw_int) {
  228. tmp |= RADEON_SW_INT_ENABLE;
  229. }
  230. if (rdev->irq.crtc_vblank_int[0]) {
  231. tmp |= RADEON_CRTC_VBLANK_MASK;
  232. }
  233. if (rdev->irq.crtc_vblank_int[1]) {
  234. tmp |= RADEON_CRTC2_VBLANK_MASK;
  235. }
  236. if (rdev->irq.hpd[0]) {
  237. tmp |= RADEON_FP_DETECT_MASK;
  238. }
  239. if (rdev->irq.hpd[1]) {
  240. tmp |= RADEON_FP2_DETECT_MASK;
  241. }
  242. WREG32(RADEON_GEN_INT_CNTL, tmp);
  243. return 0;
  244. }
  245. void r100_irq_disable(struct radeon_device *rdev)
  246. {
  247. u32 tmp;
  248. WREG32(R_000040_GEN_INT_CNTL, 0);
  249. /* Wait and acknowledge irq */
  250. mdelay(1);
  251. tmp = RREG32(R_000044_GEN_INT_STATUS);
  252. WREG32(R_000044_GEN_INT_STATUS, tmp);
  253. }
  254. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  255. {
  256. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  257. uint32_t irq_mask = RADEON_SW_INT_TEST |
  258. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  259. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  260. if (irqs) {
  261. WREG32(RADEON_GEN_INT_STATUS, irqs);
  262. }
  263. return irqs & irq_mask;
  264. }
  265. int r100_irq_process(struct radeon_device *rdev)
  266. {
  267. uint32_t status, msi_rearm;
  268. bool queue_hotplug = false;
  269. status = r100_irq_ack(rdev);
  270. if (!status) {
  271. return IRQ_NONE;
  272. }
  273. if (rdev->shutdown) {
  274. return IRQ_NONE;
  275. }
  276. while (status) {
  277. /* SW interrupt */
  278. if (status & RADEON_SW_INT_TEST) {
  279. radeon_fence_process(rdev);
  280. }
  281. /* Vertical blank interrupts */
  282. if (status & RADEON_CRTC_VBLANK_STAT) {
  283. drm_handle_vblank(rdev->ddev, 0);
  284. wake_up(&rdev->irq.vblank_queue);
  285. }
  286. if (status & RADEON_CRTC2_VBLANK_STAT) {
  287. drm_handle_vblank(rdev->ddev, 1);
  288. wake_up(&rdev->irq.vblank_queue);
  289. }
  290. if (status & RADEON_FP_DETECT_STAT) {
  291. queue_hotplug = true;
  292. DRM_DEBUG("HPD1\n");
  293. }
  294. if (status & RADEON_FP2_DETECT_STAT) {
  295. queue_hotplug = true;
  296. DRM_DEBUG("HPD2\n");
  297. }
  298. status = r100_irq_ack(rdev);
  299. }
  300. if (queue_hotplug)
  301. queue_work(rdev->wq, &rdev->hotplug_work);
  302. if (rdev->msi_enabled) {
  303. switch (rdev->family) {
  304. case CHIP_RS400:
  305. case CHIP_RS480:
  306. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  307. WREG32(RADEON_AIC_CNTL, msi_rearm);
  308. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  309. break;
  310. default:
  311. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  312. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  313. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  314. break;
  315. }
  316. }
  317. return IRQ_HANDLED;
  318. }
  319. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  320. {
  321. if (crtc == 0)
  322. return RREG32(RADEON_CRTC_CRNT_FRAME);
  323. else
  324. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  325. }
  326. /* Who ever call radeon_fence_emit should call ring_lock and ask
  327. * for enough space (today caller are ib schedule and buffer move) */
  328. void r100_fence_ring_emit(struct radeon_device *rdev,
  329. struct radeon_fence *fence)
  330. {
  331. /* We have to make sure that caches are flushed before
  332. * CPU might read something from VRAM. */
  333. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  334. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  335. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  336. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  337. /* Wait until IDLE & CLEAN */
  338. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  339. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  340. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  341. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  342. RADEON_HDP_READ_BUFFER_INVALIDATE);
  343. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  344. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  345. /* Emit fence sequence & fire IRQ */
  346. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  347. radeon_ring_write(rdev, fence->seq);
  348. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  349. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  350. }
  351. int r100_wb_init(struct radeon_device *rdev)
  352. {
  353. int r;
  354. if (rdev->wb.wb_obj == NULL) {
  355. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  356. RADEON_GEM_DOMAIN_GTT,
  357. &rdev->wb.wb_obj);
  358. if (r) {
  359. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  360. return r;
  361. }
  362. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  363. if (unlikely(r != 0))
  364. return r;
  365. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  366. &rdev->wb.gpu_addr);
  367. if (r) {
  368. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  369. radeon_bo_unreserve(rdev->wb.wb_obj);
  370. return r;
  371. }
  372. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  373. radeon_bo_unreserve(rdev->wb.wb_obj);
  374. if (r) {
  375. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  376. return r;
  377. }
  378. }
  379. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  380. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  381. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  382. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  383. return 0;
  384. }
  385. void r100_wb_disable(struct radeon_device *rdev)
  386. {
  387. WREG32(R_000770_SCRATCH_UMSK, 0);
  388. }
  389. void r100_wb_fini(struct radeon_device *rdev)
  390. {
  391. int r;
  392. r100_wb_disable(rdev);
  393. if (rdev->wb.wb_obj) {
  394. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  395. if (unlikely(r != 0)) {
  396. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  397. return;
  398. }
  399. radeon_bo_kunmap(rdev->wb.wb_obj);
  400. radeon_bo_unpin(rdev->wb.wb_obj);
  401. radeon_bo_unreserve(rdev->wb.wb_obj);
  402. radeon_bo_unref(&rdev->wb.wb_obj);
  403. rdev->wb.wb = NULL;
  404. rdev->wb.wb_obj = NULL;
  405. }
  406. }
  407. int r100_copy_blit(struct radeon_device *rdev,
  408. uint64_t src_offset,
  409. uint64_t dst_offset,
  410. unsigned num_pages,
  411. struct radeon_fence *fence)
  412. {
  413. uint32_t cur_pages;
  414. uint32_t stride_bytes = PAGE_SIZE;
  415. uint32_t pitch;
  416. uint32_t stride_pixels;
  417. unsigned ndw;
  418. int num_loops;
  419. int r = 0;
  420. /* radeon limited to 16k stride */
  421. stride_bytes &= 0x3fff;
  422. /* radeon pitch is /64 */
  423. pitch = stride_bytes / 64;
  424. stride_pixels = stride_bytes / 4;
  425. num_loops = DIV_ROUND_UP(num_pages, 8191);
  426. /* Ask for enough room for blit + flush + fence */
  427. ndw = 64 + (10 * num_loops);
  428. r = radeon_ring_lock(rdev, ndw);
  429. if (r) {
  430. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  431. return -EINVAL;
  432. }
  433. while (num_pages > 0) {
  434. cur_pages = num_pages;
  435. if (cur_pages > 8191) {
  436. cur_pages = 8191;
  437. }
  438. num_pages -= cur_pages;
  439. /* pages are in Y direction - height
  440. page width in X direction - width */
  441. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  442. radeon_ring_write(rdev,
  443. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  444. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  445. RADEON_GMC_SRC_CLIPPING |
  446. RADEON_GMC_DST_CLIPPING |
  447. RADEON_GMC_BRUSH_NONE |
  448. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  449. RADEON_GMC_SRC_DATATYPE_COLOR |
  450. RADEON_ROP3_S |
  451. RADEON_DP_SRC_SOURCE_MEMORY |
  452. RADEON_GMC_CLR_CMP_CNTL_DIS |
  453. RADEON_GMC_WR_MSK_DIS);
  454. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  455. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  456. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  457. radeon_ring_write(rdev, 0);
  458. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  459. radeon_ring_write(rdev, num_pages);
  460. radeon_ring_write(rdev, num_pages);
  461. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  462. }
  463. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  464. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  465. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  466. radeon_ring_write(rdev,
  467. RADEON_WAIT_2D_IDLECLEAN |
  468. RADEON_WAIT_HOST_IDLECLEAN |
  469. RADEON_WAIT_DMA_GUI_IDLE);
  470. if (fence) {
  471. r = radeon_fence_emit(rdev, fence);
  472. }
  473. radeon_ring_unlock_commit(rdev);
  474. return r;
  475. }
  476. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  477. {
  478. unsigned i;
  479. u32 tmp;
  480. for (i = 0; i < rdev->usec_timeout; i++) {
  481. tmp = RREG32(R_000E40_RBBM_STATUS);
  482. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  483. return 0;
  484. }
  485. udelay(1);
  486. }
  487. return -1;
  488. }
  489. void r100_ring_start(struct radeon_device *rdev)
  490. {
  491. int r;
  492. r = radeon_ring_lock(rdev, 2);
  493. if (r) {
  494. return;
  495. }
  496. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  497. radeon_ring_write(rdev,
  498. RADEON_ISYNC_ANY2D_IDLE3D |
  499. RADEON_ISYNC_ANY3D_IDLE2D |
  500. RADEON_ISYNC_WAIT_IDLEGUI |
  501. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  502. radeon_ring_unlock_commit(rdev);
  503. }
  504. /* Load the microcode for the CP */
  505. static int r100_cp_init_microcode(struct radeon_device *rdev)
  506. {
  507. struct platform_device *pdev;
  508. const char *fw_name = NULL;
  509. int err;
  510. DRM_DEBUG("\n");
  511. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  512. err = IS_ERR(pdev);
  513. if (err) {
  514. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  515. return -EINVAL;
  516. }
  517. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  518. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  519. (rdev->family == CHIP_RS200)) {
  520. DRM_INFO("Loading R100 Microcode\n");
  521. fw_name = FIRMWARE_R100;
  522. } else if ((rdev->family == CHIP_R200) ||
  523. (rdev->family == CHIP_RV250) ||
  524. (rdev->family == CHIP_RV280) ||
  525. (rdev->family == CHIP_RS300)) {
  526. DRM_INFO("Loading R200 Microcode\n");
  527. fw_name = FIRMWARE_R200;
  528. } else if ((rdev->family == CHIP_R300) ||
  529. (rdev->family == CHIP_R350) ||
  530. (rdev->family == CHIP_RV350) ||
  531. (rdev->family == CHIP_RV380) ||
  532. (rdev->family == CHIP_RS400) ||
  533. (rdev->family == CHIP_RS480)) {
  534. DRM_INFO("Loading R300 Microcode\n");
  535. fw_name = FIRMWARE_R300;
  536. } else if ((rdev->family == CHIP_R420) ||
  537. (rdev->family == CHIP_R423) ||
  538. (rdev->family == CHIP_RV410)) {
  539. DRM_INFO("Loading R400 Microcode\n");
  540. fw_name = FIRMWARE_R420;
  541. } else if ((rdev->family == CHIP_RS690) ||
  542. (rdev->family == CHIP_RS740)) {
  543. DRM_INFO("Loading RS690/RS740 Microcode\n");
  544. fw_name = FIRMWARE_RS690;
  545. } else if (rdev->family == CHIP_RS600) {
  546. DRM_INFO("Loading RS600 Microcode\n");
  547. fw_name = FIRMWARE_RS600;
  548. } else if ((rdev->family == CHIP_RV515) ||
  549. (rdev->family == CHIP_R520) ||
  550. (rdev->family == CHIP_RV530) ||
  551. (rdev->family == CHIP_R580) ||
  552. (rdev->family == CHIP_RV560) ||
  553. (rdev->family == CHIP_RV570)) {
  554. DRM_INFO("Loading R500 Microcode\n");
  555. fw_name = FIRMWARE_R520;
  556. }
  557. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  558. platform_device_unregister(pdev);
  559. if (err) {
  560. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  561. fw_name);
  562. } else if (rdev->me_fw->size % 8) {
  563. printk(KERN_ERR
  564. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  565. rdev->me_fw->size, fw_name);
  566. err = -EINVAL;
  567. release_firmware(rdev->me_fw);
  568. rdev->me_fw = NULL;
  569. }
  570. return err;
  571. }
  572. static void r100_cp_load_microcode(struct radeon_device *rdev)
  573. {
  574. const __be32 *fw_data;
  575. int i, size;
  576. if (r100_gui_wait_for_idle(rdev)) {
  577. printk(KERN_WARNING "Failed to wait GUI idle while "
  578. "programming pipes. Bad things might happen.\n");
  579. }
  580. if (rdev->me_fw) {
  581. size = rdev->me_fw->size / 4;
  582. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  583. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  584. for (i = 0; i < size; i += 2) {
  585. WREG32(RADEON_CP_ME_RAM_DATAH,
  586. be32_to_cpup(&fw_data[i]));
  587. WREG32(RADEON_CP_ME_RAM_DATAL,
  588. be32_to_cpup(&fw_data[i + 1]));
  589. }
  590. }
  591. }
  592. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  593. {
  594. unsigned rb_bufsz;
  595. unsigned rb_blksz;
  596. unsigned max_fetch;
  597. unsigned pre_write_timer;
  598. unsigned pre_write_limit;
  599. unsigned indirect2_start;
  600. unsigned indirect1_start;
  601. uint32_t tmp;
  602. int r;
  603. if (r100_debugfs_cp_init(rdev)) {
  604. DRM_ERROR("Failed to register debugfs file for CP !\n");
  605. }
  606. /* Reset CP */
  607. tmp = RREG32(RADEON_CP_CSQ_STAT);
  608. if ((tmp & (1 << 31))) {
  609. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  610. WREG32(RADEON_CP_CSQ_MODE, 0);
  611. WREG32(RADEON_CP_CSQ_CNTL, 0);
  612. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  613. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  614. mdelay(2);
  615. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  616. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  617. mdelay(2);
  618. tmp = RREG32(RADEON_CP_CSQ_STAT);
  619. if ((tmp & (1 << 31))) {
  620. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  621. }
  622. } else {
  623. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  624. }
  625. if (!rdev->me_fw) {
  626. r = r100_cp_init_microcode(rdev);
  627. if (r) {
  628. DRM_ERROR("Failed to load firmware!\n");
  629. return r;
  630. }
  631. }
  632. /* Align ring size */
  633. rb_bufsz = drm_order(ring_size / 8);
  634. ring_size = (1 << (rb_bufsz + 1)) * 4;
  635. r100_cp_load_microcode(rdev);
  636. r = radeon_ring_init(rdev, ring_size);
  637. if (r) {
  638. return r;
  639. }
  640. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  641. * the rptr copy in system ram */
  642. rb_blksz = 9;
  643. /* cp will read 128bytes at a time (4 dwords) */
  644. max_fetch = 1;
  645. rdev->cp.align_mask = 16 - 1;
  646. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  647. pre_write_timer = 64;
  648. /* Force CP_RB_WPTR write if written more than one time before the
  649. * delay expire
  650. */
  651. pre_write_limit = 0;
  652. /* Setup the cp cache like this (cache size is 96 dwords) :
  653. * RING 0 to 15
  654. * INDIRECT1 16 to 79
  655. * INDIRECT2 80 to 95
  656. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  657. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  658. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  659. * Idea being that most of the gpu cmd will be through indirect1 buffer
  660. * so it gets the bigger cache.
  661. */
  662. indirect2_start = 80;
  663. indirect1_start = 16;
  664. /* cp setup */
  665. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  666. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  667. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  668. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  669. RADEON_RB_NO_UPDATE);
  670. #ifdef __BIG_ENDIAN
  671. tmp |= RADEON_BUF_SWAP_32BIT;
  672. #endif
  673. WREG32(RADEON_CP_RB_CNTL, tmp);
  674. /* Set ring address */
  675. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  676. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  677. /* Force read & write ptr to 0 */
  678. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  679. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  680. WREG32(RADEON_CP_RB_WPTR, 0);
  681. WREG32(RADEON_CP_RB_CNTL, tmp);
  682. udelay(10);
  683. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  684. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  685. /* Set cp mode to bus mastering & enable cp*/
  686. WREG32(RADEON_CP_CSQ_MODE,
  687. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  688. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  689. WREG32(0x718, 0);
  690. WREG32(0x744, 0x00004D4D);
  691. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  692. radeon_ring_start(rdev);
  693. r = radeon_ring_test(rdev);
  694. if (r) {
  695. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  696. return r;
  697. }
  698. rdev->cp.ready = true;
  699. return 0;
  700. }
  701. void r100_cp_fini(struct radeon_device *rdev)
  702. {
  703. if (r100_cp_wait_for_idle(rdev)) {
  704. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  705. }
  706. /* Disable ring */
  707. r100_cp_disable(rdev);
  708. radeon_ring_fini(rdev);
  709. DRM_INFO("radeon: cp finalized\n");
  710. }
  711. void r100_cp_disable(struct radeon_device *rdev)
  712. {
  713. /* Disable ring */
  714. rdev->cp.ready = false;
  715. WREG32(RADEON_CP_CSQ_MODE, 0);
  716. WREG32(RADEON_CP_CSQ_CNTL, 0);
  717. if (r100_gui_wait_for_idle(rdev)) {
  718. printk(KERN_WARNING "Failed to wait GUI idle while "
  719. "programming pipes. Bad things might happen.\n");
  720. }
  721. }
  722. int r100_cp_reset(struct radeon_device *rdev)
  723. {
  724. uint32_t tmp;
  725. bool reinit_cp;
  726. int i;
  727. reinit_cp = rdev->cp.ready;
  728. rdev->cp.ready = false;
  729. WREG32(RADEON_CP_CSQ_MODE, 0);
  730. WREG32(RADEON_CP_CSQ_CNTL, 0);
  731. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  732. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  733. udelay(200);
  734. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  735. /* Wait to prevent race in RBBM_STATUS */
  736. mdelay(1);
  737. for (i = 0; i < rdev->usec_timeout; i++) {
  738. tmp = RREG32(RADEON_RBBM_STATUS);
  739. if (!(tmp & (1 << 16))) {
  740. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  741. tmp);
  742. if (reinit_cp) {
  743. return r100_cp_init(rdev, rdev->cp.ring_size);
  744. }
  745. return 0;
  746. }
  747. DRM_UDELAY(1);
  748. }
  749. tmp = RREG32(RADEON_RBBM_STATUS);
  750. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  751. return -1;
  752. }
  753. void r100_cp_commit(struct radeon_device *rdev)
  754. {
  755. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  756. (void)RREG32(RADEON_CP_RB_WPTR);
  757. }
  758. /*
  759. * CS functions
  760. */
  761. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  762. struct radeon_cs_packet *pkt,
  763. const unsigned *auth, unsigned n,
  764. radeon_packet0_check_t check)
  765. {
  766. unsigned reg;
  767. unsigned i, j, m;
  768. unsigned idx;
  769. int r;
  770. idx = pkt->idx + 1;
  771. reg = pkt->reg;
  772. /* Check that register fall into register range
  773. * determined by the number of entry (n) in the
  774. * safe register bitmap.
  775. */
  776. if (pkt->one_reg_wr) {
  777. if ((reg >> 7) > n) {
  778. return -EINVAL;
  779. }
  780. } else {
  781. if (((reg + (pkt->count << 2)) >> 7) > n) {
  782. return -EINVAL;
  783. }
  784. }
  785. for (i = 0; i <= pkt->count; i++, idx++) {
  786. j = (reg >> 7);
  787. m = 1 << ((reg >> 2) & 31);
  788. if (auth[j] & m) {
  789. r = check(p, pkt, idx, reg);
  790. if (r) {
  791. return r;
  792. }
  793. }
  794. if (pkt->one_reg_wr) {
  795. if (!(auth[j] & m)) {
  796. break;
  797. }
  798. } else {
  799. reg += 4;
  800. }
  801. }
  802. return 0;
  803. }
  804. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  805. struct radeon_cs_packet *pkt)
  806. {
  807. volatile uint32_t *ib;
  808. unsigned i;
  809. unsigned idx;
  810. ib = p->ib->ptr;
  811. idx = pkt->idx;
  812. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  813. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  814. }
  815. }
  816. /**
  817. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  818. * @parser: parser structure holding parsing context.
  819. * @pkt: where to store packet informations
  820. *
  821. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  822. * if packet is bigger than remaining ib size. or if packets is unknown.
  823. **/
  824. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  825. struct radeon_cs_packet *pkt,
  826. unsigned idx)
  827. {
  828. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  829. uint32_t header;
  830. if (idx >= ib_chunk->length_dw) {
  831. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  832. idx, ib_chunk->length_dw);
  833. return -EINVAL;
  834. }
  835. header = radeon_get_ib_value(p, idx);
  836. pkt->idx = idx;
  837. pkt->type = CP_PACKET_GET_TYPE(header);
  838. pkt->count = CP_PACKET_GET_COUNT(header);
  839. switch (pkt->type) {
  840. case PACKET_TYPE0:
  841. pkt->reg = CP_PACKET0_GET_REG(header);
  842. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  843. break;
  844. case PACKET_TYPE3:
  845. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  846. break;
  847. case PACKET_TYPE2:
  848. pkt->count = -1;
  849. break;
  850. default:
  851. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  852. return -EINVAL;
  853. }
  854. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  855. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  856. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  857. return -EINVAL;
  858. }
  859. return 0;
  860. }
  861. /**
  862. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  863. * @parser: parser structure holding parsing context.
  864. *
  865. * Userspace sends a special sequence for VLINE waits.
  866. * PACKET0 - VLINE_START_END + value
  867. * PACKET0 - WAIT_UNTIL +_value
  868. * RELOC (P3) - crtc_id in reloc.
  869. *
  870. * This function parses this and relocates the VLINE START END
  871. * and WAIT UNTIL packets to the correct crtc.
  872. * It also detects a switched off crtc and nulls out the
  873. * wait in that case.
  874. */
  875. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  876. {
  877. struct drm_mode_object *obj;
  878. struct drm_crtc *crtc;
  879. struct radeon_crtc *radeon_crtc;
  880. struct radeon_cs_packet p3reloc, waitreloc;
  881. int crtc_id;
  882. int r;
  883. uint32_t header, h_idx, reg;
  884. volatile uint32_t *ib;
  885. ib = p->ib->ptr;
  886. /* parse the wait until */
  887. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  888. if (r)
  889. return r;
  890. /* check its a wait until and only 1 count */
  891. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  892. waitreloc.count != 0) {
  893. DRM_ERROR("vline wait had illegal wait until segment\n");
  894. r = -EINVAL;
  895. return r;
  896. }
  897. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  898. DRM_ERROR("vline wait had illegal wait until\n");
  899. r = -EINVAL;
  900. return r;
  901. }
  902. /* jump over the NOP */
  903. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  904. if (r)
  905. return r;
  906. h_idx = p->idx - 2;
  907. p->idx += waitreloc.count + 2;
  908. p->idx += p3reloc.count + 2;
  909. header = radeon_get_ib_value(p, h_idx);
  910. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  911. reg = CP_PACKET0_GET_REG(header);
  912. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  913. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  914. if (!obj) {
  915. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  916. r = -EINVAL;
  917. goto out;
  918. }
  919. crtc = obj_to_crtc(obj);
  920. radeon_crtc = to_radeon_crtc(crtc);
  921. crtc_id = radeon_crtc->crtc_id;
  922. if (!crtc->enabled) {
  923. /* if the CRTC isn't enabled - we need to nop out the wait until */
  924. ib[h_idx + 2] = PACKET2(0);
  925. ib[h_idx + 3] = PACKET2(0);
  926. } else if (crtc_id == 1) {
  927. switch (reg) {
  928. case AVIVO_D1MODE_VLINE_START_END:
  929. header &= ~R300_CP_PACKET0_REG_MASK;
  930. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  931. break;
  932. case RADEON_CRTC_GUI_TRIG_VLINE:
  933. header &= ~R300_CP_PACKET0_REG_MASK;
  934. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  935. break;
  936. default:
  937. DRM_ERROR("unknown crtc reloc\n");
  938. r = -EINVAL;
  939. goto out;
  940. }
  941. ib[h_idx] = header;
  942. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  943. }
  944. out:
  945. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  946. return r;
  947. }
  948. /**
  949. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  950. * @parser: parser structure holding parsing context.
  951. * @data: pointer to relocation data
  952. * @offset_start: starting offset
  953. * @offset_mask: offset mask (to align start offset on)
  954. * @reloc: reloc informations
  955. *
  956. * Check next packet is relocation packet3, do bo validation and compute
  957. * GPU offset using the provided start.
  958. **/
  959. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  960. struct radeon_cs_reloc **cs_reloc)
  961. {
  962. struct radeon_cs_chunk *relocs_chunk;
  963. struct radeon_cs_packet p3reloc;
  964. unsigned idx;
  965. int r;
  966. if (p->chunk_relocs_idx == -1) {
  967. DRM_ERROR("No relocation chunk !\n");
  968. return -EINVAL;
  969. }
  970. *cs_reloc = NULL;
  971. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  972. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  973. if (r) {
  974. return r;
  975. }
  976. p->idx += p3reloc.count + 2;
  977. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  978. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  979. p3reloc.idx);
  980. r100_cs_dump_packet(p, &p3reloc);
  981. return -EINVAL;
  982. }
  983. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  984. if (idx >= relocs_chunk->length_dw) {
  985. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  986. idx, relocs_chunk->length_dw);
  987. r100_cs_dump_packet(p, &p3reloc);
  988. return -EINVAL;
  989. }
  990. /* FIXME: we assume reloc size is 4 dwords */
  991. *cs_reloc = p->relocs_ptr[(idx / 4)];
  992. return 0;
  993. }
  994. static int r100_get_vtx_size(uint32_t vtx_fmt)
  995. {
  996. int vtx_size;
  997. vtx_size = 2;
  998. /* ordered according to bits in spec */
  999. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1000. vtx_size++;
  1001. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1002. vtx_size += 3;
  1003. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1004. vtx_size++;
  1005. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1006. vtx_size++;
  1007. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1008. vtx_size += 3;
  1009. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1010. vtx_size++;
  1011. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1012. vtx_size++;
  1013. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1014. vtx_size += 2;
  1015. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1016. vtx_size += 2;
  1017. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1018. vtx_size++;
  1019. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1020. vtx_size += 2;
  1021. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1022. vtx_size++;
  1023. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1024. vtx_size += 2;
  1025. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1026. vtx_size++;
  1027. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1028. vtx_size++;
  1029. /* blend weight */
  1030. if (vtx_fmt & (0x7 << 15))
  1031. vtx_size += (vtx_fmt >> 15) & 0x7;
  1032. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1033. vtx_size += 3;
  1034. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1035. vtx_size += 2;
  1036. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1037. vtx_size++;
  1038. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1039. vtx_size++;
  1040. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1041. vtx_size++;
  1042. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1043. vtx_size++;
  1044. return vtx_size;
  1045. }
  1046. static int r100_packet0_check(struct radeon_cs_parser *p,
  1047. struct radeon_cs_packet *pkt,
  1048. unsigned idx, unsigned reg)
  1049. {
  1050. struct radeon_cs_reloc *reloc;
  1051. struct r100_cs_track *track;
  1052. volatile uint32_t *ib;
  1053. uint32_t tmp;
  1054. int r;
  1055. int i, face;
  1056. u32 tile_flags = 0;
  1057. u32 idx_value;
  1058. ib = p->ib->ptr;
  1059. track = (struct r100_cs_track *)p->track;
  1060. idx_value = radeon_get_ib_value(p, idx);
  1061. switch (reg) {
  1062. case RADEON_CRTC_GUI_TRIG_VLINE:
  1063. r = r100_cs_packet_parse_vline(p);
  1064. if (r) {
  1065. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1066. idx, reg);
  1067. r100_cs_dump_packet(p, pkt);
  1068. return r;
  1069. }
  1070. break;
  1071. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1072. * range access */
  1073. case RADEON_DST_PITCH_OFFSET:
  1074. case RADEON_SRC_PITCH_OFFSET:
  1075. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1076. if (r)
  1077. return r;
  1078. break;
  1079. case RADEON_RB3D_DEPTHOFFSET:
  1080. r = r100_cs_packet_next_reloc(p, &reloc);
  1081. if (r) {
  1082. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1083. idx, reg);
  1084. r100_cs_dump_packet(p, pkt);
  1085. return r;
  1086. }
  1087. track->zb.robj = reloc->robj;
  1088. track->zb.offset = idx_value;
  1089. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1090. break;
  1091. case RADEON_RB3D_COLOROFFSET:
  1092. r = r100_cs_packet_next_reloc(p, &reloc);
  1093. if (r) {
  1094. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1095. idx, reg);
  1096. r100_cs_dump_packet(p, pkt);
  1097. return r;
  1098. }
  1099. track->cb[0].robj = reloc->robj;
  1100. track->cb[0].offset = idx_value;
  1101. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1102. break;
  1103. case RADEON_PP_TXOFFSET_0:
  1104. case RADEON_PP_TXOFFSET_1:
  1105. case RADEON_PP_TXOFFSET_2:
  1106. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1107. r = r100_cs_packet_next_reloc(p, &reloc);
  1108. if (r) {
  1109. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1110. idx, reg);
  1111. r100_cs_dump_packet(p, pkt);
  1112. return r;
  1113. }
  1114. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1115. track->textures[i].robj = reloc->robj;
  1116. break;
  1117. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1118. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1119. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1120. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1121. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1122. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1123. r = r100_cs_packet_next_reloc(p, &reloc);
  1124. if (r) {
  1125. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1126. idx, reg);
  1127. r100_cs_dump_packet(p, pkt);
  1128. return r;
  1129. }
  1130. track->textures[0].cube_info[i].offset = idx_value;
  1131. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1132. track->textures[0].cube_info[i].robj = reloc->robj;
  1133. break;
  1134. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1135. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1136. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1137. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1138. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1139. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1140. r = r100_cs_packet_next_reloc(p, &reloc);
  1141. if (r) {
  1142. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1143. idx, reg);
  1144. r100_cs_dump_packet(p, pkt);
  1145. return r;
  1146. }
  1147. track->textures[1].cube_info[i].offset = idx_value;
  1148. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1149. track->textures[1].cube_info[i].robj = reloc->robj;
  1150. break;
  1151. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1152. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1153. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1154. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1155. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1156. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1157. r = r100_cs_packet_next_reloc(p, &reloc);
  1158. if (r) {
  1159. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1160. idx, reg);
  1161. r100_cs_dump_packet(p, pkt);
  1162. return r;
  1163. }
  1164. track->textures[2].cube_info[i].offset = idx_value;
  1165. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1166. track->textures[2].cube_info[i].robj = reloc->robj;
  1167. break;
  1168. case RADEON_RE_WIDTH_HEIGHT:
  1169. track->maxy = ((idx_value >> 16) & 0x7FF);
  1170. break;
  1171. case RADEON_RB3D_COLORPITCH:
  1172. r = r100_cs_packet_next_reloc(p, &reloc);
  1173. if (r) {
  1174. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1175. idx, reg);
  1176. r100_cs_dump_packet(p, pkt);
  1177. return r;
  1178. }
  1179. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1180. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1181. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1182. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1183. tmp = idx_value & ~(0x7 << 16);
  1184. tmp |= tile_flags;
  1185. ib[idx] = tmp;
  1186. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1187. break;
  1188. case RADEON_RB3D_DEPTHPITCH:
  1189. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1190. break;
  1191. case RADEON_RB3D_CNTL:
  1192. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1193. case 7:
  1194. case 8:
  1195. case 9:
  1196. case 11:
  1197. case 12:
  1198. track->cb[0].cpp = 1;
  1199. break;
  1200. case 3:
  1201. case 4:
  1202. case 15:
  1203. track->cb[0].cpp = 2;
  1204. break;
  1205. case 6:
  1206. track->cb[0].cpp = 4;
  1207. break;
  1208. default:
  1209. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1210. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1211. return -EINVAL;
  1212. }
  1213. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1214. break;
  1215. case RADEON_RB3D_ZSTENCILCNTL:
  1216. switch (idx_value & 0xf) {
  1217. case 0:
  1218. track->zb.cpp = 2;
  1219. break;
  1220. case 2:
  1221. case 3:
  1222. case 4:
  1223. case 5:
  1224. case 9:
  1225. case 11:
  1226. track->zb.cpp = 4;
  1227. break;
  1228. default:
  1229. break;
  1230. }
  1231. break;
  1232. case RADEON_RB3D_ZPASS_ADDR:
  1233. r = r100_cs_packet_next_reloc(p, &reloc);
  1234. if (r) {
  1235. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1236. idx, reg);
  1237. r100_cs_dump_packet(p, pkt);
  1238. return r;
  1239. }
  1240. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1241. break;
  1242. case RADEON_PP_CNTL:
  1243. {
  1244. uint32_t temp = idx_value >> 4;
  1245. for (i = 0; i < track->num_texture; i++)
  1246. track->textures[i].enabled = !!(temp & (1 << i));
  1247. }
  1248. break;
  1249. case RADEON_SE_VF_CNTL:
  1250. track->vap_vf_cntl = idx_value;
  1251. break;
  1252. case RADEON_SE_VTX_FMT:
  1253. track->vtx_size = r100_get_vtx_size(idx_value);
  1254. break;
  1255. case RADEON_PP_TEX_SIZE_0:
  1256. case RADEON_PP_TEX_SIZE_1:
  1257. case RADEON_PP_TEX_SIZE_2:
  1258. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1259. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1260. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1261. break;
  1262. case RADEON_PP_TEX_PITCH_0:
  1263. case RADEON_PP_TEX_PITCH_1:
  1264. case RADEON_PP_TEX_PITCH_2:
  1265. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1266. track->textures[i].pitch = idx_value + 32;
  1267. break;
  1268. case RADEON_PP_TXFILTER_0:
  1269. case RADEON_PP_TXFILTER_1:
  1270. case RADEON_PP_TXFILTER_2:
  1271. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1272. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1273. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1274. tmp = (idx_value >> 23) & 0x7;
  1275. if (tmp == 2 || tmp == 6)
  1276. track->textures[i].roundup_w = false;
  1277. tmp = (idx_value >> 27) & 0x7;
  1278. if (tmp == 2 || tmp == 6)
  1279. track->textures[i].roundup_h = false;
  1280. break;
  1281. case RADEON_PP_TXFORMAT_0:
  1282. case RADEON_PP_TXFORMAT_1:
  1283. case RADEON_PP_TXFORMAT_2:
  1284. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1285. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1286. track->textures[i].use_pitch = 1;
  1287. } else {
  1288. track->textures[i].use_pitch = 0;
  1289. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1290. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1291. }
  1292. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1293. track->textures[i].tex_coord_type = 2;
  1294. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1295. case RADEON_TXFORMAT_I8:
  1296. case RADEON_TXFORMAT_RGB332:
  1297. case RADEON_TXFORMAT_Y8:
  1298. track->textures[i].cpp = 1;
  1299. break;
  1300. case RADEON_TXFORMAT_AI88:
  1301. case RADEON_TXFORMAT_ARGB1555:
  1302. case RADEON_TXFORMAT_RGB565:
  1303. case RADEON_TXFORMAT_ARGB4444:
  1304. case RADEON_TXFORMAT_VYUY422:
  1305. case RADEON_TXFORMAT_YVYU422:
  1306. case RADEON_TXFORMAT_SHADOW16:
  1307. case RADEON_TXFORMAT_LDUDV655:
  1308. case RADEON_TXFORMAT_DUDV88:
  1309. track->textures[i].cpp = 2;
  1310. break;
  1311. case RADEON_TXFORMAT_ARGB8888:
  1312. case RADEON_TXFORMAT_RGBA8888:
  1313. case RADEON_TXFORMAT_SHADOW32:
  1314. case RADEON_TXFORMAT_LDUDUV8888:
  1315. track->textures[i].cpp = 4;
  1316. break;
  1317. case RADEON_TXFORMAT_DXT1:
  1318. track->textures[i].cpp = 1;
  1319. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1320. break;
  1321. case RADEON_TXFORMAT_DXT23:
  1322. case RADEON_TXFORMAT_DXT45:
  1323. track->textures[i].cpp = 1;
  1324. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1325. break;
  1326. }
  1327. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1328. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1329. break;
  1330. case RADEON_PP_CUBIC_FACES_0:
  1331. case RADEON_PP_CUBIC_FACES_1:
  1332. case RADEON_PP_CUBIC_FACES_2:
  1333. tmp = idx_value;
  1334. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1335. for (face = 0; face < 4; face++) {
  1336. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1337. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1338. }
  1339. break;
  1340. default:
  1341. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1342. reg, idx);
  1343. return -EINVAL;
  1344. }
  1345. return 0;
  1346. }
  1347. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1348. struct radeon_cs_packet *pkt,
  1349. struct radeon_bo *robj)
  1350. {
  1351. unsigned idx;
  1352. u32 value;
  1353. idx = pkt->idx + 1;
  1354. value = radeon_get_ib_value(p, idx + 2);
  1355. if ((value + 1) > radeon_bo_size(robj)) {
  1356. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1357. "(need %u have %lu) !\n",
  1358. value + 1,
  1359. radeon_bo_size(robj));
  1360. return -EINVAL;
  1361. }
  1362. return 0;
  1363. }
  1364. static int r100_packet3_check(struct radeon_cs_parser *p,
  1365. struct radeon_cs_packet *pkt)
  1366. {
  1367. struct radeon_cs_reloc *reloc;
  1368. struct r100_cs_track *track;
  1369. unsigned idx;
  1370. volatile uint32_t *ib;
  1371. int r;
  1372. ib = p->ib->ptr;
  1373. idx = pkt->idx + 1;
  1374. track = (struct r100_cs_track *)p->track;
  1375. switch (pkt->opcode) {
  1376. case PACKET3_3D_LOAD_VBPNTR:
  1377. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1378. if (r)
  1379. return r;
  1380. break;
  1381. case PACKET3_INDX_BUFFER:
  1382. r = r100_cs_packet_next_reloc(p, &reloc);
  1383. if (r) {
  1384. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1385. r100_cs_dump_packet(p, pkt);
  1386. return r;
  1387. }
  1388. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1389. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1390. if (r) {
  1391. return r;
  1392. }
  1393. break;
  1394. case 0x23:
  1395. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1396. r = r100_cs_packet_next_reloc(p, &reloc);
  1397. if (r) {
  1398. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1399. r100_cs_dump_packet(p, pkt);
  1400. return r;
  1401. }
  1402. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1403. track->num_arrays = 1;
  1404. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1405. track->arrays[0].robj = reloc->robj;
  1406. track->arrays[0].esize = track->vtx_size;
  1407. track->max_indx = radeon_get_ib_value(p, idx+1);
  1408. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1409. track->immd_dwords = pkt->count - 1;
  1410. r = r100_cs_track_check(p->rdev, track);
  1411. if (r)
  1412. return r;
  1413. break;
  1414. case PACKET3_3D_DRAW_IMMD:
  1415. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1416. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1417. return -EINVAL;
  1418. }
  1419. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1420. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1421. track->immd_dwords = pkt->count - 1;
  1422. r = r100_cs_track_check(p->rdev, track);
  1423. if (r)
  1424. return r;
  1425. break;
  1426. /* triggers drawing using in-packet vertex data */
  1427. case PACKET3_3D_DRAW_IMMD_2:
  1428. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1429. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1430. return -EINVAL;
  1431. }
  1432. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1433. track->immd_dwords = pkt->count;
  1434. r = r100_cs_track_check(p->rdev, track);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. /* triggers drawing using in-packet vertex data */
  1439. case PACKET3_3D_DRAW_VBUF_2:
  1440. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1441. r = r100_cs_track_check(p->rdev, track);
  1442. if (r)
  1443. return r;
  1444. break;
  1445. /* triggers drawing of vertex buffers setup elsewhere */
  1446. case PACKET3_3D_DRAW_INDX_2:
  1447. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1448. r = r100_cs_track_check(p->rdev, track);
  1449. if (r)
  1450. return r;
  1451. break;
  1452. /* triggers drawing using indices to vertex buffer */
  1453. case PACKET3_3D_DRAW_VBUF:
  1454. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1455. r = r100_cs_track_check(p->rdev, track);
  1456. if (r)
  1457. return r;
  1458. break;
  1459. /* triggers drawing of vertex buffers setup elsewhere */
  1460. case PACKET3_3D_DRAW_INDX:
  1461. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1462. r = r100_cs_track_check(p->rdev, track);
  1463. if (r)
  1464. return r;
  1465. break;
  1466. /* triggers drawing using indices to vertex buffer */
  1467. case PACKET3_NOP:
  1468. break;
  1469. default:
  1470. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1471. return -EINVAL;
  1472. }
  1473. return 0;
  1474. }
  1475. int r100_cs_parse(struct radeon_cs_parser *p)
  1476. {
  1477. struct radeon_cs_packet pkt;
  1478. struct r100_cs_track *track;
  1479. int r;
  1480. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1481. r100_cs_track_clear(p->rdev, track);
  1482. p->track = track;
  1483. do {
  1484. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1485. if (r) {
  1486. return r;
  1487. }
  1488. p->idx += pkt.count + 2;
  1489. switch (pkt.type) {
  1490. case PACKET_TYPE0:
  1491. if (p->rdev->family >= CHIP_R200)
  1492. r = r100_cs_parse_packet0(p, &pkt,
  1493. p->rdev->config.r100.reg_safe_bm,
  1494. p->rdev->config.r100.reg_safe_bm_size,
  1495. &r200_packet0_check);
  1496. else
  1497. r = r100_cs_parse_packet0(p, &pkt,
  1498. p->rdev->config.r100.reg_safe_bm,
  1499. p->rdev->config.r100.reg_safe_bm_size,
  1500. &r100_packet0_check);
  1501. break;
  1502. case PACKET_TYPE2:
  1503. break;
  1504. case PACKET_TYPE3:
  1505. r = r100_packet3_check(p, &pkt);
  1506. break;
  1507. default:
  1508. DRM_ERROR("Unknown packet type %d !\n",
  1509. pkt.type);
  1510. return -EINVAL;
  1511. }
  1512. if (r) {
  1513. return r;
  1514. }
  1515. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1516. return 0;
  1517. }
  1518. /*
  1519. * Global GPU functions
  1520. */
  1521. void r100_errata(struct radeon_device *rdev)
  1522. {
  1523. rdev->pll_errata = 0;
  1524. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1525. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1526. }
  1527. if (rdev->family == CHIP_RV100 ||
  1528. rdev->family == CHIP_RS100 ||
  1529. rdev->family == CHIP_RS200) {
  1530. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1531. }
  1532. }
  1533. /* Wait for vertical sync on primary CRTC */
  1534. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1535. {
  1536. uint32_t crtc_gen_cntl, tmp;
  1537. int i;
  1538. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1539. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1540. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1541. return;
  1542. }
  1543. /* Clear the CRTC_VBLANK_SAVE bit */
  1544. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1545. for (i = 0; i < rdev->usec_timeout; i++) {
  1546. tmp = RREG32(RADEON_CRTC_STATUS);
  1547. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1548. return;
  1549. }
  1550. DRM_UDELAY(1);
  1551. }
  1552. }
  1553. /* Wait for vertical sync on secondary CRTC */
  1554. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1555. {
  1556. uint32_t crtc2_gen_cntl, tmp;
  1557. int i;
  1558. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1559. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1560. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1561. return;
  1562. /* Clear the CRTC_VBLANK_SAVE bit */
  1563. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1564. for (i = 0; i < rdev->usec_timeout; i++) {
  1565. tmp = RREG32(RADEON_CRTC2_STATUS);
  1566. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1567. return;
  1568. }
  1569. DRM_UDELAY(1);
  1570. }
  1571. }
  1572. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1573. {
  1574. unsigned i;
  1575. uint32_t tmp;
  1576. for (i = 0; i < rdev->usec_timeout; i++) {
  1577. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1578. if (tmp >= n) {
  1579. return 0;
  1580. }
  1581. DRM_UDELAY(1);
  1582. }
  1583. return -1;
  1584. }
  1585. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1586. {
  1587. unsigned i;
  1588. uint32_t tmp;
  1589. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1590. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1591. " Bad things might happen.\n");
  1592. }
  1593. for (i = 0; i < rdev->usec_timeout; i++) {
  1594. tmp = RREG32(RADEON_RBBM_STATUS);
  1595. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1596. return 0;
  1597. }
  1598. DRM_UDELAY(1);
  1599. }
  1600. return -1;
  1601. }
  1602. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1603. {
  1604. unsigned i;
  1605. uint32_t tmp;
  1606. for (i = 0; i < rdev->usec_timeout; i++) {
  1607. /* read MC_STATUS */
  1608. tmp = RREG32(RADEON_MC_STATUS);
  1609. if (tmp & RADEON_MC_IDLE) {
  1610. return 0;
  1611. }
  1612. DRM_UDELAY(1);
  1613. }
  1614. return -1;
  1615. }
  1616. void r100_gpu_init(struct radeon_device *rdev)
  1617. {
  1618. /* TODO: anythings to do here ? pipes ? */
  1619. r100_hdp_reset(rdev);
  1620. }
  1621. void r100_hdp_reset(struct radeon_device *rdev)
  1622. {
  1623. uint32_t tmp;
  1624. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1625. tmp |= (7 << 28);
  1626. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1627. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1628. udelay(200);
  1629. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1630. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1631. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1632. }
  1633. int r100_rb2d_reset(struct radeon_device *rdev)
  1634. {
  1635. uint32_t tmp;
  1636. int i;
  1637. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1638. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1639. udelay(200);
  1640. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1641. /* Wait to prevent race in RBBM_STATUS */
  1642. mdelay(1);
  1643. for (i = 0; i < rdev->usec_timeout; i++) {
  1644. tmp = RREG32(RADEON_RBBM_STATUS);
  1645. if (!(tmp & (1 << 26))) {
  1646. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1647. tmp);
  1648. return 0;
  1649. }
  1650. DRM_UDELAY(1);
  1651. }
  1652. tmp = RREG32(RADEON_RBBM_STATUS);
  1653. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1654. return -1;
  1655. }
  1656. int r100_gpu_reset(struct radeon_device *rdev)
  1657. {
  1658. uint32_t status;
  1659. /* reset order likely matter */
  1660. status = RREG32(RADEON_RBBM_STATUS);
  1661. /* reset HDP */
  1662. r100_hdp_reset(rdev);
  1663. /* reset rb2d */
  1664. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1665. r100_rb2d_reset(rdev);
  1666. }
  1667. /* TODO: reset 3D engine */
  1668. /* reset CP */
  1669. status = RREG32(RADEON_RBBM_STATUS);
  1670. if (status & (1 << 16)) {
  1671. r100_cp_reset(rdev);
  1672. }
  1673. /* Check if GPU is idle */
  1674. status = RREG32(RADEON_RBBM_STATUS);
  1675. if (status & RADEON_RBBM_ACTIVE) {
  1676. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1677. return -1;
  1678. }
  1679. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1680. return 0;
  1681. }
  1682. void r100_set_common_regs(struct radeon_device *rdev)
  1683. {
  1684. struct drm_device *dev = rdev->ddev;
  1685. bool force_dac2 = false;
  1686. /* set these so they don't interfere with anything */
  1687. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1688. WREG32(RADEON_SUBPIC_CNTL, 0);
  1689. WREG32(RADEON_VIPH_CONTROL, 0);
  1690. WREG32(RADEON_I2C_CNTL_1, 0);
  1691. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1692. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1693. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1694. /* always set up dac2 on rn50 and some rv100 as lots
  1695. * of servers seem to wire it up to a VGA port but
  1696. * don't report it in the bios connector
  1697. * table.
  1698. */
  1699. switch (dev->pdev->device) {
  1700. /* RN50 */
  1701. case 0x515e:
  1702. case 0x5969:
  1703. force_dac2 = true;
  1704. break;
  1705. /* RV100*/
  1706. case 0x5159:
  1707. case 0x515a:
  1708. /* DELL triple head servers */
  1709. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  1710. ((dev->pdev->subsystem_device == 0x016c) ||
  1711. (dev->pdev->subsystem_device == 0x016d) ||
  1712. (dev->pdev->subsystem_device == 0x016e) ||
  1713. (dev->pdev->subsystem_device == 0x016f) ||
  1714. (dev->pdev->subsystem_device == 0x0170) ||
  1715. (dev->pdev->subsystem_device == 0x017d) ||
  1716. (dev->pdev->subsystem_device == 0x017e) ||
  1717. (dev->pdev->subsystem_device == 0x0183) ||
  1718. (dev->pdev->subsystem_device == 0x018a) ||
  1719. (dev->pdev->subsystem_device == 0x019a)))
  1720. force_dac2 = true;
  1721. break;
  1722. }
  1723. if (force_dac2) {
  1724. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1725. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1726. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  1727. /* For CRT on DAC2, don't turn it on if BIOS didn't
  1728. enable it, even it's detected.
  1729. */
  1730. /* force it to crtc0 */
  1731. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  1732. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  1733. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1734. /* set up the TV DAC */
  1735. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  1736. RADEON_TV_DAC_STD_MASK |
  1737. RADEON_TV_DAC_RDACPD |
  1738. RADEON_TV_DAC_GDACPD |
  1739. RADEON_TV_DAC_BDACPD |
  1740. RADEON_TV_DAC_BGADJ_MASK |
  1741. RADEON_TV_DAC_DACADJ_MASK);
  1742. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  1743. RADEON_TV_DAC_NHOLD |
  1744. RADEON_TV_DAC_STD_PS2 |
  1745. (0x58 << 16));
  1746. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1747. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1748. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1749. }
  1750. }
  1751. /*
  1752. * VRAM info
  1753. */
  1754. static void r100_vram_get_type(struct radeon_device *rdev)
  1755. {
  1756. uint32_t tmp;
  1757. rdev->mc.vram_is_ddr = false;
  1758. if (rdev->flags & RADEON_IS_IGP)
  1759. rdev->mc.vram_is_ddr = true;
  1760. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1761. rdev->mc.vram_is_ddr = true;
  1762. if ((rdev->family == CHIP_RV100) ||
  1763. (rdev->family == CHIP_RS100) ||
  1764. (rdev->family == CHIP_RS200)) {
  1765. tmp = RREG32(RADEON_MEM_CNTL);
  1766. if (tmp & RV100_HALF_MODE) {
  1767. rdev->mc.vram_width = 32;
  1768. } else {
  1769. rdev->mc.vram_width = 64;
  1770. }
  1771. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1772. rdev->mc.vram_width /= 4;
  1773. rdev->mc.vram_is_ddr = true;
  1774. }
  1775. } else if (rdev->family <= CHIP_RV280) {
  1776. tmp = RREG32(RADEON_MEM_CNTL);
  1777. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1778. rdev->mc.vram_width = 128;
  1779. } else {
  1780. rdev->mc.vram_width = 64;
  1781. }
  1782. } else {
  1783. /* newer IGPs */
  1784. rdev->mc.vram_width = 128;
  1785. }
  1786. }
  1787. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1788. {
  1789. u32 aper_size;
  1790. u8 byte;
  1791. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1792. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1793. * that is has the 2nd generation multifunction PCI interface
  1794. */
  1795. if (rdev->family == CHIP_RV280 ||
  1796. rdev->family >= CHIP_RV350) {
  1797. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1798. ~RADEON_HDP_APER_CNTL);
  1799. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1800. return aper_size * 2;
  1801. }
  1802. /* Older cards have all sorts of funny issues to deal with. First
  1803. * check if it's a multifunction card by reading the PCI config
  1804. * header type... Limit those to one aperture size
  1805. */
  1806. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1807. if (byte & 0x80) {
  1808. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1809. DRM_INFO("Limiting VRAM to one aperture\n");
  1810. return aper_size;
  1811. }
  1812. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1813. * have set it up. We don't write this as it's broken on some ASICs but
  1814. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1815. */
  1816. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1817. return aper_size * 2;
  1818. return aper_size;
  1819. }
  1820. void r100_vram_init_sizes(struct radeon_device *rdev)
  1821. {
  1822. u64 config_aper_size;
  1823. u32 accessible;
  1824. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1825. if (rdev->flags & RADEON_IS_IGP) {
  1826. uint32_t tom;
  1827. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1828. tom = RREG32(RADEON_NB_TOM);
  1829. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1830. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1831. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1832. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1833. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1834. } else {
  1835. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1836. /* Some production boards of m6 will report 0
  1837. * if it's 8 MB
  1838. */
  1839. if (rdev->mc.real_vram_size == 0) {
  1840. rdev->mc.real_vram_size = 8192 * 1024;
  1841. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1842. }
  1843. /* let driver place VRAM */
  1844. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1845. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1846. * Novell bug 204882 + along with lots of ubuntu ones */
  1847. if (config_aper_size > rdev->mc.real_vram_size)
  1848. rdev->mc.mc_vram_size = config_aper_size;
  1849. else
  1850. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1851. }
  1852. /* work out accessible VRAM */
  1853. accessible = r100_get_accessible_vram(rdev);
  1854. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1855. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1856. if (accessible > rdev->mc.aper_size)
  1857. accessible = rdev->mc.aper_size;
  1858. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1859. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1860. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1861. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1862. }
  1863. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1864. {
  1865. uint32_t temp;
  1866. temp = RREG32(RADEON_CONFIG_CNTL);
  1867. if (state == false) {
  1868. temp &= ~(1<<8);
  1869. temp |= (1<<9);
  1870. } else {
  1871. temp &= ~(1<<9);
  1872. }
  1873. WREG32(RADEON_CONFIG_CNTL, temp);
  1874. }
  1875. void r100_vram_info(struct radeon_device *rdev)
  1876. {
  1877. r100_vram_get_type(rdev);
  1878. r100_vram_init_sizes(rdev);
  1879. }
  1880. /*
  1881. * Indirect registers accessor
  1882. */
  1883. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1884. {
  1885. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1886. return;
  1887. }
  1888. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1889. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1890. }
  1891. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1892. {
  1893. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1894. * or the chip could hang on a subsequent access
  1895. */
  1896. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1897. udelay(5000);
  1898. }
  1899. /* This function is required to workaround a hardware bug in some (all?)
  1900. * revisions of the R300. This workaround should be called after every
  1901. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1902. * may not be correct.
  1903. */
  1904. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1905. uint32_t save, tmp;
  1906. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1907. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1908. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1909. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1910. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1911. }
  1912. }
  1913. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1914. {
  1915. uint32_t data;
  1916. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1917. r100_pll_errata_after_index(rdev);
  1918. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1919. r100_pll_errata_after_data(rdev);
  1920. return data;
  1921. }
  1922. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1923. {
  1924. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1925. r100_pll_errata_after_index(rdev);
  1926. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1927. r100_pll_errata_after_data(rdev);
  1928. }
  1929. void r100_set_safe_registers(struct radeon_device *rdev)
  1930. {
  1931. if (ASIC_IS_RN50(rdev)) {
  1932. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1933. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1934. } else if (rdev->family < CHIP_R200) {
  1935. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1936. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1937. } else {
  1938. r200_set_safe_registers(rdev);
  1939. }
  1940. }
  1941. /*
  1942. * Debugfs info
  1943. */
  1944. #if defined(CONFIG_DEBUG_FS)
  1945. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1946. {
  1947. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1948. struct drm_device *dev = node->minor->dev;
  1949. struct radeon_device *rdev = dev->dev_private;
  1950. uint32_t reg, value;
  1951. unsigned i;
  1952. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1953. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1954. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1955. for (i = 0; i < 64; i++) {
  1956. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1957. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1958. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1959. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1960. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1961. }
  1962. return 0;
  1963. }
  1964. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1965. {
  1966. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1967. struct drm_device *dev = node->minor->dev;
  1968. struct radeon_device *rdev = dev->dev_private;
  1969. uint32_t rdp, wdp;
  1970. unsigned count, i, j;
  1971. radeon_ring_free_size(rdev);
  1972. rdp = RREG32(RADEON_CP_RB_RPTR);
  1973. wdp = RREG32(RADEON_CP_RB_WPTR);
  1974. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1975. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1976. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1977. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1978. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1979. seq_printf(m, "%u dwords in ring\n", count);
  1980. for (j = 0; j <= count; j++) {
  1981. i = (rdp + j) & rdev->cp.ptr_mask;
  1982. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1983. }
  1984. return 0;
  1985. }
  1986. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1987. {
  1988. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1989. struct drm_device *dev = node->minor->dev;
  1990. struct radeon_device *rdev = dev->dev_private;
  1991. uint32_t csq_stat, csq2_stat, tmp;
  1992. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1993. unsigned i;
  1994. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1995. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1996. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1997. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1998. r_rptr = (csq_stat >> 0) & 0x3ff;
  1999. r_wptr = (csq_stat >> 10) & 0x3ff;
  2000. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2001. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2002. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2003. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2004. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2005. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2006. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2007. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2008. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2009. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2010. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2011. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2012. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2013. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2014. seq_printf(m, "Ring fifo:\n");
  2015. for (i = 0; i < 256; i++) {
  2016. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2017. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2018. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2019. }
  2020. seq_printf(m, "Indirect1 fifo:\n");
  2021. for (i = 256; i <= 512; i++) {
  2022. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2023. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2024. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2025. }
  2026. seq_printf(m, "Indirect2 fifo:\n");
  2027. for (i = 640; i < ib1_wptr; i++) {
  2028. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2029. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2030. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2031. }
  2032. return 0;
  2033. }
  2034. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2035. {
  2036. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2037. struct drm_device *dev = node->minor->dev;
  2038. struct radeon_device *rdev = dev->dev_private;
  2039. uint32_t tmp;
  2040. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2041. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2042. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2043. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2044. tmp = RREG32(RADEON_BUS_CNTL);
  2045. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2046. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2047. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2048. tmp = RREG32(RADEON_AGP_BASE);
  2049. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2050. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2051. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2052. tmp = RREG32(0x01D0);
  2053. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2054. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2055. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2056. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2057. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2058. tmp = RREG32(0x01E4);
  2059. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2060. return 0;
  2061. }
  2062. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2063. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2064. };
  2065. static struct drm_info_list r100_debugfs_cp_list[] = {
  2066. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2067. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2068. };
  2069. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2070. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2071. };
  2072. #endif
  2073. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2074. {
  2075. #if defined(CONFIG_DEBUG_FS)
  2076. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2077. #else
  2078. return 0;
  2079. #endif
  2080. }
  2081. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2082. {
  2083. #if defined(CONFIG_DEBUG_FS)
  2084. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2085. #else
  2086. return 0;
  2087. #endif
  2088. }
  2089. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2090. {
  2091. #if defined(CONFIG_DEBUG_FS)
  2092. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2093. #else
  2094. return 0;
  2095. #endif
  2096. }
  2097. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2098. uint32_t tiling_flags, uint32_t pitch,
  2099. uint32_t offset, uint32_t obj_size)
  2100. {
  2101. int surf_index = reg * 16;
  2102. int flags = 0;
  2103. /* r100/r200 divide by 16 */
  2104. if (rdev->family < CHIP_R300)
  2105. flags = pitch / 16;
  2106. else
  2107. flags = pitch / 8;
  2108. if (rdev->family <= CHIP_RS200) {
  2109. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2110. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2111. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2112. if (tiling_flags & RADEON_TILING_MACRO)
  2113. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2114. } else if (rdev->family <= CHIP_RV280) {
  2115. if (tiling_flags & (RADEON_TILING_MACRO))
  2116. flags |= R200_SURF_TILE_COLOR_MACRO;
  2117. if (tiling_flags & RADEON_TILING_MICRO)
  2118. flags |= R200_SURF_TILE_COLOR_MICRO;
  2119. } else {
  2120. if (tiling_flags & RADEON_TILING_MACRO)
  2121. flags |= R300_SURF_TILE_MACRO;
  2122. if (tiling_flags & RADEON_TILING_MICRO)
  2123. flags |= R300_SURF_TILE_MICRO;
  2124. }
  2125. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2126. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2127. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2128. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2129. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2130. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2131. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2132. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2133. return 0;
  2134. }
  2135. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2136. {
  2137. int surf_index = reg * 16;
  2138. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2139. }
  2140. void r100_bandwidth_update(struct radeon_device *rdev)
  2141. {
  2142. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2143. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2144. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2145. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2146. fixed20_12 memtcas_ff[8] = {
  2147. fixed_init(1),
  2148. fixed_init(2),
  2149. fixed_init(3),
  2150. fixed_init(0),
  2151. fixed_init_half(1),
  2152. fixed_init_half(2),
  2153. fixed_init(0),
  2154. };
  2155. fixed20_12 memtcas_rs480_ff[8] = {
  2156. fixed_init(0),
  2157. fixed_init(1),
  2158. fixed_init(2),
  2159. fixed_init(3),
  2160. fixed_init(0),
  2161. fixed_init_half(1),
  2162. fixed_init_half(2),
  2163. fixed_init_half(3),
  2164. };
  2165. fixed20_12 memtcas2_ff[8] = {
  2166. fixed_init(0),
  2167. fixed_init(1),
  2168. fixed_init(2),
  2169. fixed_init(3),
  2170. fixed_init(4),
  2171. fixed_init(5),
  2172. fixed_init(6),
  2173. fixed_init(7),
  2174. };
  2175. fixed20_12 memtrbs[8] = {
  2176. fixed_init(1),
  2177. fixed_init_half(1),
  2178. fixed_init(2),
  2179. fixed_init_half(2),
  2180. fixed_init(3),
  2181. fixed_init_half(3),
  2182. fixed_init(4),
  2183. fixed_init_half(4)
  2184. };
  2185. fixed20_12 memtrbs_r4xx[8] = {
  2186. fixed_init(4),
  2187. fixed_init(5),
  2188. fixed_init(6),
  2189. fixed_init(7),
  2190. fixed_init(8),
  2191. fixed_init(9),
  2192. fixed_init(10),
  2193. fixed_init(11)
  2194. };
  2195. fixed20_12 min_mem_eff;
  2196. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2197. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2198. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2199. disp_drain_rate2, read_return_rate;
  2200. fixed20_12 time_disp1_drop_priority;
  2201. int c;
  2202. int cur_size = 16; /* in octawords */
  2203. int critical_point = 0, critical_point2;
  2204. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2205. int stop_req, max_stop_req;
  2206. struct drm_display_mode *mode1 = NULL;
  2207. struct drm_display_mode *mode2 = NULL;
  2208. uint32_t pixel_bytes1 = 0;
  2209. uint32_t pixel_bytes2 = 0;
  2210. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2211. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2212. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2213. }
  2214. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2215. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2216. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2217. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2218. }
  2219. }
  2220. min_mem_eff.full = rfixed_const_8(0);
  2221. /* get modes */
  2222. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2223. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2224. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2225. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2226. /* check crtc enables */
  2227. if (mode2)
  2228. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2229. if (mode1)
  2230. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2231. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2232. }
  2233. /*
  2234. * determine is there is enough bw for current mode
  2235. */
  2236. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2237. temp_ff.full = rfixed_const(100);
  2238. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2239. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2240. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2241. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2242. temp_ff.full = rfixed_const(temp);
  2243. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2244. pix_clk.full = 0;
  2245. pix_clk2.full = 0;
  2246. peak_disp_bw.full = 0;
  2247. if (mode1) {
  2248. temp_ff.full = rfixed_const(1000);
  2249. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2250. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2251. temp_ff.full = rfixed_const(pixel_bytes1);
  2252. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2253. }
  2254. if (mode2) {
  2255. temp_ff.full = rfixed_const(1000);
  2256. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2257. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2258. temp_ff.full = rfixed_const(pixel_bytes2);
  2259. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2260. }
  2261. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2262. if (peak_disp_bw.full >= mem_bw.full) {
  2263. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2264. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2265. }
  2266. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2267. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2268. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2269. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2270. mem_trp = ((temp & 0x3)) + 1;
  2271. mem_tras = ((temp & 0x70) >> 4) + 1;
  2272. } else if (rdev->family == CHIP_R300 ||
  2273. rdev->family == CHIP_R350) { /* r300, r350 */
  2274. mem_trcd = (temp & 0x7) + 1;
  2275. mem_trp = ((temp >> 8) & 0x7) + 1;
  2276. mem_tras = ((temp >> 11) & 0xf) + 4;
  2277. } else if (rdev->family == CHIP_RV350 ||
  2278. rdev->family <= CHIP_RV380) {
  2279. /* rv3x0 */
  2280. mem_trcd = (temp & 0x7) + 3;
  2281. mem_trp = ((temp >> 8) & 0x7) + 3;
  2282. mem_tras = ((temp >> 11) & 0xf) + 6;
  2283. } else if (rdev->family == CHIP_R420 ||
  2284. rdev->family == CHIP_R423 ||
  2285. rdev->family == CHIP_RV410) {
  2286. /* r4xx */
  2287. mem_trcd = (temp & 0xf) + 3;
  2288. if (mem_trcd > 15)
  2289. mem_trcd = 15;
  2290. mem_trp = ((temp >> 8) & 0xf) + 3;
  2291. if (mem_trp > 15)
  2292. mem_trp = 15;
  2293. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2294. if (mem_tras > 31)
  2295. mem_tras = 31;
  2296. } else { /* RV200, R200 */
  2297. mem_trcd = (temp & 0x7) + 1;
  2298. mem_trp = ((temp >> 8) & 0x7) + 1;
  2299. mem_tras = ((temp >> 12) & 0xf) + 4;
  2300. }
  2301. /* convert to FF */
  2302. trcd_ff.full = rfixed_const(mem_trcd);
  2303. trp_ff.full = rfixed_const(mem_trp);
  2304. tras_ff.full = rfixed_const(mem_tras);
  2305. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2306. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2307. data = (temp & (7 << 20)) >> 20;
  2308. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2309. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2310. tcas_ff = memtcas_rs480_ff[data];
  2311. else
  2312. tcas_ff = memtcas_ff[data];
  2313. } else
  2314. tcas_ff = memtcas2_ff[data];
  2315. if (rdev->family == CHIP_RS400 ||
  2316. rdev->family == CHIP_RS480) {
  2317. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2318. data = (temp >> 23) & 0x7;
  2319. if (data < 5)
  2320. tcas_ff.full += rfixed_const(data);
  2321. }
  2322. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2323. /* on the R300, Tcas is included in Trbs.
  2324. */
  2325. temp = RREG32(RADEON_MEM_CNTL);
  2326. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2327. if (data == 1) {
  2328. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2329. temp = RREG32(R300_MC_IND_INDEX);
  2330. temp &= ~R300_MC_IND_ADDR_MASK;
  2331. temp |= R300_MC_READ_CNTL_CD_mcind;
  2332. WREG32(R300_MC_IND_INDEX, temp);
  2333. temp = RREG32(R300_MC_IND_DATA);
  2334. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2335. } else {
  2336. temp = RREG32(R300_MC_READ_CNTL_AB);
  2337. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2338. }
  2339. } else {
  2340. temp = RREG32(R300_MC_READ_CNTL_AB);
  2341. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2342. }
  2343. if (rdev->family == CHIP_RV410 ||
  2344. rdev->family == CHIP_R420 ||
  2345. rdev->family == CHIP_R423)
  2346. trbs_ff = memtrbs_r4xx[data];
  2347. else
  2348. trbs_ff = memtrbs[data];
  2349. tcas_ff.full += trbs_ff.full;
  2350. }
  2351. sclk_eff_ff.full = sclk_ff.full;
  2352. if (rdev->flags & RADEON_IS_AGP) {
  2353. fixed20_12 agpmode_ff;
  2354. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2355. temp_ff.full = rfixed_const_666(16);
  2356. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2357. }
  2358. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2359. if (ASIC_IS_R300(rdev)) {
  2360. sclk_delay_ff.full = rfixed_const(250);
  2361. } else {
  2362. if ((rdev->family == CHIP_RV100) ||
  2363. rdev->flags & RADEON_IS_IGP) {
  2364. if (rdev->mc.vram_is_ddr)
  2365. sclk_delay_ff.full = rfixed_const(41);
  2366. else
  2367. sclk_delay_ff.full = rfixed_const(33);
  2368. } else {
  2369. if (rdev->mc.vram_width == 128)
  2370. sclk_delay_ff.full = rfixed_const(57);
  2371. else
  2372. sclk_delay_ff.full = rfixed_const(41);
  2373. }
  2374. }
  2375. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2376. if (rdev->mc.vram_is_ddr) {
  2377. if (rdev->mc.vram_width == 32) {
  2378. k1.full = rfixed_const(40);
  2379. c = 3;
  2380. } else {
  2381. k1.full = rfixed_const(20);
  2382. c = 1;
  2383. }
  2384. } else {
  2385. k1.full = rfixed_const(40);
  2386. c = 3;
  2387. }
  2388. temp_ff.full = rfixed_const(2);
  2389. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2390. temp_ff.full = rfixed_const(c);
  2391. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2392. temp_ff.full = rfixed_const(4);
  2393. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2394. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2395. mc_latency_mclk.full += k1.full;
  2396. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2397. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2398. /*
  2399. HW cursor time assuming worst case of full size colour cursor.
  2400. */
  2401. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2402. temp_ff.full += trcd_ff.full;
  2403. if (temp_ff.full < tras_ff.full)
  2404. temp_ff.full = tras_ff.full;
  2405. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2406. temp_ff.full = rfixed_const(cur_size);
  2407. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2408. /*
  2409. Find the total latency for the display data.
  2410. */
  2411. disp_latency_overhead.full = rfixed_const(8);
  2412. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2413. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2414. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2415. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2416. disp_latency.full = mc_latency_mclk.full;
  2417. else
  2418. disp_latency.full = mc_latency_sclk.full;
  2419. /* setup Max GRPH_STOP_REQ default value */
  2420. if (ASIC_IS_RV100(rdev))
  2421. max_stop_req = 0x5c;
  2422. else
  2423. max_stop_req = 0x7c;
  2424. if (mode1) {
  2425. /* CRTC1
  2426. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2427. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2428. */
  2429. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2430. if (stop_req > max_stop_req)
  2431. stop_req = max_stop_req;
  2432. /*
  2433. Find the drain rate of the display buffer.
  2434. */
  2435. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2436. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2437. /*
  2438. Find the critical point of the display buffer.
  2439. */
  2440. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2441. crit_point_ff.full += rfixed_const_half(0);
  2442. critical_point = rfixed_trunc(crit_point_ff);
  2443. if (rdev->disp_priority == 2) {
  2444. critical_point = 0;
  2445. }
  2446. /*
  2447. The critical point should never be above max_stop_req-4. Setting
  2448. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2449. */
  2450. if (max_stop_req - critical_point < 4)
  2451. critical_point = 0;
  2452. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2453. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2454. critical_point = 0x10;
  2455. }
  2456. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2457. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2458. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2459. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2460. if ((rdev->family == CHIP_R350) &&
  2461. (stop_req > 0x15)) {
  2462. stop_req -= 0x10;
  2463. }
  2464. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2465. temp |= RADEON_GRPH_BUFFER_SIZE;
  2466. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2467. RADEON_GRPH_CRITICAL_AT_SOF |
  2468. RADEON_GRPH_STOP_CNTL);
  2469. /*
  2470. Write the result into the register.
  2471. */
  2472. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2473. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2474. #if 0
  2475. if ((rdev->family == CHIP_RS400) ||
  2476. (rdev->family == CHIP_RS480)) {
  2477. /* attempt to program RS400 disp regs correctly ??? */
  2478. temp = RREG32(RS400_DISP1_REG_CNTL);
  2479. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2480. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2481. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2482. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2483. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2484. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2485. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2486. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2487. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2488. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2489. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2490. }
  2491. #endif
  2492. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2493. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2494. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2495. }
  2496. if (mode2) {
  2497. u32 grph2_cntl;
  2498. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2499. if (stop_req > max_stop_req)
  2500. stop_req = max_stop_req;
  2501. /*
  2502. Find the drain rate of the display buffer.
  2503. */
  2504. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2505. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2506. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2507. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2508. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2509. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2510. if ((rdev->family == CHIP_R350) &&
  2511. (stop_req > 0x15)) {
  2512. stop_req -= 0x10;
  2513. }
  2514. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2515. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2516. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2517. RADEON_GRPH_CRITICAL_AT_SOF |
  2518. RADEON_GRPH_STOP_CNTL);
  2519. if ((rdev->family == CHIP_RS100) ||
  2520. (rdev->family == CHIP_RS200))
  2521. critical_point2 = 0;
  2522. else {
  2523. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2524. temp_ff.full = rfixed_const(temp);
  2525. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2526. if (sclk_ff.full < temp_ff.full)
  2527. temp_ff.full = sclk_ff.full;
  2528. read_return_rate.full = temp_ff.full;
  2529. if (mode1) {
  2530. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2531. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2532. } else {
  2533. time_disp1_drop_priority.full = 0;
  2534. }
  2535. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2536. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2537. crit_point_ff.full += rfixed_const_half(0);
  2538. critical_point2 = rfixed_trunc(crit_point_ff);
  2539. if (rdev->disp_priority == 2) {
  2540. critical_point2 = 0;
  2541. }
  2542. if (max_stop_req - critical_point2 < 4)
  2543. critical_point2 = 0;
  2544. }
  2545. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2546. /* some R300 cards have problem with this set to 0 */
  2547. critical_point2 = 0x10;
  2548. }
  2549. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2550. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2551. if ((rdev->family == CHIP_RS400) ||
  2552. (rdev->family == CHIP_RS480)) {
  2553. #if 0
  2554. /* attempt to program RS400 disp2 regs correctly ??? */
  2555. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2556. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2557. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2558. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2559. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2560. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2561. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2562. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2563. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2564. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2565. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2566. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2567. #endif
  2568. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2569. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2570. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2571. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2572. }
  2573. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2574. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2575. }
  2576. }
  2577. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2578. {
  2579. DRM_ERROR("pitch %d\n", t->pitch);
  2580. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2581. DRM_ERROR("width %d\n", t->width);
  2582. DRM_ERROR("width_11 %d\n", t->width_11);
  2583. DRM_ERROR("height %d\n", t->height);
  2584. DRM_ERROR("height_11 %d\n", t->height_11);
  2585. DRM_ERROR("num levels %d\n", t->num_levels);
  2586. DRM_ERROR("depth %d\n", t->txdepth);
  2587. DRM_ERROR("bpp %d\n", t->cpp);
  2588. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2589. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2590. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2591. DRM_ERROR("compress format %d\n", t->compress_format);
  2592. }
  2593. static int r100_cs_track_cube(struct radeon_device *rdev,
  2594. struct r100_cs_track *track, unsigned idx)
  2595. {
  2596. unsigned face, w, h;
  2597. struct radeon_bo *cube_robj;
  2598. unsigned long size;
  2599. for (face = 0; face < 5; face++) {
  2600. cube_robj = track->textures[idx].cube_info[face].robj;
  2601. w = track->textures[idx].cube_info[face].width;
  2602. h = track->textures[idx].cube_info[face].height;
  2603. size = w * h;
  2604. size *= track->textures[idx].cpp;
  2605. size += track->textures[idx].cube_info[face].offset;
  2606. if (size > radeon_bo_size(cube_robj)) {
  2607. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2608. size, radeon_bo_size(cube_robj));
  2609. r100_cs_track_texture_print(&track->textures[idx]);
  2610. return -1;
  2611. }
  2612. }
  2613. return 0;
  2614. }
  2615. static int r100_track_compress_size(int compress_format, int w, int h)
  2616. {
  2617. int block_width, block_height, block_bytes;
  2618. int wblocks, hblocks;
  2619. int min_wblocks;
  2620. int sz;
  2621. block_width = 4;
  2622. block_height = 4;
  2623. switch (compress_format) {
  2624. case R100_TRACK_COMP_DXT1:
  2625. block_bytes = 8;
  2626. min_wblocks = 4;
  2627. break;
  2628. default:
  2629. case R100_TRACK_COMP_DXT35:
  2630. block_bytes = 16;
  2631. min_wblocks = 2;
  2632. break;
  2633. }
  2634. hblocks = (h + block_height - 1) / block_height;
  2635. wblocks = (w + block_width - 1) / block_width;
  2636. if (wblocks < min_wblocks)
  2637. wblocks = min_wblocks;
  2638. sz = wblocks * hblocks * block_bytes;
  2639. return sz;
  2640. }
  2641. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2642. struct r100_cs_track *track)
  2643. {
  2644. struct radeon_bo *robj;
  2645. unsigned long size;
  2646. unsigned u, i, w, h;
  2647. int ret;
  2648. for (u = 0; u < track->num_texture; u++) {
  2649. if (!track->textures[u].enabled)
  2650. continue;
  2651. robj = track->textures[u].robj;
  2652. if (robj == NULL) {
  2653. DRM_ERROR("No texture bound to unit %u\n", u);
  2654. return -EINVAL;
  2655. }
  2656. size = 0;
  2657. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2658. if (track->textures[u].use_pitch) {
  2659. if (rdev->family < CHIP_R300)
  2660. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2661. else
  2662. w = track->textures[u].pitch / (1 << i);
  2663. } else {
  2664. w = track->textures[u].width;
  2665. if (rdev->family >= CHIP_RV515)
  2666. w |= track->textures[u].width_11;
  2667. w = w / (1 << i);
  2668. if (track->textures[u].roundup_w)
  2669. w = roundup_pow_of_two(w);
  2670. }
  2671. h = track->textures[u].height;
  2672. if (rdev->family >= CHIP_RV515)
  2673. h |= track->textures[u].height_11;
  2674. h = h / (1 << i);
  2675. if (track->textures[u].roundup_h)
  2676. h = roundup_pow_of_two(h);
  2677. if (track->textures[u].compress_format) {
  2678. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2679. /* compressed textures are block based */
  2680. } else
  2681. size += w * h;
  2682. }
  2683. size *= track->textures[u].cpp;
  2684. switch (track->textures[u].tex_coord_type) {
  2685. case 0:
  2686. break;
  2687. case 1:
  2688. size *= (1 << track->textures[u].txdepth);
  2689. break;
  2690. case 2:
  2691. if (track->separate_cube) {
  2692. ret = r100_cs_track_cube(rdev, track, u);
  2693. if (ret)
  2694. return ret;
  2695. } else
  2696. size *= 6;
  2697. break;
  2698. default:
  2699. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2700. "%u\n", track->textures[u].tex_coord_type, u);
  2701. return -EINVAL;
  2702. }
  2703. if (size > radeon_bo_size(robj)) {
  2704. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2705. "%lu\n", u, size, radeon_bo_size(robj));
  2706. r100_cs_track_texture_print(&track->textures[u]);
  2707. return -EINVAL;
  2708. }
  2709. }
  2710. return 0;
  2711. }
  2712. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2713. {
  2714. unsigned i;
  2715. unsigned long size;
  2716. unsigned prim_walk;
  2717. unsigned nverts;
  2718. for (i = 0; i < track->num_cb; i++) {
  2719. if (track->cb[i].robj == NULL) {
  2720. if (!(track->fastfill || track->color_channel_mask ||
  2721. track->blend_read_enable)) {
  2722. continue;
  2723. }
  2724. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2725. return -EINVAL;
  2726. }
  2727. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2728. size += track->cb[i].offset;
  2729. if (size > radeon_bo_size(track->cb[i].robj)) {
  2730. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2731. "(need %lu have %lu) !\n", i, size,
  2732. radeon_bo_size(track->cb[i].robj));
  2733. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2734. i, track->cb[i].pitch, track->cb[i].cpp,
  2735. track->cb[i].offset, track->maxy);
  2736. return -EINVAL;
  2737. }
  2738. }
  2739. if (track->z_enabled) {
  2740. if (track->zb.robj == NULL) {
  2741. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2742. return -EINVAL;
  2743. }
  2744. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2745. size += track->zb.offset;
  2746. if (size > radeon_bo_size(track->zb.robj)) {
  2747. DRM_ERROR("[drm] Buffer too small for z buffer "
  2748. "(need %lu have %lu) !\n", size,
  2749. radeon_bo_size(track->zb.robj));
  2750. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2751. track->zb.pitch, track->zb.cpp,
  2752. track->zb.offset, track->maxy);
  2753. return -EINVAL;
  2754. }
  2755. }
  2756. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2757. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2758. switch (prim_walk) {
  2759. case 1:
  2760. for (i = 0; i < track->num_arrays; i++) {
  2761. size = track->arrays[i].esize * track->max_indx * 4;
  2762. if (track->arrays[i].robj == NULL) {
  2763. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2764. "bound\n", prim_walk, i);
  2765. return -EINVAL;
  2766. }
  2767. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2768. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2769. "need %lu dwords have %lu dwords\n",
  2770. prim_walk, i, size >> 2,
  2771. radeon_bo_size(track->arrays[i].robj)
  2772. >> 2);
  2773. DRM_ERROR("Max indices %u\n", track->max_indx);
  2774. return -EINVAL;
  2775. }
  2776. }
  2777. break;
  2778. case 2:
  2779. for (i = 0; i < track->num_arrays; i++) {
  2780. size = track->arrays[i].esize * (nverts - 1) * 4;
  2781. if (track->arrays[i].robj == NULL) {
  2782. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2783. "bound\n", prim_walk, i);
  2784. return -EINVAL;
  2785. }
  2786. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2787. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2788. "need %lu dwords have %lu dwords\n",
  2789. prim_walk, i, size >> 2,
  2790. radeon_bo_size(track->arrays[i].robj)
  2791. >> 2);
  2792. return -EINVAL;
  2793. }
  2794. }
  2795. break;
  2796. case 3:
  2797. size = track->vtx_size * nverts;
  2798. if (size != track->immd_dwords) {
  2799. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2800. track->immd_dwords, size);
  2801. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2802. nverts, track->vtx_size);
  2803. return -EINVAL;
  2804. }
  2805. break;
  2806. default:
  2807. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2808. prim_walk);
  2809. return -EINVAL;
  2810. }
  2811. return r100_cs_track_texture_check(rdev, track);
  2812. }
  2813. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2814. {
  2815. unsigned i, face;
  2816. if (rdev->family < CHIP_R300) {
  2817. track->num_cb = 1;
  2818. if (rdev->family <= CHIP_RS200)
  2819. track->num_texture = 3;
  2820. else
  2821. track->num_texture = 6;
  2822. track->maxy = 2048;
  2823. track->separate_cube = 1;
  2824. } else {
  2825. track->num_cb = 4;
  2826. track->num_texture = 16;
  2827. track->maxy = 4096;
  2828. track->separate_cube = 0;
  2829. }
  2830. for (i = 0; i < track->num_cb; i++) {
  2831. track->cb[i].robj = NULL;
  2832. track->cb[i].pitch = 8192;
  2833. track->cb[i].cpp = 16;
  2834. track->cb[i].offset = 0;
  2835. }
  2836. track->z_enabled = true;
  2837. track->zb.robj = NULL;
  2838. track->zb.pitch = 8192;
  2839. track->zb.cpp = 4;
  2840. track->zb.offset = 0;
  2841. track->vtx_size = 0x7F;
  2842. track->immd_dwords = 0xFFFFFFFFUL;
  2843. track->num_arrays = 11;
  2844. track->max_indx = 0x00FFFFFFUL;
  2845. for (i = 0; i < track->num_arrays; i++) {
  2846. track->arrays[i].robj = NULL;
  2847. track->arrays[i].esize = 0x7F;
  2848. }
  2849. for (i = 0; i < track->num_texture; i++) {
  2850. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2851. track->textures[i].pitch = 16536;
  2852. track->textures[i].width = 16536;
  2853. track->textures[i].height = 16536;
  2854. track->textures[i].width_11 = 1 << 11;
  2855. track->textures[i].height_11 = 1 << 11;
  2856. track->textures[i].num_levels = 12;
  2857. if (rdev->family <= CHIP_RS200) {
  2858. track->textures[i].tex_coord_type = 0;
  2859. track->textures[i].txdepth = 0;
  2860. } else {
  2861. track->textures[i].txdepth = 16;
  2862. track->textures[i].tex_coord_type = 1;
  2863. }
  2864. track->textures[i].cpp = 64;
  2865. track->textures[i].robj = NULL;
  2866. /* CS IB emission code makes sure texture unit are disabled */
  2867. track->textures[i].enabled = false;
  2868. track->textures[i].roundup_w = true;
  2869. track->textures[i].roundup_h = true;
  2870. if (track->separate_cube)
  2871. for (face = 0; face < 5; face++) {
  2872. track->textures[i].cube_info[face].robj = NULL;
  2873. track->textures[i].cube_info[face].width = 16536;
  2874. track->textures[i].cube_info[face].height = 16536;
  2875. track->textures[i].cube_info[face].offset = 0;
  2876. }
  2877. }
  2878. }
  2879. int r100_ring_test(struct radeon_device *rdev)
  2880. {
  2881. uint32_t scratch;
  2882. uint32_t tmp = 0;
  2883. unsigned i;
  2884. int r;
  2885. r = radeon_scratch_get(rdev, &scratch);
  2886. if (r) {
  2887. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2888. return r;
  2889. }
  2890. WREG32(scratch, 0xCAFEDEAD);
  2891. r = radeon_ring_lock(rdev, 2);
  2892. if (r) {
  2893. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2894. radeon_scratch_free(rdev, scratch);
  2895. return r;
  2896. }
  2897. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2898. radeon_ring_write(rdev, 0xDEADBEEF);
  2899. radeon_ring_unlock_commit(rdev);
  2900. for (i = 0; i < rdev->usec_timeout; i++) {
  2901. tmp = RREG32(scratch);
  2902. if (tmp == 0xDEADBEEF) {
  2903. break;
  2904. }
  2905. DRM_UDELAY(1);
  2906. }
  2907. if (i < rdev->usec_timeout) {
  2908. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2909. } else {
  2910. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2911. scratch, tmp);
  2912. r = -EINVAL;
  2913. }
  2914. radeon_scratch_free(rdev, scratch);
  2915. return r;
  2916. }
  2917. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2918. {
  2919. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2920. radeon_ring_write(rdev, ib->gpu_addr);
  2921. radeon_ring_write(rdev, ib->length_dw);
  2922. }
  2923. int r100_ib_test(struct radeon_device *rdev)
  2924. {
  2925. struct radeon_ib *ib;
  2926. uint32_t scratch;
  2927. uint32_t tmp = 0;
  2928. unsigned i;
  2929. int r;
  2930. r = radeon_scratch_get(rdev, &scratch);
  2931. if (r) {
  2932. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2933. return r;
  2934. }
  2935. WREG32(scratch, 0xCAFEDEAD);
  2936. r = radeon_ib_get(rdev, &ib);
  2937. if (r) {
  2938. return r;
  2939. }
  2940. ib->ptr[0] = PACKET0(scratch, 0);
  2941. ib->ptr[1] = 0xDEADBEEF;
  2942. ib->ptr[2] = PACKET2(0);
  2943. ib->ptr[3] = PACKET2(0);
  2944. ib->ptr[4] = PACKET2(0);
  2945. ib->ptr[5] = PACKET2(0);
  2946. ib->ptr[6] = PACKET2(0);
  2947. ib->ptr[7] = PACKET2(0);
  2948. ib->length_dw = 8;
  2949. r = radeon_ib_schedule(rdev, ib);
  2950. if (r) {
  2951. radeon_scratch_free(rdev, scratch);
  2952. radeon_ib_free(rdev, &ib);
  2953. return r;
  2954. }
  2955. r = radeon_fence_wait(ib->fence, false);
  2956. if (r) {
  2957. return r;
  2958. }
  2959. for (i = 0; i < rdev->usec_timeout; i++) {
  2960. tmp = RREG32(scratch);
  2961. if (tmp == 0xDEADBEEF) {
  2962. break;
  2963. }
  2964. DRM_UDELAY(1);
  2965. }
  2966. if (i < rdev->usec_timeout) {
  2967. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2968. } else {
  2969. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2970. scratch, tmp);
  2971. r = -EINVAL;
  2972. }
  2973. radeon_scratch_free(rdev, scratch);
  2974. radeon_ib_free(rdev, &ib);
  2975. return r;
  2976. }
  2977. void r100_ib_fini(struct radeon_device *rdev)
  2978. {
  2979. radeon_ib_pool_fini(rdev);
  2980. }
  2981. int r100_ib_init(struct radeon_device *rdev)
  2982. {
  2983. int r;
  2984. r = radeon_ib_pool_init(rdev);
  2985. if (r) {
  2986. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2987. r100_ib_fini(rdev);
  2988. return r;
  2989. }
  2990. r = r100_ib_test(rdev);
  2991. if (r) {
  2992. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2993. r100_ib_fini(rdev);
  2994. return r;
  2995. }
  2996. return 0;
  2997. }
  2998. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2999. {
  3000. /* Shutdown CP we shouldn't need to do that but better be safe than
  3001. * sorry
  3002. */
  3003. rdev->cp.ready = false;
  3004. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3005. /* Save few CRTC registers */
  3006. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3007. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3008. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3009. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3010. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3011. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3012. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3013. }
  3014. /* Disable VGA aperture access */
  3015. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3016. /* Disable cursor, overlay, crtc */
  3017. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3018. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3019. S_000054_CRTC_DISPLAY_DIS(1));
  3020. WREG32(R_000050_CRTC_GEN_CNTL,
  3021. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3022. S_000050_CRTC_DISP_REQ_EN_B(1));
  3023. WREG32(R_000420_OV0_SCALE_CNTL,
  3024. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3025. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3026. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3027. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3028. S_000360_CUR2_LOCK(1));
  3029. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3030. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3031. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3032. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3033. WREG32(R_000360_CUR2_OFFSET,
  3034. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3035. }
  3036. }
  3037. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3038. {
  3039. /* Update base address for crtc */
  3040. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  3041. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3042. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  3043. rdev->mc.vram_location);
  3044. }
  3045. /* Restore CRTC registers */
  3046. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3047. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3048. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3049. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3050. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3051. }
  3052. }
  3053. void r100_vga_render_disable(struct radeon_device *rdev)
  3054. {
  3055. u32 tmp;
  3056. tmp = RREG8(R_0003C2_GENMO_WT);
  3057. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3058. }
  3059. static void r100_debugfs(struct radeon_device *rdev)
  3060. {
  3061. int r;
  3062. r = r100_debugfs_mc_info_init(rdev);
  3063. if (r)
  3064. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3065. }
  3066. static void r100_mc_program(struct radeon_device *rdev)
  3067. {
  3068. struct r100_mc_save save;
  3069. /* Stops all mc clients */
  3070. r100_mc_stop(rdev, &save);
  3071. if (rdev->flags & RADEON_IS_AGP) {
  3072. WREG32(R_00014C_MC_AGP_LOCATION,
  3073. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3074. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3075. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3076. if (rdev->family > CHIP_RV200)
  3077. WREG32(R_00015C_AGP_BASE_2,
  3078. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3079. } else {
  3080. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3081. WREG32(R_000170_AGP_BASE, 0);
  3082. if (rdev->family > CHIP_RV200)
  3083. WREG32(R_00015C_AGP_BASE_2, 0);
  3084. }
  3085. /* Wait for mc idle */
  3086. if (r100_mc_wait_for_idle(rdev))
  3087. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3088. /* Program MC, should be a 32bits limited address space */
  3089. WREG32(R_000148_MC_FB_LOCATION,
  3090. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3091. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3092. r100_mc_resume(rdev, &save);
  3093. }
  3094. void r100_clock_startup(struct radeon_device *rdev)
  3095. {
  3096. u32 tmp;
  3097. if (radeon_dynclks != -1 && radeon_dynclks)
  3098. radeon_legacy_set_clock_gating(rdev, 1);
  3099. /* We need to force on some of the block */
  3100. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3101. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3102. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3103. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3104. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3105. }
  3106. static int r100_startup(struct radeon_device *rdev)
  3107. {
  3108. int r;
  3109. /* set common regs */
  3110. r100_set_common_regs(rdev);
  3111. /* program mc */
  3112. r100_mc_program(rdev);
  3113. /* Resume clock */
  3114. r100_clock_startup(rdev);
  3115. /* Initialize GPU configuration (# pipes, ...) */
  3116. r100_gpu_init(rdev);
  3117. /* Initialize GART (initialize after TTM so we can allocate
  3118. * memory through TTM but finalize after TTM) */
  3119. r100_enable_bm(rdev);
  3120. if (rdev->flags & RADEON_IS_PCI) {
  3121. r = r100_pci_gart_enable(rdev);
  3122. if (r)
  3123. return r;
  3124. }
  3125. /* Enable IRQ */
  3126. r100_irq_set(rdev);
  3127. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3128. /* 1M ring buffer */
  3129. r = r100_cp_init(rdev, 1024 * 1024);
  3130. if (r) {
  3131. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3132. return r;
  3133. }
  3134. r = r100_wb_init(rdev);
  3135. if (r)
  3136. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3137. r = r100_ib_init(rdev);
  3138. if (r) {
  3139. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3140. return r;
  3141. }
  3142. return 0;
  3143. }
  3144. int r100_resume(struct radeon_device *rdev)
  3145. {
  3146. /* Make sur GART are not working */
  3147. if (rdev->flags & RADEON_IS_PCI)
  3148. r100_pci_gart_disable(rdev);
  3149. /* Resume clock before doing reset */
  3150. r100_clock_startup(rdev);
  3151. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3152. if (radeon_gpu_reset(rdev)) {
  3153. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3154. RREG32(R_000E40_RBBM_STATUS),
  3155. RREG32(R_0007C0_CP_STAT));
  3156. }
  3157. /* post */
  3158. radeon_combios_asic_init(rdev->ddev);
  3159. /* Resume clock after posting */
  3160. r100_clock_startup(rdev);
  3161. /* Initialize surface registers */
  3162. radeon_surface_init(rdev);
  3163. return r100_startup(rdev);
  3164. }
  3165. int r100_suspend(struct radeon_device *rdev)
  3166. {
  3167. r100_cp_disable(rdev);
  3168. r100_wb_disable(rdev);
  3169. r100_irq_disable(rdev);
  3170. if (rdev->flags & RADEON_IS_PCI)
  3171. r100_pci_gart_disable(rdev);
  3172. return 0;
  3173. }
  3174. void r100_fini(struct radeon_device *rdev)
  3175. {
  3176. r100_cp_fini(rdev);
  3177. r100_wb_fini(rdev);
  3178. r100_ib_fini(rdev);
  3179. radeon_gem_fini(rdev);
  3180. if (rdev->flags & RADEON_IS_PCI)
  3181. r100_pci_gart_fini(rdev);
  3182. radeon_agp_fini(rdev);
  3183. radeon_irq_kms_fini(rdev);
  3184. radeon_fence_driver_fini(rdev);
  3185. radeon_bo_fini(rdev);
  3186. radeon_atombios_fini(rdev);
  3187. kfree(rdev->bios);
  3188. rdev->bios = NULL;
  3189. }
  3190. int r100_mc_init(struct radeon_device *rdev)
  3191. {
  3192. int r;
  3193. u32 tmp;
  3194. /* Setup GPU memory space */
  3195. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3196. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3197. if (rdev->flags & RADEON_IS_IGP) {
  3198. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3199. rdev->mc.vram_location = tmp << 16;
  3200. }
  3201. if (rdev->flags & RADEON_IS_AGP) {
  3202. r = radeon_agp_init(rdev);
  3203. if (r) {
  3204. radeon_agp_disable(rdev);
  3205. } else {
  3206. rdev->mc.gtt_location = rdev->mc.agp_base;
  3207. }
  3208. }
  3209. r = radeon_mc_setup(rdev);
  3210. if (r)
  3211. return r;
  3212. return 0;
  3213. }
  3214. int r100_init(struct radeon_device *rdev)
  3215. {
  3216. int r;
  3217. /* Register debugfs file specific to this group of asics */
  3218. r100_debugfs(rdev);
  3219. /* Disable VGA */
  3220. r100_vga_render_disable(rdev);
  3221. /* Initialize scratch registers */
  3222. radeon_scratch_init(rdev);
  3223. /* Initialize surface registers */
  3224. radeon_surface_init(rdev);
  3225. /* TODO: disable VGA need to use VGA request */
  3226. /* BIOS*/
  3227. if (!radeon_get_bios(rdev)) {
  3228. if (ASIC_IS_AVIVO(rdev))
  3229. return -EINVAL;
  3230. }
  3231. if (rdev->is_atom_bios) {
  3232. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3233. return -EINVAL;
  3234. } else {
  3235. r = radeon_combios_init(rdev);
  3236. if (r)
  3237. return r;
  3238. }
  3239. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3240. if (radeon_gpu_reset(rdev)) {
  3241. dev_warn(rdev->dev,
  3242. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3243. RREG32(R_000E40_RBBM_STATUS),
  3244. RREG32(R_0007C0_CP_STAT));
  3245. }
  3246. /* check if cards are posted or not */
  3247. if (radeon_boot_test_post_card(rdev) == false)
  3248. return -EINVAL;
  3249. /* Set asic errata */
  3250. r100_errata(rdev);
  3251. /* Initialize clocks */
  3252. radeon_get_clock_info(rdev->ddev);
  3253. /* Initialize power management */
  3254. radeon_pm_init(rdev);
  3255. /* Get vram informations */
  3256. r100_vram_info(rdev);
  3257. /* Initialize memory controller (also test AGP) */
  3258. r = r100_mc_init(rdev);
  3259. if (r)
  3260. return r;
  3261. /* Fence driver */
  3262. r = radeon_fence_driver_init(rdev);
  3263. if (r)
  3264. return r;
  3265. r = radeon_irq_kms_init(rdev);
  3266. if (r)
  3267. return r;
  3268. /* Memory manager */
  3269. r = radeon_bo_init(rdev);
  3270. if (r)
  3271. return r;
  3272. if (rdev->flags & RADEON_IS_PCI) {
  3273. r = r100_pci_gart_init(rdev);
  3274. if (r)
  3275. return r;
  3276. }
  3277. r100_set_safe_registers(rdev);
  3278. rdev->accel_working = true;
  3279. r = r100_startup(rdev);
  3280. if (r) {
  3281. /* Somethings want wront with the accel init stop accel */
  3282. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3283. r100_cp_fini(rdev);
  3284. r100_wb_fini(rdev);
  3285. r100_ib_fini(rdev);
  3286. radeon_irq_kms_fini(rdev);
  3287. if (rdev->flags & RADEON_IS_PCI)
  3288. r100_pci_gart_fini(rdev);
  3289. rdev->accel_working = false;
  3290. }
  3291. return 0;
  3292. }