bnx2x_ethtool.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"},
  62. { Q_STATS_OFFSET32(driver_filtered_tx_pkt),
  63. 4, "[%s]: driver_filtered_tx_pkt" }
  64. };
  65. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  66. static const struct {
  67. long offset;
  68. int size;
  69. u32 flags;
  70. #define STATS_FLAGS_PORT 1
  71. #define STATS_FLAGS_FUNC 2
  72. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  73. char string[ETH_GSTRING_LEN];
  74. } bnx2x_stats_arr[] = {
  75. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  77. { STATS_OFFSET32(error_bytes_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  79. { STATS_OFFSET32(total_unicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  81. { STATS_OFFSET32(total_multicast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  83. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  84. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  85. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  87. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  88. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  89. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  91. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  92. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  93. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  94. 8, STATS_FLAGS_PORT, "rx_fragments" },
  95. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  96. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  97. { STATS_OFFSET32(no_buff_discard_hi),
  98. 8, STATS_FLAGS_BOTH, "rx_discards" },
  99. { STATS_OFFSET32(mac_filter_discard),
  100. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  101. { STATS_OFFSET32(mf_tag_discard),
  102. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  103. { STATS_OFFSET32(pfc_frames_received_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  105. { STATS_OFFSET32(pfc_frames_sent_hi),
  106. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  107. { STATS_OFFSET32(brb_drop_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  109. { STATS_OFFSET32(brb_truncate_hi),
  110. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  111. { STATS_OFFSET32(pause_frames_received_hi),
  112. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  113. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  114. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  115. { STATS_OFFSET32(nig_timer_max),
  116. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  117. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  118. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  119. { STATS_OFFSET32(rx_skb_alloc_failed),
  120. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  121. { STATS_OFFSET32(hw_csum_err),
  122. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  123. { STATS_OFFSET32(total_bytes_transmitted_hi),
  124. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  125. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  126. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  127. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  129. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  131. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  132. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  133. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  135. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  136. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  137. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  140. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  141. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_deferred" },
  143. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  145. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  148. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  155. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  157. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  159. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  161. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  162. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  163. { STATS_OFFSET32(pause_frames_sent_hi),
  164. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  165. { STATS_OFFSET32(total_tpa_aggregations_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  167. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  169. { STATS_OFFSET32(total_tpa_bytes_hi),
  170. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  171. { STATS_OFFSET32(recoverable_error),
  172. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  173. { STATS_OFFSET32(unrecoverable_error),
  174. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  175. { STATS_OFFSET32(driver_filtered_tx_pkt),
  176. 4, STATS_FLAGS_FUNC, "driver_filtered_tx_pkt" },
  177. { STATS_OFFSET32(eee_tx_lpi),
  178. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  179. };
  180. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  181. static int bnx2x_get_port_type(struct bnx2x *bp)
  182. {
  183. int port_type;
  184. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  185. switch (bp->link_params.phy[phy_idx].media_type) {
  186. case ETH_PHY_SFPP_10G_FIBER:
  187. case ETH_PHY_SFP_1G_FIBER:
  188. case ETH_PHY_XFP_FIBER:
  189. case ETH_PHY_KR:
  190. case ETH_PHY_CX4:
  191. port_type = PORT_FIBRE;
  192. break;
  193. case ETH_PHY_DA_TWINAX:
  194. port_type = PORT_DA;
  195. break;
  196. case ETH_PHY_BASE_T:
  197. port_type = PORT_TP;
  198. break;
  199. case ETH_PHY_NOT_PRESENT:
  200. port_type = PORT_NONE;
  201. break;
  202. case ETH_PHY_UNSPECIFIED:
  203. default:
  204. port_type = PORT_OTHER;
  205. break;
  206. }
  207. return port_type;
  208. }
  209. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  210. {
  211. struct bnx2x *bp = netdev_priv(dev);
  212. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  213. /* Dual Media boards present all available port types */
  214. cmd->supported = bp->port.supported[cfg_idx] |
  215. (bp->port.supported[cfg_idx ^ 1] &
  216. (SUPPORTED_TP | SUPPORTED_FIBRE));
  217. cmd->advertising = bp->port.advertising[cfg_idx];
  218. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  219. ETH_PHY_SFP_1G_FIBER) {
  220. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  221. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  222. }
  223. if ((bp->state == BNX2X_STATE_OPEN) && bp->link_vars.link_up &&
  224. !(bp->flags & MF_FUNC_DIS)) {
  225. cmd->duplex = bp->link_vars.duplex;
  226. if (IS_MF(bp) && !BP_NOMCP(bp))
  227. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  228. else
  229. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. }
  266. cmd->maxtxpkt = 0;
  267. cmd->maxrxpkt = 0;
  268. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  269. " supported 0x%x advertising 0x%x speed %u\n"
  270. " duplex %d port %d phy_address %d transceiver %d\n"
  271. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  272. cmd->cmd, cmd->supported, cmd->advertising,
  273. ethtool_cmd_speed(cmd),
  274. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  275. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  276. return 0;
  277. }
  278. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  279. {
  280. struct bnx2x *bp = netdev_priv(dev);
  281. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  282. u32 speed, phy_idx;
  283. if (IS_MF_SD(bp))
  284. return 0;
  285. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  286. " supported 0x%x advertising 0x%x speed %u\n"
  287. " duplex %d port %d phy_address %d transceiver %d\n"
  288. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  289. cmd->cmd, cmd->supported, cmd->advertising,
  290. ethtool_cmd_speed(cmd),
  291. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  292. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  293. speed = ethtool_cmd_speed(cmd);
  294. /* If recieved a request for an unknown duplex, assume full*/
  295. if (cmd->duplex == DUPLEX_UNKNOWN)
  296. cmd->duplex = DUPLEX_FULL;
  297. if (IS_MF_SI(bp)) {
  298. u32 part;
  299. u32 line_speed = bp->link_vars.line_speed;
  300. /* use 10G if no link detected */
  301. if (!line_speed)
  302. line_speed = 10000;
  303. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  304. DP(BNX2X_MSG_ETHTOOL,
  305. "To set speed BC %X or higher is required, please upgrade BC\n",
  306. REQ_BC_VER_4_SET_MF_BW);
  307. return -EINVAL;
  308. }
  309. part = (speed * 100) / line_speed;
  310. if (line_speed < speed || !part) {
  311. DP(BNX2X_MSG_ETHTOOL,
  312. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  313. return -EINVAL;
  314. }
  315. if (bp->state != BNX2X_STATE_OPEN)
  316. /* store value for following "load" */
  317. bp->pending_max = part;
  318. else
  319. bnx2x_update_max_mf_config(bp, part);
  320. return 0;
  321. }
  322. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  323. old_multi_phy_config = bp->link_params.multi_phy_config;
  324. switch (cmd->port) {
  325. case PORT_TP:
  326. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  327. break; /* no port change */
  328. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  329. bp->port.supported[1] & SUPPORTED_TP)) {
  330. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  331. return -EINVAL;
  332. }
  333. bp->link_params.multi_phy_config &=
  334. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  335. if (bp->link_params.multi_phy_config &
  336. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  337. bp->link_params.multi_phy_config |=
  338. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  339. else
  340. bp->link_params.multi_phy_config |=
  341. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  342. break;
  343. case PORT_FIBRE:
  344. case PORT_DA:
  345. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  346. break; /* no port change */
  347. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  348. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  349. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  350. return -EINVAL;
  351. }
  352. bp->link_params.multi_phy_config &=
  353. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  354. if (bp->link_params.multi_phy_config &
  355. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  356. bp->link_params.multi_phy_config |=
  357. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  358. else
  359. bp->link_params.multi_phy_config |=
  360. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  361. break;
  362. default:
  363. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  364. return -EINVAL;
  365. }
  366. /* Save new config in case command complete successully */
  367. new_multi_phy_config = bp->link_params.multi_phy_config;
  368. /* Get the new cfg_idx */
  369. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  370. /* Restore old config in case command failed */
  371. bp->link_params.multi_phy_config = old_multi_phy_config;
  372. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  373. if (cmd->autoneg == AUTONEG_ENABLE) {
  374. u32 an_supported_speed = bp->port.supported[cfg_idx];
  375. if (bp->link_params.phy[EXT_PHY1].type ==
  376. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  377. an_supported_speed |= (SUPPORTED_100baseT_Half |
  378. SUPPORTED_100baseT_Full);
  379. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  380. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  381. return -EINVAL;
  382. }
  383. /* advertise the requested speed and duplex if supported */
  384. if (cmd->advertising & ~an_supported_speed) {
  385. DP(BNX2X_MSG_ETHTOOL,
  386. "Advertisement parameters are not supported\n");
  387. return -EINVAL;
  388. }
  389. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  390. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  391. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  392. cmd->advertising);
  393. if (cmd->advertising) {
  394. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  395. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  396. bp->link_params.speed_cap_mask[cfg_idx] |=
  397. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  398. }
  399. if (cmd->advertising & ADVERTISED_10baseT_Full)
  400. bp->link_params.speed_cap_mask[cfg_idx] |=
  401. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  402. if (cmd->advertising & ADVERTISED_100baseT_Full)
  403. bp->link_params.speed_cap_mask[cfg_idx] |=
  404. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  405. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  406. bp->link_params.speed_cap_mask[cfg_idx] |=
  407. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  408. }
  409. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  410. bp->link_params.speed_cap_mask[cfg_idx] |=
  411. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  412. }
  413. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  414. ADVERTISED_1000baseKX_Full))
  415. bp->link_params.speed_cap_mask[cfg_idx] |=
  416. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  417. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  418. ADVERTISED_10000baseKX4_Full |
  419. ADVERTISED_10000baseKR_Full))
  420. bp->link_params.speed_cap_mask[cfg_idx] |=
  421. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  422. }
  423. } else { /* forced speed */
  424. /* advertise the requested speed and duplex if supported */
  425. switch (speed) {
  426. case SPEED_10:
  427. if (cmd->duplex == DUPLEX_FULL) {
  428. if (!(bp->port.supported[cfg_idx] &
  429. SUPPORTED_10baseT_Full)) {
  430. DP(BNX2X_MSG_ETHTOOL,
  431. "10M full not supported\n");
  432. return -EINVAL;
  433. }
  434. advertising = (ADVERTISED_10baseT_Full |
  435. ADVERTISED_TP);
  436. } else {
  437. if (!(bp->port.supported[cfg_idx] &
  438. SUPPORTED_10baseT_Half)) {
  439. DP(BNX2X_MSG_ETHTOOL,
  440. "10M half not supported\n");
  441. return -EINVAL;
  442. }
  443. advertising = (ADVERTISED_10baseT_Half |
  444. ADVERTISED_TP);
  445. }
  446. break;
  447. case SPEED_100:
  448. if (cmd->duplex == DUPLEX_FULL) {
  449. if (!(bp->port.supported[cfg_idx] &
  450. SUPPORTED_100baseT_Full)) {
  451. DP(BNX2X_MSG_ETHTOOL,
  452. "100M full not supported\n");
  453. return -EINVAL;
  454. }
  455. advertising = (ADVERTISED_100baseT_Full |
  456. ADVERTISED_TP);
  457. } else {
  458. if (!(bp->port.supported[cfg_idx] &
  459. SUPPORTED_100baseT_Half)) {
  460. DP(BNX2X_MSG_ETHTOOL,
  461. "100M half not supported\n");
  462. return -EINVAL;
  463. }
  464. advertising = (ADVERTISED_100baseT_Half |
  465. ADVERTISED_TP);
  466. }
  467. break;
  468. case SPEED_1000:
  469. if (cmd->duplex != DUPLEX_FULL) {
  470. DP(BNX2X_MSG_ETHTOOL,
  471. "1G half not supported\n");
  472. return -EINVAL;
  473. }
  474. if (!(bp->port.supported[cfg_idx] &
  475. SUPPORTED_1000baseT_Full)) {
  476. DP(BNX2X_MSG_ETHTOOL,
  477. "1G full not supported\n");
  478. return -EINVAL;
  479. }
  480. advertising = (ADVERTISED_1000baseT_Full |
  481. ADVERTISED_TP);
  482. break;
  483. case SPEED_2500:
  484. if (cmd->duplex != DUPLEX_FULL) {
  485. DP(BNX2X_MSG_ETHTOOL,
  486. "2.5G half not supported\n");
  487. return -EINVAL;
  488. }
  489. if (!(bp->port.supported[cfg_idx]
  490. & SUPPORTED_2500baseX_Full)) {
  491. DP(BNX2X_MSG_ETHTOOL,
  492. "2.5G full not supported\n");
  493. return -EINVAL;
  494. }
  495. advertising = (ADVERTISED_2500baseX_Full |
  496. ADVERTISED_TP);
  497. break;
  498. case SPEED_10000:
  499. if (cmd->duplex != DUPLEX_FULL) {
  500. DP(BNX2X_MSG_ETHTOOL,
  501. "10G half not supported\n");
  502. return -EINVAL;
  503. }
  504. phy_idx = bnx2x_get_cur_phy_idx(bp);
  505. if (!(bp->port.supported[cfg_idx]
  506. & SUPPORTED_10000baseT_Full) ||
  507. (bp->link_params.phy[phy_idx].media_type ==
  508. ETH_PHY_SFP_1G_FIBER)) {
  509. DP(BNX2X_MSG_ETHTOOL,
  510. "10G full not supported\n");
  511. return -EINVAL;
  512. }
  513. advertising = (ADVERTISED_10000baseT_Full |
  514. ADVERTISED_FIBRE);
  515. break;
  516. default:
  517. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  518. return -EINVAL;
  519. }
  520. bp->link_params.req_line_speed[cfg_idx] = speed;
  521. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  522. bp->port.advertising[cfg_idx] = advertising;
  523. }
  524. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  525. " req_duplex %d advertising 0x%x\n",
  526. bp->link_params.req_line_speed[cfg_idx],
  527. bp->link_params.req_duplex[cfg_idx],
  528. bp->port.advertising[cfg_idx]);
  529. /* Set new config */
  530. bp->link_params.multi_phy_config = new_multi_phy_config;
  531. if (netif_running(dev)) {
  532. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  533. bnx2x_link_set(bp);
  534. }
  535. return 0;
  536. }
  537. #define DUMP_ALL_PRESETS 0x1FFF
  538. #define DUMP_MAX_PRESETS 13
  539. static int __bnx2x_get_preset_regs_len(struct bnx2x *bp, u32 preset)
  540. {
  541. if (CHIP_IS_E1(bp))
  542. return dump_num_registers[0][preset-1];
  543. else if (CHIP_IS_E1H(bp))
  544. return dump_num_registers[1][preset-1];
  545. else if (CHIP_IS_E2(bp))
  546. return dump_num_registers[2][preset-1];
  547. else if (CHIP_IS_E3A0(bp))
  548. return dump_num_registers[3][preset-1];
  549. else if (CHIP_IS_E3B0(bp))
  550. return dump_num_registers[4][preset-1];
  551. else
  552. return 0;
  553. }
  554. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  555. {
  556. u32 preset_idx;
  557. int regdump_len = 0;
  558. /* Calculate the total preset regs length */
  559. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++)
  560. regdump_len += __bnx2x_get_preset_regs_len(bp, preset_idx);
  561. return regdump_len;
  562. }
  563. static int bnx2x_get_regs_len(struct net_device *dev)
  564. {
  565. struct bnx2x *bp = netdev_priv(dev);
  566. int regdump_len = 0;
  567. regdump_len = __bnx2x_get_regs_len(bp);
  568. regdump_len *= 4;
  569. regdump_len += sizeof(struct dump_header);
  570. return regdump_len;
  571. }
  572. #define IS_E1_REG(chips) ((chips & DUMP_CHIP_E1) == DUMP_CHIP_E1)
  573. #define IS_E1H_REG(chips) ((chips & DUMP_CHIP_E1H) == DUMP_CHIP_E1H)
  574. #define IS_E2_REG(chips) ((chips & DUMP_CHIP_E2) == DUMP_CHIP_E2)
  575. #define IS_E3A0_REG(chips) ((chips & DUMP_CHIP_E3A0) == DUMP_CHIP_E3A0)
  576. #define IS_E3B0_REG(chips) ((chips & DUMP_CHIP_E3B0) == DUMP_CHIP_E3B0)
  577. #define IS_REG_IN_PRESET(presets, idx) \
  578. ((presets & (1 << (idx-1))) == (1 << (idx-1)))
  579. /******* Paged registers info selectors ********/
  580. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  581. {
  582. if (CHIP_IS_E2(bp))
  583. return page_vals_e2;
  584. else if (CHIP_IS_E3(bp))
  585. return page_vals_e3;
  586. else
  587. return NULL;
  588. }
  589. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  590. {
  591. if (CHIP_IS_E2(bp))
  592. return PAGE_MODE_VALUES_E2;
  593. else if (CHIP_IS_E3(bp))
  594. return PAGE_MODE_VALUES_E3;
  595. else
  596. return 0;
  597. }
  598. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  599. {
  600. if (CHIP_IS_E2(bp))
  601. return page_write_regs_e2;
  602. else if (CHIP_IS_E3(bp))
  603. return page_write_regs_e3;
  604. else
  605. return NULL;
  606. }
  607. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  608. {
  609. if (CHIP_IS_E2(bp))
  610. return PAGE_WRITE_REGS_E2;
  611. else if (CHIP_IS_E3(bp))
  612. return PAGE_WRITE_REGS_E3;
  613. else
  614. return 0;
  615. }
  616. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  617. {
  618. if (CHIP_IS_E2(bp))
  619. return page_read_regs_e2;
  620. else if (CHIP_IS_E3(bp))
  621. return page_read_regs_e3;
  622. else
  623. return NULL;
  624. }
  625. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  626. {
  627. if (CHIP_IS_E2(bp))
  628. return PAGE_READ_REGS_E2;
  629. else if (CHIP_IS_E3(bp))
  630. return PAGE_READ_REGS_E3;
  631. else
  632. return 0;
  633. }
  634. static bool bnx2x_is_reg_in_chip(struct bnx2x *bp,
  635. const struct reg_addr *reg_info)
  636. {
  637. if (CHIP_IS_E1(bp))
  638. return IS_E1_REG(reg_info->chips);
  639. else if (CHIP_IS_E1H(bp))
  640. return IS_E1H_REG(reg_info->chips);
  641. else if (CHIP_IS_E2(bp))
  642. return IS_E2_REG(reg_info->chips);
  643. else if (CHIP_IS_E3A0(bp))
  644. return IS_E3A0_REG(reg_info->chips);
  645. else if (CHIP_IS_E3B0(bp))
  646. return IS_E3B0_REG(reg_info->chips);
  647. else
  648. return false;
  649. }
  650. static bool bnx2x_is_wreg_in_chip(struct bnx2x *bp,
  651. const struct wreg_addr *wreg_info)
  652. {
  653. if (CHIP_IS_E1(bp))
  654. return IS_E1_REG(wreg_info->chips);
  655. else if (CHIP_IS_E1H(bp))
  656. return IS_E1H_REG(wreg_info->chips);
  657. else if (CHIP_IS_E2(bp))
  658. return IS_E2_REG(wreg_info->chips);
  659. else if (CHIP_IS_E3A0(bp))
  660. return IS_E3A0_REG(wreg_info->chips);
  661. else if (CHIP_IS_E3B0(bp))
  662. return IS_E3B0_REG(wreg_info->chips);
  663. else
  664. return false;
  665. }
  666. /**
  667. * bnx2x_read_pages_regs - read "paged" registers
  668. *
  669. * @bp device handle
  670. * @p output buffer
  671. *
  672. * Reads "paged" memories: memories that may only be read by
  673. * first writing to a specific address ("write address") and
  674. * then reading from a specific address ("read address"). There
  675. * may be more than one write address per "page" and more than
  676. * one read address per write address.
  677. */
  678. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p, u32 preset)
  679. {
  680. u32 i, j, k, n;
  681. /* addresses of the paged registers */
  682. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  683. /* number of paged registers */
  684. int num_pages = __bnx2x_get_page_reg_num(bp);
  685. /* write addresses */
  686. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  687. /* number of write addresses */
  688. int write_num = __bnx2x_get_page_write_num(bp);
  689. /* read addresses info */
  690. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  691. /* number of read addresses */
  692. int read_num = __bnx2x_get_page_read_num(bp);
  693. u32 addr, size;
  694. for (i = 0; i < num_pages; i++) {
  695. for (j = 0; j < write_num; j++) {
  696. REG_WR(bp, write_addr[j], page_addr[i]);
  697. for (k = 0; k < read_num; k++) {
  698. if (IS_REG_IN_PRESET(read_addr[k].presets,
  699. preset)) {
  700. size = read_addr[k].size;
  701. for (n = 0; n < size; n++) {
  702. addr = read_addr[k].addr + n*4;
  703. *p++ = REG_RD(bp, addr);
  704. }
  705. }
  706. }
  707. }
  708. }
  709. }
  710. static int __bnx2x_get_preset_regs(struct bnx2x *bp, u32 *p, u32 preset)
  711. {
  712. u32 i, j, addr;
  713. const struct wreg_addr *wreg_addr_p = NULL;
  714. if (CHIP_IS_E1(bp))
  715. wreg_addr_p = &wreg_addr_e1;
  716. else if (CHIP_IS_E1H(bp))
  717. wreg_addr_p = &wreg_addr_e1h;
  718. else if (CHIP_IS_E2(bp))
  719. wreg_addr_p = &wreg_addr_e2;
  720. else if (CHIP_IS_E3A0(bp))
  721. wreg_addr_p = &wreg_addr_e3;
  722. else if (CHIP_IS_E3B0(bp))
  723. wreg_addr_p = &wreg_addr_e3b0;
  724. /* Read the idle_chk registers */
  725. for (i = 0; i < IDLE_REGS_COUNT; i++) {
  726. if (bnx2x_is_reg_in_chip(bp, &idle_reg_addrs[i]) &&
  727. IS_REG_IN_PRESET(idle_reg_addrs[i].presets, preset)) {
  728. for (j = 0; j < idle_reg_addrs[i].size; j++)
  729. *p++ = REG_RD(bp, idle_reg_addrs[i].addr + j*4);
  730. }
  731. }
  732. /* Read the regular registers */
  733. for (i = 0; i < REGS_COUNT; i++) {
  734. if (bnx2x_is_reg_in_chip(bp, &reg_addrs[i]) &&
  735. IS_REG_IN_PRESET(reg_addrs[i].presets, preset)) {
  736. for (j = 0; j < reg_addrs[i].size; j++)
  737. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  738. }
  739. }
  740. /* Read the CAM registers */
  741. if (bnx2x_is_wreg_in_chip(bp, wreg_addr_p) &&
  742. IS_REG_IN_PRESET(wreg_addr_p->presets, preset)) {
  743. for (i = 0; i < wreg_addr_p->size; i++) {
  744. *p++ = REG_RD(bp, wreg_addr_p->addr + i*4);
  745. /* In case of wreg_addr register, read additional
  746. registers from read_regs array
  747. */
  748. for (j = 0; j < wreg_addr_p->read_regs_count; j++) {
  749. addr = *(wreg_addr_p->read_regs);
  750. *p++ = REG_RD(bp, addr + j*4);
  751. }
  752. }
  753. }
  754. /* Paged registers are supported in E2 & E3 only */
  755. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp)) {
  756. /* Read "paged" registes */
  757. bnx2x_read_pages_regs(bp, p, preset);
  758. }
  759. return 0;
  760. }
  761. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  762. {
  763. u32 preset_idx;
  764. /* Read all registers, by reading all preset registers */
  765. for (preset_idx = 1; preset_idx <= DUMP_MAX_PRESETS; preset_idx++) {
  766. /* Skip presets with IOR */
  767. if ((preset_idx == 2) ||
  768. (preset_idx == 5) ||
  769. (preset_idx == 8) ||
  770. (preset_idx == 11))
  771. continue;
  772. __bnx2x_get_preset_regs(bp, p, preset_idx);
  773. p += __bnx2x_get_preset_regs_len(bp, preset_idx);
  774. }
  775. }
  776. static void bnx2x_get_regs(struct net_device *dev,
  777. struct ethtool_regs *regs, void *_p)
  778. {
  779. u32 *p = _p;
  780. struct bnx2x *bp = netdev_priv(dev);
  781. struct dump_header dump_hdr = {0};
  782. regs->version = 2;
  783. memset(p, 0, regs->len);
  784. if (!netif_running(bp->dev))
  785. return;
  786. /* Disable parity attentions as long as following dump may
  787. * cause false alarms by reading never written registers. We
  788. * will re-enable parity attentions right after the dump.
  789. */
  790. /* Disable parity on path 0 */
  791. bnx2x_pretend_func(bp, 0);
  792. bnx2x_disable_blocks_parity(bp);
  793. /* Disable parity on path 1 */
  794. bnx2x_pretend_func(bp, 1);
  795. bnx2x_disable_blocks_parity(bp);
  796. /* Return to current function */
  797. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  798. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  799. dump_hdr.preset = DUMP_ALL_PRESETS;
  800. dump_hdr.version = BNX2X_DUMP_VERSION;
  801. /* dump_meta_data presents OR of CHIP and PATH. */
  802. if (CHIP_IS_E1(bp)) {
  803. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  804. } else if (CHIP_IS_E1H(bp)) {
  805. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  806. } else if (CHIP_IS_E2(bp)) {
  807. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  808. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  809. } else if (CHIP_IS_E3A0(bp)) {
  810. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  811. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  812. } else if (CHIP_IS_E3B0(bp)) {
  813. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  814. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  815. }
  816. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  817. p += dump_hdr.header_size + 1;
  818. /* Actually read the registers */
  819. __bnx2x_get_regs(bp, p);
  820. /* Re-enable parity attentions on path 0 */
  821. bnx2x_pretend_func(bp, 0);
  822. bnx2x_clear_blocks_parity(bp);
  823. bnx2x_enable_blocks_parity(bp);
  824. /* Re-enable parity attentions on path 1 */
  825. bnx2x_pretend_func(bp, 1);
  826. bnx2x_clear_blocks_parity(bp);
  827. bnx2x_enable_blocks_parity(bp);
  828. /* Return to current function */
  829. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  830. }
  831. static int bnx2x_get_preset_regs_len(struct net_device *dev, u32 preset)
  832. {
  833. struct bnx2x *bp = netdev_priv(dev);
  834. int regdump_len = 0;
  835. regdump_len = __bnx2x_get_preset_regs_len(bp, preset);
  836. regdump_len *= 4;
  837. regdump_len += sizeof(struct dump_header);
  838. return regdump_len;
  839. }
  840. static int bnx2x_set_dump(struct net_device *dev, struct ethtool_dump *val)
  841. {
  842. struct bnx2x *bp = netdev_priv(dev);
  843. /* Use the ethtool_dump "flag" field as the dump preset index */
  844. bp->dump_preset_idx = val->flag;
  845. return 0;
  846. }
  847. static int bnx2x_get_dump_flag(struct net_device *dev,
  848. struct ethtool_dump *dump)
  849. {
  850. struct bnx2x *bp = netdev_priv(dev);
  851. /* Calculate the requested preset idx length */
  852. dump->len = bnx2x_get_preset_regs_len(dev, bp->dump_preset_idx);
  853. DP(BNX2X_MSG_ETHTOOL, "Get dump preset %d length=%d\n",
  854. bp->dump_preset_idx, dump->len);
  855. dump->flag = ETHTOOL_GET_DUMP_DATA;
  856. return 0;
  857. }
  858. static int bnx2x_get_dump_data(struct net_device *dev,
  859. struct ethtool_dump *dump,
  860. void *buffer)
  861. {
  862. u32 *p = buffer;
  863. struct bnx2x *bp = netdev_priv(dev);
  864. struct dump_header dump_hdr = {0};
  865. memset(p, 0, dump->len);
  866. /* Disable parity attentions as long as following dump may
  867. * cause false alarms by reading never written registers. We
  868. * will re-enable parity attentions right after the dump.
  869. */
  870. /* Disable parity on path 0 */
  871. bnx2x_pretend_func(bp, 0);
  872. bnx2x_disable_blocks_parity(bp);
  873. /* Disable parity on path 1 */
  874. bnx2x_pretend_func(bp, 1);
  875. bnx2x_disable_blocks_parity(bp);
  876. /* Return to current function */
  877. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  878. dump_hdr.header_size = (sizeof(struct dump_header) / 4) - 1;
  879. dump_hdr.preset = bp->dump_preset_idx;
  880. dump_hdr.version = BNX2X_DUMP_VERSION;
  881. DP(BNX2X_MSG_ETHTOOL, "Get dump data of preset %d\n", dump_hdr.preset);
  882. /* dump_meta_data presents OR of CHIP and PATH. */
  883. if (CHIP_IS_E1(bp)) {
  884. dump_hdr.dump_meta_data = DUMP_CHIP_E1;
  885. } else if (CHIP_IS_E1H(bp)) {
  886. dump_hdr.dump_meta_data = DUMP_CHIP_E1H;
  887. } else if (CHIP_IS_E2(bp)) {
  888. dump_hdr.dump_meta_data = DUMP_CHIP_E2 |
  889. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  890. } else if (CHIP_IS_E3A0(bp)) {
  891. dump_hdr.dump_meta_data = DUMP_CHIP_E3A0 |
  892. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  893. } else if (CHIP_IS_E3B0(bp)) {
  894. dump_hdr.dump_meta_data = DUMP_CHIP_E3B0 |
  895. (BP_PATH(bp) ? DUMP_PATH_1 : DUMP_PATH_0);
  896. }
  897. memcpy(p, &dump_hdr, sizeof(struct dump_header));
  898. p += dump_hdr.header_size + 1;
  899. /* Actually read the registers */
  900. __bnx2x_get_preset_regs(bp, p, dump_hdr.preset);
  901. /* Re-enable parity attentions on path 0 */
  902. bnx2x_pretend_func(bp, 0);
  903. bnx2x_clear_blocks_parity(bp);
  904. bnx2x_enable_blocks_parity(bp);
  905. /* Re-enable parity attentions on path 1 */
  906. bnx2x_pretend_func(bp, 1);
  907. bnx2x_clear_blocks_parity(bp);
  908. bnx2x_enable_blocks_parity(bp);
  909. /* Return to current function */
  910. bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
  911. return 0;
  912. }
  913. static void bnx2x_get_drvinfo(struct net_device *dev,
  914. struct ethtool_drvinfo *info)
  915. {
  916. struct bnx2x *bp = netdev_priv(dev);
  917. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  918. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  919. bnx2x_fill_fw_str(bp, info->fw_version, sizeof(info->fw_version));
  920. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  921. info->n_stats = BNX2X_NUM_STATS;
  922. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  923. info->eedump_len = bp->common.flash_size;
  924. info->regdump_len = bnx2x_get_regs_len(dev);
  925. }
  926. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  927. {
  928. struct bnx2x *bp = netdev_priv(dev);
  929. if (bp->flags & NO_WOL_FLAG) {
  930. wol->supported = 0;
  931. wol->wolopts = 0;
  932. } else {
  933. wol->supported = WAKE_MAGIC;
  934. if (bp->wol)
  935. wol->wolopts = WAKE_MAGIC;
  936. else
  937. wol->wolopts = 0;
  938. }
  939. memset(&wol->sopass, 0, sizeof(wol->sopass));
  940. }
  941. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  942. {
  943. struct bnx2x *bp = netdev_priv(dev);
  944. if (wol->wolopts & ~WAKE_MAGIC) {
  945. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  946. return -EINVAL;
  947. }
  948. if (wol->wolopts & WAKE_MAGIC) {
  949. if (bp->flags & NO_WOL_FLAG) {
  950. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  951. return -EINVAL;
  952. }
  953. bp->wol = 1;
  954. } else
  955. bp->wol = 0;
  956. return 0;
  957. }
  958. static u32 bnx2x_get_msglevel(struct net_device *dev)
  959. {
  960. struct bnx2x *bp = netdev_priv(dev);
  961. return bp->msg_enable;
  962. }
  963. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  964. {
  965. struct bnx2x *bp = netdev_priv(dev);
  966. if (capable(CAP_NET_ADMIN)) {
  967. /* dump MCP trace */
  968. if (IS_PF(bp) && (level & BNX2X_MSG_MCP))
  969. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  970. bp->msg_enable = level;
  971. }
  972. }
  973. static int bnx2x_nway_reset(struct net_device *dev)
  974. {
  975. struct bnx2x *bp = netdev_priv(dev);
  976. if (!bp->port.pmf)
  977. return 0;
  978. if (netif_running(dev)) {
  979. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  980. bnx2x_force_link_reset(bp);
  981. bnx2x_link_set(bp);
  982. }
  983. return 0;
  984. }
  985. static u32 bnx2x_get_link(struct net_device *dev)
  986. {
  987. struct bnx2x *bp = netdev_priv(dev);
  988. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  989. return 0;
  990. return bp->link_vars.link_up;
  991. }
  992. static int bnx2x_get_eeprom_len(struct net_device *dev)
  993. {
  994. struct bnx2x *bp = netdev_priv(dev);
  995. return bp->common.flash_size;
  996. }
  997. /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
  998. * we done things the other way around, if two pfs from the same port would
  999. * attempt to access nvram at the same time, we could run into a scenario such
  1000. * as:
  1001. * pf A takes the port lock.
  1002. * pf B succeeds in taking the same lock since they are from the same port.
  1003. * pf A takes the per pf misc lock. Performs eeprom access.
  1004. * pf A finishes. Unlocks the per pf misc lock.
  1005. * Pf B takes the lock and proceeds to perform it's own access.
  1006. * pf A unlocks the per port lock, while pf B is still working (!).
  1007. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  1008. * acess corrupted by pf B).*
  1009. */
  1010. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  1011. {
  1012. int port = BP_PORT(bp);
  1013. int count, i;
  1014. u32 val;
  1015. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  1016. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1017. /* adjust timeout for emulation/FPGA */
  1018. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1019. if (CHIP_REV_IS_SLOW(bp))
  1020. count *= 100;
  1021. /* request access to nvram interface */
  1022. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1023. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  1024. for (i = 0; i < count*10; i++) {
  1025. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1026. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  1027. break;
  1028. udelay(5);
  1029. }
  1030. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  1031. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1032. "cannot get access to nvram interface\n");
  1033. return -EBUSY;
  1034. }
  1035. return 0;
  1036. }
  1037. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  1038. {
  1039. int port = BP_PORT(bp);
  1040. int count, i;
  1041. u32 val;
  1042. /* adjust timeout for emulation/FPGA */
  1043. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1044. if (CHIP_REV_IS_SLOW(bp))
  1045. count *= 100;
  1046. /* relinquish nvram interface */
  1047. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  1048. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  1049. for (i = 0; i < count*10; i++) {
  1050. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  1051. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  1052. break;
  1053. udelay(5);
  1054. }
  1055. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  1056. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1057. "cannot free access to nvram interface\n");
  1058. return -EBUSY;
  1059. }
  1060. /* release HW lock: protect against other PFs in PF Direct Assignment */
  1061. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  1062. return 0;
  1063. }
  1064. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  1065. {
  1066. u32 val;
  1067. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1068. /* enable both bits, even on read */
  1069. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1070. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  1071. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  1072. }
  1073. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  1074. {
  1075. u32 val;
  1076. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  1077. /* disable both bits, even after read */
  1078. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  1079. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  1080. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  1081. }
  1082. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  1083. u32 cmd_flags)
  1084. {
  1085. int count, i, rc;
  1086. u32 val;
  1087. /* build the command word */
  1088. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  1089. /* need to clear DONE bit separately */
  1090. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1091. /* address of the NVRAM to read from */
  1092. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1093. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1094. /* issue a read command */
  1095. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1096. /* adjust timeout for emulation/FPGA */
  1097. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1098. if (CHIP_REV_IS_SLOW(bp))
  1099. count *= 100;
  1100. /* wait for completion */
  1101. *ret_val = 0;
  1102. rc = -EBUSY;
  1103. for (i = 0; i < count; i++) {
  1104. udelay(5);
  1105. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1106. if (val & MCPR_NVM_COMMAND_DONE) {
  1107. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  1108. /* we read nvram data in cpu order
  1109. * but ethtool sees it as an array of bytes
  1110. * converting to big-endian will do the work
  1111. */
  1112. *ret_val = cpu_to_be32(val);
  1113. rc = 0;
  1114. break;
  1115. }
  1116. }
  1117. if (rc == -EBUSY)
  1118. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1119. "nvram read timeout expired\n");
  1120. return rc;
  1121. }
  1122. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  1123. int buf_size)
  1124. {
  1125. int rc;
  1126. u32 cmd_flags;
  1127. __be32 val;
  1128. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1129. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1130. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1131. offset, buf_size);
  1132. return -EINVAL;
  1133. }
  1134. if (offset + buf_size > bp->common.flash_size) {
  1135. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1136. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1137. offset, buf_size, bp->common.flash_size);
  1138. return -EINVAL;
  1139. }
  1140. /* request access to nvram interface */
  1141. rc = bnx2x_acquire_nvram_lock(bp);
  1142. if (rc)
  1143. return rc;
  1144. /* enable access to nvram interface */
  1145. bnx2x_enable_nvram_access(bp);
  1146. /* read the first word(s) */
  1147. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1148. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  1149. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1150. memcpy(ret_buf, &val, 4);
  1151. /* advance to the next dword */
  1152. offset += sizeof(u32);
  1153. ret_buf += sizeof(u32);
  1154. buf_size -= sizeof(u32);
  1155. cmd_flags = 0;
  1156. }
  1157. if (rc == 0) {
  1158. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1159. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  1160. memcpy(ret_buf, &val, 4);
  1161. }
  1162. /* disable access to nvram interface */
  1163. bnx2x_disable_nvram_access(bp);
  1164. bnx2x_release_nvram_lock(bp);
  1165. return rc;
  1166. }
  1167. static int bnx2x_get_eeprom(struct net_device *dev,
  1168. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1169. {
  1170. struct bnx2x *bp = netdev_priv(dev);
  1171. int rc;
  1172. if (!netif_running(dev)) {
  1173. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1174. "cannot access eeprom when the interface is down\n");
  1175. return -EAGAIN;
  1176. }
  1177. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1178. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1179. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1180. eeprom->len, eeprom->len);
  1181. /* parameters already validated in ethtool_get_eeprom */
  1182. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1183. return rc;
  1184. }
  1185. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1186. struct ethtool_eeprom *ee,
  1187. u8 *data)
  1188. {
  1189. struct bnx2x *bp = netdev_priv(dev);
  1190. int rc = 0, phy_idx;
  1191. u8 *user_data = data;
  1192. int remaining_len = ee->len, xfer_size;
  1193. unsigned int page_off = ee->offset;
  1194. if (!netif_running(dev)) {
  1195. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1196. "cannot access eeprom when the interface is down\n");
  1197. return -EAGAIN;
  1198. }
  1199. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1200. bnx2x_acquire_phy_lock(bp);
  1201. while (!rc && remaining_len > 0) {
  1202. xfer_size = (remaining_len > SFP_EEPROM_PAGE_SIZE) ?
  1203. SFP_EEPROM_PAGE_SIZE : remaining_len;
  1204. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1205. &bp->link_params,
  1206. page_off,
  1207. xfer_size,
  1208. user_data);
  1209. remaining_len -= xfer_size;
  1210. user_data += xfer_size;
  1211. page_off += xfer_size;
  1212. }
  1213. bnx2x_release_phy_lock(bp);
  1214. return rc;
  1215. }
  1216. static int bnx2x_get_module_info(struct net_device *dev,
  1217. struct ethtool_modinfo *modinfo)
  1218. {
  1219. struct bnx2x *bp = netdev_priv(dev);
  1220. int phy_idx;
  1221. if (!netif_running(dev)) {
  1222. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1223. "cannot access eeprom when the interface is down\n");
  1224. return -EAGAIN;
  1225. }
  1226. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1227. switch (bp->link_params.phy[phy_idx].media_type) {
  1228. case ETH_PHY_SFPP_10G_FIBER:
  1229. case ETH_PHY_SFP_1G_FIBER:
  1230. case ETH_PHY_DA_TWINAX:
  1231. modinfo->type = ETH_MODULE_SFF_8079;
  1232. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1233. return 0;
  1234. default:
  1235. return -EOPNOTSUPP;
  1236. }
  1237. }
  1238. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1239. u32 cmd_flags)
  1240. {
  1241. int count, i, rc;
  1242. /* build the command word */
  1243. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1244. /* need to clear DONE bit separately */
  1245. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1246. /* write the data */
  1247. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1248. /* address of the NVRAM to write to */
  1249. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1250. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1251. /* issue the write command */
  1252. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1253. /* adjust timeout for emulation/FPGA */
  1254. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1255. if (CHIP_REV_IS_SLOW(bp))
  1256. count *= 100;
  1257. /* wait for completion */
  1258. rc = -EBUSY;
  1259. for (i = 0; i < count; i++) {
  1260. udelay(5);
  1261. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1262. if (val & MCPR_NVM_COMMAND_DONE) {
  1263. rc = 0;
  1264. break;
  1265. }
  1266. }
  1267. if (rc == -EBUSY)
  1268. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1269. "nvram write timeout expired\n");
  1270. return rc;
  1271. }
  1272. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1273. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1274. int buf_size)
  1275. {
  1276. int rc;
  1277. u32 cmd_flags;
  1278. u32 align_offset;
  1279. __be32 val;
  1280. if (offset + buf_size > bp->common.flash_size) {
  1281. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1282. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1283. offset, buf_size, bp->common.flash_size);
  1284. return -EINVAL;
  1285. }
  1286. /* request access to nvram interface */
  1287. rc = bnx2x_acquire_nvram_lock(bp);
  1288. if (rc)
  1289. return rc;
  1290. /* enable access to nvram interface */
  1291. bnx2x_enable_nvram_access(bp);
  1292. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1293. align_offset = (offset & ~0x03);
  1294. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  1295. if (rc == 0) {
  1296. val &= ~(0xff << BYTE_OFFSET(offset));
  1297. val |= (*data_buf << BYTE_OFFSET(offset));
  1298. /* nvram data is returned as an array of bytes
  1299. * convert it back to cpu order
  1300. */
  1301. val = be32_to_cpu(val);
  1302. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1303. cmd_flags);
  1304. }
  1305. /* disable access to nvram interface */
  1306. bnx2x_disable_nvram_access(bp);
  1307. bnx2x_release_nvram_lock(bp);
  1308. return rc;
  1309. }
  1310. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1311. int buf_size)
  1312. {
  1313. int rc;
  1314. u32 cmd_flags;
  1315. u32 val;
  1316. u32 written_so_far;
  1317. if (buf_size == 1) /* ethtool */
  1318. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1319. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1320. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1321. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1322. offset, buf_size);
  1323. return -EINVAL;
  1324. }
  1325. if (offset + buf_size > bp->common.flash_size) {
  1326. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1327. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1328. offset, buf_size, bp->common.flash_size);
  1329. return -EINVAL;
  1330. }
  1331. /* request access to nvram interface */
  1332. rc = bnx2x_acquire_nvram_lock(bp);
  1333. if (rc)
  1334. return rc;
  1335. /* enable access to nvram interface */
  1336. bnx2x_enable_nvram_access(bp);
  1337. written_so_far = 0;
  1338. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1339. while ((written_so_far < buf_size) && (rc == 0)) {
  1340. if (written_so_far == (buf_size - sizeof(u32)))
  1341. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1342. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1343. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1344. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1345. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1346. memcpy(&val, data_buf, 4);
  1347. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1348. /* advance to the next dword */
  1349. offset += sizeof(u32);
  1350. data_buf += sizeof(u32);
  1351. written_so_far += sizeof(u32);
  1352. cmd_flags = 0;
  1353. }
  1354. /* disable access to nvram interface */
  1355. bnx2x_disable_nvram_access(bp);
  1356. bnx2x_release_nvram_lock(bp);
  1357. return rc;
  1358. }
  1359. static int bnx2x_set_eeprom(struct net_device *dev,
  1360. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1361. {
  1362. struct bnx2x *bp = netdev_priv(dev);
  1363. int port = BP_PORT(bp);
  1364. int rc = 0;
  1365. u32 ext_phy_config;
  1366. if (!netif_running(dev)) {
  1367. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1368. "cannot access eeprom when the interface is down\n");
  1369. return -EAGAIN;
  1370. }
  1371. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1372. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1373. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1374. eeprom->len, eeprom->len);
  1375. /* parameters already validated in ethtool_set_eeprom */
  1376. /* PHY eeprom can be accessed only by the PMF */
  1377. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1378. !bp->port.pmf) {
  1379. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1380. "wrong magic or interface is not pmf\n");
  1381. return -EINVAL;
  1382. }
  1383. ext_phy_config =
  1384. SHMEM_RD(bp,
  1385. dev_info.port_hw_config[port].external_phy_config);
  1386. if (eeprom->magic == 0x50485950) {
  1387. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1388. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1389. bnx2x_acquire_phy_lock(bp);
  1390. rc |= bnx2x_link_reset(&bp->link_params,
  1391. &bp->link_vars, 0);
  1392. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1393. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1394. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1395. MISC_REGISTERS_GPIO_HIGH, port);
  1396. bnx2x_release_phy_lock(bp);
  1397. bnx2x_link_report(bp);
  1398. } else if (eeprom->magic == 0x50485952) {
  1399. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1400. if (bp->state == BNX2X_STATE_OPEN) {
  1401. bnx2x_acquire_phy_lock(bp);
  1402. rc |= bnx2x_link_reset(&bp->link_params,
  1403. &bp->link_vars, 1);
  1404. rc |= bnx2x_phy_init(&bp->link_params,
  1405. &bp->link_vars);
  1406. bnx2x_release_phy_lock(bp);
  1407. bnx2x_calc_fc_adv(bp);
  1408. }
  1409. } else if (eeprom->magic == 0x53985943) {
  1410. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1411. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1412. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1413. /* DSP Remove Download Mode */
  1414. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1415. MISC_REGISTERS_GPIO_LOW, port);
  1416. bnx2x_acquire_phy_lock(bp);
  1417. bnx2x_sfx7101_sp_sw_reset(bp,
  1418. &bp->link_params.phy[EXT_PHY1]);
  1419. /* wait 0.5 sec to allow it to run */
  1420. msleep(500);
  1421. bnx2x_ext_phy_hw_reset(bp, port);
  1422. msleep(500);
  1423. bnx2x_release_phy_lock(bp);
  1424. }
  1425. } else
  1426. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1427. return rc;
  1428. }
  1429. static int bnx2x_get_coalesce(struct net_device *dev,
  1430. struct ethtool_coalesce *coal)
  1431. {
  1432. struct bnx2x *bp = netdev_priv(dev);
  1433. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1434. coal->rx_coalesce_usecs = bp->rx_ticks;
  1435. coal->tx_coalesce_usecs = bp->tx_ticks;
  1436. return 0;
  1437. }
  1438. static int bnx2x_set_coalesce(struct net_device *dev,
  1439. struct ethtool_coalesce *coal)
  1440. {
  1441. struct bnx2x *bp = netdev_priv(dev);
  1442. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1443. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1444. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1445. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1446. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1447. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1448. if (netif_running(dev))
  1449. bnx2x_update_coalesce(bp);
  1450. return 0;
  1451. }
  1452. static void bnx2x_get_ringparam(struct net_device *dev,
  1453. struct ethtool_ringparam *ering)
  1454. {
  1455. struct bnx2x *bp = netdev_priv(dev);
  1456. ering->rx_max_pending = MAX_RX_AVAIL;
  1457. if (bp->rx_ring_size)
  1458. ering->rx_pending = bp->rx_ring_size;
  1459. else
  1460. ering->rx_pending = MAX_RX_AVAIL;
  1461. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1462. ering->tx_pending = bp->tx_ring_size;
  1463. }
  1464. static int bnx2x_set_ringparam(struct net_device *dev,
  1465. struct ethtool_ringparam *ering)
  1466. {
  1467. struct bnx2x *bp = netdev_priv(dev);
  1468. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1469. DP(BNX2X_MSG_ETHTOOL,
  1470. "Handling parity error recovery. Try again later\n");
  1471. return -EAGAIN;
  1472. }
  1473. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1474. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1475. MIN_RX_SIZE_TPA)) ||
  1476. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1477. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1478. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1479. return -EINVAL;
  1480. }
  1481. bp->rx_ring_size = ering->rx_pending;
  1482. bp->tx_ring_size = ering->tx_pending;
  1483. return bnx2x_reload_if_running(dev);
  1484. }
  1485. static void bnx2x_get_pauseparam(struct net_device *dev,
  1486. struct ethtool_pauseparam *epause)
  1487. {
  1488. struct bnx2x *bp = netdev_priv(dev);
  1489. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1490. int cfg_reg;
  1491. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1492. BNX2X_FLOW_CTRL_AUTO);
  1493. if (!epause->autoneg)
  1494. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1495. else
  1496. cfg_reg = bp->link_params.req_fc_auto_adv;
  1497. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1498. BNX2X_FLOW_CTRL_RX);
  1499. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1500. BNX2X_FLOW_CTRL_TX);
  1501. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1502. " autoneg %d rx_pause %d tx_pause %d\n",
  1503. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1504. }
  1505. static int bnx2x_set_pauseparam(struct net_device *dev,
  1506. struct ethtool_pauseparam *epause)
  1507. {
  1508. struct bnx2x *bp = netdev_priv(dev);
  1509. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1510. if (IS_MF(bp))
  1511. return 0;
  1512. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1513. " autoneg %d rx_pause %d tx_pause %d\n",
  1514. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1515. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1516. if (epause->rx_pause)
  1517. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1518. if (epause->tx_pause)
  1519. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1520. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1521. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1522. if (epause->autoneg) {
  1523. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1524. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1525. return -EINVAL;
  1526. }
  1527. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1528. bp->link_params.req_flow_ctrl[cfg_idx] =
  1529. BNX2X_FLOW_CTRL_AUTO;
  1530. }
  1531. bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_NONE;
  1532. if (epause->rx_pause)
  1533. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_RX;
  1534. if (epause->tx_pause)
  1535. bp->link_params.req_fc_auto_adv |= BNX2X_FLOW_CTRL_TX;
  1536. }
  1537. DP(BNX2X_MSG_ETHTOOL,
  1538. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1539. if (netif_running(dev)) {
  1540. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1541. bnx2x_link_set(bp);
  1542. }
  1543. return 0;
  1544. }
  1545. static const char bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF][ETH_GSTRING_LEN] = {
  1546. "register_test (offline) ",
  1547. "memory_test (offline) ",
  1548. "int_loopback_test (offline)",
  1549. "ext_loopback_test (offline)",
  1550. "nvram_test (online) ",
  1551. "interrupt_test (online) ",
  1552. "link_test (online) "
  1553. };
  1554. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1555. {
  1556. u32 modes = 0;
  1557. if (eee_adv & SHMEM_EEE_100M_ADV)
  1558. modes |= ADVERTISED_100baseT_Full;
  1559. if (eee_adv & SHMEM_EEE_1G_ADV)
  1560. modes |= ADVERTISED_1000baseT_Full;
  1561. if (eee_adv & SHMEM_EEE_10G_ADV)
  1562. modes |= ADVERTISED_10000baseT_Full;
  1563. return modes;
  1564. }
  1565. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1566. {
  1567. u32 eee_adv = 0;
  1568. if (modes & ADVERTISED_100baseT_Full)
  1569. eee_adv |= SHMEM_EEE_100M_ADV;
  1570. if (modes & ADVERTISED_1000baseT_Full)
  1571. eee_adv |= SHMEM_EEE_1G_ADV;
  1572. if (modes & ADVERTISED_10000baseT_Full)
  1573. eee_adv |= SHMEM_EEE_10G_ADV;
  1574. return eee_adv << shift;
  1575. }
  1576. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1577. {
  1578. struct bnx2x *bp = netdev_priv(dev);
  1579. u32 eee_cfg;
  1580. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1581. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1582. return -EOPNOTSUPP;
  1583. }
  1584. eee_cfg = bp->link_vars.eee_status;
  1585. edata->supported =
  1586. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1587. SHMEM_EEE_SUPPORTED_SHIFT);
  1588. edata->advertised =
  1589. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1590. SHMEM_EEE_ADV_STATUS_SHIFT);
  1591. edata->lp_advertised =
  1592. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1593. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1594. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1595. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1596. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1597. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1598. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1599. return 0;
  1600. }
  1601. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1602. {
  1603. struct bnx2x *bp = netdev_priv(dev);
  1604. u32 eee_cfg;
  1605. u32 advertised;
  1606. if (IS_MF(bp))
  1607. return 0;
  1608. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1609. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1610. return -EOPNOTSUPP;
  1611. }
  1612. eee_cfg = bp->link_vars.eee_status;
  1613. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1614. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1615. return -EOPNOTSUPP;
  1616. }
  1617. advertised = bnx2x_adv_to_eee(edata->advertised,
  1618. SHMEM_EEE_ADV_STATUS_SHIFT);
  1619. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1620. DP(BNX2X_MSG_ETHTOOL,
  1621. "Direct manipulation of EEE advertisement is not supported\n");
  1622. return -EINVAL;
  1623. }
  1624. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1625. DP(BNX2X_MSG_ETHTOOL,
  1626. "Maximal Tx Lpi timer supported is %x(u)\n",
  1627. EEE_MODE_TIMER_MASK);
  1628. return -EINVAL;
  1629. }
  1630. if (edata->tx_lpi_enabled &&
  1631. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1632. DP(BNX2X_MSG_ETHTOOL,
  1633. "Minimal Tx Lpi timer supported is %d(u)\n",
  1634. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1635. return -EINVAL;
  1636. }
  1637. /* All is well; Apply changes*/
  1638. if (edata->eee_enabled)
  1639. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1640. else
  1641. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1642. if (edata->tx_lpi_enabled)
  1643. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1644. else
  1645. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1646. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1647. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1648. EEE_MODE_TIMER_MASK) |
  1649. EEE_MODE_OVERRIDE_NVRAM |
  1650. EEE_MODE_OUTPUT_TIME;
  1651. /* Restart link to propogate changes */
  1652. if (netif_running(dev)) {
  1653. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1654. bnx2x_force_link_reset(bp);
  1655. bnx2x_link_set(bp);
  1656. }
  1657. return 0;
  1658. }
  1659. enum {
  1660. BNX2X_CHIP_E1_OFST = 0,
  1661. BNX2X_CHIP_E1H_OFST,
  1662. BNX2X_CHIP_E2_OFST,
  1663. BNX2X_CHIP_E3_OFST,
  1664. BNX2X_CHIP_E3B0_OFST,
  1665. BNX2X_CHIP_MAX_OFST
  1666. };
  1667. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1668. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1669. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1670. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1671. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1672. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1673. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1674. static int bnx2x_test_registers(struct bnx2x *bp)
  1675. {
  1676. int idx, i, rc = -ENODEV;
  1677. u32 wr_val = 0, hw;
  1678. int port = BP_PORT(bp);
  1679. static const struct {
  1680. u32 hw;
  1681. u32 offset0;
  1682. u32 offset1;
  1683. u32 mask;
  1684. } reg_tbl[] = {
  1685. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1686. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1687. { BNX2X_CHIP_MASK_ALL,
  1688. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1689. { BNX2X_CHIP_MASK_E1X,
  1690. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1691. { BNX2X_CHIP_MASK_ALL,
  1692. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1693. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1694. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1695. { BNX2X_CHIP_MASK_E3B0,
  1696. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1697. { BNX2X_CHIP_MASK_ALL,
  1698. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1699. { BNX2X_CHIP_MASK_ALL,
  1700. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1701. { BNX2X_CHIP_MASK_ALL,
  1702. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1703. { BNX2X_CHIP_MASK_ALL,
  1704. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1705. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1706. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1707. { BNX2X_CHIP_MASK_ALL,
  1708. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1709. { BNX2X_CHIP_MASK_ALL,
  1710. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1711. { BNX2X_CHIP_MASK_ALL,
  1712. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1713. { BNX2X_CHIP_MASK_ALL,
  1714. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1715. { BNX2X_CHIP_MASK_ALL,
  1716. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1717. { BNX2X_CHIP_MASK_ALL,
  1718. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1719. { BNX2X_CHIP_MASK_ALL,
  1720. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1721. { BNX2X_CHIP_MASK_ALL,
  1722. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1723. { BNX2X_CHIP_MASK_ALL,
  1724. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1725. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1726. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1727. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1728. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1729. { BNX2X_CHIP_MASK_ALL,
  1730. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1731. { BNX2X_CHIP_MASK_ALL,
  1732. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1733. { BNX2X_CHIP_MASK_ALL,
  1734. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1735. { BNX2X_CHIP_MASK_ALL,
  1736. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1737. { BNX2X_CHIP_MASK_ALL,
  1738. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1739. { BNX2X_CHIP_MASK_ALL,
  1740. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1741. { BNX2X_CHIP_MASK_ALL,
  1742. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1743. { BNX2X_CHIP_MASK_ALL,
  1744. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1745. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1746. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1747. { BNX2X_CHIP_MASK_ALL,
  1748. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1749. { BNX2X_CHIP_MASK_ALL,
  1750. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1751. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1752. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1753. { BNX2X_CHIP_MASK_ALL,
  1754. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1755. { BNX2X_CHIP_MASK_ALL,
  1756. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1757. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1758. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1759. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1760. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1761. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1762. };
  1763. if (!netif_running(bp->dev)) {
  1764. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1765. "cannot access eeprom when the interface is down\n");
  1766. return rc;
  1767. }
  1768. if (CHIP_IS_E1(bp))
  1769. hw = BNX2X_CHIP_MASK_E1;
  1770. else if (CHIP_IS_E1H(bp))
  1771. hw = BNX2X_CHIP_MASK_E1H;
  1772. else if (CHIP_IS_E2(bp))
  1773. hw = BNX2X_CHIP_MASK_E2;
  1774. else if (CHIP_IS_E3B0(bp))
  1775. hw = BNX2X_CHIP_MASK_E3B0;
  1776. else /* e3 A0 */
  1777. hw = BNX2X_CHIP_MASK_E3;
  1778. /* Repeat the test twice:
  1779. * First by writing 0x00000000, second by writing 0xffffffff
  1780. */
  1781. for (idx = 0; idx < 2; idx++) {
  1782. switch (idx) {
  1783. case 0:
  1784. wr_val = 0;
  1785. break;
  1786. case 1:
  1787. wr_val = 0xffffffff;
  1788. break;
  1789. }
  1790. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1791. u32 offset, mask, save_val, val;
  1792. if (!(hw & reg_tbl[i].hw))
  1793. continue;
  1794. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1795. mask = reg_tbl[i].mask;
  1796. save_val = REG_RD(bp, offset);
  1797. REG_WR(bp, offset, wr_val & mask);
  1798. val = REG_RD(bp, offset);
  1799. /* Restore the original register's value */
  1800. REG_WR(bp, offset, save_val);
  1801. /* verify value is as expected */
  1802. if ((val & mask) != (wr_val & mask)) {
  1803. DP(BNX2X_MSG_ETHTOOL,
  1804. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1805. offset, val, wr_val, mask);
  1806. goto test_reg_exit;
  1807. }
  1808. }
  1809. }
  1810. rc = 0;
  1811. test_reg_exit:
  1812. return rc;
  1813. }
  1814. static int bnx2x_test_memory(struct bnx2x *bp)
  1815. {
  1816. int i, j, rc = -ENODEV;
  1817. u32 val, index;
  1818. static const struct {
  1819. u32 offset;
  1820. int size;
  1821. } mem_tbl[] = {
  1822. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1823. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1824. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1825. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1826. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1827. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1828. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1829. { 0xffffffff, 0 }
  1830. };
  1831. static const struct {
  1832. char *name;
  1833. u32 offset;
  1834. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1835. } prty_tbl[] = {
  1836. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1837. {0x3ffc0, 0, 0, 0} },
  1838. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1839. {0x2, 0x2, 0, 0} },
  1840. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1841. {0, 0, 0, 0} },
  1842. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1843. {0x3ffc0, 0, 0, 0} },
  1844. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1845. {0x3ffc0, 0, 0, 0} },
  1846. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1847. {0x3ffc1, 0, 0, 0} },
  1848. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1849. };
  1850. if (!netif_running(bp->dev)) {
  1851. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1852. "cannot access eeprom when the interface is down\n");
  1853. return rc;
  1854. }
  1855. if (CHIP_IS_E1(bp))
  1856. index = BNX2X_CHIP_E1_OFST;
  1857. else if (CHIP_IS_E1H(bp))
  1858. index = BNX2X_CHIP_E1H_OFST;
  1859. else if (CHIP_IS_E2(bp))
  1860. index = BNX2X_CHIP_E2_OFST;
  1861. else /* e3 */
  1862. index = BNX2X_CHIP_E3_OFST;
  1863. /* pre-Check the parity status */
  1864. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1865. val = REG_RD(bp, prty_tbl[i].offset);
  1866. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1867. DP(BNX2X_MSG_ETHTOOL,
  1868. "%s is 0x%x\n", prty_tbl[i].name, val);
  1869. goto test_mem_exit;
  1870. }
  1871. }
  1872. /* Go through all the memories */
  1873. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1874. for (j = 0; j < mem_tbl[i].size; j++)
  1875. REG_RD(bp, mem_tbl[i].offset + j*4);
  1876. /* Check the parity status */
  1877. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1878. val = REG_RD(bp, prty_tbl[i].offset);
  1879. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1880. DP(BNX2X_MSG_ETHTOOL,
  1881. "%s is 0x%x\n", prty_tbl[i].name, val);
  1882. goto test_mem_exit;
  1883. }
  1884. }
  1885. rc = 0;
  1886. test_mem_exit:
  1887. return rc;
  1888. }
  1889. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1890. {
  1891. int cnt = 1400;
  1892. if (link_up) {
  1893. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1894. msleep(20);
  1895. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1896. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1897. cnt = 1400;
  1898. while (!bp->link_vars.link_up && cnt--)
  1899. msleep(20);
  1900. if (cnt <= 0 && !bp->link_vars.link_up)
  1901. DP(BNX2X_MSG_ETHTOOL,
  1902. "Timeout waiting for link init\n");
  1903. }
  1904. }
  1905. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1906. {
  1907. unsigned int pkt_size, num_pkts, i;
  1908. struct sk_buff *skb;
  1909. unsigned char *packet;
  1910. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1911. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1912. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1913. u16 tx_start_idx, tx_idx;
  1914. u16 rx_start_idx, rx_idx;
  1915. u16 pkt_prod, bd_prod;
  1916. struct sw_tx_bd *tx_buf;
  1917. struct eth_tx_start_bd *tx_start_bd;
  1918. dma_addr_t mapping;
  1919. union eth_rx_cqe *cqe;
  1920. u8 cqe_fp_flags, cqe_fp_type;
  1921. struct sw_rx_bd *rx_buf;
  1922. u16 len;
  1923. int rc = -ENODEV;
  1924. u8 *data;
  1925. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1926. txdata->txq_index);
  1927. /* check the loopback mode */
  1928. switch (loopback_mode) {
  1929. case BNX2X_PHY_LOOPBACK:
  1930. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  1931. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  1932. return -EINVAL;
  1933. }
  1934. break;
  1935. case BNX2X_MAC_LOOPBACK:
  1936. if (CHIP_IS_E3(bp)) {
  1937. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1938. if (bp->port.supported[cfg_idx] &
  1939. (SUPPORTED_10000baseT_Full |
  1940. SUPPORTED_20000baseMLD2_Full |
  1941. SUPPORTED_20000baseKR2_Full))
  1942. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  1943. else
  1944. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  1945. } else
  1946. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1947. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1948. break;
  1949. case BNX2X_EXT_LOOPBACK:
  1950. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  1951. DP(BNX2X_MSG_ETHTOOL,
  1952. "Can't configure external loopback\n");
  1953. return -EINVAL;
  1954. }
  1955. break;
  1956. default:
  1957. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1958. return -EINVAL;
  1959. }
  1960. /* prepare the loopback packet */
  1961. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1962. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1963. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1964. if (!skb) {
  1965. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  1966. rc = -ENOMEM;
  1967. goto test_loopback_exit;
  1968. }
  1969. packet = skb_put(skb, pkt_size);
  1970. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1971. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1972. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1973. for (i = ETH_HLEN; i < pkt_size; i++)
  1974. packet[i] = (unsigned char) (i & 0xff);
  1975. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1976. skb_headlen(skb), DMA_TO_DEVICE);
  1977. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1978. rc = -ENOMEM;
  1979. dev_kfree_skb(skb);
  1980. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  1981. goto test_loopback_exit;
  1982. }
  1983. /* send the loopback packet */
  1984. num_pkts = 0;
  1985. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1986. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1987. netdev_tx_sent_queue(txq, skb->len);
  1988. pkt_prod = txdata->tx_pkt_prod++;
  1989. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1990. tx_buf->first_bd = txdata->tx_bd_prod;
  1991. tx_buf->skb = skb;
  1992. tx_buf->flags = 0;
  1993. bd_prod = TX_BD(txdata->tx_bd_prod);
  1994. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1995. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1996. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1997. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1998. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1999. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  2000. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  2001. SET_FLAG(tx_start_bd->general_data,
  2002. ETH_TX_START_BD_HDR_NBDS,
  2003. 1);
  2004. SET_FLAG(tx_start_bd->general_data,
  2005. ETH_TX_START_BD_PARSE_NBDS,
  2006. 0);
  2007. /* turn on parsing and get a BD */
  2008. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  2009. if (CHIP_IS_E1x(bp)) {
  2010. u16 global_data = 0;
  2011. struct eth_tx_parse_bd_e1x *pbd_e1x =
  2012. &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  2013. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  2014. SET_FLAG(global_data,
  2015. ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2016. pbd_e1x->global_data = cpu_to_le16(global_data);
  2017. } else {
  2018. u32 parsing_data = 0;
  2019. struct eth_tx_parse_bd_e2 *pbd_e2 =
  2020. &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  2021. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  2022. SET_FLAG(parsing_data,
  2023. ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE, UNICAST_ADDRESS);
  2024. pbd_e2->parsing_data = cpu_to_le32(parsing_data);
  2025. }
  2026. wmb();
  2027. txdata->tx_db.data.prod += 2;
  2028. barrier();
  2029. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  2030. mmiowb();
  2031. barrier();
  2032. num_pkts++;
  2033. txdata->tx_bd_prod += 2; /* start + pbd */
  2034. udelay(100);
  2035. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  2036. if (tx_idx != tx_start_idx + num_pkts)
  2037. goto test_loopback_exit;
  2038. /* Unlike HC IGU won't generate an interrupt for status block
  2039. * updates that have been performed while interrupts were
  2040. * disabled.
  2041. */
  2042. if (bp->common.int_block == INT_BLOCK_IGU) {
  2043. /* Disable local BHes to prevent a dead-lock situation between
  2044. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  2045. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  2046. */
  2047. local_bh_disable();
  2048. bnx2x_tx_int(bp, txdata);
  2049. local_bh_enable();
  2050. }
  2051. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  2052. if (rx_idx != rx_start_idx + num_pkts)
  2053. goto test_loopback_exit;
  2054. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  2055. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  2056. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  2057. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  2058. goto test_loopback_rx_exit;
  2059. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  2060. if (len != pkt_size)
  2061. goto test_loopback_rx_exit;
  2062. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  2063. dma_sync_single_for_cpu(&bp->pdev->dev,
  2064. dma_unmap_addr(rx_buf, mapping),
  2065. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  2066. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  2067. for (i = ETH_HLEN; i < pkt_size; i++)
  2068. if (*(data + i) != (unsigned char) (i & 0xff))
  2069. goto test_loopback_rx_exit;
  2070. rc = 0;
  2071. test_loopback_rx_exit:
  2072. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  2073. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  2074. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  2075. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  2076. /* Update producers */
  2077. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  2078. fp_rx->rx_sge_prod);
  2079. test_loopback_exit:
  2080. bp->link_params.loopback_mode = LOOPBACK_NONE;
  2081. return rc;
  2082. }
  2083. static int bnx2x_test_loopback(struct bnx2x *bp)
  2084. {
  2085. int rc = 0, res;
  2086. if (BP_NOMCP(bp))
  2087. return rc;
  2088. if (!netif_running(bp->dev))
  2089. return BNX2X_LOOPBACK_FAILED;
  2090. bnx2x_netif_stop(bp, 1);
  2091. bnx2x_acquire_phy_lock(bp);
  2092. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  2093. if (res) {
  2094. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  2095. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  2096. }
  2097. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  2098. if (res) {
  2099. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  2100. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  2101. }
  2102. bnx2x_release_phy_lock(bp);
  2103. bnx2x_netif_start(bp);
  2104. return rc;
  2105. }
  2106. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  2107. {
  2108. int rc;
  2109. u8 is_serdes =
  2110. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2111. if (BP_NOMCP(bp))
  2112. return -ENODEV;
  2113. if (!netif_running(bp->dev))
  2114. return BNX2X_EXT_LOOPBACK_FAILED;
  2115. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2116. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  2117. if (rc) {
  2118. DP(BNX2X_MSG_ETHTOOL,
  2119. "Can't perform self-test, nic_load (for external lb) failed\n");
  2120. return -ENODEV;
  2121. }
  2122. bnx2x_wait_for_link(bp, 1, is_serdes);
  2123. bnx2x_netif_stop(bp, 1);
  2124. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  2125. if (rc)
  2126. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  2127. bnx2x_netif_start(bp);
  2128. return rc;
  2129. }
  2130. #define CRC32_RESIDUAL 0xdebb20e3
  2131. static int bnx2x_test_nvram(struct bnx2x *bp)
  2132. {
  2133. static const struct {
  2134. int offset;
  2135. int size;
  2136. } nvram_tbl[] = {
  2137. { 0, 0x14 }, /* bootstrap */
  2138. { 0x14, 0xec }, /* dir */
  2139. { 0x100, 0x350 }, /* manuf_info */
  2140. { 0x450, 0xf0 }, /* feature_info */
  2141. { 0x640, 0x64 }, /* upgrade_key_info */
  2142. { 0x708, 0x70 }, /* manuf_key_info */
  2143. { 0, 0 }
  2144. };
  2145. __be32 *buf;
  2146. u8 *data;
  2147. int i, rc;
  2148. u32 magic, crc;
  2149. if (BP_NOMCP(bp))
  2150. return 0;
  2151. buf = kmalloc(0x350, GFP_KERNEL);
  2152. if (!buf) {
  2153. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  2154. rc = -ENOMEM;
  2155. goto test_nvram_exit;
  2156. }
  2157. data = (u8 *)buf;
  2158. rc = bnx2x_nvram_read(bp, 0, data, 4);
  2159. if (rc) {
  2160. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2161. "magic value read (rc %d)\n", rc);
  2162. goto test_nvram_exit;
  2163. }
  2164. magic = be32_to_cpu(buf[0]);
  2165. if (magic != 0x669955aa) {
  2166. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2167. "wrong magic value (0x%08x)\n", magic);
  2168. rc = -ENODEV;
  2169. goto test_nvram_exit;
  2170. }
  2171. for (i = 0; nvram_tbl[i].size; i++) {
  2172. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  2173. nvram_tbl[i].size);
  2174. if (rc) {
  2175. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2176. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  2177. goto test_nvram_exit;
  2178. }
  2179. crc = ether_crc_le(nvram_tbl[i].size, data);
  2180. if (crc != CRC32_RESIDUAL) {
  2181. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2182. "nvram_tbl[%d] wrong crc value (0x%08x)\n", i, crc);
  2183. rc = -ENODEV;
  2184. goto test_nvram_exit;
  2185. }
  2186. }
  2187. test_nvram_exit:
  2188. kfree(buf);
  2189. return rc;
  2190. }
  2191. /* Send an EMPTY ramrod on the first queue */
  2192. static int bnx2x_test_intr(struct bnx2x *bp)
  2193. {
  2194. struct bnx2x_queue_state_params params = {NULL};
  2195. if (!netif_running(bp->dev)) {
  2196. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2197. "cannot access eeprom when the interface is down\n");
  2198. return -ENODEV;
  2199. }
  2200. params.q_obj = &bp->sp_objs->q_obj;
  2201. params.cmd = BNX2X_Q_CMD_EMPTY;
  2202. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2203. return bnx2x_queue_state_change(bp, &params);
  2204. }
  2205. static void bnx2x_self_test(struct net_device *dev,
  2206. struct ethtool_test *etest, u64 *buf)
  2207. {
  2208. struct bnx2x *bp = netdev_priv(dev);
  2209. u8 is_serdes, link_up;
  2210. int rc, cnt = 0;
  2211. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2212. netdev_err(bp->dev,
  2213. "Handling parity error recovery. Try again later\n");
  2214. etest->flags |= ETH_TEST_FL_FAILED;
  2215. return;
  2216. }
  2217. DP(BNX2X_MSG_ETHTOOL,
  2218. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2219. (etest->flags & ETH_TEST_FL_OFFLINE),
  2220. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2221. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2222. if (!netif_running(dev)) {
  2223. DP(BNX2X_MSG_ETHTOOL,
  2224. "Can't perform self-test when interface is down\n");
  2225. return;
  2226. }
  2227. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2228. link_up = bp->link_vars.link_up;
  2229. /* offline tests are not supported in MF mode */
  2230. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2231. int port = BP_PORT(bp);
  2232. u32 val;
  2233. /* save current value of input enable for TX port IF */
  2234. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2235. /* disable input for TX port IF */
  2236. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2237. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2238. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2239. if (rc) {
  2240. etest->flags |= ETH_TEST_FL_FAILED;
  2241. DP(BNX2X_MSG_ETHTOOL,
  2242. "Can't perform self-test, nic_load (for offline) failed\n");
  2243. return;
  2244. }
  2245. /* wait until link state is restored */
  2246. bnx2x_wait_for_link(bp, 1, is_serdes);
  2247. if (bnx2x_test_registers(bp) != 0) {
  2248. buf[0] = 1;
  2249. etest->flags |= ETH_TEST_FL_FAILED;
  2250. }
  2251. if (bnx2x_test_memory(bp) != 0) {
  2252. buf[1] = 1;
  2253. etest->flags |= ETH_TEST_FL_FAILED;
  2254. }
  2255. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2256. if (buf[2] != 0)
  2257. etest->flags |= ETH_TEST_FL_FAILED;
  2258. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2259. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2260. if (buf[3] != 0)
  2261. etest->flags |= ETH_TEST_FL_FAILED;
  2262. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2263. }
  2264. bnx2x_nic_unload(bp, UNLOAD_NORMAL, false);
  2265. /* restore input for TX port IF */
  2266. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2267. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2268. if (rc) {
  2269. etest->flags |= ETH_TEST_FL_FAILED;
  2270. DP(BNX2X_MSG_ETHTOOL,
  2271. "Can't perform self-test, nic_load (for online) failed\n");
  2272. return;
  2273. }
  2274. /* wait until link state is restored */
  2275. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2276. }
  2277. if (bnx2x_test_nvram(bp) != 0) {
  2278. if (!IS_MF(bp))
  2279. buf[4] = 1;
  2280. else
  2281. buf[0] = 1;
  2282. etest->flags |= ETH_TEST_FL_FAILED;
  2283. }
  2284. if (bnx2x_test_intr(bp) != 0) {
  2285. if (!IS_MF(bp))
  2286. buf[5] = 1;
  2287. else
  2288. buf[1] = 1;
  2289. etest->flags |= ETH_TEST_FL_FAILED;
  2290. }
  2291. if (link_up) {
  2292. cnt = 100;
  2293. while (bnx2x_link_test(bp, is_serdes) && --cnt)
  2294. msleep(20);
  2295. }
  2296. if (!cnt) {
  2297. if (!IS_MF(bp))
  2298. buf[6] = 1;
  2299. else
  2300. buf[2] = 1;
  2301. etest->flags |= ETH_TEST_FL_FAILED;
  2302. }
  2303. }
  2304. #define IS_PORT_STAT(i) \
  2305. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2306. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2307. #define IS_MF_MODE_STAT(bp) \
  2308. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2309. /* ethtool statistics are displayed for all regular ethernet queues and the
  2310. * fcoe L2 queue if not disabled
  2311. */
  2312. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2313. {
  2314. return BNX2X_NUM_ETH_QUEUES(bp);
  2315. }
  2316. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2317. {
  2318. struct bnx2x *bp = netdev_priv(dev);
  2319. int i, num_stats;
  2320. switch (stringset) {
  2321. case ETH_SS_STATS:
  2322. if (is_multi(bp)) {
  2323. num_stats = bnx2x_num_stat_queues(bp) *
  2324. BNX2X_NUM_Q_STATS;
  2325. } else
  2326. num_stats = 0;
  2327. if (IS_MF_MODE_STAT(bp)) {
  2328. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2329. if (IS_FUNC_STAT(i))
  2330. num_stats++;
  2331. } else
  2332. num_stats += BNX2X_NUM_STATS;
  2333. return num_stats;
  2334. case ETH_SS_TEST:
  2335. return BNX2X_NUM_TESTS(bp);
  2336. default:
  2337. return -EINVAL;
  2338. }
  2339. }
  2340. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2341. {
  2342. struct bnx2x *bp = netdev_priv(dev);
  2343. int i, j, k, start;
  2344. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2345. switch (stringset) {
  2346. case ETH_SS_STATS:
  2347. k = 0;
  2348. if (is_multi(bp)) {
  2349. for_each_eth_queue(bp, i) {
  2350. memset(queue_name, 0, sizeof(queue_name));
  2351. sprintf(queue_name, "%d", i);
  2352. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2353. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2354. ETH_GSTRING_LEN,
  2355. bnx2x_q_stats_arr[j].string,
  2356. queue_name);
  2357. k += BNX2X_NUM_Q_STATS;
  2358. }
  2359. }
  2360. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2361. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2362. continue;
  2363. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2364. bnx2x_stats_arr[i].string);
  2365. j++;
  2366. }
  2367. break;
  2368. case ETH_SS_TEST:
  2369. /* First 4 tests cannot be done in MF mode */
  2370. if (!IS_MF(bp))
  2371. start = 0;
  2372. else
  2373. start = 4;
  2374. memcpy(buf, bnx2x_tests_str_arr + start,
  2375. ETH_GSTRING_LEN * BNX2X_NUM_TESTS(bp));
  2376. }
  2377. }
  2378. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2379. struct ethtool_stats *stats, u64 *buf)
  2380. {
  2381. struct bnx2x *bp = netdev_priv(dev);
  2382. u32 *hw_stats, *offset;
  2383. int i, j, k = 0;
  2384. if (is_multi(bp)) {
  2385. for_each_eth_queue(bp, i) {
  2386. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2387. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2388. if (bnx2x_q_stats_arr[j].size == 0) {
  2389. /* skip this counter */
  2390. buf[k + j] = 0;
  2391. continue;
  2392. }
  2393. offset = (hw_stats +
  2394. bnx2x_q_stats_arr[j].offset);
  2395. if (bnx2x_q_stats_arr[j].size == 4) {
  2396. /* 4-byte counter */
  2397. buf[k + j] = (u64) *offset;
  2398. continue;
  2399. }
  2400. /* 8-byte counter */
  2401. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2402. }
  2403. k += BNX2X_NUM_Q_STATS;
  2404. }
  2405. }
  2406. hw_stats = (u32 *)&bp->eth_stats;
  2407. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2408. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2409. continue;
  2410. if (bnx2x_stats_arr[i].size == 0) {
  2411. /* skip this counter */
  2412. buf[k + j] = 0;
  2413. j++;
  2414. continue;
  2415. }
  2416. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2417. if (bnx2x_stats_arr[i].size == 4) {
  2418. /* 4-byte counter */
  2419. buf[k + j] = (u64) *offset;
  2420. j++;
  2421. continue;
  2422. }
  2423. /* 8-byte counter */
  2424. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2425. j++;
  2426. }
  2427. }
  2428. static int bnx2x_set_phys_id(struct net_device *dev,
  2429. enum ethtool_phys_id_state state)
  2430. {
  2431. struct bnx2x *bp = netdev_priv(dev);
  2432. if (!netif_running(dev)) {
  2433. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2434. "cannot access eeprom when the interface is down\n");
  2435. return -EAGAIN;
  2436. }
  2437. if (!bp->port.pmf) {
  2438. DP(BNX2X_MSG_ETHTOOL, "Interface is not pmf\n");
  2439. return -EOPNOTSUPP;
  2440. }
  2441. switch (state) {
  2442. case ETHTOOL_ID_ACTIVE:
  2443. return 1; /* cycle on/off once per second */
  2444. case ETHTOOL_ID_ON:
  2445. bnx2x_acquire_phy_lock(bp);
  2446. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2447. LED_MODE_ON, SPEED_1000);
  2448. bnx2x_release_phy_lock(bp);
  2449. break;
  2450. case ETHTOOL_ID_OFF:
  2451. bnx2x_acquire_phy_lock(bp);
  2452. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2453. LED_MODE_FRONT_PANEL_OFF, 0);
  2454. bnx2x_release_phy_lock(bp);
  2455. break;
  2456. case ETHTOOL_ID_INACTIVE:
  2457. bnx2x_acquire_phy_lock(bp);
  2458. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2459. LED_MODE_OPER,
  2460. bp->link_vars.line_speed);
  2461. bnx2x_release_phy_lock(bp);
  2462. }
  2463. return 0;
  2464. }
  2465. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2466. {
  2467. switch (info->flow_type) {
  2468. case TCP_V4_FLOW:
  2469. case TCP_V6_FLOW:
  2470. info->data = RXH_IP_SRC | RXH_IP_DST |
  2471. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2472. break;
  2473. case UDP_V4_FLOW:
  2474. if (bp->rss_conf_obj.udp_rss_v4)
  2475. info->data = RXH_IP_SRC | RXH_IP_DST |
  2476. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2477. else
  2478. info->data = RXH_IP_SRC | RXH_IP_DST;
  2479. break;
  2480. case UDP_V6_FLOW:
  2481. if (bp->rss_conf_obj.udp_rss_v6)
  2482. info->data = RXH_IP_SRC | RXH_IP_DST |
  2483. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2484. else
  2485. info->data = RXH_IP_SRC | RXH_IP_DST;
  2486. break;
  2487. case IPV4_FLOW:
  2488. case IPV6_FLOW:
  2489. info->data = RXH_IP_SRC | RXH_IP_DST;
  2490. break;
  2491. default:
  2492. info->data = 0;
  2493. break;
  2494. }
  2495. return 0;
  2496. }
  2497. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2498. u32 *rules __always_unused)
  2499. {
  2500. struct bnx2x *bp = netdev_priv(dev);
  2501. switch (info->cmd) {
  2502. case ETHTOOL_GRXRINGS:
  2503. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2504. return 0;
  2505. case ETHTOOL_GRXFH:
  2506. return bnx2x_get_rss_flags(bp, info);
  2507. default:
  2508. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2509. return -EOPNOTSUPP;
  2510. }
  2511. }
  2512. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2513. {
  2514. int udp_rss_requested;
  2515. DP(BNX2X_MSG_ETHTOOL,
  2516. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2517. info->flow_type, info->data);
  2518. switch (info->flow_type) {
  2519. case TCP_V4_FLOW:
  2520. case TCP_V6_FLOW:
  2521. /* For TCP only 4-tupple hash is supported */
  2522. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2523. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2524. DP(BNX2X_MSG_ETHTOOL,
  2525. "Command parameters not supported\n");
  2526. return -EINVAL;
  2527. } else {
  2528. return 0;
  2529. }
  2530. case UDP_V4_FLOW:
  2531. case UDP_V6_FLOW:
  2532. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2533. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2534. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2535. udp_rss_requested = 1;
  2536. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2537. udp_rss_requested = 0;
  2538. else
  2539. return -EINVAL;
  2540. if ((info->flow_type == UDP_V4_FLOW) &&
  2541. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2542. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2543. DP(BNX2X_MSG_ETHTOOL,
  2544. "rss re-configured, UDP 4-tupple %s\n",
  2545. udp_rss_requested ? "enabled" : "disabled");
  2546. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2547. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2548. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2549. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2550. DP(BNX2X_MSG_ETHTOOL,
  2551. "rss re-configured, UDP 4-tupple %s\n",
  2552. udp_rss_requested ? "enabled" : "disabled");
  2553. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2554. } else {
  2555. return 0;
  2556. }
  2557. case IPV4_FLOW:
  2558. case IPV6_FLOW:
  2559. /* For IP only 2-tupple hash is supported */
  2560. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2561. DP(BNX2X_MSG_ETHTOOL,
  2562. "Command parameters not supported\n");
  2563. return -EINVAL;
  2564. } else {
  2565. return 0;
  2566. }
  2567. case SCTP_V4_FLOW:
  2568. case AH_ESP_V4_FLOW:
  2569. case AH_V4_FLOW:
  2570. case ESP_V4_FLOW:
  2571. case SCTP_V6_FLOW:
  2572. case AH_ESP_V6_FLOW:
  2573. case AH_V6_FLOW:
  2574. case ESP_V6_FLOW:
  2575. case IP_USER_FLOW:
  2576. case ETHER_FLOW:
  2577. /* RSS is not supported for these protocols */
  2578. if (info->data) {
  2579. DP(BNX2X_MSG_ETHTOOL,
  2580. "Command parameters not supported\n");
  2581. return -EINVAL;
  2582. } else {
  2583. return 0;
  2584. }
  2585. default:
  2586. return -EINVAL;
  2587. }
  2588. }
  2589. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2590. {
  2591. struct bnx2x *bp = netdev_priv(dev);
  2592. switch (info->cmd) {
  2593. case ETHTOOL_SRXFH:
  2594. return bnx2x_set_rss_flags(bp, info);
  2595. default:
  2596. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2597. return -EOPNOTSUPP;
  2598. }
  2599. }
  2600. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2601. {
  2602. return T_ETH_INDIRECTION_TABLE_SIZE;
  2603. }
  2604. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2605. {
  2606. struct bnx2x *bp = netdev_priv(dev);
  2607. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2608. size_t i;
  2609. /* Get the current configuration of the RSS indirection table */
  2610. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2611. /*
  2612. * We can't use a memcpy() as an internal storage of an
  2613. * indirection table is a u8 array while indir->ring_index
  2614. * points to an array of u32.
  2615. *
  2616. * Indirection table contains the FW Client IDs, so we need to
  2617. * align the returned table to the Client ID of the leading RSS
  2618. * queue.
  2619. */
  2620. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2621. indir[i] = ind_table[i] - bp->fp->cl_id;
  2622. return 0;
  2623. }
  2624. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2625. {
  2626. struct bnx2x *bp = netdev_priv(dev);
  2627. size_t i;
  2628. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2629. /*
  2630. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2631. * as an internal storage of an indirection table is a u8 array
  2632. * while indir->ring_index points to an array of u32.
  2633. *
  2634. * Indirection table contains the FW Client IDs, so we need to
  2635. * align the received table to the Client ID of the leading RSS
  2636. * queue
  2637. */
  2638. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2639. }
  2640. return bnx2x_config_rss_eth(bp, false);
  2641. }
  2642. /**
  2643. * bnx2x_get_channels - gets the number of RSS queues.
  2644. *
  2645. * @dev: net device
  2646. * @channels: returns the number of max / current queues
  2647. */
  2648. static void bnx2x_get_channels(struct net_device *dev,
  2649. struct ethtool_channels *channels)
  2650. {
  2651. struct bnx2x *bp = netdev_priv(dev);
  2652. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2653. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2654. }
  2655. /**
  2656. * bnx2x_change_num_queues - change the number of RSS queues.
  2657. *
  2658. * @bp: bnx2x private structure
  2659. *
  2660. * Re-configure interrupt mode to get the new number of MSI-X
  2661. * vectors and re-add NAPI objects.
  2662. */
  2663. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2664. {
  2665. bnx2x_disable_msi(bp);
  2666. bp->num_ethernet_queues = num_rss;
  2667. bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
  2668. BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
  2669. bnx2x_set_int_mode(bp);
  2670. }
  2671. /**
  2672. * bnx2x_set_channels - sets the number of RSS queues.
  2673. *
  2674. * @dev: net device
  2675. * @channels: includes the number of queues requested
  2676. */
  2677. static int bnx2x_set_channels(struct net_device *dev,
  2678. struct ethtool_channels *channels)
  2679. {
  2680. struct bnx2x *bp = netdev_priv(dev);
  2681. DP(BNX2X_MSG_ETHTOOL,
  2682. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2683. channels->rx_count, channels->tx_count, channels->other_count,
  2684. channels->combined_count);
  2685. /* We don't support separate rx / tx channels.
  2686. * We don't allow setting 'other' channels.
  2687. */
  2688. if (channels->rx_count || channels->tx_count || channels->other_count
  2689. || (channels->combined_count == 0) ||
  2690. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2691. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2692. return -EINVAL;
  2693. }
  2694. /* Check if there was a change in the active parameters */
  2695. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2696. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2697. return 0;
  2698. }
  2699. /* Set the requested number of queues in bp context.
  2700. * Note that the actual number of queues created during load may be
  2701. * less than requested if memory is low.
  2702. */
  2703. if (unlikely(!netif_running(dev))) {
  2704. bnx2x_change_num_queues(bp, channels->combined_count);
  2705. return 0;
  2706. }
  2707. bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
  2708. bnx2x_change_num_queues(bp, channels->combined_count);
  2709. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2710. }
  2711. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2712. .get_settings = bnx2x_get_settings,
  2713. .set_settings = bnx2x_set_settings,
  2714. .get_drvinfo = bnx2x_get_drvinfo,
  2715. .get_regs_len = bnx2x_get_regs_len,
  2716. .get_regs = bnx2x_get_regs,
  2717. .get_dump_flag = bnx2x_get_dump_flag,
  2718. .get_dump_data = bnx2x_get_dump_data,
  2719. .set_dump = bnx2x_set_dump,
  2720. .get_wol = bnx2x_get_wol,
  2721. .set_wol = bnx2x_set_wol,
  2722. .get_msglevel = bnx2x_get_msglevel,
  2723. .set_msglevel = bnx2x_set_msglevel,
  2724. .nway_reset = bnx2x_nway_reset,
  2725. .get_link = bnx2x_get_link,
  2726. .get_eeprom_len = bnx2x_get_eeprom_len,
  2727. .get_eeprom = bnx2x_get_eeprom,
  2728. .set_eeprom = bnx2x_set_eeprom,
  2729. .get_coalesce = bnx2x_get_coalesce,
  2730. .set_coalesce = bnx2x_set_coalesce,
  2731. .get_ringparam = bnx2x_get_ringparam,
  2732. .set_ringparam = bnx2x_set_ringparam,
  2733. .get_pauseparam = bnx2x_get_pauseparam,
  2734. .set_pauseparam = bnx2x_set_pauseparam,
  2735. .self_test = bnx2x_self_test,
  2736. .get_sset_count = bnx2x_get_sset_count,
  2737. .get_strings = bnx2x_get_strings,
  2738. .set_phys_id = bnx2x_set_phys_id,
  2739. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2740. .get_rxnfc = bnx2x_get_rxnfc,
  2741. .set_rxnfc = bnx2x_set_rxnfc,
  2742. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2743. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2744. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2745. .get_channels = bnx2x_get_channels,
  2746. .set_channels = bnx2x_set_channels,
  2747. .get_module_info = bnx2x_get_module_info,
  2748. .get_module_eeprom = bnx2x_get_module_eeprom,
  2749. .get_eee = bnx2x_get_eee,
  2750. .set_eee = bnx2x_set_eee,
  2751. .get_ts_info = ethtool_op_get_ts_info,
  2752. };
  2753. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  2754. {
  2755. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2756. }