iwl-trans-pcie-tx.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/slab.h>
  31. #include <linux/sched.h>
  32. #include "iwl-debug.h"
  33. #include "iwl-csr.h"
  34. #include "iwl-prph.h"
  35. #include "iwl-io.h"
  36. #include "iwl-agn-hw.h"
  37. #include "iwl-trans-pcie-int.h"
  38. #define IWL_TX_CRC_SIZE 4
  39. #define IWL_TX_DELIMITER_SIZE 4
  40. /**
  41. * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  42. */
  43. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  44. struct iwl_tx_queue *txq,
  45. u16 byte_cnt)
  46. {
  47. struct iwlagn_scd_bc_tbl *scd_bc_tbl;
  48. struct iwl_trans_pcie *trans_pcie =
  49. IWL_TRANS_GET_PCIE_TRANS(trans);
  50. int write_ptr = txq->q.write_ptr;
  51. int txq_id = txq->q.id;
  52. u8 sec_ctl = 0;
  53. u8 sta_id = 0;
  54. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  55. __le16 bc_ent;
  56. struct iwl_tx_cmd *tx_cmd =
  57. (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
  58. scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  59. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  60. sta_id = tx_cmd->sta_id;
  61. sec_ctl = tx_cmd->sec_ctl;
  62. switch (sec_ctl & TX_CMD_SEC_MSK) {
  63. case TX_CMD_SEC_CCM:
  64. len += CCMP_MIC_LEN;
  65. break;
  66. case TX_CMD_SEC_TKIP:
  67. len += TKIP_ICV_LEN;
  68. break;
  69. case TX_CMD_SEC_WEP:
  70. len += WEP_IV_LEN + WEP_ICV_LEN;
  71. break;
  72. }
  73. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  74. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  75. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  76. scd_bc_tbl[txq_id].
  77. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  78. }
  79. /**
  80. * iwl_txq_update_write_ptr - Send new write index to hardware
  81. */
  82. void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
  83. {
  84. u32 reg = 0;
  85. int txq_id = txq->q.id;
  86. if (txq->need_update == 0)
  87. return;
  88. if (hw_params(trans).shadow_reg_enable) {
  89. /* shadow register enabled */
  90. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  91. txq->q.write_ptr | (txq_id << 8));
  92. } else {
  93. /* if we're trying to save power */
  94. if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
  95. /* wake up nic if it's powered down ...
  96. * uCode will wake up, and interrupt us again, so next
  97. * time we'll skip this part. */
  98. reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
  99. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  100. IWL_DEBUG_INFO(trans,
  101. "Tx queue %d requesting wakeup,"
  102. " GP1 = 0x%x\n", txq_id, reg);
  103. iwl_set_bit(bus(trans), CSR_GP_CNTRL,
  104. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  105. return;
  106. }
  107. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  108. txq->q.write_ptr | (txq_id << 8));
  109. /*
  110. * else not in power-save mode,
  111. * uCode will never sleep when we're
  112. * trying to tx (during RFKILL, we're not trying to tx).
  113. */
  114. } else
  115. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  116. txq->q.write_ptr | (txq_id << 8));
  117. }
  118. txq->need_update = 0;
  119. }
  120. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  121. {
  122. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  123. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  124. if (sizeof(dma_addr_t) > sizeof(u32))
  125. addr |=
  126. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  127. return addr;
  128. }
  129. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  130. {
  131. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  132. return le16_to_cpu(tb->hi_n_len) >> 4;
  133. }
  134. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  135. dma_addr_t addr, u16 len)
  136. {
  137. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  138. u16 hi_n_len = len << 4;
  139. put_unaligned_le32(addr, &tb->lo);
  140. if (sizeof(dma_addr_t) > sizeof(u32))
  141. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  142. tb->hi_n_len = cpu_to_le16(hi_n_len);
  143. tfd->num_tbs = idx + 1;
  144. }
  145. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  146. {
  147. return tfd->num_tbs & 0x1f;
  148. }
  149. static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
  150. struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
  151. {
  152. int i;
  153. int num_tbs;
  154. /* Sanity check on number of chunks */
  155. num_tbs = iwl_tfd_get_num_tbs(tfd);
  156. if (num_tbs >= IWL_NUM_OF_TBS) {
  157. IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
  158. /* @todo issue fatal error, it is quite serious situation */
  159. return;
  160. }
  161. /* Unmap tx_cmd */
  162. if (num_tbs)
  163. dma_unmap_single(bus(trans)->dev,
  164. dma_unmap_addr(meta, mapping),
  165. dma_unmap_len(meta, len),
  166. DMA_BIDIRECTIONAL);
  167. /* Unmap chunks, if any. */
  168. for (i = 1; i < num_tbs; i++)
  169. dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
  170. iwl_tfd_tb_get_len(tfd, i), dma_dir);
  171. }
  172. /**
  173. * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  174. * @trans - transport private data
  175. * @txq - tx queue
  176. * @index - the index of the TFD to be freed
  177. *@dma_dir - the direction of the DMA mapping
  178. *
  179. * Does NOT advance any TFD circular buffer read/write indexes
  180. * Does NOT free the TFD itself (which is within circular buffer)
  181. */
  182. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  183. int index, enum dma_data_direction dma_dir)
  184. {
  185. struct iwl_tfd *tfd_tmp = txq->tfds;
  186. iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
  187. /* free SKB */
  188. if (txq->skbs) {
  189. struct sk_buff *skb;
  190. skb = txq->skbs[index];
  191. /* Can be called from irqs-disabled context
  192. * If skb is not NULL, it means that the whole queue is being
  193. * freed and that the queue is not empty - free the skb
  194. */
  195. if (skb) {
  196. iwl_free_skb(priv(trans), skb);
  197. txq->skbs[index] = NULL;
  198. }
  199. }
  200. }
  201. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  202. struct iwl_tx_queue *txq,
  203. dma_addr_t addr, u16 len,
  204. u8 reset)
  205. {
  206. struct iwl_queue *q;
  207. struct iwl_tfd *tfd, *tfd_tmp;
  208. u32 num_tbs;
  209. q = &txq->q;
  210. tfd_tmp = txq->tfds;
  211. tfd = &tfd_tmp[q->write_ptr];
  212. if (reset)
  213. memset(tfd, 0, sizeof(*tfd));
  214. num_tbs = iwl_tfd_get_num_tbs(tfd);
  215. /* Each TFD can point to a maximum 20 Tx buffers */
  216. if (num_tbs >= IWL_NUM_OF_TBS) {
  217. IWL_ERR(trans, "Error can not send more than %d chunks\n",
  218. IWL_NUM_OF_TBS);
  219. return -EINVAL;
  220. }
  221. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  222. return -EINVAL;
  223. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  224. IWL_ERR(trans, "Unaligned address = %llx\n",
  225. (unsigned long long)addr);
  226. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  227. return 0;
  228. }
  229. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  230. * DMA services
  231. *
  232. * Theory of operation
  233. *
  234. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  235. * of buffer descriptors, each of which points to one or more data buffers for
  236. * the device to read from or fill. Driver and device exchange status of each
  237. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  238. * entries in each circular buffer, to protect against confusing empty and full
  239. * queue states.
  240. *
  241. * The device reads or writes the data in the queues via the device's several
  242. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  243. *
  244. * For Tx queue, there are low mark and high mark limits. If, after queuing
  245. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  246. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  247. * Tx queue resumed.
  248. *
  249. ***************************************************/
  250. int iwl_queue_space(const struct iwl_queue *q)
  251. {
  252. int s = q->read_ptr - q->write_ptr;
  253. if (q->read_ptr > q->write_ptr)
  254. s -= q->n_bd;
  255. if (s <= 0)
  256. s += q->n_window;
  257. /* keep some reserve to not confuse empty and full situations */
  258. s -= 2;
  259. if (s < 0)
  260. s = 0;
  261. return s;
  262. }
  263. /**
  264. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  265. */
  266. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
  267. {
  268. q->n_bd = count;
  269. q->n_window = slots_num;
  270. q->id = id;
  271. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  272. * and iwl_queue_dec_wrap are broken. */
  273. if (WARN_ON(!is_power_of_2(count)))
  274. return -EINVAL;
  275. /* slots_num must be power-of-two size, otherwise
  276. * get_cmd_index is broken. */
  277. if (WARN_ON(!is_power_of_2(slots_num)))
  278. return -EINVAL;
  279. q->low_mark = q->n_window / 4;
  280. if (q->low_mark < 4)
  281. q->low_mark = 4;
  282. q->high_mark = q->n_window / 8;
  283. if (q->high_mark < 2)
  284. q->high_mark = 2;
  285. q->write_ptr = q->read_ptr = 0;
  286. return 0;
  287. }
  288. static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
  289. struct iwl_tx_queue *txq)
  290. {
  291. struct iwl_trans_pcie *trans_pcie =
  292. IWL_TRANS_GET_PCIE_TRANS(trans);
  293. struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  294. int txq_id = txq->q.id;
  295. int read_ptr = txq->q.read_ptr;
  296. u8 sta_id = 0;
  297. __le16 bc_ent;
  298. struct iwl_tx_cmd *tx_cmd =
  299. (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
  300. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  301. if (txq_id != trans->shrd->cmd_queue)
  302. sta_id = tx_cmd->sta_id;
  303. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  304. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  305. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  306. scd_bc_tbl[txq_id].
  307. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  308. }
  309. static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
  310. u16 txq_id)
  311. {
  312. u32 tbl_dw_addr;
  313. u32 tbl_dw;
  314. u16 scd_q2ratid;
  315. struct iwl_trans_pcie *trans_pcie =
  316. IWL_TRANS_GET_PCIE_TRANS(trans);
  317. scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  318. tbl_dw_addr = trans_pcie->scd_base_addr +
  319. SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
  320. tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
  321. if (txq_id & 0x1)
  322. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  323. else
  324. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  325. iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
  326. return 0;
  327. }
  328. static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
  329. {
  330. /* Simply stop the queue, but don't change any configuration;
  331. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  332. iwl_write_prph(bus(trans),
  333. SCD_QUEUE_STATUS_BITS(txq_id),
  334. (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  335. (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  336. }
  337. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
  338. int txq_id, u32 index)
  339. {
  340. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  341. (index & 0xff) | (txq_id << 8));
  342. iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
  343. }
  344. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  345. struct iwl_tx_queue *txq,
  346. int tx_fifo_id, int scd_retry)
  347. {
  348. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  349. int txq_id = txq->q.id;
  350. int active =
  351. test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
  352. iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
  353. (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  354. (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
  355. (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
  356. SCD_QUEUE_STTS_REG_MSK);
  357. txq->sched_retry = scd_retry;
  358. IWL_DEBUG_TX_QUEUES(trans, "%s %s Queue %d on FIFO %d\n",
  359. active ? "Activate" : "Deactivate",
  360. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  361. }
  362. static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
  363. u8 ctx, u16 tid)
  364. {
  365. const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
  366. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  367. return ac_to_fifo[tid_to_ac[tid]];
  368. /* no support for TIDs 8-15 yet */
  369. return -EINVAL;
  370. }
  371. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
  372. enum iwl_rxon_context_id ctx, int sta_id,
  373. int tid, int frame_limit, u16 ssn)
  374. {
  375. int tx_fifo, txq_id;
  376. u16 ra_tid;
  377. unsigned long flags;
  378. struct iwl_trans_pcie *trans_pcie =
  379. IWL_TRANS_GET_PCIE_TRANS(trans);
  380. if (WARN_ON(sta_id == IWL_INVALID_STATION))
  381. return;
  382. if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
  383. return;
  384. tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
  385. if (WARN_ON(tx_fifo < 0)) {
  386. IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
  387. return;
  388. }
  389. txq_id = trans->shrd->tid_data[sta_id][tid].agg.txq_id;
  390. ra_tid = BUILD_RAxTID(sta_id, tid);
  391. spin_lock_irqsave(&trans->shrd->lock, flags);
  392. /* Stop this Tx queue before configuring it */
  393. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  394. /* Map receiver-address / traffic-ID to this queue */
  395. iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
  396. /* Set this queue as a chain-building queue */
  397. iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
  398. /* enable aggregations for the queue */
  399. iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
  400. /* Place first TFD at index corresponding to start sequence number.
  401. * Assumes that ssn_idx is valid (!= 0xFFF) */
  402. trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
  403. trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
  404. iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
  405. /* Set up Tx window size and frame limit for this queue */
  406. iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
  407. SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  408. sizeof(u32),
  409. ((frame_limit <<
  410. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  411. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  412. ((frame_limit <<
  413. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  414. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  415. iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  416. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  417. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  418. tx_fifo, 1);
  419. trans_pcie->txq[txq_id].sta_id = sta_id;
  420. trans_pcie->txq[txq_id].tid = tid;
  421. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  422. }
  423. /*
  424. * Find first available (lowest unused) Tx Queue, mark it "active".
  425. * Called only when finding queue for aggregation.
  426. * Should never return anything < 7, because they should already
  427. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  428. */
  429. static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
  430. {
  431. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  432. int txq_id;
  433. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
  434. if (!test_and_set_bit(txq_id,
  435. &trans_pcie->txq_ctx_active_msk))
  436. return txq_id;
  437. return -1;
  438. }
  439. int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
  440. int sta_id, int tid)
  441. {
  442. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  443. int txq_id;
  444. txq_id = iwlagn_txq_ctx_activate_free(trans);
  445. if (txq_id == -1) {
  446. IWL_ERR(trans, "No free aggregation queue available\n");
  447. return -ENXIO;
  448. }
  449. trans->shrd->tid_data[sta_id][tid].agg.txq_id = txq_id;
  450. iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
  451. return 0;
  452. }
  453. int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
  454. {
  455. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  456. /* TODO: the transport layer shouldn't access the tid_data */
  457. int txq_id = trans->shrd->tid_data[sta_id][tid].agg.txq_id;
  458. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  459. (IWLAGN_FIRST_AMPDU_QUEUE +
  460. hw_params(trans).num_ampdu_queues <= txq_id)) {
  461. IWL_ERR(trans,
  462. "queue number out of range: %d, must be %d to %d\n",
  463. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  464. IWLAGN_FIRST_AMPDU_QUEUE +
  465. hw_params(trans).num_ampdu_queues - 1);
  466. return -EINVAL;
  467. }
  468. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  469. iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
  470. trans_pcie->txq[txq_id].q.read_ptr = 0;
  471. trans_pcie->txq[txq_id].q.write_ptr = 0;
  472. /* supposes that ssn_idx is valid (!= 0xFFF) */
  473. iwl_trans_set_wr_ptrs(trans, txq_id, 0);
  474. iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  475. iwl_txq_ctx_deactivate(trans_pcie, txq_id);
  476. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
  477. return 0;
  478. }
  479. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  480. /**
  481. * iwl_enqueue_hcmd - enqueue a uCode command
  482. * @priv: device private data point
  483. * @cmd: a point to the ucode command structure
  484. *
  485. * The function returns < 0 values to indicate the operation is
  486. * failed. On success, it turns the index (> 0) of command in the
  487. * command queue.
  488. */
  489. static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  490. {
  491. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  492. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  493. struct iwl_queue *q = &txq->q;
  494. struct iwl_device_cmd *out_cmd;
  495. struct iwl_cmd_meta *out_meta;
  496. dma_addr_t phys_addr;
  497. unsigned long flags;
  498. u32 idx;
  499. u16 copy_size, cmd_size;
  500. bool is_ct_kill = false;
  501. bool had_nocopy = false;
  502. int i;
  503. u8 *cmd_dest;
  504. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  505. const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
  506. int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
  507. int trace_idx;
  508. #endif
  509. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  510. IWL_WARN(trans, "fw recovery, no hcmd send\n");
  511. return -EIO;
  512. }
  513. if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
  514. !(cmd->flags & CMD_ON_DEMAND)) {
  515. IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
  516. return -EIO;
  517. }
  518. copy_size = sizeof(out_cmd->hdr);
  519. cmd_size = sizeof(out_cmd->hdr);
  520. /* need one for the header if the first is NOCOPY */
  521. BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
  522. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  523. if (!cmd->len[i])
  524. continue;
  525. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
  526. had_nocopy = true;
  527. } else {
  528. /* NOCOPY must not be followed by normal! */
  529. if (WARN_ON(had_nocopy))
  530. return -EINVAL;
  531. copy_size += cmd->len[i];
  532. }
  533. cmd_size += cmd->len[i];
  534. }
  535. /*
  536. * If any of the command structures end up being larger than
  537. * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
  538. * allocated into separate TFDs, then we will need to
  539. * increase the size of the buffers.
  540. */
  541. if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
  542. return -EINVAL;
  543. if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
  544. IWL_WARN(trans, "Not sending command - %s KILL\n",
  545. iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
  546. return -EIO;
  547. }
  548. spin_lock_irqsave(&trans->hcmd_lock, flags);
  549. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  550. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  551. IWL_ERR(trans, "No space in command queue\n");
  552. is_ct_kill = iwl_check_for_ct_kill(priv(trans));
  553. if (!is_ct_kill) {
  554. IWL_ERR(trans, "Restarting adapter queue is full\n");
  555. iwlagn_fw_error(priv(trans), false);
  556. }
  557. return -ENOSPC;
  558. }
  559. idx = get_cmd_index(q, q->write_ptr);
  560. out_cmd = txq->cmd[idx];
  561. out_meta = &txq->meta[idx];
  562. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  563. if (cmd->flags & CMD_WANT_SKB)
  564. out_meta->source = cmd;
  565. /* set up the header */
  566. out_cmd->hdr.cmd = cmd->id;
  567. out_cmd->hdr.flags = 0;
  568. out_cmd->hdr.sequence =
  569. cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
  570. INDEX_TO_SEQ(q->write_ptr));
  571. /* and copy the data that needs to be copied */
  572. cmd_dest = out_cmd->payload;
  573. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  574. if (!cmd->len[i])
  575. continue;
  576. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
  577. break;
  578. memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
  579. cmd_dest += cmd->len[i];
  580. }
  581. IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
  582. "%d bytes at %d[%d]:%d\n",
  583. get_cmd_string(out_cmd->hdr.cmd),
  584. out_cmd->hdr.cmd,
  585. le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
  586. q->write_ptr, idx, trans->shrd->cmd_queue);
  587. phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
  588. DMA_BIDIRECTIONAL);
  589. if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
  590. idx = -ENOMEM;
  591. goto out;
  592. }
  593. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  594. dma_unmap_len_set(out_meta, len, copy_size);
  595. iwlagn_txq_attach_buf_to_tfd(trans, txq,
  596. phys_addr, copy_size, 1);
  597. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  598. trace_bufs[0] = &out_cmd->hdr;
  599. trace_lens[0] = copy_size;
  600. trace_idx = 1;
  601. #endif
  602. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  603. if (!cmd->len[i])
  604. continue;
  605. if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
  606. continue;
  607. phys_addr = dma_map_single(bus(trans)->dev,
  608. (void *)cmd->data[i],
  609. cmd->len[i], DMA_BIDIRECTIONAL);
  610. if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
  611. iwlagn_unmap_tfd(trans, out_meta,
  612. &txq->tfds[q->write_ptr],
  613. DMA_BIDIRECTIONAL);
  614. idx = -ENOMEM;
  615. goto out;
  616. }
  617. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  618. cmd->len[i], 0);
  619. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  620. trace_bufs[trace_idx] = cmd->data[i];
  621. trace_lens[trace_idx] = cmd->len[i];
  622. trace_idx++;
  623. #endif
  624. }
  625. out_meta->flags = cmd->flags;
  626. txq->need_update = 1;
  627. /* check that tracing gets all possible blocks */
  628. BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
  629. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  630. trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
  631. trace_bufs[0], trace_lens[0],
  632. trace_bufs[1], trace_lens[1],
  633. trace_bufs[2], trace_lens[2]);
  634. #endif
  635. /* Increment and update queue's write index */
  636. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  637. iwl_txq_update_write_ptr(trans, txq);
  638. out:
  639. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  640. return idx;
  641. }
  642. /**
  643. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  644. *
  645. * When FW advances 'R' index, all entries between old and new 'R' index
  646. * need to be reclaimed. As result, some free space forms. If there is
  647. * enough free space (> low mark), wake the stack that feeds us.
  648. */
  649. static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
  650. int idx)
  651. {
  652. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  653. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  654. struct iwl_queue *q = &txq->q;
  655. int nfreed = 0;
  656. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  657. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  658. "index %d is out of range [0-%d] %d %d.\n", __func__,
  659. txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
  660. return;
  661. }
  662. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  663. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  664. if (nfreed++ > 0) {
  665. IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
  666. q->write_ptr, q->read_ptr);
  667. iwlagn_fw_error(priv(trans), false);
  668. }
  669. }
  670. }
  671. /**
  672. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  673. * @rxb: Rx buffer to reclaim
  674. * @handler_status: return value of the handler of the command
  675. * (put in setup_rx_handlers)
  676. *
  677. * If an Rx buffer has an async callback associated with it the callback
  678. * will be executed. The attached skb (if present) will only be freed
  679. * if the callback returns 1
  680. */
  681. void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
  682. int handler_status)
  683. {
  684. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  685. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  686. int txq_id = SEQ_TO_QUEUE(sequence);
  687. int index = SEQ_TO_INDEX(sequence);
  688. int cmd_index;
  689. struct iwl_device_cmd *cmd;
  690. struct iwl_cmd_meta *meta;
  691. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  692. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  693. unsigned long flags;
  694. /* If a Tx command is being handled and it isn't in the actual
  695. * command queue then there a command routing bug has been introduced
  696. * in the queue management code. */
  697. if (WARN(txq_id != trans->shrd->cmd_queue,
  698. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  699. txq_id, trans->shrd->cmd_queue, sequence,
  700. trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
  701. trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
  702. iwl_print_hex_error(trans, pkt, 32);
  703. return;
  704. }
  705. cmd_index = get_cmd_index(&txq->q, index);
  706. cmd = txq->cmd[cmd_index];
  707. meta = &txq->meta[cmd_index];
  708. txq->time_stamp = jiffies;
  709. iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
  710. DMA_BIDIRECTIONAL);
  711. /* Input error checking is done when commands are added to queue. */
  712. if (meta->flags & CMD_WANT_SKB) {
  713. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  714. meta->source->handler_status = handler_status;
  715. rxb->page = NULL;
  716. }
  717. spin_lock_irqsave(&trans->hcmd_lock, flags);
  718. iwl_hcmd_queue_reclaim(trans, txq_id, index);
  719. if (!(meta->flags & CMD_ASYNC)) {
  720. if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  721. IWL_WARN(trans,
  722. "HCMD_ACTIVE already clear for command %s\n",
  723. get_cmd_string(cmd->hdr.cmd));
  724. }
  725. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  726. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
  727. get_cmd_string(cmd->hdr.cmd));
  728. wake_up(&trans->shrd->wait_command_queue);
  729. }
  730. meta->flags = 0;
  731. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  732. }
  733. #define HOST_COMPLETE_TIMEOUT (2 * HZ)
  734. static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  735. {
  736. int ret;
  737. /* An asynchronous command can not expect an SKB to be set. */
  738. if (WARN_ON(cmd->flags & CMD_WANT_SKB))
  739. return -EINVAL;
  740. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  741. return -EBUSY;
  742. ret = iwl_enqueue_hcmd(trans, cmd);
  743. if (ret < 0) {
  744. IWL_DEBUG_QUIET_RFKILL(trans,
  745. "Error sending %s: enqueue_hcmd failed: %d\n",
  746. get_cmd_string(cmd->id), ret);
  747. return ret;
  748. }
  749. return 0;
  750. }
  751. static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  752. {
  753. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  754. int cmd_idx;
  755. int ret;
  756. lockdep_assert_held(&trans->shrd->mutex);
  757. IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
  758. get_cmd_string(cmd->id));
  759. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  760. return -EBUSY;
  761. if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
  762. IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
  763. get_cmd_string(cmd->id));
  764. return -ECANCELED;
  765. }
  766. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  767. IWL_ERR(trans, "Command %s failed: FW Error\n",
  768. get_cmd_string(cmd->id));
  769. return -EIO;
  770. }
  771. set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  772. IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
  773. get_cmd_string(cmd->id));
  774. cmd_idx = iwl_enqueue_hcmd(trans, cmd);
  775. if (cmd_idx < 0) {
  776. ret = cmd_idx;
  777. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  778. IWL_DEBUG_QUIET_RFKILL(trans,
  779. "Error sending %s: enqueue_hcmd failed: %d\n",
  780. get_cmd_string(cmd->id), ret);
  781. return ret;
  782. }
  783. ret = wait_event_timeout(trans->shrd->wait_command_queue,
  784. !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
  785. HOST_COMPLETE_TIMEOUT);
  786. if (!ret) {
  787. if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  788. struct iwl_tx_queue *txq =
  789. &trans_pcie->txq[trans->shrd->cmd_queue];
  790. struct iwl_queue *q = &txq->q;
  791. IWL_DEBUG_QUIET_RFKILL(trans,
  792. "Error sending %s: time out after %dms.\n",
  793. get_cmd_string(cmd->id),
  794. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  795. IWL_DEBUG_QUIET_RFKILL(trans,
  796. "Current CMD queue read_ptr %d write_ptr %d\n",
  797. q->read_ptr, q->write_ptr);
  798. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  799. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
  800. "%s\n", get_cmd_string(cmd->id));
  801. ret = -ETIMEDOUT;
  802. goto cancel;
  803. }
  804. }
  805. if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
  806. IWL_ERR(trans, "Error: Response NULL in '%s'\n",
  807. get_cmd_string(cmd->id));
  808. ret = -EIO;
  809. goto cancel;
  810. }
  811. return 0;
  812. cancel:
  813. if (cmd->flags & CMD_WANT_SKB) {
  814. /*
  815. * Cancel the CMD_WANT_SKB flag for the cmd in the
  816. * TX cmd queue. Otherwise in case the cmd comes
  817. * in later, it will possibly set an invalid
  818. * address (cmd->meta.source).
  819. */
  820. trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
  821. ~CMD_WANT_SKB;
  822. }
  823. if (cmd->reply_page) {
  824. iwl_free_pages(trans->shrd, cmd->reply_page);
  825. cmd->reply_page = 0;
  826. }
  827. return ret;
  828. }
  829. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  830. {
  831. if (cmd->flags & CMD_ASYNC)
  832. return iwl_send_cmd_async(trans, cmd);
  833. return iwl_send_cmd_sync(trans, cmd);
  834. }
  835. /* Frees buffers until index _not_ inclusive */
  836. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  837. struct sk_buff_head *skbs)
  838. {
  839. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  840. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  841. struct iwl_queue *q = &txq->q;
  842. int last_to_free;
  843. int freed = 0;
  844. /* This function is not meant to release cmd queue*/
  845. if (WARN_ON(txq_id == trans->shrd->cmd_queue))
  846. return 0;
  847. /*Since we free until index _not_ inclusive, the one before index is
  848. * the last we will free. This one must be used */
  849. last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
  850. if ((index >= q->n_bd) ||
  851. (iwl_queue_used(q, last_to_free) == 0)) {
  852. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  853. "last_to_free %d is out of range [0-%d] %d %d.\n",
  854. __func__, txq_id, last_to_free, q->n_bd,
  855. q->write_ptr, q->read_ptr);
  856. return 0;
  857. }
  858. if (WARN_ON(!skb_queue_empty(skbs)))
  859. return 0;
  860. for (;
  861. q->read_ptr != index;
  862. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  863. if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
  864. continue;
  865. __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
  866. txq->skbs[txq->q.read_ptr] = NULL;
  867. iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
  868. iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
  869. freed++;
  870. }
  871. return freed;
  872. }