intel_hdmi.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  39. {
  40. return container_of(encoder, struct intel_hdmi, base.base);
  41. }
  42. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  43. {
  44. return container_of(intel_attached_encoder(connector),
  45. struct intel_hdmi, base);
  46. }
  47. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  48. {
  49. uint8_t *data = (uint8_t *)frame;
  50. uint8_t sum = 0;
  51. unsigned i;
  52. frame->checksum = 0;
  53. frame->ecc = 0;
  54. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  55. sum += data[i];
  56. frame->checksum = 0x100 - sum;
  57. }
  58. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  59. {
  60. switch (frame->type) {
  61. case DIP_TYPE_AVI:
  62. return VIDEO_DIP_SELECT_AVI;
  63. case DIP_TYPE_SPD:
  64. return VIDEO_DIP_SELECT_SPD;
  65. default:
  66. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  67. return 0;
  68. }
  69. }
  70. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  71. {
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. return VIDEO_DIP_ENABLE_AVI;
  75. case DIP_TYPE_SPD:
  76. return VIDEO_DIP_ENABLE_SPD;
  77. default:
  78. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  79. return 0;
  80. }
  81. }
  82. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  83. {
  84. switch (frame->type) {
  85. case DIP_TYPE_AVI:
  86. return VIDEO_DIP_ENABLE_AVI_HSW;
  87. case DIP_TYPE_SPD:
  88. return VIDEO_DIP_ENABLE_SPD_HSW;
  89. default:
  90. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  91. return 0;
  92. }
  93. }
  94. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  95. {
  96. switch (frame->type) {
  97. case DIP_TYPE_AVI:
  98. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  99. case DIP_TYPE_SPD:
  100. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  101. default:
  102. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  103. return 0;
  104. }
  105. }
  106. static void g4x_write_infoframe(struct drm_encoder *encoder,
  107. struct dip_infoframe *frame)
  108. {
  109. uint32_t *data = (uint32_t *)frame;
  110. struct drm_device *dev = encoder->dev;
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. u32 val = I915_READ(VIDEO_DIP_CTL);
  113. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  114. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  115. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  116. val |= g4x_infoframe_index(frame);
  117. val &= ~g4x_infoframe_enable(frame);
  118. I915_WRITE(VIDEO_DIP_CTL, val);
  119. for (i = 0; i < len; i += 4) {
  120. I915_WRITE(VIDEO_DIP_DATA, *data);
  121. data++;
  122. }
  123. val |= g4x_infoframe_enable(frame);
  124. val &= ~VIDEO_DIP_FREQ_MASK;
  125. val |= VIDEO_DIP_FREQ_VSYNC;
  126. I915_WRITE(VIDEO_DIP_CTL, val);
  127. }
  128. static void ibx_write_infoframe(struct drm_encoder *encoder,
  129. struct dip_infoframe *frame)
  130. {
  131. uint32_t *data = (uint32_t *)frame;
  132. struct drm_device *dev = encoder->dev;
  133. struct drm_i915_private *dev_priv = dev->dev_private;
  134. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  135. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  136. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  137. u32 val = I915_READ(reg);
  138. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  139. intel_wait_for_vblank(dev, intel_crtc->pipe);
  140. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  141. val |= g4x_infoframe_index(frame);
  142. val &= ~g4x_infoframe_enable(frame);
  143. I915_WRITE(reg, val);
  144. for (i = 0; i < len; i += 4) {
  145. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  146. data++;
  147. }
  148. val |= g4x_infoframe_enable(frame);
  149. val &= ~VIDEO_DIP_FREQ_MASK;
  150. val |= VIDEO_DIP_FREQ_VSYNC;
  151. I915_WRITE(reg, val);
  152. }
  153. static void cpt_write_infoframe(struct drm_encoder *encoder,
  154. struct dip_infoframe *frame)
  155. {
  156. uint32_t *data = (uint32_t *)frame;
  157. struct drm_device *dev = encoder->dev;
  158. struct drm_i915_private *dev_priv = dev->dev_private;
  159. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  160. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  161. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  162. u32 val = I915_READ(reg);
  163. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  164. intel_wait_for_vblank(dev, intel_crtc->pipe);
  165. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  166. val |= g4x_infoframe_index(frame);
  167. /* The DIP control register spec says that we need to update the AVI
  168. * infoframe without clearing its enable bit */
  169. if (frame->type != DIP_TYPE_AVI)
  170. val &= ~g4x_infoframe_enable(frame);
  171. I915_WRITE(reg, val);
  172. for (i = 0; i < len; i += 4) {
  173. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  174. data++;
  175. }
  176. val |= g4x_infoframe_enable(frame);
  177. val &= ~VIDEO_DIP_FREQ_MASK;
  178. val |= VIDEO_DIP_FREQ_VSYNC;
  179. I915_WRITE(reg, val);
  180. }
  181. static void vlv_write_infoframe(struct drm_encoder *encoder,
  182. struct dip_infoframe *frame)
  183. {
  184. uint32_t *data = (uint32_t *)frame;
  185. struct drm_device *dev = encoder->dev;
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  188. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  189. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  190. u32 val = I915_READ(reg);
  191. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  192. intel_wait_for_vblank(dev, intel_crtc->pipe);
  193. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  194. val |= g4x_infoframe_index(frame);
  195. val &= ~g4x_infoframe_enable(frame);
  196. I915_WRITE(reg, val);
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. val |= g4x_infoframe_enable(frame);
  202. val &= ~VIDEO_DIP_FREQ_MASK;
  203. val |= VIDEO_DIP_FREQ_VSYNC;
  204. I915_WRITE(reg, val);
  205. }
  206. static void hsw_write_infoframe(struct drm_encoder *encoder,
  207. struct dip_infoframe *frame)
  208. {
  209. uint32_t *data = (uint32_t *)frame;
  210. struct drm_device *dev = encoder->dev;
  211. struct drm_i915_private *dev_priv = dev->dev_private;
  212. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  213. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  214. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  215. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  216. u32 val = I915_READ(ctl_reg);
  217. if (data_reg == 0)
  218. return;
  219. intel_wait_for_vblank(dev, intel_crtc->pipe);
  220. val &= ~hsw_infoframe_enable(frame);
  221. I915_WRITE(ctl_reg, val);
  222. for (i = 0; i < len; i += 4) {
  223. I915_WRITE(data_reg + i, *data);
  224. data++;
  225. }
  226. val |= hsw_infoframe_enable(frame);
  227. I915_WRITE(ctl_reg, val);
  228. }
  229. static void intel_set_infoframe(struct drm_encoder *encoder,
  230. struct dip_infoframe *frame)
  231. {
  232. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  233. intel_dip_infoframe_csum(frame);
  234. intel_hdmi->write_infoframe(encoder, frame);
  235. }
  236. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  237. struct drm_display_mode *adjusted_mode)
  238. {
  239. struct dip_infoframe avi_if = {
  240. .type = DIP_TYPE_AVI,
  241. .ver = DIP_VERSION_AVI,
  242. .len = DIP_LEN_AVI,
  243. };
  244. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  245. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  246. intel_set_infoframe(encoder, &avi_if);
  247. }
  248. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  249. {
  250. struct dip_infoframe spd_if;
  251. memset(&spd_if, 0, sizeof(spd_if));
  252. spd_if.type = DIP_TYPE_SPD;
  253. spd_if.ver = DIP_VERSION_SPD;
  254. spd_if.len = DIP_LEN_SPD;
  255. strcpy(spd_if.body.spd.vn, "Intel");
  256. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  257. spd_if.body.spd.sdi = DIP_SPD_PC;
  258. intel_set_infoframe(encoder, &spd_if);
  259. }
  260. static void g4x_set_infoframes(struct drm_encoder *encoder,
  261. struct drm_display_mode *adjusted_mode)
  262. {
  263. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  264. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  265. u32 reg = VIDEO_DIP_CTL;
  266. u32 val = I915_READ(reg);
  267. /* If the registers were not initialized yet, they might be zeroes,
  268. * which means we're selecting the AVI DIP and we're setting its
  269. * frequency to once. This seems to really confuse the HW and make
  270. * things stop working (the register spec says the AVI always needs to
  271. * be sent every VSync). So here we avoid writing to the register more
  272. * than we need and also explicitly select the AVI DIP and explicitly
  273. * set its frequency to every VSync. Avoiding to write it twice seems to
  274. * be enough to solve the problem, but being defensive shouldn't hurt us
  275. * either. */
  276. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  277. if (!intel_hdmi->has_hdmi_sink) {
  278. if (!(val & VIDEO_DIP_ENABLE))
  279. return;
  280. val &= ~VIDEO_DIP_ENABLE;
  281. I915_WRITE(reg, val);
  282. return;
  283. }
  284. val &= ~VIDEO_DIP_PORT_MASK;
  285. switch (intel_hdmi->sdvox_reg) {
  286. case SDVOB:
  287. val |= VIDEO_DIP_PORT_B;
  288. break;
  289. case SDVOC:
  290. val |= VIDEO_DIP_PORT_C;
  291. break;
  292. default:
  293. return;
  294. }
  295. val |= VIDEO_DIP_ENABLE;
  296. I915_WRITE(reg, val);
  297. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  298. intel_hdmi_set_spd_infoframe(encoder);
  299. }
  300. static void ibx_set_infoframes(struct drm_encoder *encoder,
  301. struct drm_display_mode *adjusted_mode)
  302. {
  303. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  304. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  305. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  306. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  307. u32 val = I915_READ(reg);
  308. /* See the big comment in g4x_set_infoframes() */
  309. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  310. if (!intel_hdmi->has_hdmi_sink) {
  311. if (!(val & VIDEO_DIP_ENABLE))
  312. return;
  313. val &= ~VIDEO_DIP_ENABLE;
  314. I915_WRITE(reg, val);
  315. return;
  316. }
  317. val &= ~VIDEO_DIP_PORT_MASK;
  318. switch (intel_hdmi->sdvox_reg) {
  319. case HDMIB:
  320. val |= VIDEO_DIP_PORT_B;
  321. break;
  322. case HDMIC:
  323. val |= VIDEO_DIP_PORT_C;
  324. break;
  325. case HDMID:
  326. val |= VIDEO_DIP_PORT_D;
  327. break;
  328. default:
  329. return;
  330. }
  331. val |= VIDEO_DIP_ENABLE;
  332. I915_WRITE(reg, val);
  333. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  334. intel_hdmi_set_spd_infoframe(encoder);
  335. }
  336. static void cpt_set_infoframes(struct drm_encoder *encoder,
  337. struct drm_display_mode *adjusted_mode)
  338. {
  339. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  340. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  341. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  342. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  343. u32 val = I915_READ(reg);
  344. /* See the big comment in g4x_set_infoframes() */
  345. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  346. if (!intel_hdmi->has_hdmi_sink) {
  347. if (!(val & VIDEO_DIP_ENABLE))
  348. return;
  349. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  350. I915_WRITE(reg, val);
  351. return;
  352. }
  353. /* Set both together, unset both together: see the spec. */
  354. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  355. I915_WRITE(reg, val);
  356. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  357. intel_hdmi_set_spd_infoframe(encoder);
  358. }
  359. static void vlv_set_infoframes(struct drm_encoder *encoder,
  360. struct drm_display_mode *adjusted_mode)
  361. {
  362. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  363. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  364. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  365. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  366. u32 val = I915_READ(reg);
  367. /* See the big comment in g4x_set_infoframes() */
  368. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  369. if (!intel_hdmi->has_hdmi_sink) {
  370. if (!(val & VIDEO_DIP_ENABLE))
  371. return;
  372. val &= ~VIDEO_DIP_ENABLE;
  373. I915_WRITE(reg, val);
  374. return;
  375. }
  376. val |= VIDEO_DIP_ENABLE;
  377. I915_WRITE(reg, val);
  378. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  379. intel_hdmi_set_spd_infoframe(encoder);
  380. }
  381. static void hsw_set_infoframes(struct drm_encoder *encoder,
  382. struct drm_display_mode *adjusted_mode)
  383. {
  384. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  385. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  386. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  387. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  388. if (!intel_hdmi->has_hdmi_sink) {
  389. I915_WRITE(reg, 0);
  390. return;
  391. }
  392. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  393. intel_hdmi_set_spd_infoframe(encoder);
  394. }
  395. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  396. struct drm_display_mode *mode,
  397. struct drm_display_mode *adjusted_mode)
  398. {
  399. struct drm_device *dev = encoder->dev;
  400. struct drm_i915_private *dev_priv = dev->dev_private;
  401. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  402. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  403. u32 sdvox;
  404. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  405. if (!HAS_PCH_SPLIT(dev))
  406. sdvox |= intel_hdmi->color_range;
  407. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  408. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  409. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  410. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  411. if (intel_crtc->bpp > 24)
  412. sdvox |= COLOR_FORMAT_12bpc;
  413. else
  414. sdvox |= COLOR_FORMAT_8bpc;
  415. /* Required on CPT */
  416. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  417. sdvox |= HDMI_MODE_SELECT;
  418. if (intel_hdmi->has_audio) {
  419. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  420. pipe_name(intel_crtc->pipe));
  421. sdvox |= SDVO_AUDIO_ENABLE;
  422. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  423. intel_write_eld(encoder, adjusted_mode);
  424. }
  425. if (HAS_PCH_CPT(dev))
  426. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  427. else if (intel_crtc->pipe == 1)
  428. sdvox |= SDVO_PIPE_B_SELECT;
  429. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  430. POSTING_READ(intel_hdmi->sdvox_reg);
  431. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  432. }
  433. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  434. {
  435. struct drm_device *dev = encoder->dev;
  436. struct drm_i915_private *dev_priv = dev->dev_private;
  437. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  438. u32 temp;
  439. u32 enable_bits = SDVO_ENABLE;
  440. if (intel_hdmi->has_audio)
  441. enable_bits |= SDVO_AUDIO_ENABLE;
  442. temp = I915_READ(intel_hdmi->sdvox_reg);
  443. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  444. * we do this anyway which shows more stable in testing.
  445. */
  446. if (HAS_PCH_SPLIT(dev)) {
  447. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  448. POSTING_READ(intel_hdmi->sdvox_reg);
  449. }
  450. if (mode != DRM_MODE_DPMS_ON) {
  451. temp &= ~enable_bits;
  452. } else {
  453. temp |= enable_bits;
  454. }
  455. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  456. POSTING_READ(intel_hdmi->sdvox_reg);
  457. /* HW workaround, need to write this twice for issue that may result
  458. * in first write getting masked.
  459. */
  460. if (HAS_PCH_SPLIT(dev)) {
  461. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  462. POSTING_READ(intel_hdmi->sdvox_reg);
  463. }
  464. }
  465. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  466. struct drm_display_mode *mode)
  467. {
  468. if (mode->clock > 165000)
  469. return MODE_CLOCK_HIGH;
  470. if (mode->clock < 20000)
  471. return MODE_CLOCK_LOW;
  472. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  473. return MODE_NO_DBLESCAN;
  474. return MODE_OK;
  475. }
  476. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  477. struct drm_display_mode *mode,
  478. struct drm_display_mode *adjusted_mode)
  479. {
  480. return true;
  481. }
  482. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  483. {
  484. struct drm_device *dev = intel_hdmi->base.base.dev;
  485. struct drm_i915_private *dev_priv = dev->dev_private;
  486. uint32_t bit;
  487. switch (intel_hdmi->sdvox_reg) {
  488. case SDVOB:
  489. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  490. break;
  491. case SDVOC:
  492. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  493. break;
  494. default:
  495. bit = 0;
  496. break;
  497. }
  498. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  499. }
  500. static enum drm_connector_status
  501. intel_hdmi_detect(struct drm_connector *connector, bool force)
  502. {
  503. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  504. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  505. struct edid *edid;
  506. enum drm_connector_status status = connector_status_disconnected;
  507. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  508. return status;
  509. intel_hdmi->has_hdmi_sink = false;
  510. intel_hdmi->has_audio = false;
  511. edid = drm_get_edid(connector,
  512. intel_gmbus_get_adapter(dev_priv,
  513. intel_hdmi->ddc_bus));
  514. if (edid) {
  515. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  516. status = connector_status_connected;
  517. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  518. intel_hdmi->has_hdmi_sink =
  519. drm_detect_hdmi_monitor(edid);
  520. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  521. }
  522. connector->display_info.raw_edid = NULL;
  523. kfree(edid);
  524. }
  525. if (status == connector_status_connected) {
  526. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  527. intel_hdmi->has_audio =
  528. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  529. }
  530. return status;
  531. }
  532. static int intel_hdmi_get_modes(struct drm_connector *connector)
  533. {
  534. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  535. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  536. /* We should parse the EDID data and find out if it's an HDMI sink so
  537. * we can send audio to it.
  538. */
  539. return intel_ddc_get_modes(connector,
  540. intel_gmbus_get_adapter(dev_priv,
  541. intel_hdmi->ddc_bus));
  542. }
  543. static bool
  544. intel_hdmi_detect_audio(struct drm_connector *connector)
  545. {
  546. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  547. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  548. struct edid *edid;
  549. bool has_audio = false;
  550. edid = drm_get_edid(connector,
  551. intel_gmbus_get_adapter(dev_priv,
  552. intel_hdmi->ddc_bus));
  553. if (edid) {
  554. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  555. has_audio = drm_detect_monitor_audio(edid);
  556. connector->display_info.raw_edid = NULL;
  557. kfree(edid);
  558. }
  559. return has_audio;
  560. }
  561. static int
  562. intel_hdmi_set_property(struct drm_connector *connector,
  563. struct drm_property *property,
  564. uint64_t val)
  565. {
  566. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  567. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  568. int ret;
  569. ret = drm_connector_property_set_value(connector, property, val);
  570. if (ret)
  571. return ret;
  572. if (property == dev_priv->force_audio_property) {
  573. enum hdmi_force_audio i = val;
  574. bool has_audio;
  575. if (i == intel_hdmi->force_audio)
  576. return 0;
  577. intel_hdmi->force_audio = i;
  578. if (i == HDMI_AUDIO_AUTO)
  579. has_audio = intel_hdmi_detect_audio(connector);
  580. else
  581. has_audio = (i == HDMI_AUDIO_ON);
  582. if (i == HDMI_AUDIO_OFF_DVI)
  583. intel_hdmi->has_hdmi_sink = 0;
  584. intel_hdmi->has_audio = has_audio;
  585. goto done;
  586. }
  587. if (property == dev_priv->broadcast_rgb_property) {
  588. if (val == !!intel_hdmi->color_range)
  589. return 0;
  590. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  591. goto done;
  592. }
  593. return -EINVAL;
  594. done:
  595. if (intel_hdmi->base.base.crtc) {
  596. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  597. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  598. crtc->x, crtc->y,
  599. crtc->fb);
  600. }
  601. return 0;
  602. }
  603. static void intel_hdmi_destroy(struct drm_connector *connector)
  604. {
  605. drm_sysfs_connector_remove(connector);
  606. drm_connector_cleanup(connector);
  607. kfree(connector);
  608. }
  609. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  610. .dpms = intel_ddi_dpms,
  611. .mode_fixup = intel_hdmi_mode_fixup,
  612. .prepare = intel_encoder_prepare,
  613. .mode_set = intel_ddi_mode_set,
  614. .commit = intel_encoder_commit,
  615. };
  616. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  617. .dpms = intel_hdmi_dpms,
  618. .mode_fixup = intel_hdmi_mode_fixup,
  619. .prepare = intel_encoder_prepare,
  620. .mode_set = intel_hdmi_mode_set,
  621. .commit = intel_encoder_commit,
  622. };
  623. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  624. .dpms = drm_helper_connector_dpms,
  625. .detect = intel_hdmi_detect,
  626. .fill_modes = drm_helper_probe_single_connector_modes,
  627. .set_property = intel_hdmi_set_property,
  628. .destroy = intel_hdmi_destroy,
  629. };
  630. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  631. .get_modes = intel_hdmi_get_modes,
  632. .mode_valid = intel_hdmi_mode_valid,
  633. .best_encoder = intel_best_encoder,
  634. };
  635. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  636. .destroy = intel_encoder_destroy,
  637. };
  638. static void
  639. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  640. {
  641. intel_attach_force_audio_property(connector);
  642. intel_attach_broadcast_rgb_property(connector);
  643. }
  644. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  645. {
  646. struct drm_i915_private *dev_priv = dev->dev_private;
  647. struct drm_connector *connector;
  648. struct intel_encoder *intel_encoder;
  649. struct intel_connector *intel_connector;
  650. struct intel_hdmi *intel_hdmi;
  651. int i;
  652. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  653. if (!intel_hdmi)
  654. return;
  655. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  656. if (!intel_connector) {
  657. kfree(intel_hdmi);
  658. return;
  659. }
  660. intel_encoder = &intel_hdmi->base;
  661. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  662. DRM_MODE_ENCODER_TMDS);
  663. connector = &intel_connector->base;
  664. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  665. DRM_MODE_CONNECTOR_HDMIA);
  666. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  667. intel_encoder->type = INTEL_OUTPUT_HDMI;
  668. connector->polled = DRM_CONNECTOR_POLL_HPD;
  669. connector->interlace_allowed = 1;
  670. connector->doublescan_allowed = 0;
  671. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  672. /* Set up the DDC bus. */
  673. if (sdvox_reg == SDVOB) {
  674. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  675. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  676. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  677. } else if (sdvox_reg == SDVOC) {
  678. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  679. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  680. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  681. } else if (sdvox_reg == HDMIB) {
  682. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  683. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  684. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  685. } else if (sdvox_reg == HDMIC) {
  686. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  687. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  688. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  689. } else if (sdvox_reg == HDMID) {
  690. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  691. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  692. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  693. } else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
  694. DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
  695. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  696. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  697. intel_hdmi->ddi_port = PORT_B;
  698. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  699. } else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
  700. DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
  701. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  702. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  703. intel_hdmi->ddi_port = PORT_C;
  704. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  705. } else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
  706. DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
  707. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  708. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  709. intel_hdmi->ddi_port = PORT_D;
  710. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  711. } else {
  712. /* If we got an unknown sdvox_reg, things are pretty much broken
  713. * in a way that we should let the kernel know about it */
  714. BUG();
  715. }
  716. intel_hdmi->sdvox_reg = sdvox_reg;
  717. if (!HAS_PCH_SPLIT(dev)) {
  718. intel_hdmi->write_infoframe = g4x_write_infoframe;
  719. intel_hdmi->set_infoframes = g4x_set_infoframes;
  720. I915_WRITE(VIDEO_DIP_CTL, 0);
  721. } else if (IS_VALLEYVIEW(dev)) {
  722. intel_hdmi->write_infoframe = vlv_write_infoframe;
  723. intel_hdmi->set_infoframes = vlv_set_infoframes;
  724. for_each_pipe(i)
  725. I915_WRITE(VLV_TVIDEO_DIP_CTL(i), 0);
  726. } else if (IS_HASWELL(dev)) {
  727. /* FIXME: Haswell has a new set of DIP frame registers, but we are
  728. * just doing the minimal required for HDMI to work at this stage.
  729. */
  730. intel_hdmi->write_infoframe = hsw_write_infoframe;
  731. intel_hdmi->set_infoframes = hsw_set_infoframes;
  732. for_each_pipe(i)
  733. I915_WRITE(HSW_TVIDEO_DIP_CTL(i), 0);
  734. } else if (HAS_PCH_IBX(dev)) {
  735. intel_hdmi->write_infoframe = ibx_write_infoframe;
  736. intel_hdmi->set_infoframes = ibx_set_infoframes;
  737. for_each_pipe(i)
  738. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  739. } else {
  740. intel_hdmi->write_infoframe = cpt_write_infoframe;
  741. intel_hdmi->set_infoframes = cpt_set_infoframes;
  742. for_each_pipe(i)
  743. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  744. }
  745. if (IS_HASWELL(dev))
  746. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
  747. else
  748. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  749. intel_hdmi_add_properties(intel_hdmi, connector);
  750. intel_connector_attach_encoder(intel_connector, intel_encoder);
  751. drm_sysfs_connector_add(connector);
  752. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  753. * 0xd. Failure to do so will result in spurious interrupts being
  754. * generated on the port when a cable is not attached.
  755. */
  756. if (IS_G4X(dev) && !IS_GM45(dev)) {
  757. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  758. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  759. }
  760. }