ath9k.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include "debug.h"
  23. #include "common.h"
  24. /*
  25. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  26. * should rely on this file or its contents.
  27. */
  28. struct ath_node;
  29. /* Macro to expand scalars to 64-bit objects */
  30. #define ito64(x) (sizeof(x) == 1) ? \
  31. (((unsigned long long int)(x)) & (0xff)) : \
  32. (sizeof(x) == 2) ? \
  33. (((unsigned long long int)(x)) & 0xffff) : \
  34. ((sizeof(x) == 4) ? \
  35. (((unsigned long long int)(x)) & 0xffffffff) : \
  36. (unsigned long long int)(x))
  37. /* increment with wrap-around */
  38. #define INCR(_l, _sz) do { \
  39. (_l)++; \
  40. (_l) &= ((_sz) - 1); \
  41. } while (0)
  42. /* decrement with wrap-around */
  43. #define DECR(_l, _sz) do { \
  44. (_l)--; \
  45. (_l) &= ((_sz) - 1); \
  46. } while (0)
  47. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  48. #define TSF_TO_TU(_h,_l) \
  49. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  50. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_HT: Send this buffer using HT capabilities
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. * @BUF_RETRY: Indicates whether the buffer is retried
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_HT = BIT(1),
  81. BUF_AMPDU = BIT(2),
  82. BUF_AGGR = BIT(3),
  83. BUF_RETRY = BIT(4),
  84. BUF_XRETRY = BIT(5),
  85. };
  86. #define bf_nframes bf_state.bfs_nframes
  87. #define bf_al bf_state.bfs_al
  88. #define bf_frmlen bf_state.bfs_frmlen
  89. #define bf_retries bf_state.bfs_retries
  90. #define bf_keyix bf_state.bfs_keyix
  91. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  92. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  93. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  94. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  95. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  96. #define ATH_TXSTATUS_RING_SIZE 64
  97. struct ath_descdma {
  98. void *dd_desc;
  99. dma_addr_t dd_desc_paddr;
  100. u32 dd_desc_len;
  101. struct ath_buf *dd_bufptr;
  102. };
  103. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  104. struct list_head *head, const char *name,
  105. int nbuf, int ndesc, bool is_tx);
  106. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  107. struct list_head *head);
  108. /***********/
  109. /* RX / TX */
  110. /***********/
  111. #define ATH_MAX_ANTENNA 3
  112. #define ATH_RXBUF 512
  113. #define ATH_TXBUF 512
  114. #define ATH_TXBUF_RESERVE 5
  115. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  116. #define ATH_TXMAXTRY 13
  117. #define ATH_MGT_TXMAXTRY 4
  118. #define TID_TO_WME_AC(_tid) \
  119. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  120. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  121. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  122. WME_AC_VO)
  123. #define ADDBA_EXCHANGE_ATTEMPTS 10
  124. #define ATH_AGGR_DELIM_SZ 4
  125. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  126. /* number of delimiters for encryption padding */
  127. #define ATH_AGGR_ENCRYPTDELIM 10
  128. /* minimum h/w qdepth to be sustained to maximize aggregation */
  129. #define ATH_AGGR_MIN_QDEPTH 2
  130. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  131. #define IEEE80211_SEQ_SEQ_SHIFT 4
  132. #define IEEE80211_SEQ_MAX 4096
  133. #define IEEE80211_WEP_IVLEN 3
  134. #define IEEE80211_WEP_KIDLEN 1
  135. #define IEEE80211_WEP_CRCLEN 4
  136. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  137. (IEEE80211_WEP_IVLEN + \
  138. IEEE80211_WEP_KIDLEN + \
  139. IEEE80211_WEP_CRCLEN))
  140. /* return whether a bit at index _n in bitmap _bm is set
  141. * _sz is the size of the bitmap */
  142. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  143. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  144. /* return block-ack bitmap index given sequence and starting sequence */
  145. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  146. /* returns delimiter padding required given the packet length */
  147. #define ATH_AGGR_GET_NDELIM(_len) \
  148. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  149. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  150. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  151. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  152. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  153. #define ATH_TX_COMPLETE_POLL_INT 1000
  154. enum ATH_AGGR_STATUS {
  155. ATH_AGGR_DONE,
  156. ATH_AGGR_BAW_CLOSED,
  157. ATH_AGGR_LIMITED,
  158. };
  159. #define ATH_TXFIFO_DEPTH 8
  160. struct ath_txq {
  161. u32 axq_qnum;
  162. u32 *axq_link;
  163. struct list_head axq_q;
  164. spinlock_t axq_lock;
  165. u32 axq_depth;
  166. bool stopped;
  167. bool axq_tx_inprogress;
  168. struct list_head axq_acq;
  169. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  170. struct list_head txq_fifo_pending;
  171. u8 txq_headidx;
  172. u8 txq_tailidx;
  173. int pending_frames;
  174. };
  175. struct ath_atx_ac {
  176. struct ath_txq *txq;
  177. int sched;
  178. struct list_head list;
  179. struct list_head tid_q;
  180. };
  181. struct ath_buf_state {
  182. int bfs_nframes;
  183. u16 bfs_al;
  184. u16 bfs_frmlen;
  185. int bfs_retries;
  186. u8 bf_type;
  187. u8 bfs_paprd;
  188. u32 bfs_keyix;
  189. enum ath9k_internal_frame_type bfs_ftype;
  190. };
  191. struct ath_buf {
  192. struct list_head list;
  193. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  194. an aggregate) */
  195. struct ath_buf *bf_next; /* next subframe in the aggregate */
  196. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  197. void *bf_desc; /* virtual addr of desc */
  198. dma_addr_t bf_daddr; /* physical addr of desc */
  199. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  200. bool bf_stale;
  201. bool bf_tx_aborted;
  202. u16 bf_flags;
  203. struct ath_buf_state bf_state;
  204. struct ath_wiphy *aphy;
  205. };
  206. struct ath_atx_tid {
  207. struct list_head list;
  208. struct list_head buf_q;
  209. struct ath_node *an;
  210. struct ath_atx_ac *ac;
  211. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  212. u16 seq_start;
  213. u16 seq_next;
  214. u16 baw_size;
  215. int tidno;
  216. int baw_head; /* first un-acked tx buffer */
  217. int baw_tail; /* next unused tx buffer slot */
  218. int sched;
  219. int paused;
  220. u8 state;
  221. };
  222. struct ath_node {
  223. struct ath_common *common;
  224. struct ath_atx_tid tid[WME_NUM_TID];
  225. struct ath_atx_ac ac[WME_NUM_AC];
  226. u16 maxampdu;
  227. u8 mpdudensity;
  228. };
  229. #define AGGR_CLEANUP BIT(1)
  230. #define AGGR_ADDBA_COMPLETE BIT(2)
  231. #define AGGR_ADDBA_PROGRESS BIT(3)
  232. struct ath_tx_control {
  233. struct ath_txq *txq;
  234. int if_id;
  235. enum ath9k_internal_frame_type frame_type;
  236. u8 paprd;
  237. };
  238. #define ATH_TX_ERROR 0x01
  239. #define ATH_TX_XRETRY 0x02
  240. #define ATH_TX_BAR 0x04
  241. struct ath_tx {
  242. u16 seq_no;
  243. u32 txqsetup;
  244. spinlock_t txbuflock;
  245. struct list_head txbuf;
  246. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  247. struct ath_descdma txdma;
  248. struct ath_txq *txq_map[WME_NUM_AC];
  249. };
  250. struct ath_rx_edma {
  251. struct sk_buff_head rx_fifo;
  252. struct sk_buff_head rx_buffers;
  253. u32 rx_fifo_hwsize;
  254. };
  255. struct ath_rx {
  256. u8 defant;
  257. u8 rxotherant;
  258. u32 *rxlink;
  259. unsigned int rxfilter;
  260. spinlock_t rxbuflock;
  261. struct list_head rxbuf;
  262. struct ath_descdma rxdma;
  263. struct ath_buf *rx_bufptr;
  264. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  265. };
  266. int ath_startrecv(struct ath_softc *sc);
  267. bool ath_stoprecv(struct ath_softc *sc);
  268. void ath_flushrecv(struct ath_softc *sc);
  269. u32 ath_calcrxfilter(struct ath_softc *sc);
  270. int ath_rx_init(struct ath_softc *sc, int nbufs);
  271. void ath_rx_cleanup(struct ath_softc *sc);
  272. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  273. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  274. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  275. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  276. void ath_draintxq(struct ath_softc *sc,
  277. struct ath_txq *txq, bool retry_tx);
  278. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  279. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  280. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  281. int ath_tx_init(struct ath_softc *sc, int nbufs);
  282. void ath_tx_cleanup(struct ath_softc *sc);
  283. int ath_txq_update(struct ath_softc *sc, int qnum,
  284. struct ath9k_tx_queue_info *q);
  285. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  286. struct ath_tx_control *txctl);
  287. void ath_tx_tasklet(struct ath_softc *sc);
  288. void ath_tx_edma_tasklet(struct ath_softc *sc);
  289. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  290. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  291. u16 tid, u16 *ssn);
  292. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  293. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  294. /********/
  295. /* VIFs */
  296. /********/
  297. struct ath_vif {
  298. int av_bslot;
  299. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  300. enum nl80211_iftype av_opmode;
  301. struct ath_buf *av_bcbuf;
  302. struct ath_tx_control av_btxctl;
  303. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  304. };
  305. /*******************/
  306. /* Beacon Handling */
  307. /*******************/
  308. /*
  309. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  310. * number of BSSIDs) if a given beacon does not go out even after waiting this
  311. * number of beacon intervals, the game's up.
  312. */
  313. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  314. #define ATH_BCBUF 4
  315. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  316. #define ATH_DEFAULT_BMISS_LIMIT 10
  317. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  318. struct ath_beacon_config {
  319. u16 beacon_interval;
  320. u16 listen_interval;
  321. u16 dtim_period;
  322. u16 bmiss_timeout;
  323. u8 dtim_count;
  324. };
  325. struct ath_beacon {
  326. enum {
  327. OK, /* no change needed */
  328. UPDATE, /* update pending */
  329. COMMIT /* beacon sent, commit change */
  330. } updateslot; /* slot time update fsm */
  331. u32 beaconq;
  332. u32 bmisscnt;
  333. u32 ast_be_xmit;
  334. u64 bc_tstamp;
  335. struct ieee80211_vif *bslot[ATH_BCBUF];
  336. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  337. int slottime;
  338. int slotupdate;
  339. struct ath9k_tx_queue_info beacon_qi;
  340. struct ath_descdma bdma;
  341. struct ath_txq *cabq;
  342. struct list_head bbuf;
  343. };
  344. void ath_beacon_tasklet(unsigned long data);
  345. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  346. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  347. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  348. int ath_beaconq_config(struct ath_softc *sc);
  349. /*******/
  350. /* ANI */
  351. /*******/
  352. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  353. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  354. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  355. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  356. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  357. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  358. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  359. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  360. void ath_hw_check(struct work_struct *work);
  361. void ath_paprd_calibrate(struct work_struct *work);
  362. void ath_ani_calibrate(unsigned long data);
  363. /**********/
  364. /* BTCOEX */
  365. /**********/
  366. struct ath_btcoex {
  367. bool hw_timer_enabled;
  368. spinlock_t btcoex_lock;
  369. struct timer_list period_timer; /* Timer for BT period */
  370. u32 bt_priority_cnt;
  371. unsigned long bt_priority_time;
  372. int bt_stomp_type; /* Types of BT stomping */
  373. u32 btcoex_no_stomp; /* in usec */
  374. u32 btcoex_period; /* in usec */
  375. u32 btscan_no_stomp; /* in usec */
  376. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  377. };
  378. int ath_init_btcoex_timer(struct ath_softc *sc);
  379. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  380. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  381. /********************/
  382. /* LED Control */
  383. /********************/
  384. #define ATH_LED_PIN_DEF 1
  385. #define ATH_LED_PIN_9287 8
  386. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  387. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  388. enum ath_led_type {
  389. ATH_LED_RADIO,
  390. ATH_LED_ASSOC,
  391. ATH_LED_TX,
  392. ATH_LED_RX
  393. };
  394. struct ath_led {
  395. struct ath_softc *sc;
  396. struct led_classdev led_cdev;
  397. enum ath_led_type led_type;
  398. char name[32];
  399. bool registered;
  400. };
  401. void ath_init_leds(struct ath_softc *sc);
  402. void ath_deinit_leds(struct ath_softc *sc);
  403. /* Antenna diversity/combining */
  404. #define ATH_ANT_RX_CURRENT_SHIFT 4
  405. #define ATH_ANT_RX_MAIN_SHIFT 2
  406. #define ATH_ANT_RX_MASK 0x3
  407. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  408. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  409. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  410. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  411. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  412. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  413. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  414. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  415. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  416. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  417. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  418. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  419. enum ath9k_ant_div_comb_lna_conf {
  420. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  421. ATH_ANT_DIV_COMB_LNA2,
  422. ATH_ANT_DIV_COMB_LNA1,
  423. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  424. };
  425. struct ath_ant_comb {
  426. u16 count;
  427. u16 total_pkt_count;
  428. bool scan;
  429. bool scan_not_start;
  430. int main_total_rssi;
  431. int alt_total_rssi;
  432. int alt_recv_cnt;
  433. int main_recv_cnt;
  434. int rssi_lna1;
  435. int rssi_lna2;
  436. int rssi_add;
  437. int rssi_sub;
  438. int rssi_first;
  439. int rssi_second;
  440. int rssi_third;
  441. bool alt_good;
  442. int quick_scan_cnt;
  443. int main_conf;
  444. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  445. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  446. int first_bias;
  447. int second_bias;
  448. bool first_ratio;
  449. bool second_ratio;
  450. unsigned long scan_start_time;
  451. };
  452. /********************/
  453. /* Main driver core */
  454. /********************/
  455. /*
  456. * Default cache line size, in bytes.
  457. * Used when PCI device not fully initialized by bootrom/BIOS
  458. */
  459. #define DEFAULT_CACHELINE 32
  460. #define ATH_REGCLASSIDS_MAX 10
  461. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  462. #define ATH_MAX_SW_RETRIES 10
  463. #define ATH_CHAN_MAX 255
  464. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  465. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  466. #define ATH_RATE_DUMMY_MARKER 0
  467. #define SC_OP_INVALID BIT(0)
  468. #define SC_OP_BEACONS BIT(1)
  469. #define SC_OP_RXAGGR BIT(2)
  470. #define SC_OP_TXAGGR BIT(3)
  471. #define SC_OP_OFFCHANNEL BIT(4)
  472. #define SC_OP_PREAMBLE_SHORT BIT(5)
  473. #define SC_OP_PROTECT_ENABLE BIT(6)
  474. #define SC_OP_RXFLUSH BIT(7)
  475. #define SC_OP_LED_ASSOCIATED BIT(8)
  476. #define SC_OP_LED_ON BIT(9)
  477. #define SC_OP_TSF_RESET BIT(11)
  478. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  479. #define SC_OP_BT_SCAN BIT(13)
  480. #define SC_OP_ANI_RUN BIT(14)
  481. /* Powersave flags */
  482. #define PS_WAIT_FOR_BEACON BIT(0)
  483. #define PS_WAIT_FOR_CAB BIT(1)
  484. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  485. #define PS_WAIT_FOR_TX_ACK BIT(3)
  486. #define PS_BEACON_SYNC BIT(4)
  487. struct ath_wiphy;
  488. struct ath_rate_table;
  489. struct ath_softc {
  490. struct ieee80211_hw *hw;
  491. struct device *dev;
  492. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  493. struct ath_wiphy *pri_wiphy;
  494. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  495. * have NULL entries */
  496. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  497. int chan_idx;
  498. int chan_is_ht;
  499. struct ath_wiphy *next_wiphy;
  500. struct work_struct chan_work;
  501. int wiphy_select_failures;
  502. unsigned long wiphy_select_first_fail;
  503. struct delayed_work wiphy_work;
  504. unsigned long wiphy_scheduler_int;
  505. int wiphy_scheduler_index;
  506. struct survey_info *cur_survey;
  507. struct survey_info survey[ATH9K_NUM_CHANNELS];
  508. struct tasklet_struct intr_tq;
  509. struct tasklet_struct bcon_tasklet;
  510. struct ath_hw *sc_ah;
  511. void __iomem *mem;
  512. int irq;
  513. spinlock_t sc_serial_rw;
  514. spinlock_t sc_pm_lock;
  515. spinlock_t sc_pcu_lock;
  516. struct mutex mutex;
  517. struct work_struct paprd_work;
  518. struct work_struct hw_check_work;
  519. struct completion paprd_complete;
  520. bool paprd_pending;
  521. u32 intrstatus;
  522. u32 sc_flags; /* SC_OP_* */
  523. u16 ps_flags; /* PS_* */
  524. u16 curtxpow;
  525. u8 nbcnvifs;
  526. u16 nvifs;
  527. bool ps_enabled;
  528. bool ps_idle;
  529. unsigned long ps_usecount;
  530. struct ath_config config;
  531. struct ath_rx rx;
  532. struct ath_tx tx;
  533. struct ath_beacon beacon;
  534. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  535. struct ath_led radio_led;
  536. struct ath_led assoc_led;
  537. struct ath_led tx_led;
  538. struct ath_led rx_led;
  539. struct delayed_work ath_led_blink_work;
  540. int led_on_duration;
  541. int led_off_duration;
  542. int led_on_cnt;
  543. int led_off_cnt;
  544. int beacon_interval;
  545. #ifdef CONFIG_ATH9K_DEBUGFS
  546. struct ath9k_debug debug;
  547. #endif
  548. struct ath_beacon_config cur_beacon_conf;
  549. struct delayed_work tx_complete_work;
  550. struct ath_btcoex btcoex;
  551. struct ath_descdma txsdma;
  552. struct ath_ant_comb ant_comb;
  553. };
  554. struct ath_wiphy {
  555. struct ath_softc *sc; /* shared for all virtual wiphys */
  556. struct ieee80211_hw *hw;
  557. struct ath9k_hw_cal_data caldata;
  558. enum ath_wiphy_state {
  559. ATH_WIPHY_INACTIVE,
  560. ATH_WIPHY_ACTIVE,
  561. ATH_WIPHY_PAUSING,
  562. ATH_WIPHY_PAUSED,
  563. ATH_WIPHY_SCAN,
  564. } state;
  565. bool idle;
  566. int chan_idx;
  567. int chan_is_ht;
  568. int last_rssi;
  569. };
  570. void ath9k_tasklet(unsigned long data);
  571. int ath_reset(struct ath_softc *sc, bool retry_tx);
  572. int ath_cabq_update(struct ath_softc *);
  573. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  574. {
  575. common->bus_ops->read_cachesize(common, csz);
  576. }
  577. extern struct ieee80211_ops ath9k_ops;
  578. extern int modparam_nohwcrypt;
  579. extern int led_blink;
  580. irqreturn_t ath_isr(int irq, void *dev);
  581. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  582. const struct ath_bus_ops *bus_ops);
  583. void ath9k_deinit_device(struct ath_softc *sc);
  584. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  585. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  586. struct ath9k_channel *ichan);
  587. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  588. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  589. struct ath9k_channel *hchan);
  590. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  591. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  592. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  593. #ifdef CONFIG_PCI
  594. int ath_pci_init(void);
  595. void ath_pci_exit(void);
  596. #else
  597. static inline int ath_pci_init(void) { return 0; };
  598. static inline void ath_pci_exit(void) {};
  599. #endif
  600. #ifdef CONFIG_ATHEROS_AR71XX
  601. int ath_ahb_init(void);
  602. void ath_ahb_exit(void);
  603. #else
  604. static inline int ath_ahb_init(void) { return 0; };
  605. static inline void ath_ahb_exit(void) {};
  606. #endif
  607. void ath9k_ps_wakeup(struct ath_softc *sc);
  608. void ath9k_ps_restore(struct ath_softc *sc);
  609. void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  610. int ath9k_wiphy_add(struct ath_softc *sc);
  611. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  612. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
  613. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  614. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  615. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  616. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  617. void ath9k_wiphy_chan_work(struct work_struct *work);
  618. bool ath9k_wiphy_started(struct ath_softc *sc);
  619. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  620. struct ath_wiphy *selected);
  621. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  622. void ath9k_wiphy_work(struct work_struct *work);
  623. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  624. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  625. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  626. bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  627. void ath_start_rfkill_poll(struct ath_softc *sc);
  628. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  629. #endif /* ATH9K_H */