wm8994.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/jack.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/wm8994/core.h>
  30. #include <linux/mfd/wm8994/registers.h>
  31. #include <linux/mfd/wm8994/pdata.h>
  32. #include <linux/mfd/wm8994/gpio.h>
  33. #include "wm8994.h"
  34. #include "wm_hubs.h"
  35. struct fll_config {
  36. int src;
  37. int in;
  38. int out;
  39. };
  40. #define WM8994_NUM_DRC 3
  41. #define WM8994_NUM_EQ 3
  42. static int wm8994_drc_base[] = {
  43. WM8994_AIF1_DRC1_1,
  44. WM8994_AIF1_DRC2_1,
  45. WM8994_AIF2_DRC_1,
  46. };
  47. static int wm8994_retune_mobile_base[] = {
  48. WM8994_AIF1_DAC1_EQ_GAINS_1,
  49. WM8994_AIF1_DAC2_EQ_GAINS_1,
  50. WM8994_AIF2_EQ_GAINS_1,
  51. };
  52. #define WM8994_REG_CACHE_SIZE 0x621
  53. struct wm8994_micdet {
  54. struct snd_soc_jack *jack;
  55. int det;
  56. int shrt;
  57. };
  58. /* codec private data */
  59. struct wm8994_priv {
  60. struct wm_hubs_data hubs;
  61. enum snd_soc_control_type control_type;
  62. void *control_data;
  63. struct snd_soc_codec *codec;
  64. u16 reg_cache[WM8994_REG_CACHE_SIZE + 1];
  65. int sysclk[2];
  66. int sysclk_rate[2];
  67. int mclk[2];
  68. int aifclk[2];
  69. struct fll_config fll[2], fll_suspend[2];
  70. int dac_rates[2];
  71. int lrclk_shared[2];
  72. int mbc_ena[3];
  73. /* Platform dependant DRC configuration */
  74. const char **drc_texts;
  75. int drc_cfg[WM8994_NUM_DRC];
  76. struct soc_enum drc_enum;
  77. /* Platform dependant ReTune mobile configuration */
  78. int num_retune_mobile_texts;
  79. const char **retune_mobile_texts;
  80. int retune_mobile_cfg[WM8994_NUM_EQ];
  81. struct soc_enum retune_mobile_enum;
  82. struct wm8994_micdet micdet[2];
  83. wm8958_micdet_cb jack_cb;
  84. void *jack_cb_data;
  85. bool jack_is_mic;
  86. bool jack_is_video;
  87. int revision;
  88. struct wm8994_pdata *pdata;
  89. };
  90. static int wm8994_readable(unsigned int reg)
  91. {
  92. switch (reg) {
  93. case WM8994_GPIO_1:
  94. case WM8994_GPIO_2:
  95. case WM8994_GPIO_3:
  96. case WM8994_GPIO_4:
  97. case WM8994_GPIO_5:
  98. case WM8994_GPIO_6:
  99. case WM8994_GPIO_7:
  100. case WM8994_GPIO_8:
  101. case WM8994_GPIO_9:
  102. case WM8994_GPIO_10:
  103. case WM8994_GPIO_11:
  104. case WM8994_INTERRUPT_STATUS_1:
  105. case WM8994_INTERRUPT_STATUS_2:
  106. case WM8994_INTERRUPT_RAW_STATUS_2:
  107. return 1;
  108. default:
  109. break;
  110. }
  111. if (reg >= WM8994_CACHE_SIZE)
  112. return 0;
  113. return wm8994_access_masks[reg].readable != 0;
  114. }
  115. static int wm8994_volatile(unsigned int reg)
  116. {
  117. if (reg >= WM8994_REG_CACHE_SIZE)
  118. return 1;
  119. switch (reg) {
  120. case WM8994_SOFTWARE_RESET:
  121. case WM8994_CHIP_REVISION:
  122. case WM8994_DC_SERVO_1:
  123. case WM8994_DC_SERVO_READBACK:
  124. case WM8994_RATE_STATUS:
  125. case WM8994_LDO_1:
  126. case WM8994_LDO_2:
  127. case WM8958_DSP2_EXECCONTROL:
  128. case WM8958_MIC_DETECT_3:
  129. return 1;
  130. default:
  131. return 0;
  132. }
  133. }
  134. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  135. unsigned int value)
  136. {
  137. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  138. BUG_ON(reg > WM8994_MAX_REGISTER);
  139. if (!wm8994_volatile(reg))
  140. wm8994->reg_cache[reg] = value;
  141. return wm8994_reg_write(codec->control_data, reg, value);
  142. }
  143. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  144. unsigned int reg)
  145. {
  146. u16 *reg_cache = codec->reg_cache;
  147. BUG_ON(reg > WM8994_MAX_REGISTER);
  148. if (wm8994_volatile(reg))
  149. return wm8994_reg_read(codec->control_data, reg);
  150. else
  151. return reg_cache[reg];
  152. }
  153. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  154. {
  155. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  156. int rate;
  157. int reg1 = 0;
  158. int offset;
  159. if (aif)
  160. offset = 4;
  161. else
  162. offset = 0;
  163. switch (wm8994->sysclk[aif]) {
  164. case WM8994_SYSCLK_MCLK1:
  165. rate = wm8994->mclk[0];
  166. break;
  167. case WM8994_SYSCLK_MCLK2:
  168. reg1 |= 0x8;
  169. rate = wm8994->mclk[1];
  170. break;
  171. case WM8994_SYSCLK_FLL1:
  172. reg1 |= 0x10;
  173. rate = wm8994->fll[0].out;
  174. break;
  175. case WM8994_SYSCLK_FLL2:
  176. reg1 |= 0x18;
  177. rate = wm8994->fll[1].out;
  178. break;
  179. default:
  180. return -EINVAL;
  181. }
  182. if (rate >= 13500000) {
  183. rate /= 2;
  184. reg1 |= WM8994_AIF1CLK_DIV;
  185. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  186. aif + 1, rate);
  187. }
  188. if (rate && rate < 3000000)
  189. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  190. aif + 1, rate);
  191. wm8994->aifclk[aif] = rate;
  192. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  193. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  194. reg1);
  195. return 0;
  196. }
  197. static int configure_clock(struct snd_soc_codec *codec)
  198. {
  199. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  200. int old, new;
  201. /* Bring up the AIF clocks first */
  202. configure_aif_clock(codec, 0);
  203. configure_aif_clock(codec, 1);
  204. /* Then switch CLK_SYS over to the higher of them; a change
  205. * can only happen as a result of a clocking change which can
  206. * only be made outside of DAPM so we can safely redo the
  207. * clocking.
  208. */
  209. /* If they're equal it doesn't matter which is used */
  210. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  211. return 0;
  212. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  213. new = WM8994_SYSCLK_SRC;
  214. else
  215. new = 0;
  216. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  217. /* If there's no change then we're done. */
  218. if (old == new)
  219. return 0;
  220. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  221. snd_soc_dapm_sync(&codec->dapm);
  222. return 0;
  223. }
  224. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  225. struct snd_soc_dapm_widget *sink)
  226. {
  227. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  228. const char *clk;
  229. /* Check what we're currently using for CLK_SYS */
  230. if (reg & WM8994_SYSCLK_SRC)
  231. clk = "AIF2CLK";
  232. else
  233. clk = "AIF1CLK";
  234. return strcmp(source->name, clk) == 0;
  235. }
  236. static const char *sidetone_hpf_text[] = {
  237. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  238. };
  239. static const struct soc_enum sidetone_hpf =
  240. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  241. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  242. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  243. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  244. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  245. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  246. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  247. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  248. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  249. .put = wm8994_put_drc_sw, \
  250. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  251. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  252. struct snd_ctl_elem_value *ucontrol)
  253. {
  254. struct soc_mixer_control *mc =
  255. (struct soc_mixer_control *)kcontrol->private_value;
  256. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  257. int mask, ret;
  258. /* Can't enable both ADC and DAC paths simultaneously */
  259. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  260. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  261. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  262. else
  263. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  264. ret = snd_soc_read(codec, mc->reg);
  265. if (ret < 0)
  266. return ret;
  267. if (ret & mask)
  268. return -EINVAL;
  269. return snd_soc_put_volsw(kcontrol, ucontrol);
  270. }
  271. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  272. {
  273. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  274. struct wm8994_pdata *pdata = wm8994->pdata;
  275. int base = wm8994_drc_base[drc];
  276. int cfg = wm8994->drc_cfg[drc];
  277. int save, i;
  278. /* Save any enables; the configuration should clear them. */
  279. save = snd_soc_read(codec, base);
  280. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  281. WM8994_AIF1ADC1R_DRC_ENA;
  282. for (i = 0; i < WM8994_DRC_REGS; i++)
  283. snd_soc_update_bits(codec, base + i, 0xffff,
  284. pdata->drc_cfgs[cfg].regs[i]);
  285. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  286. WM8994_AIF1ADC1L_DRC_ENA |
  287. WM8994_AIF1ADC1R_DRC_ENA, save);
  288. }
  289. /* Icky as hell but saves code duplication */
  290. static int wm8994_get_drc(const char *name)
  291. {
  292. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  293. return 0;
  294. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  295. return 1;
  296. if (strcmp(name, "AIF2DRC Mode") == 0)
  297. return 2;
  298. return -EINVAL;
  299. }
  300. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  301. struct snd_ctl_elem_value *ucontrol)
  302. {
  303. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  304. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  305. struct wm8994_pdata *pdata = wm8994->pdata;
  306. int drc = wm8994_get_drc(kcontrol->id.name);
  307. int value = ucontrol->value.integer.value[0];
  308. if (drc < 0)
  309. return drc;
  310. if (value >= pdata->num_drc_cfgs)
  311. return -EINVAL;
  312. wm8994->drc_cfg[drc] = value;
  313. wm8994_set_drc(codec, drc);
  314. return 0;
  315. }
  316. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_value *ucontrol)
  318. {
  319. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  320. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  321. int drc = wm8994_get_drc(kcontrol->id.name);
  322. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  323. return 0;
  324. }
  325. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  326. {
  327. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  328. struct wm8994_pdata *pdata = wm8994->pdata;
  329. int base = wm8994_retune_mobile_base[block];
  330. int iface, best, best_val, save, i, cfg;
  331. if (!pdata || !wm8994->num_retune_mobile_texts)
  332. return;
  333. switch (block) {
  334. case 0:
  335. case 1:
  336. iface = 0;
  337. break;
  338. case 2:
  339. iface = 1;
  340. break;
  341. default:
  342. return;
  343. }
  344. /* Find the version of the currently selected configuration
  345. * with the nearest sample rate. */
  346. cfg = wm8994->retune_mobile_cfg[block];
  347. best = 0;
  348. best_val = INT_MAX;
  349. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  350. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  351. wm8994->retune_mobile_texts[cfg]) == 0 &&
  352. abs(pdata->retune_mobile_cfgs[i].rate
  353. - wm8994->dac_rates[iface]) < best_val) {
  354. best = i;
  355. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  356. - wm8994->dac_rates[iface]);
  357. }
  358. }
  359. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  360. block,
  361. pdata->retune_mobile_cfgs[best].name,
  362. pdata->retune_mobile_cfgs[best].rate,
  363. wm8994->dac_rates[iface]);
  364. /* The EQ will be disabled while reconfiguring it, remember the
  365. * current configuration.
  366. */
  367. save = snd_soc_read(codec, base);
  368. save &= WM8994_AIF1DAC1_EQ_ENA;
  369. for (i = 0; i < WM8994_EQ_REGS; i++)
  370. snd_soc_update_bits(codec, base + i, 0xffff,
  371. pdata->retune_mobile_cfgs[best].regs[i]);
  372. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  373. }
  374. /* Icky as hell but saves code duplication */
  375. static int wm8994_get_retune_mobile_block(const char *name)
  376. {
  377. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  378. return 0;
  379. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  380. return 1;
  381. if (strcmp(name, "AIF2 EQ Mode") == 0)
  382. return 2;
  383. return -EINVAL;
  384. }
  385. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  386. struct snd_ctl_elem_value *ucontrol)
  387. {
  388. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  389. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  390. struct wm8994_pdata *pdata = wm8994->pdata;
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. int value = ucontrol->value.integer.value[0];
  393. if (block < 0)
  394. return block;
  395. if (value >= pdata->num_retune_mobile_cfgs)
  396. return -EINVAL;
  397. wm8994->retune_mobile_cfg[block] = value;
  398. wm8994_set_retune_mobile(codec, block);
  399. return 0;
  400. }
  401. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  405. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  406. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  407. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  408. return 0;
  409. }
  410. static const char *aif_chan_src_text[] = {
  411. "Left", "Right"
  412. };
  413. static const struct soc_enum aif1adcl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif1adcr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcl_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2adcr_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacl_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  423. static const struct soc_enum aif1dacr_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacl_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  427. static const struct soc_enum aif2dacr_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  429. static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
  430. {
  431. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  432. int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
  433. int ena, reg, aif;
  434. switch (mbc) {
  435. case 0:
  436. pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
  437. aif = 0;
  438. break;
  439. case 1:
  440. pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  441. aif = 0;
  442. break;
  443. case 2:
  444. pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
  445. aif = 1;
  446. break;
  447. default:
  448. BUG();
  449. return;
  450. }
  451. /* We can only enable the MBC if the AIF is enabled and we
  452. * want it to be enabled. */
  453. ena = pwr_reg && wm8994->mbc_ena[mbc];
  454. reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
  455. dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
  456. mbc, start, pwr_reg, reg);
  457. if (start && ena) {
  458. /* If the DSP is already running then noop */
  459. if (reg & WM8958_DSP2_ENA)
  460. return;
  461. /* Switch the clock over to the appropriate AIF */
  462. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  463. WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
  464. aif << WM8958_DSP2CLK_SRC_SHIFT |
  465. WM8958_DSP2CLK_ENA);
  466. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  467. WM8958_DSP2_ENA, WM8958_DSP2_ENA);
  468. /* TODO: Apply any user specified MBC settings */
  469. /* Run the DSP */
  470. snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
  471. WM8958_DSP2_RUNR);
  472. /* And we're off! */
  473. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  474. WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
  475. mbc << WM8958_MBC_SEL_SHIFT |
  476. WM8958_MBC_ENA);
  477. } else {
  478. /* If the DSP is already stopped then noop */
  479. if (!(reg & WM8958_DSP2_ENA))
  480. return;
  481. snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
  482. WM8958_MBC_ENA, 0);
  483. snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
  484. WM8958_DSP2_ENA, 0);
  485. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  486. WM8958_DSP2CLK_ENA, 0);
  487. }
  488. }
  489. static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
  490. struct snd_kcontrol *kcontrol, int event)
  491. {
  492. struct snd_soc_codec *codec = w->codec;
  493. int mbc;
  494. switch (w->shift) {
  495. case 13:
  496. case 12:
  497. mbc = 2;
  498. break;
  499. case 11:
  500. case 10:
  501. mbc = 1;
  502. break;
  503. case 9:
  504. case 8:
  505. mbc = 0;
  506. break;
  507. default:
  508. BUG();
  509. return -EINVAL;
  510. }
  511. switch (event) {
  512. case SND_SOC_DAPM_POST_PMU:
  513. wm8958_mbc_apply(codec, mbc, 1);
  514. break;
  515. case SND_SOC_DAPM_POST_PMD:
  516. wm8958_mbc_apply(codec, mbc, 0);
  517. break;
  518. }
  519. return 0;
  520. }
  521. static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
  522. struct snd_ctl_elem_info *uinfo)
  523. {
  524. uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
  525. uinfo->count = 1;
  526. uinfo->value.integer.min = 0;
  527. uinfo->value.integer.max = 1;
  528. return 0;
  529. }
  530. static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
  531. struct snd_ctl_elem_value *ucontrol)
  532. {
  533. int mbc = kcontrol->private_value;
  534. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  535. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  536. ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
  537. return 0;
  538. }
  539. static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
  540. struct snd_ctl_elem_value *ucontrol)
  541. {
  542. int mbc = kcontrol->private_value;
  543. int i;
  544. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  545. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  546. if (ucontrol->value.integer.value[0] > 1)
  547. return -EINVAL;
  548. for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
  549. if (mbc != i && wm8994->mbc_ena[i]) {
  550. dev_dbg(codec->dev, "MBC %d active already\n", mbc);
  551. return -EBUSY;
  552. }
  553. }
  554. wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
  555. wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
  556. return 0;
  557. }
  558. #define WM8958_MBC_SWITCH(xname, xval) {\
  559. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  560. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  561. .info = wm8958_mbc_info, \
  562. .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
  563. .private_value = xval }
  564. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  565. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  566. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  567. 1, 119, 0, digital_tlv),
  568. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  569. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  570. 1, 119, 0, digital_tlv),
  571. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  572. WM8994_AIF2_ADC_RIGHT_VOLUME,
  573. 1, 119, 0, digital_tlv),
  574. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  575. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  576. SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
  577. SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
  578. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  579. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  580. SOC_ENUM("AIF2DACL Source", aif1dacl_src),
  581. SOC_ENUM("AIF2DACR Source", aif1dacr_src),
  582. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  583. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  584. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  585. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  586. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  587. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  588. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  589. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  590. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  591. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  592. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  593. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  594. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  595. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  596. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  597. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  598. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  599. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  600. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  601. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  602. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  603. 5, 12, 0, st_tlv),
  604. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  605. 0, 12, 0, st_tlv),
  606. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  607. 5, 12, 0, st_tlv),
  608. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  609. 0, 12, 0, st_tlv),
  610. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  611. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  612. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  613. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  614. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  615. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  616. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  617. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  618. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  619. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  620. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  621. 6, 1, 1, wm_hubs_spkmix_tlv),
  622. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  623. 2, 1, 1, wm_hubs_spkmix_tlv),
  624. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  625. 6, 1, 1, wm_hubs_spkmix_tlv),
  626. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  627. 2, 1, 1, wm_hubs_spkmix_tlv),
  628. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  629. 10, 15, 0, wm8994_3d_tlv),
  630. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  631. 8, 1, 0),
  632. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  633. 10, 15, 0, wm8994_3d_tlv),
  634. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  635. 8, 1, 0),
  636. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  637. 10, 15, 0, wm8994_3d_tlv),
  638. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  639. 8, 1, 0),
  640. };
  641. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  642. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  643. eq_tlv),
  644. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  645. eq_tlv),
  646. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  647. eq_tlv),
  648. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  649. eq_tlv),
  650. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  651. eq_tlv),
  652. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  653. eq_tlv),
  654. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  655. eq_tlv),
  656. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  657. eq_tlv),
  658. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  659. eq_tlv),
  660. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  661. eq_tlv),
  662. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  663. eq_tlv),
  664. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  665. eq_tlv),
  666. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  667. eq_tlv),
  668. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  669. eq_tlv),
  670. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  671. eq_tlv),
  672. };
  673. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  674. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  675. WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
  676. WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
  677. WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
  678. };
  679. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  680. struct snd_kcontrol *kcontrol, int event)
  681. {
  682. struct snd_soc_codec *codec = w->codec;
  683. switch (event) {
  684. case SND_SOC_DAPM_PRE_PMU:
  685. return configure_clock(codec);
  686. case SND_SOC_DAPM_POST_PMD:
  687. configure_clock(codec);
  688. break;
  689. }
  690. return 0;
  691. }
  692. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  693. {
  694. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  695. int enable = 1;
  696. int source = 0; /* GCC flow analysis can't track enable */
  697. int reg, reg_r;
  698. /* Only support direct DAC->headphone paths */
  699. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  700. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  701. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  702. enable = 0;
  703. }
  704. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  705. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  706. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  707. enable = 0;
  708. }
  709. /* We also need the same setting for L/R and only one path */
  710. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  711. switch (reg) {
  712. case WM8994_AIF2DACL_TO_DAC1L:
  713. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  714. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  715. break;
  716. case WM8994_AIF1DAC2L_TO_DAC1L:
  717. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  718. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  719. break;
  720. case WM8994_AIF1DAC1L_TO_DAC1L:
  721. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  722. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  723. break;
  724. default:
  725. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  726. enable = 0;
  727. break;
  728. }
  729. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  730. if (reg_r != reg) {
  731. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  732. enable = 0;
  733. }
  734. if (enable) {
  735. dev_dbg(codec->dev, "Class W enabled\n");
  736. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  737. WM8994_CP_DYN_PWR |
  738. WM8994_CP_DYN_SRC_SEL_MASK,
  739. source | WM8994_CP_DYN_PWR);
  740. wm8994->hubs.class_w = true;
  741. } else {
  742. dev_dbg(codec->dev, "Class W disabled\n");
  743. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  744. WM8994_CP_DYN_PWR, 0);
  745. wm8994->hubs.class_w = false;
  746. }
  747. }
  748. static const char *hp_mux_text[] = {
  749. "Mixer",
  750. "DAC",
  751. };
  752. #define WM8994_HP_ENUM(xname, xenum) \
  753. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  754. .info = snd_soc_info_enum_double, \
  755. .get = snd_soc_dapm_get_enum_double, \
  756. .put = wm8994_put_hp_enum, \
  757. .private_value = (unsigned long)&xenum }
  758. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  759. struct snd_ctl_elem_value *ucontrol)
  760. {
  761. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  762. struct snd_soc_codec *codec = w->codec;
  763. int ret;
  764. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  765. wm8994_update_class_w(codec);
  766. return ret;
  767. }
  768. static const struct soc_enum hpl_enum =
  769. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  770. static const struct snd_kcontrol_new hpl_mux =
  771. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  772. static const struct soc_enum hpr_enum =
  773. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  774. static const struct snd_kcontrol_new hpr_mux =
  775. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  776. static const char *adc_mux_text[] = {
  777. "ADC",
  778. "DMIC",
  779. };
  780. static const struct soc_enum adc_enum =
  781. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  782. static const struct snd_kcontrol_new adcl_mux =
  783. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  784. static const struct snd_kcontrol_new adcr_mux =
  785. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  786. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  787. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  788. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  789. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  790. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  791. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  792. };
  793. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  794. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  795. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  796. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  797. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  798. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  799. };
  800. /* Debugging; dump chip status after DAPM transitions */
  801. static int post_ev(struct snd_soc_dapm_widget *w,
  802. struct snd_kcontrol *kcontrol, int event)
  803. {
  804. struct snd_soc_codec *codec = w->codec;
  805. dev_dbg(codec->dev, "SRC status: %x\n",
  806. snd_soc_read(codec,
  807. WM8994_RATE_STATUS));
  808. return 0;
  809. }
  810. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  811. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  812. 1, 1, 0),
  813. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  814. 0, 1, 0),
  815. };
  816. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  817. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  818. 1, 1, 0),
  819. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  820. 0, 1, 0),
  821. };
  822. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  823. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  824. 1, 1, 0),
  825. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  826. 0, 1, 0),
  827. };
  828. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  829. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  830. 1, 1, 0),
  831. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  832. 0, 1, 0),
  833. };
  834. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  835. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  836. 5, 1, 0),
  837. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  838. 4, 1, 0),
  839. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  840. 2, 1, 0),
  841. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  842. 1, 1, 0),
  843. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  844. 0, 1, 0),
  845. };
  846. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  847. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  848. 5, 1, 0),
  849. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  850. 4, 1, 0),
  851. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  852. 2, 1, 0),
  853. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  854. 1, 1, 0),
  855. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  856. 0, 1, 0),
  857. };
  858. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  859. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  860. .info = snd_soc_info_volsw, \
  861. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  862. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  863. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  864. struct snd_ctl_elem_value *ucontrol)
  865. {
  866. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  867. struct snd_soc_codec *codec = w->codec;
  868. int ret;
  869. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  870. wm8994_update_class_w(codec);
  871. return ret;
  872. }
  873. static const struct snd_kcontrol_new dac1l_mix[] = {
  874. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  875. 5, 1, 0),
  876. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  877. 4, 1, 0),
  878. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  879. 2, 1, 0),
  880. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  881. 1, 1, 0),
  882. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  883. 0, 1, 0),
  884. };
  885. static const struct snd_kcontrol_new dac1r_mix[] = {
  886. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  887. 5, 1, 0),
  888. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  889. 4, 1, 0),
  890. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  891. 2, 1, 0),
  892. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  893. 1, 1, 0),
  894. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  895. 0, 1, 0),
  896. };
  897. static const char *sidetone_text[] = {
  898. "ADC/DMIC1", "DMIC2",
  899. };
  900. static const struct soc_enum sidetone1_enum =
  901. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  902. static const struct snd_kcontrol_new sidetone1_mux =
  903. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  904. static const struct soc_enum sidetone2_enum =
  905. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  906. static const struct snd_kcontrol_new sidetone2_mux =
  907. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  908. static const char *aif1dac_text[] = {
  909. "AIF1DACDAT", "AIF3DACDAT",
  910. };
  911. static const struct soc_enum aif1dac_enum =
  912. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  913. static const struct snd_kcontrol_new aif1dac_mux =
  914. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  915. static const char *aif2dac_text[] = {
  916. "AIF2DACDAT", "AIF3DACDAT",
  917. };
  918. static const struct soc_enum aif2dac_enum =
  919. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  920. static const struct snd_kcontrol_new aif2dac_mux =
  921. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  922. static const char *aif2adc_text[] = {
  923. "AIF2ADCDAT", "AIF3DACDAT",
  924. };
  925. static const struct soc_enum aif2adc_enum =
  926. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  927. static const struct snd_kcontrol_new aif2adc_mux =
  928. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  929. static const char *aif3adc_text[] = {
  930. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  931. };
  932. static const struct soc_enum wm8994_aif3adc_enum =
  933. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  934. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  935. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  936. static const struct soc_enum wm8958_aif3adc_enum =
  937. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  938. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  939. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  940. static const char *mono_pcm_out_text[] = {
  941. "None", "AIF2ADCL", "AIF2ADCR",
  942. };
  943. static const struct soc_enum mono_pcm_out_enum =
  944. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  945. static const struct snd_kcontrol_new mono_pcm_out_mux =
  946. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  947. static const char *aif2dac_src_text[] = {
  948. "AIF2", "AIF3",
  949. };
  950. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  951. static const struct soc_enum aif2dacl_src_enum =
  952. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  953. static const struct snd_kcontrol_new aif2dacl_src_mux =
  954. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  955. static const struct soc_enum aif2dacr_src_enum =
  956. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  957. static const struct snd_kcontrol_new aif2dacr_src_mux =
  958. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  959. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  960. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  961. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  962. SND_SOC_DAPM_INPUT("Clock"),
  963. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  964. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  965. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  966. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  967. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  968. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  969. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  970. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  971. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  972. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  973. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  974. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  975. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  976. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  977. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  978. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  979. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  980. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  981. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  982. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  983. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  984. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  985. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  986. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  987. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  988. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  989. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  990. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  991. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  992. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  993. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  994. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  995. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  996. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  997. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  998. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  999. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1000. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1001. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1002. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1003. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1004. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1005. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1006. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1007. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1008. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1009. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1010. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1011. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1012. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1013. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1014. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1015. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1016. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1017. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1018. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1019. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1020. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1021. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1022. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1023. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1024. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1025. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1026. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1027. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1028. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1029. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1030. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1031. /* Power is done with the muxes since the ADC power also controls the
  1032. * downsampling chain, the chip will automatically manage the analogue
  1033. * specific portions.
  1034. */
  1035. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1036. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1037. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1038. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1039. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1040. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1041. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1042. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1043. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1044. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1045. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1046. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1047. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1048. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1049. SND_SOC_DAPM_POST("Debug log", post_ev),
  1050. };
  1051. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1052. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1053. };
  1054. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1055. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1056. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1057. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1058. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1059. };
  1060. static const struct snd_soc_dapm_route intercon[] = {
  1061. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1062. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1063. { "DSP1CLK", NULL, "CLK_SYS" },
  1064. { "DSP2CLK", NULL, "CLK_SYS" },
  1065. { "DSPINTCLK", NULL, "CLK_SYS" },
  1066. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1067. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1068. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1069. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1070. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1071. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1072. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1073. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1074. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1075. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1076. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1077. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1078. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1079. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1080. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1081. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1082. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1083. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1084. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1085. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1086. { "AIF2ADCL", NULL, "AIF2CLK" },
  1087. { "AIF2ADCL", NULL, "DSP2CLK" },
  1088. { "AIF2ADCR", NULL, "AIF2CLK" },
  1089. { "AIF2ADCR", NULL, "DSP2CLK" },
  1090. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1091. { "AIF2DACL", NULL, "AIF2CLK" },
  1092. { "AIF2DACL", NULL, "DSP2CLK" },
  1093. { "AIF2DACR", NULL, "AIF2CLK" },
  1094. { "AIF2DACR", NULL, "DSP2CLK" },
  1095. { "AIF2DACR", NULL, "DSPINTCLK" },
  1096. { "DMIC1L", NULL, "DMIC1DAT" },
  1097. { "DMIC1L", NULL, "CLK_SYS" },
  1098. { "DMIC1R", NULL, "DMIC1DAT" },
  1099. { "DMIC1R", NULL, "CLK_SYS" },
  1100. { "DMIC2L", NULL, "DMIC2DAT" },
  1101. { "DMIC2L", NULL, "CLK_SYS" },
  1102. { "DMIC2R", NULL, "DMIC2DAT" },
  1103. { "DMIC2R", NULL, "CLK_SYS" },
  1104. { "ADCL", NULL, "AIF1CLK" },
  1105. { "ADCL", NULL, "DSP1CLK" },
  1106. { "ADCL", NULL, "DSPINTCLK" },
  1107. { "ADCR", NULL, "AIF1CLK" },
  1108. { "ADCR", NULL, "DSP1CLK" },
  1109. { "ADCR", NULL, "DSPINTCLK" },
  1110. { "ADCL Mux", "ADC", "ADCL" },
  1111. { "ADCL Mux", "DMIC", "DMIC1L" },
  1112. { "ADCR Mux", "ADC", "ADCR" },
  1113. { "ADCR Mux", "DMIC", "DMIC1R" },
  1114. { "DAC1L", NULL, "AIF1CLK" },
  1115. { "DAC1L", NULL, "DSP1CLK" },
  1116. { "DAC1L", NULL, "DSPINTCLK" },
  1117. { "DAC1R", NULL, "AIF1CLK" },
  1118. { "DAC1R", NULL, "DSP1CLK" },
  1119. { "DAC1R", NULL, "DSPINTCLK" },
  1120. { "DAC2L", NULL, "AIF2CLK" },
  1121. { "DAC2L", NULL, "DSP2CLK" },
  1122. { "DAC2L", NULL, "DSPINTCLK" },
  1123. { "DAC2R", NULL, "AIF2DACR" },
  1124. { "DAC2R", NULL, "AIF2CLK" },
  1125. { "DAC2R", NULL, "DSP2CLK" },
  1126. { "DAC2R", NULL, "DSPINTCLK" },
  1127. { "TOCLK", NULL, "CLK_SYS" },
  1128. /* AIF1 outputs */
  1129. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1130. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1131. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1132. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1133. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1134. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1135. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1136. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1137. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1138. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1139. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1140. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1141. /* Pin level routing for AIF3 */
  1142. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1143. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1144. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1145. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1146. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1147. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1148. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1149. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1150. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1151. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1152. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1153. /* DAC1 inputs */
  1154. { "DAC1L", NULL, "DAC1L Mixer" },
  1155. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1156. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1157. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1158. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1159. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1160. { "DAC1R", NULL, "DAC1R Mixer" },
  1161. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1162. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1163. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1164. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1165. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1166. /* DAC2/AIF2 outputs */
  1167. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1168. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1169. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1170. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1171. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1172. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1173. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1174. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1175. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1176. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1177. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1178. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1179. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1180. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1181. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1182. /* AIF3 output */
  1183. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1184. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1185. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1186. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1187. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1188. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1189. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1190. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1191. /* Sidetone */
  1192. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1193. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1194. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1195. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1196. /* Output stages */
  1197. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1198. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1199. { "SPKL", "DAC1 Switch", "DAC1L" },
  1200. { "SPKL", "DAC2 Switch", "DAC2L" },
  1201. { "SPKR", "DAC1 Switch", "DAC1R" },
  1202. { "SPKR", "DAC2 Switch", "DAC2R" },
  1203. { "Left Headphone Mux", "DAC", "DAC1L" },
  1204. { "Right Headphone Mux", "DAC", "DAC1R" },
  1205. };
  1206. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1207. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1208. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1209. };
  1210. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1211. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1212. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1213. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1214. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1215. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1216. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1217. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1218. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1219. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1220. };
  1221. /* The size in bits of the FLL divide multiplied by 10
  1222. * to allow rounding later */
  1223. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1224. struct fll_div {
  1225. u16 outdiv;
  1226. u16 n;
  1227. u16 k;
  1228. u16 clk_ref_div;
  1229. u16 fll_fratio;
  1230. };
  1231. static int wm8994_get_fll_config(struct fll_div *fll,
  1232. int freq_in, int freq_out)
  1233. {
  1234. u64 Kpart;
  1235. unsigned int K, Ndiv, Nmod;
  1236. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1237. /* Scale the input frequency down to <= 13.5MHz */
  1238. fll->clk_ref_div = 0;
  1239. while (freq_in > 13500000) {
  1240. fll->clk_ref_div++;
  1241. freq_in /= 2;
  1242. if (fll->clk_ref_div > 3)
  1243. return -EINVAL;
  1244. }
  1245. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1246. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1247. fll->outdiv = 3;
  1248. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1249. fll->outdiv++;
  1250. if (fll->outdiv > 63)
  1251. return -EINVAL;
  1252. }
  1253. freq_out *= fll->outdiv + 1;
  1254. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1255. if (freq_in > 1000000) {
  1256. fll->fll_fratio = 0;
  1257. } else if (freq_in > 256000) {
  1258. fll->fll_fratio = 1;
  1259. freq_in *= 2;
  1260. } else if (freq_in > 128000) {
  1261. fll->fll_fratio = 2;
  1262. freq_in *= 4;
  1263. } else if (freq_in > 64000) {
  1264. fll->fll_fratio = 3;
  1265. freq_in *= 8;
  1266. } else {
  1267. fll->fll_fratio = 4;
  1268. freq_in *= 16;
  1269. }
  1270. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1271. /* Now, calculate N.K */
  1272. Ndiv = freq_out / freq_in;
  1273. fll->n = Ndiv;
  1274. Nmod = freq_out % freq_in;
  1275. pr_debug("Nmod=%d\n", Nmod);
  1276. /* Calculate fractional part - scale up so we can round. */
  1277. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1278. do_div(Kpart, freq_in);
  1279. K = Kpart & 0xFFFFFFFF;
  1280. if ((K % 10) >= 5)
  1281. K += 5;
  1282. /* Move down to proper range now rounding is done */
  1283. fll->k = K / 10;
  1284. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1285. return 0;
  1286. }
  1287. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1288. unsigned int freq_in, unsigned int freq_out)
  1289. {
  1290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1291. int reg_offset, ret;
  1292. struct fll_div fll;
  1293. u16 reg, aif1, aif2;
  1294. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1295. & WM8994_AIF1CLK_ENA;
  1296. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1297. & WM8994_AIF2CLK_ENA;
  1298. switch (id) {
  1299. case WM8994_FLL1:
  1300. reg_offset = 0;
  1301. id = 0;
  1302. break;
  1303. case WM8994_FLL2:
  1304. reg_offset = 0x20;
  1305. id = 1;
  1306. break;
  1307. default:
  1308. return -EINVAL;
  1309. }
  1310. switch (src) {
  1311. case 0:
  1312. /* Allow no source specification when stopping */
  1313. if (freq_out)
  1314. return -EINVAL;
  1315. break;
  1316. case WM8994_FLL_SRC_MCLK1:
  1317. case WM8994_FLL_SRC_MCLK2:
  1318. case WM8994_FLL_SRC_LRCLK:
  1319. case WM8994_FLL_SRC_BCLK:
  1320. break;
  1321. default:
  1322. return -EINVAL;
  1323. }
  1324. /* Are we changing anything? */
  1325. if (wm8994->fll[id].src == src &&
  1326. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1327. return 0;
  1328. /* If we're stopping the FLL redo the old config - no
  1329. * registers will actually be written but we avoid GCC flow
  1330. * analysis bugs spewing warnings.
  1331. */
  1332. if (freq_out)
  1333. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1334. else
  1335. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1336. wm8994->fll[id].out);
  1337. if (ret < 0)
  1338. return ret;
  1339. /* Gate the AIF clocks while we reclock */
  1340. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1341. WM8994_AIF1CLK_ENA, 0);
  1342. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1343. WM8994_AIF2CLK_ENA, 0);
  1344. /* We always need to disable the FLL while reconfiguring */
  1345. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1346. WM8994_FLL1_ENA, 0);
  1347. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1348. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1349. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1350. WM8994_FLL1_OUTDIV_MASK |
  1351. WM8994_FLL1_FRATIO_MASK, reg);
  1352. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1353. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1354. WM8994_FLL1_N_MASK,
  1355. fll.n << WM8994_FLL1_N_SHIFT);
  1356. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1357. WM8994_FLL1_REFCLK_DIV_MASK |
  1358. WM8994_FLL1_REFCLK_SRC_MASK,
  1359. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1360. (src - 1));
  1361. /* Enable (with fractional mode if required) */
  1362. if (freq_out) {
  1363. if (fll.k)
  1364. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1365. else
  1366. reg = WM8994_FLL1_ENA;
  1367. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1368. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1369. reg);
  1370. }
  1371. wm8994->fll[id].in = freq_in;
  1372. wm8994->fll[id].out = freq_out;
  1373. wm8994->fll[id].src = src;
  1374. /* Enable any gated AIF clocks */
  1375. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1376. WM8994_AIF1CLK_ENA, aif1);
  1377. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1378. WM8994_AIF2CLK_ENA, aif2);
  1379. configure_clock(codec);
  1380. return 0;
  1381. }
  1382. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1383. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1384. unsigned int freq_in, unsigned int freq_out)
  1385. {
  1386. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1387. }
  1388. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1389. int clk_id, unsigned int freq, int dir)
  1390. {
  1391. struct snd_soc_codec *codec = dai->codec;
  1392. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1393. int i;
  1394. switch (dai->id) {
  1395. case 1:
  1396. case 2:
  1397. break;
  1398. default:
  1399. /* AIF3 shares clocking with AIF1/2 */
  1400. return -EINVAL;
  1401. }
  1402. switch (clk_id) {
  1403. case WM8994_SYSCLK_MCLK1:
  1404. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1405. wm8994->mclk[0] = freq;
  1406. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1407. dai->id, freq);
  1408. break;
  1409. case WM8994_SYSCLK_MCLK2:
  1410. /* TODO: Set GPIO AF */
  1411. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1412. wm8994->mclk[1] = freq;
  1413. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1414. dai->id, freq);
  1415. break;
  1416. case WM8994_SYSCLK_FLL1:
  1417. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1418. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1419. break;
  1420. case WM8994_SYSCLK_FLL2:
  1421. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1422. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1423. break;
  1424. case WM8994_SYSCLK_OPCLK:
  1425. /* Special case - a division (times 10) is given and
  1426. * no effect on main clocking.
  1427. */
  1428. if (freq) {
  1429. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1430. if (opclk_divs[i] == freq)
  1431. break;
  1432. if (i == ARRAY_SIZE(opclk_divs))
  1433. return -EINVAL;
  1434. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1435. WM8994_OPCLK_DIV_MASK, i);
  1436. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1437. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1438. } else {
  1439. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1440. WM8994_OPCLK_ENA, 0);
  1441. }
  1442. default:
  1443. return -EINVAL;
  1444. }
  1445. configure_clock(codec);
  1446. return 0;
  1447. }
  1448. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1449. enum snd_soc_bias_level level)
  1450. {
  1451. struct wm8994 *control = codec->control_data;
  1452. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1453. switch (level) {
  1454. case SND_SOC_BIAS_ON:
  1455. break;
  1456. case SND_SOC_BIAS_PREPARE:
  1457. /* VMID=2x40k */
  1458. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1459. WM8994_VMID_SEL_MASK, 0x2);
  1460. break;
  1461. case SND_SOC_BIAS_STANDBY:
  1462. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1463. /* Tweak DC servo and DSP configuration for
  1464. * improved performance. */
  1465. if (control->type == WM8994 && wm8994->revision < 4) {
  1466. /* Tweak DC servo and DSP configuration for
  1467. * improved performance. */
  1468. snd_soc_write(codec, 0x102, 0x3);
  1469. snd_soc_write(codec, 0x56, 0x3);
  1470. snd_soc_write(codec, 0x817, 0);
  1471. snd_soc_write(codec, 0x102, 0);
  1472. }
  1473. /* Discharge LINEOUT1 & 2 */
  1474. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1475. WM8994_LINEOUT1_DISCH |
  1476. WM8994_LINEOUT2_DISCH,
  1477. WM8994_LINEOUT1_DISCH |
  1478. WM8994_LINEOUT2_DISCH);
  1479. /* Startup bias, VMID ramp & buffer */
  1480. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1481. WM8994_STARTUP_BIAS_ENA |
  1482. WM8994_VMID_BUF_ENA |
  1483. WM8994_VMID_RAMP_MASK,
  1484. WM8994_STARTUP_BIAS_ENA |
  1485. WM8994_VMID_BUF_ENA |
  1486. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1487. /* Main bias enable, VMID=2x40k */
  1488. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1489. WM8994_BIAS_ENA |
  1490. WM8994_VMID_SEL_MASK,
  1491. WM8994_BIAS_ENA | 0x2);
  1492. msleep(20);
  1493. }
  1494. /* VMID=2x500k */
  1495. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1496. WM8994_VMID_SEL_MASK, 0x4);
  1497. break;
  1498. case SND_SOC_BIAS_OFF:
  1499. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1500. /* Switch over to startup biases */
  1501. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1502. WM8994_BIAS_SRC |
  1503. WM8994_STARTUP_BIAS_ENA |
  1504. WM8994_VMID_BUF_ENA |
  1505. WM8994_VMID_RAMP_MASK,
  1506. WM8994_BIAS_SRC |
  1507. WM8994_STARTUP_BIAS_ENA |
  1508. WM8994_VMID_BUF_ENA |
  1509. (1 << WM8994_VMID_RAMP_SHIFT));
  1510. /* Disable main biases */
  1511. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1512. WM8994_BIAS_ENA |
  1513. WM8994_VMID_SEL_MASK, 0);
  1514. /* Discharge line */
  1515. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1516. WM8994_LINEOUT1_DISCH |
  1517. WM8994_LINEOUT2_DISCH,
  1518. WM8994_LINEOUT1_DISCH |
  1519. WM8994_LINEOUT2_DISCH);
  1520. msleep(5);
  1521. /* Switch off startup biases */
  1522. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1523. WM8994_BIAS_SRC |
  1524. WM8994_STARTUP_BIAS_ENA |
  1525. WM8994_VMID_BUF_ENA |
  1526. WM8994_VMID_RAMP_MASK, 0);
  1527. }
  1528. break;
  1529. }
  1530. codec->dapm.bias_level = level;
  1531. return 0;
  1532. }
  1533. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1534. {
  1535. struct snd_soc_codec *codec = dai->codec;
  1536. struct wm8994 *control = codec->control_data;
  1537. int ms_reg;
  1538. int aif1_reg;
  1539. int ms = 0;
  1540. int aif1 = 0;
  1541. switch (dai->id) {
  1542. case 1:
  1543. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1544. aif1_reg = WM8994_AIF1_CONTROL_1;
  1545. break;
  1546. case 2:
  1547. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1548. aif1_reg = WM8994_AIF2_CONTROL_1;
  1549. break;
  1550. default:
  1551. return -EINVAL;
  1552. }
  1553. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1554. case SND_SOC_DAIFMT_CBS_CFS:
  1555. break;
  1556. case SND_SOC_DAIFMT_CBM_CFM:
  1557. ms = WM8994_AIF1_MSTR;
  1558. break;
  1559. default:
  1560. return -EINVAL;
  1561. }
  1562. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1563. case SND_SOC_DAIFMT_DSP_B:
  1564. aif1 |= WM8994_AIF1_LRCLK_INV;
  1565. case SND_SOC_DAIFMT_DSP_A:
  1566. aif1 |= 0x18;
  1567. break;
  1568. case SND_SOC_DAIFMT_I2S:
  1569. aif1 |= 0x10;
  1570. break;
  1571. case SND_SOC_DAIFMT_RIGHT_J:
  1572. break;
  1573. case SND_SOC_DAIFMT_LEFT_J:
  1574. aif1 |= 0x8;
  1575. break;
  1576. default:
  1577. return -EINVAL;
  1578. }
  1579. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1580. case SND_SOC_DAIFMT_DSP_A:
  1581. case SND_SOC_DAIFMT_DSP_B:
  1582. /* frame inversion not valid for DSP modes */
  1583. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1584. case SND_SOC_DAIFMT_NB_NF:
  1585. break;
  1586. case SND_SOC_DAIFMT_IB_NF:
  1587. aif1 |= WM8994_AIF1_BCLK_INV;
  1588. break;
  1589. default:
  1590. return -EINVAL;
  1591. }
  1592. break;
  1593. case SND_SOC_DAIFMT_I2S:
  1594. case SND_SOC_DAIFMT_RIGHT_J:
  1595. case SND_SOC_DAIFMT_LEFT_J:
  1596. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1597. case SND_SOC_DAIFMT_NB_NF:
  1598. break;
  1599. case SND_SOC_DAIFMT_IB_IF:
  1600. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1601. break;
  1602. case SND_SOC_DAIFMT_IB_NF:
  1603. aif1 |= WM8994_AIF1_BCLK_INV;
  1604. break;
  1605. case SND_SOC_DAIFMT_NB_IF:
  1606. aif1 |= WM8994_AIF1_LRCLK_INV;
  1607. break;
  1608. default:
  1609. return -EINVAL;
  1610. }
  1611. break;
  1612. default:
  1613. return -EINVAL;
  1614. }
  1615. /* The AIF2 format configuration needs to be mirrored to AIF3
  1616. * on WM8958 if it's in use so just do it all the time. */
  1617. if (control->type == WM8958 && dai->id == 2)
  1618. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1619. WM8994_AIF1_LRCLK_INV |
  1620. WM8958_AIF3_FMT_MASK, aif1);
  1621. snd_soc_update_bits(codec, aif1_reg,
  1622. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1623. WM8994_AIF1_FMT_MASK,
  1624. aif1);
  1625. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1626. ms);
  1627. return 0;
  1628. }
  1629. static struct {
  1630. int val, rate;
  1631. } srs[] = {
  1632. { 0, 8000 },
  1633. { 1, 11025 },
  1634. { 2, 12000 },
  1635. { 3, 16000 },
  1636. { 4, 22050 },
  1637. { 5, 24000 },
  1638. { 6, 32000 },
  1639. { 7, 44100 },
  1640. { 8, 48000 },
  1641. { 9, 88200 },
  1642. { 10, 96000 },
  1643. };
  1644. static int fs_ratios[] = {
  1645. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1646. };
  1647. static int bclk_divs[] = {
  1648. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1649. 640, 880, 960, 1280, 1760, 1920
  1650. };
  1651. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1652. struct snd_pcm_hw_params *params,
  1653. struct snd_soc_dai *dai)
  1654. {
  1655. struct snd_soc_codec *codec = dai->codec;
  1656. struct wm8994 *control = codec->control_data;
  1657. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1658. int aif1_reg;
  1659. int bclk_reg;
  1660. int lrclk_reg;
  1661. int rate_reg;
  1662. int aif1 = 0;
  1663. int bclk = 0;
  1664. int lrclk = 0;
  1665. int rate_val = 0;
  1666. int id = dai->id - 1;
  1667. int i, cur_val, best_val, bclk_rate, best;
  1668. switch (dai->id) {
  1669. case 1:
  1670. aif1_reg = WM8994_AIF1_CONTROL_1;
  1671. bclk_reg = WM8994_AIF1_BCLK;
  1672. rate_reg = WM8994_AIF1_RATE;
  1673. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1674. wm8994->lrclk_shared[0]) {
  1675. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1676. } else {
  1677. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1678. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1679. }
  1680. break;
  1681. case 2:
  1682. aif1_reg = WM8994_AIF2_CONTROL_1;
  1683. bclk_reg = WM8994_AIF2_BCLK;
  1684. rate_reg = WM8994_AIF2_RATE;
  1685. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1686. wm8994->lrclk_shared[1]) {
  1687. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1688. } else {
  1689. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1690. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1691. }
  1692. break;
  1693. case 3:
  1694. switch (control->type) {
  1695. case WM8958:
  1696. aif1_reg = WM8958_AIF3_CONTROL_1;
  1697. break;
  1698. default:
  1699. return 0;
  1700. }
  1701. default:
  1702. return -EINVAL;
  1703. }
  1704. bclk_rate = params_rate(params) * 2;
  1705. switch (params_format(params)) {
  1706. case SNDRV_PCM_FORMAT_S16_LE:
  1707. bclk_rate *= 16;
  1708. break;
  1709. case SNDRV_PCM_FORMAT_S20_3LE:
  1710. bclk_rate *= 20;
  1711. aif1 |= 0x20;
  1712. break;
  1713. case SNDRV_PCM_FORMAT_S24_LE:
  1714. bclk_rate *= 24;
  1715. aif1 |= 0x40;
  1716. break;
  1717. case SNDRV_PCM_FORMAT_S32_LE:
  1718. bclk_rate *= 32;
  1719. aif1 |= 0x60;
  1720. break;
  1721. default:
  1722. return -EINVAL;
  1723. }
  1724. /* Try to find an appropriate sample rate; look for an exact match. */
  1725. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1726. if (srs[i].rate == params_rate(params))
  1727. break;
  1728. if (i == ARRAY_SIZE(srs))
  1729. return -EINVAL;
  1730. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1731. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1732. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1733. dai->id, wm8994->aifclk[id], bclk_rate);
  1734. if (wm8994->aifclk[id] == 0) {
  1735. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1736. return -EINVAL;
  1737. }
  1738. /* AIFCLK/fs ratio; look for a close match in either direction */
  1739. best = 0;
  1740. best_val = abs((fs_ratios[0] * params_rate(params))
  1741. - wm8994->aifclk[id]);
  1742. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1743. cur_val = abs((fs_ratios[i] * params_rate(params))
  1744. - wm8994->aifclk[id]);
  1745. if (cur_val >= best_val)
  1746. continue;
  1747. best = i;
  1748. best_val = cur_val;
  1749. }
  1750. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1751. dai->id, fs_ratios[best]);
  1752. rate_val |= best;
  1753. /* We may not get quite the right frequency if using
  1754. * approximate clocks so look for the closest match that is
  1755. * higher than the target (we need to ensure that there enough
  1756. * BCLKs to clock out the samples).
  1757. */
  1758. best = 0;
  1759. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1760. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1761. if (cur_val < 0) /* BCLK table is sorted */
  1762. break;
  1763. best = i;
  1764. }
  1765. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1766. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1767. bclk_divs[best], bclk_rate);
  1768. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1769. lrclk = bclk_rate / params_rate(params);
  1770. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1771. lrclk, bclk_rate / lrclk);
  1772. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1773. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1774. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1775. lrclk);
  1776. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1777. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1778. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1779. switch (dai->id) {
  1780. case 1:
  1781. wm8994->dac_rates[0] = params_rate(params);
  1782. wm8994_set_retune_mobile(codec, 0);
  1783. wm8994_set_retune_mobile(codec, 1);
  1784. break;
  1785. case 2:
  1786. wm8994->dac_rates[1] = params_rate(params);
  1787. wm8994_set_retune_mobile(codec, 2);
  1788. break;
  1789. }
  1790. }
  1791. return 0;
  1792. }
  1793. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1794. struct snd_pcm_hw_params *params,
  1795. struct snd_soc_dai *dai)
  1796. {
  1797. struct snd_soc_codec *codec = dai->codec;
  1798. struct wm8994 *control = codec->control_data;
  1799. int aif1_reg;
  1800. int aif1 = 0;
  1801. switch (dai->id) {
  1802. case 3:
  1803. switch (control->type) {
  1804. case WM8958:
  1805. aif1_reg = WM8958_AIF3_CONTROL_1;
  1806. break;
  1807. default:
  1808. return 0;
  1809. }
  1810. default:
  1811. return 0;
  1812. }
  1813. switch (params_format(params)) {
  1814. case SNDRV_PCM_FORMAT_S16_LE:
  1815. break;
  1816. case SNDRV_PCM_FORMAT_S20_3LE:
  1817. aif1 |= 0x20;
  1818. break;
  1819. case SNDRV_PCM_FORMAT_S24_LE:
  1820. aif1 |= 0x40;
  1821. break;
  1822. case SNDRV_PCM_FORMAT_S32_LE:
  1823. aif1 |= 0x60;
  1824. break;
  1825. default:
  1826. return -EINVAL;
  1827. }
  1828. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1829. }
  1830. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1831. {
  1832. struct snd_soc_codec *codec = codec_dai->codec;
  1833. int mute_reg;
  1834. int reg;
  1835. switch (codec_dai->id) {
  1836. case 1:
  1837. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1838. break;
  1839. case 2:
  1840. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1841. break;
  1842. default:
  1843. return -EINVAL;
  1844. }
  1845. if (mute)
  1846. reg = WM8994_AIF1DAC1_MUTE;
  1847. else
  1848. reg = 0;
  1849. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1850. return 0;
  1851. }
  1852. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1853. {
  1854. struct snd_soc_codec *codec = codec_dai->codec;
  1855. int reg, val, mask;
  1856. switch (codec_dai->id) {
  1857. case 1:
  1858. reg = WM8994_AIF1_MASTER_SLAVE;
  1859. mask = WM8994_AIF1_TRI;
  1860. break;
  1861. case 2:
  1862. reg = WM8994_AIF2_MASTER_SLAVE;
  1863. mask = WM8994_AIF2_TRI;
  1864. break;
  1865. case 3:
  1866. reg = WM8994_POWER_MANAGEMENT_6;
  1867. mask = WM8994_AIF3_TRI;
  1868. break;
  1869. default:
  1870. return -EINVAL;
  1871. }
  1872. if (tristate)
  1873. val = mask;
  1874. else
  1875. val = 0;
  1876. return snd_soc_update_bits(codec, reg, mask, reg);
  1877. }
  1878. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1879. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1880. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1881. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1882. .set_sysclk = wm8994_set_dai_sysclk,
  1883. .set_fmt = wm8994_set_dai_fmt,
  1884. .hw_params = wm8994_hw_params,
  1885. .digital_mute = wm8994_aif_mute,
  1886. .set_pll = wm8994_set_fll,
  1887. .set_tristate = wm8994_set_tristate,
  1888. };
  1889. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1890. .set_sysclk = wm8994_set_dai_sysclk,
  1891. .set_fmt = wm8994_set_dai_fmt,
  1892. .hw_params = wm8994_hw_params,
  1893. .digital_mute = wm8994_aif_mute,
  1894. .set_pll = wm8994_set_fll,
  1895. .set_tristate = wm8994_set_tristate,
  1896. };
  1897. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1898. .hw_params = wm8994_aif3_hw_params,
  1899. .set_tristate = wm8994_set_tristate,
  1900. };
  1901. static struct snd_soc_dai_driver wm8994_dai[] = {
  1902. {
  1903. .name = "wm8994-aif1",
  1904. .id = 1,
  1905. .playback = {
  1906. .stream_name = "AIF1 Playback",
  1907. .channels_min = 2,
  1908. .channels_max = 2,
  1909. .rates = WM8994_RATES,
  1910. .formats = WM8994_FORMATS,
  1911. },
  1912. .capture = {
  1913. .stream_name = "AIF1 Capture",
  1914. .channels_min = 2,
  1915. .channels_max = 2,
  1916. .rates = WM8994_RATES,
  1917. .formats = WM8994_FORMATS,
  1918. },
  1919. .ops = &wm8994_aif1_dai_ops,
  1920. },
  1921. {
  1922. .name = "wm8994-aif2",
  1923. .id = 2,
  1924. .playback = {
  1925. .stream_name = "AIF2 Playback",
  1926. .channels_min = 2,
  1927. .channels_max = 2,
  1928. .rates = WM8994_RATES,
  1929. .formats = WM8994_FORMATS,
  1930. },
  1931. .capture = {
  1932. .stream_name = "AIF2 Capture",
  1933. .channels_min = 2,
  1934. .channels_max = 2,
  1935. .rates = WM8994_RATES,
  1936. .formats = WM8994_FORMATS,
  1937. },
  1938. .ops = &wm8994_aif2_dai_ops,
  1939. },
  1940. {
  1941. .name = "wm8994-aif3",
  1942. .id = 3,
  1943. .playback = {
  1944. .stream_name = "AIF3 Playback",
  1945. .channels_min = 2,
  1946. .channels_max = 2,
  1947. .rates = WM8994_RATES,
  1948. .formats = WM8994_FORMATS,
  1949. },
  1950. .capture = {
  1951. .stream_name = "AIF3 Capture",
  1952. .channels_min = 2,
  1953. .channels_max = 2,
  1954. .rates = WM8994_RATES,
  1955. .formats = WM8994_FORMATS,
  1956. },
  1957. .ops = &wm8994_aif3_dai_ops,
  1958. }
  1959. };
  1960. #ifdef CONFIG_PM
  1961. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1962. {
  1963. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1964. int i, ret;
  1965. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1966. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  1967. sizeof(struct fll_config));
  1968. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  1969. if (ret < 0)
  1970. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  1971. i + 1, ret);
  1972. }
  1973. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1974. return 0;
  1975. }
  1976. static int wm8994_resume(struct snd_soc_codec *codec)
  1977. {
  1978. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1979. u16 *reg_cache = codec->reg_cache;
  1980. int i, ret;
  1981. /* Restore the registers */
  1982. for (i = 1; i < ARRAY_SIZE(wm8994->reg_cache); i++) {
  1983. switch (i) {
  1984. case WM8994_LDO_1:
  1985. case WM8994_LDO_2:
  1986. case WM8994_SOFTWARE_RESET:
  1987. /* Handled by other MFD drivers */
  1988. continue;
  1989. default:
  1990. break;
  1991. }
  1992. if (!wm8994_access_masks[i].writable)
  1993. continue;
  1994. wm8994_reg_write(codec->control_data, i, reg_cache[i]);
  1995. }
  1996. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1997. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1998. if (!wm8994->fll_suspend[i].out)
  1999. continue;
  2000. ret = _wm8994_set_fll(codec, i + 1,
  2001. wm8994->fll_suspend[i].src,
  2002. wm8994->fll_suspend[i].in,
  2003. wm8994->fll_suspend[i].out);
  2004. if (ret < 0)
  2005. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2006. i + 1, ret);
  2007. }
  2008. return 0;
  2009. }
  2010. #else
  2011. #define wm8994_suspend NULL
  2012. #define wm8994_resume NULL
  2013. #endif
  2014. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2015. {
  2016. struct snd_soc_codec *codec = wm8994->codec;
  2017. struct wm8994_pdata *pdata = wm8994->pdata;
  2018. struct snd_kcontrol_new controls[] = {
  2019. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2020. wm8994->retune_mobile_enum,
  2021. wm8994_get_retune_mobile_enum,
  2022. wm8994_put_retune_mobile_enum),
  2023. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2024. wm8994->retune_mobile_enum,
  2025. wm8994_get_retune_mobile_enum,
  2026. wm8994_put_retune_mobile_enum),
  2027. SOC_ENUM_EXT("AIF2 EQ Mode",
  2028. wm8994->retune_mobile_enum,
  2029. wm8994_get_retune_mobile_enum,
  2030. wm8994_put_retune_mobile_enum),
  2031. };
  2032. int ret, i, j;
  2033. const char **t;
  2034. /* We need an array of texts for the enum API but the number
  2035. * of texts is likely to be less than the number of
  2036. * configurations due to the sample rate dependency of the
  2037. * configurations. */
  2038. wm8994->num_retune_mobile_texts = 0;
  2039. wm8994->retune_mobile_texts = NULL;
  2040. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2041. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2042. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2043. wm8994->retune_mobile_texts[j]) == 0)
  2044. break;
  2045. }
  2046. if (j != wm8994->num_retune_mobile_texts)
  2047. continue;
  2048. /* Expand the array... */
  2049. t = krealloc(wm8994->retune_mobile_texts,
  2050. sizeof(char *) *
  2051. (wm8994->num_retune_mobile_texts + 1),
  2052. GFP_KERNEL);
  2053. if (t == NULL)
  2054. continue;
  2055. /* ...store the new entry... */
  2056. t[wm8994->num_retune_mobile_texts] =
  2057. pdata->retune_mobile_cfgs[i].name;
  2058. /* ...and remember the new version. */
  2059. wm8994->num_retune_mobile_texts++;
  2060. wm8994->retune_mobile_texts = t;
  2061. }
  2062. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2063. wm8994->num_retune_mobile_texts);
  2064. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2065. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2066. ret = snd_soc_add_controls(wm8994->codec, controls,
  2067. ARRAY_SIZE(controls));
  2068. if (ret != 0)
  2069. dev_err(wm8994->codec->dev,
  2070. "Failed to add ReTune Mobile controls: %d\n", ret);
  2071. }
  2072. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2073. {
  2074. struct snd_soc_codec *codec = wm8994->codec;
  2075. struct wm8994_pdata *pdata = wm8994->pdata;
  2076. int ret, i;
  2077. if (!pdata)
  2078. return;
  2079. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2080. pdata->lineout2_diff,
  2081. pdata->lineout1fb,
  2082. pdata->lineout2fb,
  2083. pdata->jd_scthr,
  2084. pdata->jd_thr,
  2085. pdata->micbias1_lvl,
  2086. pdata->micbias2_lvl);
  2087. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2088. if (pdata->num_drc_cfgs) {
  2089. struct snd_kcontrol_new controls[] = {
  2090. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2091. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2092. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2093. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2094. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2095. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2096. };
  2097. /* We need an array of texts for the enum API */
  2098. wm8994->drc_texts = kmalloc(sizeof(char *)
  2099. * pdata->num_drc_cfgs, GFP_KERNEL);
  2100. if (!wm8994->drc_texts) {
  2101. dev_err(wm8994->codec->dev,
  2102. "Failed to allocate %d DRC config texts\n",
  2103. pdata->num_drc_cfgs);
  2104. return;
  2105. }
  2106. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2107. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2108. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2109. wm8994->drc_enum.texts = wm8994->drc_texts;
  2110. ret = snd_soc_add_controls(wm8994->codec, controls,
  2111. ARRAY_SIZE(controls));
  2112. if (ret != 0)
  2113. dev_err(wm8994->codec->dev,
  2114. "Failed to add DRC mode controls: %d\n", ret);
  2115. for (i = 0; i < WM8994_NUM_DRC; i++)
  2116. wm8994_set_drc(codec, i);
  2117. }
  2118. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2119. pdata->num_retune_mobile_cfgs);
  2120. if (pdata->num_retune_mobile_cfgs)
  2121. wm8994_handle_retune_mobile_pdata(wm8994);
  2122. else
  2123. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2124. ARRAY_SIZE(wm8994_eq_controls));
  2125. }
  2126. /**
  2127. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2128. *
  2129. * @codec: WM8994 codec
  2130. * @jack: jack to report detection events on
  2131. * @micbias: microphone bias to detect on
  2132. * @det: value to report for presence detection
  2133. * @shrt: value to report for short detection
  2134. *
  2135. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2136. * being used to bring out signals to the processor then only platform
  2137. * data configuration is needed for WM8994 and processor GPIOs should
  2138. * be configured using snd_soc_jack_add_gpios() instead.
  2139. *
  2140. * Configuration of detection levels is available via the micbias1_lvl
  2141. * and micbias2_lvl platform data members.
  2142. */
  2143. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2144. int micbias, int det, int shrt)
  2145. {
  2146. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2147. struct wm8994_micdet *micdet;
  2148. struct wm8994 *control = codec->control_data;
  2149. int reg;
  2150. if (control->type != WM8994)
  2151. return -EINVAL;
  2152. switch (micbias) {
  2153. case 1:
  2154. micdet = &wm8994->micdet[0];
  2155. break;
  2156. case 2:
  2157. micdet = &wm8994->micdet[1];
  2158. break;
  2159. default:
  2160. return -EINVAL;
  2161. }
  2162. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2163. micbias, det, shrt);
  2164. /* Store the configuration */
  2165. micdet->jack = jack;
  2166. micdet->det = det;
  2167. micdet->shrt = shrt;
  2168. /* If either of the jacks is set up then enable detection */
  2169. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2170. reg = WM8994_MICD_ENA;
  2171. else
  2172. reg = 0;
  2173. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2174. return 0;
  2175. }
  2176. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2177. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2178. {
  2179. struct wm8994_priv *priv = data;
  2180. struct snd_soc_codec *codec = priv->codec;
  2181. int reg;
  2182. int report;
  2183. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2184. if (reg < 0) {
  2185. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2186. reg);
  2187. return IRQ_HANDLED;
  2188. }
  2189. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2190. report = 0;
  2191. if (reg & WM8994_MIC1_DET_STS)
  2192. report |= priv->micdet[0].det;
  2193. if (reg & WM8994_MIC1_SHRT_STS)
  2194. report |= priv->micdet[0].shrt;
  2195. snd_soc_jack_report(priv->micdet[0].jack, report,
  2196. priv->micdet[0].det | priv->micdet[0].shrt);
  2197. report = 0;
  2198. if (reg & WM8994_MIC2_DET_STS)
  2199. report |= priv->micdet[1].det;
  2200. if (reg & WM8994_MIC2_SHRT_STS)
  2201. report |= priv->micdet[1].shrt;
  2202. snd_soc_jack_report(priv->micdet[1].jack, report,
  2203. priv->micdet[1].det | priv->micdet[1].shrt);
  2204. return IRQ_HANDLED;
  2205. }
  2206. /* Default microphone detection handler for WM8958 - the user can
  2207. * override this if they wish.
  2208. */
  2209. static void wm8958_default_micdet(u16 status, void *data)
  2210. {
  2211. struct snd_soc_codec *codec = data;
  2212. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2213. int report = 0;
  2214. /* If nothing present then clear our statuses */
  2215. if (!(status & WM8958_MICD_STS)) {
  2216. wm8994->jack_is_video = false;
  2217. wm8994->jack_is_mic = false;
  2218. goto done;
  2219. }
  2220. /* Assume anything over 475 ohms is a microphone and remember
  2221. * that we've seen one (since buttons override it) */
  2222. if (status & 0x600)
  2223. wm8994->jack_is_mic = true;
  2224. if (wm8994->jack_is_mic)
  2225. report |= SND_JACK_MICROPHONE;
  2226. /* Video has an impedence of approximately 75 ohms; assume
  2227. * this isn't used as a button and remember it since buttons
  2228. * override it. */
  2229. if (status & 0x40)
  2230. wm8994->jack_is_video = true;
  2231. if (wm8994->jack_is_video)
  2232. report |= SND_JACK_VIDEOOUT;
  2233. /* Everything else is buttons; just assign slots */
  2234. if (status & 0x4)
  2235. report |= SND_JACK_BTN_0;
  2236. if (status & 0x8)
  2237. report |= SND_JACK_BTN_1;
  2238. if (status & 0x10)
  2239. report |= SND_JACK_BTN_2;
  2240. if (status & 0x20)
  2241. report |= SND_JACK_BTN_3;
  2242. if (status & 0x80)
  2243. report |= SND_JACK_BTN_4;
  2244. if (status & 0x100)
  2245. report |= SND_JACK_BTN_5;
  2246. done:
  2247. snd_soc_jack_report(wm8994->micdet[0].jack,
  2248. SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
  2249. SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
  2250. SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
  2251. report);
  2252. }
  2253. /**
  2254. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2255. *
  2256. * @codec: WM8958 codec
  2257. * @jack: jack to report detection events on
  2258. *
  2259. * Enable microphone detection functionality for the WM8958. By
  2260. * default simple detection which supports the detection of up to 6
  2261. * buttons plus video and microphone functionality is supported.
  2262. *
  2263. * The WM8958 has an advanced jack detection facility which is able to
  2264. * support complex accessory detection, especially when used in
  2265. * conjunction with external circuitry. In order to provide maximum
  2266. * flexiblity a callback is provided which allows a completely custom
  2267. * detection algorithm.
  2268. */
  2269. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2270. wm8958_micdet_cb cb, void *cb_data)
  2271. {
  2272. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2273. struct wm8994 *control = codec->control_data;
  2274. if (control->type != WM8958)
  2275. return -EINVAL;
  2276. if (jack) {
  2277. if (!cb) {
  2278. dev_dbg(codec->dev, "Using default micdet callback\n");
  2279. cb = wm8958_default_micdet;
  2280. cb_data = codec;
  2281. }
  2282. wm8994->micdet[0].jack = jack;
  2283. wm8994->jack_cb = cb;
  2284. wm8994->jack_cb_data = cb_data;
  2285. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2286. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2287. } else {
  2288. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2289. WM8958_MICD_ENA, 0);
  2290. }
  2291. return 0;
  2292. }
  2293. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2294. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2295. {
  2296. struct wm8994_priv *wm8994 = data;
  2297. struct snd_soc_codec *codec = wm8994->codec;
  2298. int reg;
  2299. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2300. if (reg < 0) {
  2301. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2302. reg);
  2303. return IRQ_NONE;
  2304. }
  2305. if (!(reg & WM8958_MICD_VALID)) {
  2306. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2307. goto out;
  2308. }
  2309. if (wm8994->jack_cb)
  2310. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2311. else
  2312. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2313. out:
  2314. return IRQ_HANDLED;
  2315. }
  2316. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2317. {
  2318. struct wm8994 *control;
  2319. struct wm8994_priv *wm8994;
  2320. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2321. int ret, i;
  2322. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2323. control = codec->control_data;
  2324. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2325. if (wm8994 == NULL)
  2326. return -ENOMEM;
  2327. snd_soc_codec_set_drvdata(codec, wm8994);
  2328. codec->reg_cache = &wm8994->reg_cache;
  2329. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2330. wm8994->codec = codec;
  2331. /* Fill the cache with physical values we inherited; don't reset */
  2332. ret = wm8994_bulk_read(codec->control_data, 0,
  2333. ARRAY_SIZE(wm8994->reg_cache) - 1,
  2334. codec->reg_cache);
  2335. if (ret < 0) {
  2336. dev_err(codec->dev, "Failed to fill register cache: %d\n",
  2337. ret);
  2338. goto err;
  2339. }
  2340. /* Clear the cached values for unreadable/volatile registers to
  2341. * avoid potential confusion.
  2342. */
  2343. for (i = 0; i < ARRAY_SIZE(wm8994->reg_cache); i++)
  2344. if (wm8994_volatile(i) || !wm8994_readable(i))
  2345. wm8994->reg_cache[i] = 0;
  2346. /* Set revision-specific configuration */
  2347. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2348. switch (control->type) {
  2349. case WM8994:
  2350. switch (wm8994->revision) {
  2351. case 2:
  2352. case 3:
  2353. wm8994->hubs.dcs_codes = -5;
  2354. wm8994->hubs.hp_startup_mode = 1;
  2355. wm8994->hubs.dcs_readback_mode = 1;
  2356. break;
  2357. default:
  2358. wm8994->hubs.dcs_readback_mode = 1;
  2359. break;
  2360. }
  2361. case WM8958:
  2362. wm8994->hubs.dcs_readback_mode = 1;
  2363. break;
  2364. default:
  2365. break;
  2366. }
  2367. switch (control->type) {
  2368. case WM8994:
  2369. ret = wm8994_request_irq(codec->control_data,
  2370. WM8994_IRQ_MIC1_DET,
  2371. wm8994_mic_irq, "Mic 1 detect",
  2372. wm8994);
  2373. if (ret != 0)
  2374. dev_warn(codec->dev,
  2375. "Failed to request Mic1 detect IRQ: %d\n",
  2376. ret);
  2377. ret = wm8994_request_irq(codec->control_data,
  2378. WM8994_IRQ_MIC1_SHRT,
  2379. wm8994_mic_irq, "Mic 1 short",
  2380. wm8994);
  2381. if (ret != 0)
  2382. dev_warn(codec->dev,
  2383. "Failed to request Mic1 short IRQ: %d\n",
  2384. ret);
  2385. ret = wm8994_request_irq(codec->control_data,
  2386. WM8994_IRQ_MIC2_DET,
  2387. wm8994_mic_irq, "Mic 2 detect",
  2388. wm8994);
  2389. if (ret != 0)
  2390. dev_warn(codec->dev,
  2391. "Failed to request Mic2 detect IRQ: %d\n",
  2392. ret);
  2393. ret = wm8994_request_irq(codec->control_data,
  2394. WM8994_IRQ_MIC2_SHRT,
  2395. wm8994_mic_irq, "Mic 2 short",
  2396. wm8994);
  2397. if (ret != 0)
  2398. dev_warn(codec->dev,
  2399. "Failed to request Mic2 short IRQ: %d\n",
  2400. ret);
  2401. break;
  2402. case WM8958:
  2403. ret = wm8994_request_irq(codec->control_data,
  2404. WM8994_IRQ_MIC1_DET,
  2405. wm8958_mic_irq, "Mic detect",
  2406. wm8994);
  2407. if (ret != 0)
  2408. dev_warn(codec->dev,
  2409. "Failed to request Mic detect IRQ: %d\n",
  2410. ret);
  2411. break;
  2412. }
  2413. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2414. * configured on init - if a system wants to do this dynamically
  2415. * at runtime we can deal with that then.
  2416. */
  2417. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2418. if (ret < 0) {
  2419. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2420. goto err_irq;
  2421. }
  2422. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2423. wm8994->lrclk_shared[0] = 1;
  2424. wm8994_dai[0].symmetric_rates = 1;
  2425. } else {
  2426. wm8994->lrclk_shared[0] = 0;
  2427. }
  2428. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2429. if (ret < 0) {
  2430. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2431. goto err_irq;
  2432. }
  2433. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2434. wm8994->lrclk_shared[1] = 1;
  2435. wm8994_dai[1].symmetric_rates = 1;
  2436. } else {
  2437. wm8994->lrclk_shared[1] = 0;
  2438. }
  2439. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2440. /* Latch volume updates (right only; we always do left then right). */
  2441. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2442. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2443. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2444. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2445. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2446. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2447. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2448. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2449. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2450. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2451. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2452. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2453. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2454. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2455. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2456. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2457. /* Set the low bit of the 3D stereo depth so TLV matches */
  2458. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2459. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2460. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2461. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2462. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2463. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2464. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2465. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2466. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2467. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2468. * behaviour on idle TDM clock cycles. */
  2469. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2470. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2471. wm8994_update_class_w(codec);
  2472. wm8994_handle_pdata(wm8994);
  2473. wm_hubs_add_analogue_controls(codec);
  2474. snd_soc_add_controls(codec, wm8994_snd_controls,
  2475. ARRAY_SIZE(wm8994_snd_controls));
  2476. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2477. ARRAY_SIZE(wm8994_dapm_widgets));
  2478. switch (control->type) {
  2479. case WM8994:
  2480. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2481. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2482. break;
  2483. case WM8958:
  2484. snd_soc_add_controls(codec, wm8958_snd_controls,
  2485. ARRAY_SIZE(wm8958_snd_controls));
  2486. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2487. ARRAY_SIZE(wm8958_dapm_widgets));
  2488. break;
  2489. }
  2490. wm_hubs_add_analogue_routes(codec, 0, 0);
  2491. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2492. switch (control->type) {
  2493. case WM8994:
  2494. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2495. ARRAY_SIZE(wm8994_intercon));
  2496. break;
  2497. case WM8958:
  2498. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2499. ARRAY_SIZE(wm8958_intercon));
  2500. break;
  2501. }
  2502. return 0;
  2503. err_irq:
  2504. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2505. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2506. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2507. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2508. err:
  2509. kfree(wm8994);
  2510. return ret;
  2511. }
  2512. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2513. {
  2514. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2515. struct wm8994 *control = codec->control_data;
  2516. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2517. switch (control->type) {
  2518. case WM8994:
  2519. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2520. wm8994);
  2521. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2522. wm8994);
  2523. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2524. wm8994);
  2525. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2526. wm8994);
  2527. break;
  2528. case WM8958:
  2529. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2530. wm8994);
  2531. break;
  2532. }
  2533. kfree(wm8994->retune_mobile_texts);
  2534. kfree(wm8994->drc_texts);
  2535. kfree(wm8994);
  2536. return 0;
  2537. }
  2538. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2539. .probe = wm8994_codec_probe,
  2540. .remove = wm8994_codec_remove,
  2541. .suspend = wm8994_suspend,
  2542. .resume = wm8994_resume,
  2543. .read = wm8994_read,
  2544. .write = wm8994_write,
  2545. .readable_register = wm8994_readable,
  2546. .volatile_register = wm8994_volatile,
  2547. .set_bias_level = wm8994_set_bias_level,
  2548. };
  2549. static int __devinit wm8994_probe(struct platform_device *pdev)
  2550. {
  2551. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2552. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2553. }
  2554. static int __devexit wm8994_remove(struct platform_device *pdev)
  2555. {
  2556. snd_soc_unregister_codec(&pdev->dev);
  2557. return 0;
  2558. }
  2559. static struct platform_driver wm8994_codec_driver = {
  2560. .driver = {
  2561. .name = "wm8994-codec",
  2562. .owner = THIS_MODULE,
  2563. },
  2564. .probe = wm8994_probe,
  2565. .remove = __devexit_p(wm8994_remove),
  2566. };
  2567. static __init int wm8994_init(void)
  2568. {
  2569. return platform_driver_register(&wm8994_codec_driver);
  2570. }
  2571. module_init(wm8994_init);
  2572. static __exit void wm8994_exit(void)
  2573. {
  2574. platform_driver_unregister(&wm8994_codec_driver);
  2575. }
  2576. module_exit(wm8994_exit);
  2577. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2578. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2579. MODULE_LICENSE("GPL");
  2580. MODULE_ALIAS("platform:wm8994-codec");