spi-s3c64xx.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/gpio.h>
  31. #include <linux/of.h>
  32. #include <linux/of_gpio.h>
  33. #include <linux/platform_data/spi-s3c64xx.h>
  34. #ifdef CONFIG_S3C_DMA
  35. #include <mach/dma.h>
  36. #endif
  37. #define MAX_SPI_PORTS 3
  38. #define S3C64XX_SPI_QUIRK_POLL (1 << 0)
  39. /* Registers and bit-fields */
  40. #define S3C64XX_SPI_CH_CFG 0x00
  41. #define S3C64XX_SPI_CLK_CFG 0x04
  42. #define S3C64XX_SPI_MODE_CFG 0x08
  43. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  44. #define S3C64XX_SPI_INT_EN 0x10
  45. #define S3C64XX_SPI_STATUS 0x14
  46. #define S3C64XX_SPI_TX_DATA 0x18
  47. #define S3C64XX_SPI_RX_DATA 0x1C
  48. #define S3C64XX_SPI_PACKET_CNT 0x20
  49. #define S3C64XX_SPI_PENDING_CLR 0x24
  50. #define S3C64XX_SPI_SWAP_CFG 0x28
  51. #define S3C64XX_SPI_FB_CLK 0x2C
  52. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  53. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  54. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  55. #define S3C64XX_SPI_CPOL_L (1<<3)
  56. #define S3C64XX_SPI_CPHA_B (1<<2)
  57. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  58. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  59. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  60. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  61. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  62. #define S3C64XX_SPI_PSR_MASK 0xff
  63. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  64. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  65. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  66. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  67. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  68. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  69. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  70. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  71. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  72. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  73. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  74. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  75. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  76. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  77. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  78. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  79. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  80. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  81. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  82. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  83. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  84. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  85. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  86. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  87. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  88. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  89. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  90. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  91. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  92. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  93. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  94. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  95. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  96. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  97. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  98. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  99. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  100. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  101. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  102. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  103. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  104. #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
  105. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
  106. (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
  107. #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
  108. #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
  109. FIFO_LVL_MASK(i))
  110. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  111. #define S3C64XX_SPI_TRAILCNT_OFF 19
  112. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  113. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  114. #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
  115. #define RXBUSY (1<<2)
  116. #define TXBUSY (1<<3)
  117. struct s3c64xx_spi_dma_data {
  118. struct dma_chan *ch;
  119. enum dma_transfer_direction direction;
  120. unsigned int dmach;
  121. };
  122. /**
  123. * struct s3c64xx_spi_info - SPI Controller hardware info
  124. * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
  125. * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
  126. * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
  127. * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
  128. * @clk_from_cmu: True, if the controller does not include a clock mux and
  129. * prescaler unit.
  130. *
  131. * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
  132. * differ in some aspects such as the size of the fifo and spi bus clock
  133. * setup. Such differences are specified to the driver using this structure
  134. * which is provided as driver data to the driver.
  135. */
  136. struct s3c64xx_spi_port_config {
  137. int fifo_lvl_mask[MAX_SPI_PORTS];
  138. int rx_lvl_offset;
  139. int tx_st_done;
  140. int quirks;
  141. bool high_speed;
  142. bool clk_from_cmu;
  143. };
  144. /**
  145. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  146. * @clk: Pointer to the spi clock.
  147. * @src_clk: Pointer to the clock used to generate SPI signals.
  148. * @master: Pointer to the SPI Protocol master.
  149. * @cntrlr_info: Platform specific data for the controller this driver manages.
  150. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  151. * @lock: Controller specific lock.
  152. * @state: Set of FLAGS to indicate status.
  153. * @rx_dmach: Controller's DMA channel for Rx.
  154. * @tx_dmach: Controller's DMA channel for Tx.
  155. * @sfr_start: BUS address of SPI controller regs.
  156. * @regs: Pointer to ioremap'ed controller registers.
  157. * @irq: interrupt
  158. * @xfer_completion: To indicate completion of xfer task.
  159. * @cur_mode: Stores the active configuration of the controller.
  160. * @cur_bpw: Stores the active bits per word settings.
  161. * @cur_speed: Stores the active xfer clock speed.
  162. */
  163. struct s3c64xx_spi_driver_data {
  164. void __iomem *regs;
  165. struct clk *clk;
  166. struct clk *src_clk;
  167. struct platform_device *pdev;
  168. struct spi_master *master;
  169. struct s3c64xx_spi_info *cntrlr_info;
  170. struct spi_device *tgl_spi;
  171. spinlock_t lock;
  172. unsigned long sfr_start;
  173. struct completion xfer_completion;
  174. unsigned state;
  175. unsigned cur_mode, cur_bpw;
  176. unsigned cur_speed;
  177. struct s3c64xx_spi_dma_data rx_dma;
  178. struct s3c64xx_spi_dma_data tx_dma;
  179. #ifdef CONFIG_S3C_DMA
  180. struct samsung_dma_ops *ops;
  181. #endif
  182. struct s3c64xx_spi_port_config *port_conf;
  183. unsigned int port_id;
  184. bool cs_gpio;
  185. };
  186. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  187. {
  188. void __iomem *regs = sdd->regs;
  189. unsigned long loops;
  190. u32 val;
  191. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  192. val = readl(regs + S3C64XX_SPI_CH_CFG);
  193. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  194. writel(val, regs + S3C64XX_SPI_CH_CFG);
  195. val = readl(regs + S3C64XX_SPI_CH_CFG);
  196. val |= S3C64XX_SPI_CH_SW_RST;
  197. val &= ~S3C64XX_SPI_CH_HS_EN;
  198. writel(val, regs + S3C64XX_SPI_CH_CFG);
  199. /* Flush TxFIFO*/
  200. loops = msecs_to_loops(1);
  201. do {
  202. val = readl(regs + S3C64XX_SPI_STATUS);
  203. } while (TX_FIFO_LVL(val, sdd) && loops--);
  204. if (loops == 0)
  205. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  206. /* Flush RxFIFO*/
  207. loops = msecs_to_loops(1);
  208. do {
  209. val = readl(regs + S3C64XX_SPI_STATUS);
  210. if (RX_FIFO_LVL(val, sdd))
  211. readl(regs + S3C64XX_SPI_RX_DATA);
  212. else
  213. break;
  214. } while (loops--);
  215. if (loops == 0)
  216. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  217. val = readl(regs + S3C64XX_SPI_CH_CFG);
  218. val &= ~S3C64XX_SPI_CH_SW_RST;
  219. writel(val, regs + S3C64XX_SPI_CH_CFG);
  220. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  221. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  222. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  223. }
  224. static void s3c64xx_spi_dmacb(void *data)
  225. {
  226. struct s3c64xx_spi_driver_data *sdd;
  227. struct s3c64xx_spi_dma_data *dma = data;
  228. unsigned long flags;
  229. if (dma->direction == DMA_DEV_TO_MEM)
  230. sdd = container_of(data,
  231. struct s3c64xx_spi_driver_data, rx_dma);
  232. else
  233. sdd = container_of(data,
  234. struct s3c64xx_spi_driver_data, tx_dma);
  235. spin_lock_irqsave(&sdd->lock, flags);
  236. if (dma->direction == DMA_DEV_TO_MEM) {
  237. sdd->state &= ~RXBUSY;
  238. if (!(sdd->state & TXBUSY))
  239. complete(&sdd->xfer_completion);
  240. } else {
  241. sdd->state &= ~TXBUSY;
  242. if (!(sdd->state & RXBUSY))
  243. complete(&sdd->xfer_completion);
  244. }
  245. spin_unlock_irqrestore(&sdd->lock, flags);
  246. }
  247. #ifdef CONFIG_S3C_DMA
  248. /* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */
  249. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  250. .name = "samsung-spi-dma",
  251. };
  252. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  253. unsigned len, dma_addr_t buf)
  254. {
  255. struct s3c64xx_spi_driver_data *sdd;
  256. struct samsung_dma_prep info;
  257. struct samsung_dma_config config;
  258. if (dma->direction == DMA_DEV_TO_MEM) {
  259. sdd = container_of((void *)dma,
  260. struct s3c64xx_spi_driver_data, rx_dma);
  261. config.direction = sdd->rx_dma.direction;
  262. config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  263. config.width = sdd->cur_bpw / 8;
  264. sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config);
  265. } else {
  266. sdd = container_of((void *)dma,
  267. struct s3c64xx_spi_driver_data, tx_dma);
  268. config.direction = sdd->tx_dma.direction;
  269. config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  270. config.width = sdd->cur_bpw / 8;
  271. sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config);
  272. }
  273. info.cap = DMA_SLAVE;
  274. info.len = len;
  275. info.fp = s3c64xx_spi_dmacb;
  276. info.fp_param = dma;
  277. info.direction = dma->direction;
  278. info.buf = buf;
  279. sdd->ops->prepare((enum dma_ch)dma->ch, &info);
  280. sdd->ops->trigger((enum dma_ch)dma->ch);
  281. }
  282. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  283. {
  284. struct samsung_dma_req req;
  285. struct device *dev = &sdd->pdev->dev;
  286. sdd->ops = samsung_dma_get_ops();
  287. req.cap = DMA_SLAVE;
  288. req.client = &s3c64xx_spi_dma_client;
  289. sdd->rx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
  290. sdd->rx_dma.dmach, &req, dev, "rx");
  291. sdd->tx_dma.ch = (struct dma_chan *)(unsigned long)sdd->ops->request(
  292. sdd->tx_dma.dmach, &req, dev, "tx");
  293. return 1;
  294. }
  295. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  296. {
  297. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  298. /*
  299. * If DMA resource was not available during
  300. * probe, no need to continue with dma requests
  301. * else Acquire DMA channels
  302. */
  303. while (!is_polling(sdd) && !acquire_dma(sdd))
  304. usleep_range(10000, 11000);
  305. return 0;
  306. }
  307. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  308. {
  309. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  310. /* Free DMA channels */
  311. if (!is_polling(sdd)) {
  312. sdd->ops->release((enum dma_ch)sdd->rx_dma.ch,
  313. &s3c64xx_spi_dma_client);
  314. sdd->ops->release((enum dma_ch)sdd->tx_dma.ch,
  315. &s3c64xx_spi_dma_client);
  316. }
  317. return 0;
  318. }
  319. static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
  320. struct s3c64xx_spi_dma_data *dma)
  321. {
  322. sdd->ops->stop((enum dma_ch)dma->ch);
  323. }
  324. #else
  325. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  326. unsigned len, dma_addr_t buf)
  327. {
  328. struct s3c64xx_spi_driver_data *sdd;
  329. struct dma_slave_config config;
  330. struct dma_async_tx_descriptor *desc;
  331. memset(&config, 0, sizeof(config));
  332. if (dma->direction == DMA_DEV_TO_MEM) {
  333. sdd = container_of((void *)dma,
  334. struct s3c64xx_spi_driver_data, rx_dma);
  335. config.direction = dma->direction;
  336. config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  337. config.src_addr_width = sdd->cur_bpw / 8;
  338. config.src_maxburst = 1;
  339. dmaengine_slave_config(dma->ch, &config);
  340. } else {
  341. sdd = container_of((void *)dma,
  342. struct s3c64xx_spi_driver_data, tx_dma);
  343. config.direction = dma->direction;
  344. config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  345. config.dst_addr_width = sdd->cur_bpw / 8;
  346. config.dst_maxburst = 1;
  347. dmaengine_slave_config(dma->ch, &config);
  348. }
  349. desc = dmaengine_prep_slave_single(dma->ch, buf, len,
  350. dma->direction, DMA_PREP_INTERRUPT);
  351. desc->callback = s3c64xx_spi_dmacb;
  352. desc->callback_param = dma;
  353. dmaengine_submit(desc);
  354. dma_async_issue_pending(dma->ch);
  355. }
  356. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  357. {
  358. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  359. dma_filter_fn filter = sdd->cntrlr_info->filter;
  360. struct device *dev = &sdd->pdev->dev;
  361. dma_cap_mask_t mask;
  362. int ret;
  363. if (!is_polling(sdd)) {
  364. dma_cap_zero(mask);
  365. dma_cap_set(DMA_SLAVE, mask);
  366. /* Acquire DMA channels */
  367. sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  368. (void *)sdd->rx_dma.dmach, dev, "rx");
  369. if (!sdd->rx_dma.ch) {
  370. dev_err(dev, "Failed to get RX DMA channel\n");
  371. ret = -EBUSY;
  372. goto out;
  373. }
  374. sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
  375. (void *)sdd->tx_dma.dmach, dev, "tx");
  376. if (!sdd->tx_dma.ch) {
  377. dev_err(dev, "Failed to get TX DMA channel\n");
  378. ret = -EBUSY;
  379. goto out_rx;
  380. }
  381. }
  382. ret = pm_runtime_get_sync(&sdd->pdev->dev);
  383. if (ret < 0) {
  384. dev_err(dev, "Failed to enable device: %d\n", ret);
  385. goto out_tx;
  386. }
  387. return 0;
  388. out_tx:
  389. dma_release_channel(sdd->tx_dma.ch);
  390. out_rx:
  391. dma_release_channel(sdd->rx_dma.ch);
  392. out:
  393. return ret;
  394. }
  395. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  396. {
  397. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  398. /* Free DMA channels */
  399. if (!is_polling(sdd)) {
  400. dma_release_channel(sdd->rx_dma.ch);
  401. dma_release_channel(sdd->tx_dma.ch);
  402. }
  403. pm_runtime_put(&sdd->pdev->dev);
  404. return 0;
  405. }
  406. static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd,
  407. struct s3c64xx_spi_dma_data *dma)
  408. {
  409. dmaengine_terminate_all(dma->ch);
  410. }
  411. #endif
  412. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  413. struct spi_device *spi,
  414. struct spi_transfer *xfer, int dma_mode)
  415. {
  416. void __iomem *regs = sdd->regs;
  417. u32 modecfg, chcfg;
  418. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  419. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  420. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  421. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  422. if (dma_mode) {
  423. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  424. } else {
  425. /* Always shift in data in FIFO, even if xfer is Tx only,
  426. * this helps setting PCKT_CNT value for generating clocks
  427. * as exactly needed.
  428. */
  429. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  430. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  431. | S3C64XX_SPI_PACKET_CNT_EN,
  432. regs + S3C64XX_SPI_PACKET_CNT);
  433. }
  434. if (xfer->tx_buf != NULL) {
  435. sdd->state |= TXBUSY;
  436. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  437. if (dma_mode) {
  438. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  439. prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
  440. } else {
  441. switch (sdd->cur_bpw) {
  442. case 32:
  443. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  444. xfer->tx_buf, xfer->len / 4);
  445. break;
  446. case 16:
  447. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  448. xfer->tx_buf, xfer->len / 2);
  449. break;
  450. default:
  451. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  452. xfer->tx_buf, xfer->len);
  453. break;
  454. }
  455. }
  456. }
  457. if (xfer->rx_buf != NULL) {
  458. sdd->state |= RXBUSY;
  459. if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
  460. && !(sdd->cur_mode & SPI_CPHA))
  461. chcfg |= S3C64XX_SPI_CH_HS_EN;
  462. if (dma_mode) {
  463. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  464. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  465. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  466. | S3C64XX_SPI_PACKET_CNT_EN,
  467. regs + S3C64XX_SPI_PACKET_CNT);
  468. prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
  469. }
  470. }
  471. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  472. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  473. }
  474. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  475. struct spi_device *spi)
  476. {
  477. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  478. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  479. /* Deselect the last toggled device */
  480. if (spi->cs_gpio >= 0)
  481. gpio_set_value(spi->cs_gpio,
  482. spi->mode & SPI_CS_HIGH ? 0 : 1);
  483. }
  484. sdd->tgl_spi = NULL;
  485. }
  486. if (spi->cs_gpio >= 0)
  487. gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH ? 1 : 0);
  488. }
  489. static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
  490. int timeout_ms)
  491. {
  492. void __iomem *regs = sdd->regs;
  493. unsigned long val = 1;
  494. u32 status;
  495. /* max fifo depth available */
  496. u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
  497. if (timeout_ms)
  498. val = msecs_to_loops(timeout_ms);
  499. do {
  500. status = readl(regs + S3C64XX_SPI_STATUS);
  501. } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
  502. /* return the actual received data length */
  503. return RX_FIFO_LVL(status, sdd);
  504. }
  505. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  506. struct spi_transfer *xfer, int dma_mode)
  507. {
  508. void __iomem *regs = sdd->regs;
  509. unsigned long val;
  510. int ms;
  511. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  512. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  513. ms += 10; /* some tolerance */
  514. if (dma_mode) {
  515. val = msecs_to_jiffies(ms) + 10;
  516. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  517. } else {
  518. u32 status;
  519. val = msecs_to_loops(ms);
  520. do {
  521. status = readl(regs + S3C64XX_SPI_STATUS);
  522. } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
  523. }
  524. if (dma_mode) {
  525. u32 status;
  526. /*
  527. * If the previous xfer was completed within timeout, then
  528. * proceed further else return -EIO.
  529. * DmaTx returns after simply writing data in the FIFO,
  530. * w/o waiting for real transmission on the bus to finish.
  531. * DmaRx returns only after Dma read data from FIFO which
  532. * needs bus transmission to finish, so we don't worry if
  533. * Xfer involved Rx(with or without Tx).
  534. */
  535. if (val && !xfer->rx_buf) {
  536. val = msecs_to_loops(10);
  537. status = readl(regs + S3C64XX_SPI_STATUS);
  538. while ((TX_FIFO_LVL(status, sdd)
  539. || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
  540. && --val) {
  541. cpu_relax();
  542. status = readl(regs + S3C64XX_SPI_STATUS);
  543. }
  544. }
  545. /* If timed out while checking rx/tx status return error */
  546. if (!val)
  547. return -EIO;
  548. } else {
  549. int loops;
  550. u32 cpy_len;
  551. u8 *buf;
  552. /* If it was only Tx */
  553. if (!xfer->rx_buf) {
  554. sdd->state &= ~TXBUSY;
  555. return 0;
  556. }
  557. /*
  558. * If the receive length is bigger than the controller fifo
  559. * size, calculate the loops and read the fifo as many times.
  560. * loops = length / max fifo size (calculated by using the
  561. * fifo mask).
  562. * For any size less than the fifo size the below code is
  563. * executed atleast once.
  564. */
  565. loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
  566. buf = xfer->rx_buf;
  567. do {
  568. /* wait for data to be received in the fifo */
  569. cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
  570. (loops ? ms : 0));
  571. switch (sdd->cur_bpw) {
  572. case 32:
  573. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  574. buf, cpy_len / 4);
  575. break;
  576. case 16:
  577. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  578. buf, cpy_len / 2);
  579. break;
  580. default:
  581. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  582. buf, cpy_len);
  583. break;
  584. }
  585. buf = buf + cpy_len;
  586. } while (loops--);
  587. sdd->state &= ~RXBUSY;
  588. }
  589. return 0;
  590. }
  591. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  592. struct spi_device *spi)
  593. {
  594. if (sdd->tgl_spi == spi)
  595. sdd->tgl_spi = NULL;
  596. if (spi->cs_gpio >= 0)
  597. gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  598. }
  599. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  600. {
  601. void __iomem *regs = sdd->regs;
  602. u32 val;
  603. /* Disable Clock */
  604. if (sdd->port_conf->clk_from_cmu) {
  605. clk_disable_unprepare(sdd->src_clk);
  606. } else {
  607. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  608. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  609. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  610. }
  611. /* Set Polarity and Phase */
  612. val = readl(regs + S3C64XX_SPI_CH_CFG);
  613. val &= ~(S3C64XX_SPI_CH_SLAVE |
  614. S3C64XX_SPI_CPOL_L |
  615. S3C64XX_SPI_CPHA_B);
  616. if (sdd->cur_mode & SPI_CPOL)
  617. val |= S3C64XX_SPI_CPOL_L;
  618. if (sdd->cur_mode & SPI_CPHA)
  619. val |= S3C64XX_SPI_CPHA_B;
  620. writel(val, regs + S3C64XX_SPI_CH_CFG);
  621. /* Set Channel & DMA Mode */
  622. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  623. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  624. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  625. switch (sdd->cur_bpw) {
  626. case 32:
  627. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  628. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  629. break;
  630. case 16:
  631. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  632. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  633. break;
  634. default:
  635. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  636. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  637. break;
  638. }
  639. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  640. if (sdd->port_conf->clk_from_cmu) {
  641. /* Configure Clock */
  642. /* There is half-multiplier before the SPI */
  643. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  644. /* Enable Clock */
  645. clk_prepare_enable(sdd->src_clk);
  646. } else {
  647. /* Configure Clock */
  648. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  649. val &= ~S3C64XX_SPI_PSR_MASK;
  650. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  651. & S3C64XX_SPI_PSR_MASK);
  652. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  653. /* Enable Clock */
  654. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  655. val |= S3C64XX_SPI_ENCLK_ENABLE;
  656. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  657. }
  658. }
  659. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  660. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  661. struct spi_message *msg)
  662. {
  663. struct device *dev = &sdd->pdev->dev;
  664. struct spi_transfer *xfer;
  665. if (is_polling(sdd) || msg->is_dma_mapped)
  666. return 0;
  667. /* First mark all xfer unmapped */
  668. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  669. xfer->rx_dma = XFER_DMAADDR_INVALID;
  670. xfer->tx_dma = XFER_DMAADDR_INVALID;
  671. }
  672. /* Map until end or first fail */
  673. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  674. if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
  675. continue;
  676. if (xfer->tx_buf != NULL) {
  677. xfer->tx_dma = dma_map_single(dev,
  678. (void *)xfer->tx_buf, xfer->len,
  679. DMA_TO_DEVICE);
  680. if (dma_mapping_error(dev, xfer->tx_dma)) {
  681. dev_err(dev, "dma_map_single Tx failed\n");
  682. xfer->tx_dma = XFER_DMAADDR_INVALID;
  683. return -ENOMEM;
  684. }
  685. }
  686. if (xfer->rx_buf != NULL) {
  687. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  688. xfer->len, DMA_FROM_DEVICE);
  689. if (dma_mapping_error(dev, xfer->rx_dma)) {
  690. dev_err(dev, "dma_map_single Rx failed\n");
  691. dma_unmap_single(dev, xfer->tx_dma,
  692. xfer->len, DMA_TO_DEVICE);
  693. xfer->tx_dma = XFER_DMAADDR_INVALID;
  694. xfer->rx_dma = XFER_DMAADDR_INVALID;
  695. return -ENOMEM;
  696. }
  697. }
  698. }
  699. return 0;
  700. }
  701. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  702. struct spi_message *msg)
  703. {
  704. struct device *dev = &sdd->pdev->dev;
  705. struct spi_transfer *xfer;
  706. if (is_polling(sdd) || msg->is_dma_mapped)
  707. return;
  708. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  709. if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1))
  710. continue;
  711. if (xfer->rx_buf != NULL
  712. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  713. dma_unmap_single(dev, xfer->rx_dma,
  714. xfer->len, DMA_FROM_DEVICE);
  715. if (xfer->tx_buf != NULL
  716. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  717. dma_unmap_single(dev, xfer->tx_dma,
  718. xfer->len, DMA_TO_DEVICE);
  719. }
  720. }
  721. static int s3c64xx_spi_prepare_message(struct spi_master *master,
  722. struct spi_message *msg)
  723. {
  724. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  725. struct spi_device *spi = msg->spi;
  726. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  727. /* If Master's(controller) state differs from that needed by Slave */
  728. if (sdd->cur_speed != spi->max_speed_hz
  729. || sdd->cur_mode != spi->mode
  730. || sdd->cur_bpw != spi->bits_per_word) {
  731. sdd->cur_bpw = spi->bits_per_word;
  732. sdd->cur_speed = spi->max_speed_hz;
  733. sdd->cur_mode = spi->mode;
  734. s3c64xx_spi_config(sdd);
  735. }
  736. /* Map all the transfers if needed */
  737. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  738. dev_err(&spi->dev,
  739. "Xfer: Unable to map message buffers!\n");
  740. return -ENOMEM;
  741. }
  742. /* Configure feedback delay */
  743. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  744. return 0;
  745. }
  746. static int s3c64xx_spi_transfer_one(struct spi_master *master,
  747. struct spi_device *spi,
  748. struct spi_transfer *xfer)
  749. {
  750. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  751. int status;
  752. u32 speed;
  753. u8 bpw;
  754. unsigned long flags;
  755. int use_dma;
  756. INIT_COMPLETION(sdd->xfer_completion);
  757. /* Only BPW and Speed may change across transfers */
  758. bpw = xfer->bits_per_word;
  759. speed = xfer->speed_hz ? : spi->max_speed_hz;
  760. if (xfer->len % (bpw / 8)) {
  761. dev_err(&spi->dev,
  762. "Xfer length(%u) not a multiple of word size(%u)\n",
  763. xfer->len, bpw / 8);
  764. return -EIO;
  765. }
  766. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  767. sdd->cur_bpw = bpw;
  768. sdd->cur_speed = speed;
  769. s3c64xx_spi_config(sdd);
  770. }
  771. /* Polling method for xfers not bigger than FIFO capacity */
  772. use_dma = 0;
  773. if (!is_polling(sdd) &&
  774. (sdd->rx_dma.ch && sdd->tx_dma.ch &&
  775. (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
  776. use_dma = 1;
  777. spin_lock_irqsave(&sdd->lock, flags);
  778. /* Pending only which is to be done */
  779. sdd->state &= ~RXBUSY;
  780. sdd->state &= ~TXBUSY;
  781. enable_datapath(sdd, spi, xfer, use_dma);
  782. /* Start the signals */
  783. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  784. /* Start the signals */
  785. writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  786. spin_unlock_irqrestore(&sdd->lock, flags);
  787. status = wait_for_xfer(sdd, xfer, use_dma);
  788. if (status) {
  789. dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  790. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  791. (sdd->state & RXBUSY) ? 'f' : 'p',
  792. (sdd->state & TXBUSY) ? 'f' : 'p',
  793. xfer->len);
  794. if (use_dma) {
  795. if (xfer->tx_buf != NULL
  796. && (sdd->state & TXBUSY))
  797. s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma);
  798. if (xfer->rx_buf != NULL
  799. && (sdd->state & RXBUSY))
  800. s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma);
  801. }
  802. } else {
  803. flush_fifo(sdd);
  804. }
  805. return status;
  806. }
  807. static int s3c64xx_spi_unprepare_message(struct spi_master *master,
  808. struct spi_message *msg)
  809. {
  810. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  811. s3c64xx_spi_unmap_mssg(sdd, msg);
  812. return 0;
  813. }
  814. static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
  815. struct spi_device *spi)
  816. {
  817. struct s3c64xx_spi_csinfo *cs;
  818. struct device_node *slave_np, *data_np = NULL;
  819. struct s3c64xx_spi_driver_data *sdd;
  820. u32 fb_delay = 0;
  821. sdd = spi_master_get_devdata(spi->master);
  822. slave_np = spi->dev.of_node;
  823. if (!slave_np) {
  824. dev_err(&spi->dev, "device node not found\n");
  825. return ERR_PTR(-EINVAL);
  826. }
  827. data_np = of_get_child_by_name(slave_np, "controller-data");
  828. if (!data_np) {
  829. dev_err(&spi->dev, "child node 'controller-data' not found\n");
  830. return ERR_PTR(-EINVAL);
  831. }
  832. cs = kzalloc(sizeof(*cs), GFP_KERNEL);
  833. if (!cs) {
  834. dev_err(&spi->dev, "could not allocate memory for controller data\n");
  835. of_node_put(data_np);
  836. return ERR_PTR(-ENOMEM);
  837. }
  838. /* The CS line is asserted/deasserted by the gpio pin */
  839. if (sdd->cs_gpio)
  840. cs->line = of_get_named_gpio(data_np, "cs-gpio", 0);
  841. if (!gpio_is_valid(cs->line)) {
  842. dev_err(&spi->dev, "chip select gpio is not specified or invalid\n");
  843. kfree(cs);
  844. of_node_put(data_np);
  845. return ERR_PTR(-EINVAL);
  846. }
  847. of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
  848. cs->fb_delay = fb_delay;
  849. of_node_put(data_np);
  850. return cs;
  851. }
  852. /*
  853. * Here we only check the validity of requested configuration
  854. * and save the configuration in a local data-structure.
  855. * The controller is actually configured only just before we
  856. * get a message to transfer.
  857. */
  858. static int s3c64xx_spi_setup(struct spi_device *spi)
  859. {
  860. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  861. struct s3c64xx_spi_driver_data *sdd;
  862. struct s3c64xx_spi_info *sci;
  863. int err;
  864. sdd = spi_master_get_devdata(spi->master);
  865. if (!cs && spi->dev.of_node) {
  866. cs = s3c64xx_get_slave_ctrldata(spi);
  867. spi->controller_data = cs;
  868. }
  869. if (IS_ERR_OR_NULL(cs)) {
  870. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  871. return -ENODEV;
  872. }
  873. if (!spi_get_ctldata(spi)) {
  874. /* Request gpio only if cs line is asserted by gpio pins */
  875. if (sdd->cs_gpio) {
  876. err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH,
  877. dev_name(&spi->dev));
  878. if (err) {
  879. dev_err(&spi->dev,
  880. "Failed to get /CS gpio [%d]: %d\n",
  881. cs->line, err);
  882. goto err_gpio_req;
  883. }
  884. spi->cs_gpio = cs->line;
  885. }
  886. spi_set_ctldata(spi, cs);
  887. }
  888. sci = sdd->cntrlr_info;
  889. pm_runtime_get_sync(&sdd->pdev->dev);
  890. /* Check if we can provide the requested rate */
  891. if (!sdd->port_conf->clk_from_cmu) {
  892. u32 psr, speed;
  893. /* Max possible */
  894. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  895. if (spi->max_speed_hz > speed)
  896. spi->max_speed_hz = speed;
  897. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  898. psr &= S3C64XX_SPI_PSR_MASK;
  899. if (psr == S3C64XX_SPI_PSR_MASK)
  900. psr--;
  901. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  902. if (spi->max_speed_hz < speed) {
  903. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  904. psr++;
  905. } else {
  906. err = -EINVAL;
  907. goto setup_exit;
  908. }
  909. }
  910. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  911. if (spi->max_speed_hz >= speed) {
  912. spi->max_speed_hz = speed;
  913. } else {
  914. dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
  915. spi->max_speed_hz);
  916. err = -EINVAL;
  917. goto setup_exit;
  918. }
  919. }
  920. pm_runtime_put(&sdd->pdev->dev);
  921. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  922. disable_cs(sdd, spi);
  923. return 0;
  924. setup_exit:
  925. pm_runtime_put(&sdd->pdev->dev);
  926. /* setup() returns with device de-selected */
  927. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  928. disable_cs(sdd, spi);
  929. gpio_free(cs->line);
  930. spi_set_ctldata(spi, NULL);
  931. err_gpio_req:
  932. if (spi->dev.of_node)
  933. kfree(cs);
  934. return err;
  935. }
  936. static void s3c64xx_spi_cleanup(struct spi_device *spi)
  937. {
  938. struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
  939. struct s3c64xx_spi_driver_data *sdd;
  940. sdd = spi_master_get_devdata(spi->master);
  941. if (spi->cs_gpio) {
  942. gpio_free(spi->cs_gpio);
  943. if (spi->dev.of_node)
  944. kfree(cs);
  945. }
  946. spi_set_ctldata(spi, NULL);
  947. }
  948. static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
  949. {
  950. struct s3c64xx_spi_driver_data *sdd = data;
  951. struct spi_master *spi = sdd->master;
  952. unsigned int val, clr = 0;
  953. val = readl(sdd->regs + S3C64XX_SPI_STATUS);
  954. if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
  955. clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
  956. dev_err(&spi->dev, "RX overrun\n");
  957. }
  958. if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
  959. clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
  960. dev_err(&spi->dev, "RX underrun\n");
  961. }
  962. if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
  963. clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
  964. dev_err(&spi->dev, "TX overrun\n");
  965. }
  966. if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
  967. clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  968. dev_err(&spi->dev, "TX underrun\n");
  969. }
  970. /* Clear the pending irq by setting and then clearing it */
  971. writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  972. writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  973. return IRQ_HANDLED;
  974. }
  975. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  976. {
  977. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  978. void __iomem *regs = sdd->regs;
  979. unsigned int val;
  980. sdd->cur_speed = 0;
  981. writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
  982. /* Disable Interrupts - we use Polling if not DMA mode */
  983. writel(0, regs + S3C64XX_SPI_INT_EN);
  984. if (!sdd->port_conf->clk_from_cmu)
  985. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  986. regs + S3C64XX_SPI_CLK_CFG);
  987. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  988. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  989. /* Clear any irq pending bits, should set and clear the bits */
  990. val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
  991. S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
  992. S3C64XX_SPI_PND_TX_OVERRUN_CLR |
  993. S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  994. writel(val, regs + S3C64XX_SPI_PENDING_CLR);
  995. writel(0, regs + S3C64XX_SPI_PENDING_CLR);
  996. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  997. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  998. val &= ~S3C64XX_SPI_MODE_4BURST;
  999. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  1000. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  1001. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  1002. flush_fifo(sdd);
  1003. }
  1004. #ifdef CONFIG_OF
  1005. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  1006. {
  1007. struct s3c64xx_spi_info *sci;
  1008. u32 temp;
  1009. sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
  1010. if (!sci) {
  1011. dev_err(dev, "memory allocation for spi_info failed\n");
  1012. return ERR_PTR(-ENOMEM);
  1013. }
  1014. if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
  1015. dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
  1016. sci->src_clk_nr = 0;
  1017. } else {
  1018. sci->src_clk_nr = temp;
  1019. }
  1020. if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
  1021. dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
  1022. sci->num_cs = 1;
  1023. } else {
  1024. sci->num_cs = temp;
  1025. }
  1026. return sci;
  1027. }
  1028. #else
  1029. static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
  1030. {
  1031. return dev_get_platdata(dev);
  1032. }
  1033. #endif
  1034. static const struct of_device_id s3c64xx_spi_dt_match[];
  1035. static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
  1036. struct platform_device *pdev)
  1037. {
  1038. #ifdef CONFIG_OF
  1039. if (pdev->dev.of_node) {
  1040. const struct of_device_id *match;
  1041. match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
  1042. return (struct s3c64xx_spi_port_config *)match->data;
  1043. }
  1044. #endif
  1045. return (struct s3c64xx_spi_port_config *)
  1046. platform_get_device_id(pdev)->driver_data;
  1047. }
  1048. static int s3c64xx_spi_probe(struct platform_device *pdev)
  1049. {
  1050. struct resource *mem_res;
  1051. struct resource *res;
  1052. struct s3c64xx_spi_driver_data *sdd;
  1053. struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
  1054. struct spi_master *master;
  1055. int ret, irq;
  1056. char clk_name[16];
  1057. if (!sci && pdev->dev.of_node) {
  1058. sci = s3c64xx_spi_parse_dt(&pdev->dev);
  1059. if (IS_ERR(sci))
  1060. return PTR_ERR(sci);
  1061. }
  1062. if (!sci) {
  1063. dev_err(&pdev->dev, "platform_data missing!\n");
  1064. return -ENODEV;
  1065. }
  1066. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1067. if (mem_res == NULL) {
  1068. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  1069. return -ENXIO;
  1070. }
  1071. irq = platform_get_irq(pdev, 0);
  1072. if (irq < 0) {
  1073. dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
  1074. return irq;
  1075. }
  1076. master = spi_alloc_master(&pdev->dev,
  1077. sizeof(struct s3c64xx_spi_driver_data));
  1078. if (master == NULL) {
  1079. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  1080. return -ENOMEM;
  1081. }
  1082. platform_set_drvdata(pdev, master);
  1083. sdd = spi_master_get_devdata(master);
  1084. sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
  1085. sdd->master = master;
  1086. sdd->cntrlr_info = sci;
  1087. sdd->pdev = pdev;
  1088. sdd->sfr_start = mem_res->start;
  1089. sdd->cs_gpio = true;
  1090. if (pdev->dev.of_node) {
  1091. if (!of_find_property(pdev->dev.of_node, "cs-gpio", NULL))
  1092. sdd->cs_gpio = false;
  1093. ret = of_alias_get_id(pdev->dev.of_node, "spi");
  1094. if (ret < 0) {
  1095. dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
  1096. ret);
  1097. goto err0;
  1098. }
  1099. sdd->port_id = ret;
  1100. } else {
  1101. sdd->port_id = pdev->id;
  1102. }
  1103. sdd->cur_bpw = 8;
  1104. if (!sdd->pdev->dev.of_node) {
  1105. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1106. if (!res) {
  1107. dev_warn(&pdev->dev, "Unable to get SPI tx dma resource. Switching to poll mode\n");
  1108. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  1109. } else
  1110. sdd->tx_dma.dmach = res->start;
  1111. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1112. if (!res) {
  1113. dev_warn(&pdev->dev, "Unable to get SPI rx dma resource. Switching to poll mode\n");
  1114. sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
  1115. } else
  1116. sdd->rx_dma.dmach = res->start;
  1117. }
  1118. sdd->tx_dma.direction = DMA_MEM_TO_DEV;
  1119. sdd->rx_dma.direction = DMA_DEV_TO_MEM;
  1120. master->dev.of_node = pdev->dev.of_node;
  1121. master->bus_num = sdd->port_id;
  1122. master->setup = s3c64xx_spi_setup;
  1123. master->cleanup = s3c64xx_spi_cleanup;
  1124. master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
  1125. master->prepare_message = s3c64xx_spi_prepare_message;
  1126. master->transfer_one = s3c64xx_spi_transfer_one;
  1127. master->unprepare_message = s3c64xx_spi_unprepare_message;
  1128. master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
  1129. master->num_chipselect = sci->num_cs;
  1130. master->dma_alignment = 8;
  1131. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  1132. SPI_BPW_MASK(8);
  1133. /* the spi->mode bits understood by this driver: */
  1134. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1135. master->auto_runtime_pm = true;
  1136. sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
  1137. if (IS_ERR(sdd->regs)) {
  1138. ret = PTR_ERR(sdd->regs);
  1139. goto err0;
  1140. }
  1141. if (sci->cfg_gpio && sci->cfg_gpio()) {
  1142. dev_err(&pdev->dev, "Unable to config gpio\n");
  1143. ret = -EBUSY;
  1144. goto err0;
  1145. }
  1146. /* Setup clocks */
  1147. sdd->clk = devm_clk_get(&pdev->dev, "spi");
  1148. if (IS_ERR(sdd->clk)) {
  1149. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  1150. ret = PTR_ERR(sdd->clk);
  1151. goto err0;
  1152. }
  1153. if (clk_prepare_enable(sdd->clk)) {
  1154. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  1155. ret = -EBUSY;
  1156. goto err0;
  1157. }
  1158. sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
  1159. sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
  1160. if (IS_ERR(sdd->src_clk)) {
  1161. dev_err(&pdev->dev,
  1162. "Unable to acquire clock '%s'\n", clk_name);
  1163. ret = PTR_ERR(sdd->src_clk);
  1164. goto err2;
  1165. }
  1166. if (clk_prepare_enable(sdd->src_clk)) {
  1167. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
  1168. ret = -EBUSY;
  1169. goto err2;
  1170. }
  1171. /* Setup Deufult Mode */
  1172. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1173. spin_lock_init(&sdd->lock);
  1174. init_completion(&sdd->xfer_completion);
  1175. ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
  1176. "spi-s3c64xx", sdd);
  1177. if (ret != 0) {
  1178. dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
  1179. irq, ret);
  1180. goto err3;
  1181. }
  1182. writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
  1183. S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
  1184. sdd->regs + S3C64XX_SPI_INT_EN);
  1185. pm_runtime_set_active(&pdev->dev);
  1186. pm_runtime_enable(&pdev->dev);
  1187. ret = devm_spi_register_master(&pdev->dev, master);
  1188. if (ret != 0) {
  1189. dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
  1190. goto err3;
  1191. }
  1192. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
  1193. sdd->port_id, master->num_chipselect);
  1194. dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tDMA=[Rx-%d, Tx-%d]\n",
  1195. mem_res,
  1196. sdd->rx_dma.dmach, sdd->tx_dma.dmach);
  1197. return 0;
  1198. err3:
  1199. clk_disable_unprepare(sdd->src_clk);
  1200. err2:
  1201. clk_disable_unprepare(sdd->clk);
  1202. err0:
  1203. spi_master_put(master);
  1204. return ret;
  1205. }
  1206. static int s3c64xx_spi_remove(struct platform_device *pdev)
  1207. {
  1208. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  1209. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1210. pm_runtime_disable(&pdev->dev);
  1211. writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
  1212. clk_disable_unprepare(sdd->src_clk);
  1213. clk_disable_unprepare(sdd->clk);
  1214. return 0;
  1215. }
  1216. #ifdef CONFIG_PM_SLEEP
  1217. static int s3c64xx_spi_suspend(struct device *dev)
  1218. {
  1219. struct spi_master *master = dev_get_drvdata(dev);
  1220. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1221. spi_master_suspend(master);
  1222. /* Disable the clock */
  1223. clk_disable_unprepare(sdd->src_clk);
  1224. clk_disable_unprepare(sdd->clk);
  1225. sdd->cur_speed = 0; /* Output Clock is stopped */
  1226. return 0;
  1227. }
  1228. static int s3c64xx_spi_resume(struct device *dev)
  1229. {
  1230. struct spi_master *master = dev_get_drvdata(dev);
  1231. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1232. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  1233. if (sci->cfg_gpio)
  1234. sci->cfg_gpio();
  1235. /* Enable the clock */
  1236. clk_prepare_enable(sdd->src_clk);
  1237. clk_prepare_enable(sdd->clk);
  1238. s3c64xx_spi_hwinit(sdd, sdd->port_id);
  1239. spi_master_resume(master);
  1240. return 0;
  1241. }
  1242. #endif /* CONFIG_PM_SLEEP */
  1243. #ifdef CONFIG_PM_RUNTIME
  1244. static int s3c64xx_spi_runtime_suspend(struct device *dev)
  1245. {
  1246. struct spi_master *master = dev_get_drvdata(dev);
  1247. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1248. clk_disable_unprepare(sdd->clk);
  1249. clk_disable_unprepare(sdd->src_clk);
  1250. return 0;
  1251. }
  1252. static int s3c64xx_spi_runtime_resume(struct device *dev)
  1253. {
  1254. struct spi_master *master = dev_get_drvdata(dev);
  1255. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  1256. int ret;
  1257. ret = clk_prepare_enable(sdd->src_clk);
  1258. if (ret != 0)
  1259. return ret;
  1260. ret = clk_prepare_enable(sdd->clk);
  1261. if (ret != 0) {
  1262. clk_disable_unprepare(sdd->src_clk);
  1263. return ret;
  1264. }
  1265. return 0;
  1266. }
  1267. #endif /* CONFIG_PM_RUNTIME */
  1268. static const struct dev_pm_ops s3c64xx_spi_pm = {
  1269. SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
  1270. SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
  1271. s3c64xx_spi_runtime_resume, NULL)
  1272. };
  1273. static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
  1274. .fifo_lvl_mask = { 0x7f },
  1275. .rx_lvl_offset = 13,
  1276. .tx_st_done = 21,
  1277. .high_speed = true,
  1278. };
  1279. static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
  1280. .fifo_lvl_mask = { 0x7f, 0x7F },
  1281. .rx_lvl_offset = 13,
  1282. .tx_st_done = 21,
  1283. };
  1284. static struct s3c64xx_spi_port_config s5p64x0_spi_port_config = {
  1285. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1286. .rx_lvl_offset = 15,
  1287. .tx_st_done = 25,
  1288. };
  1289. static struct s3c64xx_spi_port_config s5pc100_spi_port_config = {
  1290. .fifo_lvl_mask = { 0x7f, 0x7F },
  1291. .rx_lvl_offset = 13,
  1292. .tx_st_done = 21,
  1293. .high_speed = true,
  1294. };
  1295. static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
  1296. .fifo_lvl_mask = { 0x1ff, 0x7F },
  1297. .rx_lvl_offset = 15,
  1298. .tx_st_done = 25,
  1299. .high_speed = true,
  1300. };
  1301. static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
  1302. .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
  1303. .rx_lvl_offset = 15,
  1304. .tx_st_done = 25,
  1305. .high_speed = true,
  1306. .clk_from_cmu = true,
  1307. };
  1308. static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
  1309. .fifo_lvl_mask = { 0x1ff },
  1310. .rx_lvl_offset = 15,
  1311. .tx_st_done = 25,
  1312. .high_speed = true,
  1313. .clk_from_cmu = true,
  1314. .quirks = S3C64XX_SPI_QUIRK_POLL,
  1315. };
  1316. static struct platform_device_id s3c64xx_spi_driver_ids[] = {
  1317. {
  1318. .name = "s3c2443-spi",
  1319. .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
  1320. }, {
  1321. .name = "s3c6410-spi",
  1322. .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
  1323. }, {
  1324. .name = "s5p64x0-spi",
  1325. .driver_data = (kernel_ulong_t)&s5p64x0_spi_port_config,
  1326. }, {
  1327. .name = "s5pc100-spi",
  1328. .driver_data = (kernel_ulong_t)&s5pc100_spi_port_config,
  1329. }, {
  1330. .name = "s5pv210-spi",
  1331. .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config,
  1332. }, {
  1333. .name = "exynos4210-spi",
  1334. .driver_data = (kernel_ulong_t)&exynos4_spi_port_config,
  1335. },
  1336. { },
  1337. };
  1338. static const struct of_device_id s3c64xx_spi_dt_match[] = {
  1339. { .compatible = "samsung,s3c2443-spi",
  1340. .data = (void *)&s3c2443_spi_port_config,
  1341. },
  1342. { .compatible = "samsung,s3c6410-spi",
  1343. .data = (void *)&s3c6410_spi_port_config,
  1344. },
  1345. { .compatible = "samsung,s5pc100-spi",
  1346. .data = (void *)&s5pc100_spi_port_config,
  1347. },
  1348. { .compatible = "samsung,s5pv210-spi",
  1349. .data = (void *)&s5pv210_spi_port_config,
  1350. },
  1351. { .compatible = "samsung,exynos4210-spi",
  1352. .data = (void *)&exynos4_spi_port_config,
  1353. },
  1354. { .compatible = "samsung,exynos5440-spi",
  1355. .data = (void *)&exynos5440_spi_port_config,
  1356. },
  1357. { },
  1358. };
  1359. MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
  1360. static struct platform_driver s3c64xx_spi_driver = {
  1361. .driver = {
  1362. .name = "s3c64xx-spi",
  1363. .owner = THIS_MODULE,
  1364. .pm = &s3c64xx_spi_pm,
  1365. .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
  1366. },
  1367. .probe = s3c64xx_spi_probe,
  1368. .remove = s3c64xx_spi_remove,
  1369. .id_table = s3c64xx_spi_driver_ids,
  1370. };
  1371. MODULE_ALIAS("platform:s3c64xx-spi");
  1372. module_platform_driver(s3c64xx_spi_driver);
  1373. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1374. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1375. MODULE_LICENSE("GPL");