rfbi.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/export.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/delay.h>
  30. #include <linux/kfifo.h>
  31. #include <linux/ktime.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/semaphore.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. struct rfbi_reg { u16 idx; };
  40. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  41. #define RFBI_REVISION RFBI_REG(0x0000)
  42. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  43. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  44. #define RFBI_CONTROL RFBI_REG(0x0040)
  45. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  46. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  47. #define RFBI_CMD RFBI_REG(0x004c)
  48. #define RFBI_PARAM RFBI_REG(0x0050)
  49. #define RFBI_DATA RFBI_REG(0x0054)
  50. #define RFBI_READ RFBI_REG(0x0058)
  51. #define RFBI_STATUS RFBI_REG(0x005c)
  52. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  53. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  54. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  55. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  56. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  57. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  58. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  59. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  60. #define REG_FLD_MOD(idx, val, start, end) \
  61. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  62. enum omap_rfbi_cycleformat {
  63. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  64. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  65. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  66. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  67. };
  68. enum omap_rfbi_datatype {
  69. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  70. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  71. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  72. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  73. };
  74. enum omap_rfbi_parallelmode {
  75. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  76. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  77. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  78. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  79. };
  80. static int rfbi_convert_timings(struct rfbi_timings *t);
  81. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. unsigned long l4_khz;
  86. enum omap_rfbi_datatype datatype;
  87. enum omap_rfbi_parallelmode parallelmode;
  88. enum omap_rfbi_te_mode te_mode;
  89. int te_enabled;
  90. void (*framedone_callback)(void *data);
  91. void *framedone_callback_data;
  92. struct omap_dss_device *dssdev[2];
  93. struct semaphore bus_lock;
  94. struct omap_video_timings timings;
  95. int pixel_size;
  96. int data_lines;
  97. struct rfbi_timings intf_timings;
  98. struct omap_dss_output output;
  99. } rfbi;
  100. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  101. {
  102. __raw_writel(val, rfbi.base + idx.idx);
  103. }
  104. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  105. {
  106. return __raw_readl(rfbi.base + idx.idx);
  107. }
  108. static int rfbi_runtime_get(void)
  109. {
  110. int r;
  111. DSSDBG("rfbi_runtime_get\n");
  112. r = pm_runtime_get_sync(&rfbi.pdev->dev);
  113. WARN_ON(r < 0);
  114. return r < 0 ? r : 0;
  115. }
  116. static void rfbi_runtime_put(void)
  117. {
  118. int r;
  119. DSSDBG("rfbi_runtime_put\n");
  120. r = pm_runtime_put_sync(&rfbi.pdev->dev);
  121. WARN_ON(r < 0 && r != -ENOSYS);
  122. }
  123. void rfbi_bus_lock(void)
  124. {
  125. down(&rfbi.bus_lock);
  126. }
  127. EXPORT_SYMBOL(rfbi_bus_lock);
  128. void rfbi_bus_unlock(void)
  129. {
  130. up(&rfbi.bus_lock);
  131. }
  132. EXPORT_SYMBOL(rfbi_bus_unlock);
  133. void omap_rfbi_write_command(const void *buf, u32 len)
  134. {
  135. switch (rfbi.parallelmode) {
  136. case OMAP_DSS_RFBI_PARALLELMODE_8:
  137. {
  138. const u8 *b = buf;
  139. for (; len; len--)
  140. rfbi_write_reg(RFBI_CMD, *b++);
  141. break;
  142. }
  143. case OMAP_DSS_RFBI_PARALLELMODE_16:
  144. {
  145. const u16 *w = buf;
  146. BUG_ON(len & 1);
  147. for (; len; len -= 2)
  148. rfbi_write_reg(RFBI_CMD, *w++);
  149. break;
  150. }
  151. case OMAP_DSS_RFBI_PARALLELMODE_9:
  152. case OMAP_DSS_RFBI_PARALLELMODE_12:
  153. default:
  154. BUG();
  155. }
  156. }
  157. EXPORT_SYMBOL(omap_rfbi_write_command);
  158. void omap_rfbi_read_data(void *buf, u32 len)
  159. {
  160. switch (rfbi.parallelmode) {
  161. case OMAP_DSS_RFBI_PARALLELMODE_8:
  162. {
  163. u8 *b = buf;
  164. for (; len; len--) {
  165. rfbi_write_reg(RFBI_READ, 0);
  166. *b++ = rfbi_read_reg(RFBI_READ);
  167. }
  168. break;
  169. }
  170. case OMAP_DSS_RFBI_PARALLELMODE_16:
  171. {
  172. u16 *w = buf;
  173. BUG_ON(len & ~1);
  174. for (; len; len -= 2) {
  175. rfbi_write_reg(RFBI_READ, 0);
  176. *w++ = rfbi_read_reg(RFBI_READ);
  177. }
  178. break;
  179. }
  180. case OMAP_DSS_RFBI_PARALLELMODE_9:
  181. case OMAP_DSS_RFBI_PARALLELMODE_12:
  182. default:
  183. BUG();
  184. }
  185. }
  186. EXPORT_SYMBOL(omap_rfbi_read_data);
  187. void omap_rfbi_write_data(const void *buf, u32 len)
  188. {
  189. switch (rfbi.parallelmode) {
  190. case OMAP_DSS_RFBI_PARALLELMODE_8:
  191. {
  192. const u8 *b = buf;
  193. for (; len; len--)
  194. rfbi_write_reg(RFBI_PARAM, *b++);
  195. break;
  196. }
  197. case OMAP_DSS_RFBI_PARALLELMODE_16:
  198. {
  199. const u16 *w = buf;
  200. BUG_ON(len & 1);
  201. for (; len; len -= 2)
  202. rfbi_write_reg(RFBI_PARAM, *w++);
  203. break;
  204. }
  205. case OMAP_DSS_RFBI_PARALLELMODE_9:
  206. case OMAP_DSS_RFBI_PARALLELMODE_12:
  207. default:
  208. BUG();
  209. }
  210. }
  211. EXPORT_SYMBOL(omap_rfbi_write_data);
  212. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  213. u16 x, u16 y,
  214. u16 w, u16 h)
  215. {
  216. int start_offset = scr_width * y + x;
  217. int horiz_offset = scr_width - w;
  218. int i;
  219. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  220. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  221. const u16 __iomem *pd = buf;
  222. pd += start_offset;
  223. for (; h; --h) {
  224. for (i = 0; i < w; ++i) {
  225. const u8 __iomem *b = (const u8 __iomem *)pd;
  226. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  227. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  228. ++pd;
  229. }
  230. pd += horiz_offset;
  231. }
  232. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  233. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  234. const u32 __iomem *pd = buf;
  235. pd += start_offset;
  236. for (; h; --h) {
  237. for (i = 0; i < w; ++i) {
  238. const u8 __iomem *b = (const u8 __iomem *)pd;
  239. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  240. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  241. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  242. ++pd;
  243. }
  244. pd += horiz_offset;
  245. }
  246. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  247. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  248. const u16 __iomem *pd = buf;
  249. pd += start_offset;
  250. for (; h; --h) {
  251. for (i = 0; i < w; ++i) {
  252. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  253. ++pd;
  254. }
  255. pd += horiz_offset;
  256. }
  257. } else {
  258. BUG();
  259. }
  260. }
  261. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  262. static int rfbi_transfer_area(struct omap_dss_device *dssdev,
  263. void (*callback)(void *data), void *data)
  264. {
  265. u32 l;
  266. int r;
  267. u16 width = rfbi.timings.x_res;
  268. u16 height = rfbi.timings.y_res;
  269. /*BUG_ON(callback == 0);*/
  270. BUG_ON(rfbi.framedone_callback != NULL);
  271. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  272. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  273. r = dss_mgr_enable(dssdev->manager);
  274. if (r)
  275. return r;
  276. rfbi.framedone_callback = callback;
  277. rfbi.framedone_callback_data = data;
  278. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  279. l = rfbi_read_reg(RFBI_CONTROL);
  280. l = FLD_MOD(l, 1, 0, 0); /* enable */
  281. if (!rfbi.te_enabled)
  282. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  283. rfbi_write_reg(RFBI_CONTROL, l);
  284. return 0;
  285. }
  286. static void framedone_callback(void *data, u32 mask)
  287. {
  288. void (*callback)(void *data);
  289. DSSDBG("FRAMEDONE\n");
  290. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  291. callback = rfbi.framedone_callback;
  292. rfbi.framedone_callback = NULL;
  293. if (callback != NULL)
  294. callback(rfbi.framedone_callback_data);
  295. }
  296. #if 1 /* VERBOSE */
  297. static void rfbi_print_timings(void)
  298. {
  299. u32 l;
  300. u32 time;
  301. l = rfbi_read_reg(RFBI_CONFIG(0));
  302. time = 1000000000 / rfbi.l4_khz;
  303. if (l & (1 << 4))
  304. time *= 2;
  305. DSSDBG("Tick time %u ps\n", time);
  306. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  307. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  308. "REONTIME %d, REOFFTIME %d\n",
  309. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  310. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  311. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  312. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  313. "ACCESSTIME %d\n",
  314. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  315. (l >> 22) & 0x3f);
  316. }
  317. #else
  318. static void rfbi_print_timings(void) {}
  319. #endif
  320. static u32 extif_clk_period;
  321. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  322. {
  323. int bus_tick = extif_clk_period * div;
  324. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  325. }
  326. static int calc_reg_timing(struct rfbi_timings *t, int div)
  327. {
  328. t->clk_div = div;
  329. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  330. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  331. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  332. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  333. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  334. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  335. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  336. t->access_time = round_to_extif_ticks(t->access_time, div);
  337. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  338. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  339. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  340. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  341. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  342. t->we_on_time, t->we_off_time, t->re_cycle_time,
  343. t->we_cycle_time);
  344. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  345. t->access_time, t->cs_pulse_width);
  346. return rfbi_convert_timings(t);
  347. }
  348. static int calc_extif_timings(struct rfbi_timings *t)
  349. {
  350. u32 max_clk_div;
  351. int div;
  352. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  353. for (div = 1; div <= max_clk_div; div++) {
  354. if (calc_reg_timing(t, div) == 0)
  355. break;
  356. }
  357. if (div <= max_clk_div)
  358. return 0;
  359. DSSERR("can't setup timings\n");
  360. return -1;
  361. }
  362. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  363. {
  364. int r;
  365. if (!t->converted) {
  366. r = calc_extif_timings(t);
  367. if (r < 0)
  368. DSSERR("Failed to calc timings\n");
  369. }
  370. BUG_ON(!t->converted);
  371. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  372. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  373. /* TIMEGRANULARITY */
  374. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  375. (t->tim[2] ? 1 : 0), 4, 4);
  376. rfbi_print_timings();
  377. }
  378. static int ps_to_rfbi_ticks(int time, int div)
  379. {
  380. unsigned long tick_ps;
  381. int ret;
  382. /* Calculate in picosecs to yield more exact results */
  383. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  384. ret = (time + tick_ps - 1) / tick_ps;
  385. return ret;
  386. }
  387. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  388. {
  389. *clk_period = 1000000000 / rfbi.l4_khz;
  390. *max_clk_div = 2;
  391. }
  392. static int rfbi_convert_timings(struct rfbi_timings *t)
  393. {
  394. u32 l;
  395. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  396. int actim, recyc, wecyc;
  397. int div = t->clk_div;
  398. if (div <= 0 || div > 2)
  399. return -1;
  400. /* Make sure that after conversion it still holds that:
  401. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  402. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  403. */
  404. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  405. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  406. if (weoff <= weon)
  407. weoff = weon + 1;
  408. if (weon > 0x0f)
  409. return -1;
  410. if (weoff > 0x3f)
  411. return -1;
  412. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  413. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  414. if (reoff <= reon)
  415. reoff = reon + 1;
  416. if (reon > 0x0f)
  417. return -1;
  418. if (reoff > 0x3f)
  419. return -1;
  420. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  421. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  422. if (csoff <= cson)
  423. csoff = cson + 1;
  424. if (csoff < max(weoff, reoff))
  425. csoff = max(weoff, reoff);
  426. if (cson > 0x0f)
  427. return -1;
  428. if (csoff > 0x3f)
  429. return -1;
  430. l = cson;
  431. l |= csoff << 4;
  432. l |= weon << 10;
  433. l |= weoff << 14;
  434. l |= reon << 20;
  435. l |= reoff << 24;
  436. t->tim[0] = l;
  437. actim = ps_to_rfbi_ticks(t->access_time, div);
  438. if (actim <= reon)
  439. actim = reon + 1;
  440. if (actim > 0x3f)
  441. return -1;
  442. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  443. if (wecyc < weoff)
  444. wecyc = weoff;
  445. if (wecyc > 0x3f)
  446. return -1;
  447. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  448. if (recyc < reoff)
  449. recyc = reoff;
  450. if (recyc > 0x3f)
  451. return -1;
  452. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  453. if (cs_pulse > 0x3f)
  454. return -1;
  455. l = wecyc;
  456. l |= recyc << 6;
  457. l |= cs_pulse << 12;
  458. l |= actim << 22;
  459. t->tim[1] = l;
  460. t->tim[2] = div - 1;
  461. t->converted = 1;
  462. return 0;
  463. }
  464. /* xxx FIX module selection missing */
  465. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  466. unsigned hs_pulse_time, unsigned vs_pulse_time,
  467. int hs_pol_inv, int vs_pol_inv, int extif_div)
  468. {
  469. int hs, vs;
  470. int min;
  471. u32 l;
  472. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  473. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  474. if (hs < 2)
  475. return -EDOM;
  476. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  477. min = 2;
  478. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  479. min = 4;
  480. if (vs < min)
  481. return -EDOM;
  482. if (vs == hs)
  483. return -EINVAL;
  484. rfbi.te_mode = mode;
  485. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  486. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  487. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  488. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  489. l = rfbi_read_reg(RFBI_CONFIG(0));
  490. if (hs_pol_inv)
  491. l &= ~(1 << 21);
  492. else
  493. l |= 1 << 21;
  494. if (vs_pol_inv)
  495. l &= ~(1 << 20);
  496. else
  497. l |= 1 << 20;
  498. return 0;
  499. }
  500. EXPORT_SYMBOL(omap_rfbi_setup_te);
  501. /* xxx FIX module selection missing */
  502. int omap_rfbi_enable_te(bool enable, unsigned line)
  503. {
  504. u32 l;
  505. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  506. if (line > (1 << 11) - 1)
  507. return -EINVAL;
  508. l = rfbi_read_reg(RFBI_CONFIG(0));
  509. l &= ~(0x3 << 2);
  510. if (enable) {
  511. rfbi.te_enabled = 1;
  512. l |= rfbi.te_mode << 2;
  513. } else
  514. rfbi.te_enabled = 0;
  515. rfbi_write_reg(RFBI_CONFIG(0), l);
  516. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  517. return 0;
  518. }
  519. EXPORT_SYMBOL(omap_rfbi_enable_te);
  520. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  521. {
  522. u32 l;
  523. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  524. enum omap_rfbi_cycleformat cycleformat;
  525. enum omap_rfbi_datatype datatype;
  526. enum omap_rfbi_parallelmode parallelmode;
  527. switch (bpp) {
  528. case 12:
  529. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  530. break;
  531. case 16:
  532. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  533. break;
  534. case 18:
  535. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  536. break;
  537. case 24:
  538. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  539. break;
  540. default:
  541. BUG();
  542. return 1;
  543. }
  544. rfbi.datatype = datatype;
  545. switch (lines) {
  546. case 8:
  547. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  548. break;
  549. case 9:
  550. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  551. break;
  552. case 12:
  553. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  554. break;
  555. case 16:
  556. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  557. break;
  558. default:
  559. BUG();
  560. return 1;
  561. }
  562. rfbi.parallelmode = parallelmode;
  563. if ((bpp % lines) == 0) {
  564. switch (bpp / lines) {
  565. case 1:
  566. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  567. break;
  568. case 2:
  569. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  570. break;
  571. case 3:
  572. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  573. break;
  574. default:
  575. BUG();
  576. return 1;
  577. }
  578. } else if ((2 * bpp % lines) == 0) {
  579. if ((2 * bpp / lines) == 3)
  580. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  581. else {
  582. BUG();
  583. return 1;
  584. }
  585. } else {
  586. BUG();
  587. return 1;
  588. }
  589. switch (cycleformat) {
  590. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  591. cycle1 = lines;
  592. break;
  593. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  594. cycle1 = lines;
  595. cycle2 = lines;
  596. break;
  597. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  598. cycle1 = lines;
  599. cycle2 = lines;
  600. cycle3 = lines;
  601. break;
  602. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  603. cycle1 = lines;
  604. cycle2 = (lines / 2) | ((lines / 2) << 16);
  605. cycle3 = (lines << 16);
  606. break;
  607. }
  608. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  609. l = 0;
  610. l |= FLD_VAL(parallelmode, 1, 0);
  611. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  612. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  613. l |= FLD_VAL(datatype, 6, 5);
  614. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  615. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  616. l |= FLD_VAL(cycleformat, 10, 9);
  617. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  618. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  619. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  620. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  621. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  622. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  623. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  624. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  625. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  626. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  627. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  628. l = rfbi_read_reg(RFBI_CONTROL);
  629. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  630. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  631. rfbi_write_reg(RFBI_CONTROL, l);
  632. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  633. bpp, lines, cycle1, cycle2, cycle3);
  634. return 0;
  635. }
  636. int omap_rfbi_configure(struct omap_dss_device *dssdev)
  637. {
  638. return rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  639. rfbi.data_lines);
  640. }
  641. EXPORT_SYMBOL(omap_rfbi_configure);
  642. int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
  643. void *data)
  644. {
  645. return rfbi_transfer_area(dssdev, callback, data);
  646. }
  647. EXPORT_SYMBOL(omap_rfbi_update);
  648. void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
  649. {
  650. rfbi.timings.x_res = w;
  651. rfbi.timings.y_res = h;
  652. }
  653. EXPORT_SYMBOL(omapdss_rfbi_set_size);
  654. void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev, int pixel_size)
  655. {
  656. rfbi.pixel_size = pixel_size;
  657. }
  658. EXPORT_SYMBOL(omapdss_rfbi_set_pixel_size);
  659. void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev, int data_lines)
  660. {
  661. rfbi.data_lines = data_lines;
  662. }
  663. EXPORT_SYMBOL(omapdss_rfbi_set_data_lines);
  664. void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
  665. struct rfbi_timings *timings)
  666. {
  667. rfbi.intf_timings = *timings;
  668. }
  669. EXPORT_SYMBOL(omapdss_rfbi_set_interface_timings);
  670. static void rfbi_dump_regs(struct seq_file *s)
  671. {
  672. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  673. if (rfbi_runtime_get())
  674. return;
  675. DUMPREG(RFBI_REVISION);
  676. DUMPREG(RFBI_SYSCONFIG);
  677. DUMPREG(RFBI_SYSSTATUS);
  678. DUMPREG(RFBI_CONTROL);
  679. DUMPREG(RFBI_PIXEL_CNT);
  680. DUMPREG(RFBI_LINE_NUMBER);
  681. DUMPREG(RFBI_CMD);
  682. DUMPREG(RFBI_PARAM);
  683. DUMPREG(RFBI_DATA);
  684. DUMPREG(RFBI_READ);
  685. DUMPREG(RFBI_STATUS);
  686. DUMPREG(RFBI_CONFIG(0));
  687. DUMPREG(RFBI_ONOFF_TIME(0));
  688. DUMPREG(RFBI_CYCLE_TIME(0));
  689. DUMPREG(RFBI_DATA_CYCLE1(0));
  690. DUMPREG(RFBI_DATA_CYCLE2(0));
  691. DUMPREG(RFBI_DATA_CYCLE3(0));
  692. DUMPREG(RFBI_CONFIG(1));
  693. DUMPREG(RFBI_ONOFF_TIME(1));
  694. DUMPREG(RFBI_CYCLE_TIME(1));
  695. DUMPREG(RFBI_DATA_CYCLE1(1));
  696. DUMPREG(RFBI_DATA_CYCLE2(1));
  697. DUMPREG(RFBI_DATA_CYCLE3(1));
  698. DUMPREG(RFBI_VSYNC_WIDTH);
  699. DUMPREG(RFBI_HSYNC_WIDTH);
  700. rfbi_runtime_put();
  701. #undef DUMPREG
  702. }
  703. static void rfbi_config_lcd_manager(struct omap_dss_device *dssdev)
  704. {
  705. struct dss_lcd_mgr_config mgr_config;
  706. mgr_config.io_pad_mode = DSS_IO_PAD_MODE_RFBI;
  707. mgr_config.stallmode = true;
  708. /* Do we need fifohandcheck for RFBI? */
  709. mgr_config.fifohandcheck = false;
  710. mgr_config.video_port_width = rfbi.pixel_size;
  711. mgr_config.lcden_sig_polarity = 0;
  712. dss_mgr_set_lcd_config(dssdev->manager, &mgr_config);
  713. /*
  714. * Set rfbi.timings with default values, the x_res and y_res fields
  715. * are expected to be already configured by the panel driver via
  716. * omapdss_rfbi_set_size()
  717. */
  718. rfbi.timings.hsw = 1;
  719. rfbi.timings.hfp = 1;
  720. rfbi.timings.hbp = 1;
  721. rfbi.timings.vsw = 1;
  722. rfbi.timings.vfp = 0;
  723. rfbi.timings.vbp = 0;
  724. rfbi.timings.interlace = false;
  725. rfbi.timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  726. rfbi.timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
  727. rfbi.timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
  728. rfbi.timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
  729. rfbi.timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
  730. dss_mgr_set_timings(dssdev->manager, &rfbi.timings);
  731. }
  732. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  733. {
  734. int r;
  735. if (dssdev->manager == NULL) {
  736. DSSERR("failed to enable display: no manager\n");
  737. return -ENODEV;
  738. }
  739. r = rfbi_runtime_get();
  740. if (r)
  741. return r;
  742. r = omap_dss_start_device(dssdev);
  743. if (r) {
  744. DSSERR("failed to start device\n");
  745. goto err0;
  746. }
  747. r = omap_dispc_register_isr(framedone_callback, NULL,
  748. DISPC_IRQ_FRAMEDONE);
  749. if (r) {
  750. DSSERR("can't get FRAMEDONE irq\n");
  751. goto err1;
  752. }
  753. rfbi_config_lcd_manager(dssdev);
  754. rfbi_configure(dssdev->phy.rfbi.channel, rfbi.pixel_size,
  755. rfbi.data_lines);
  756. rfbi_set_timings(dssdev->phy.rfbi.channel, &rfbi.intf_timings);
  757. return 0;
  758. err1:
  759. omap_dss_stop_device(dssdev);
  760. err0:
  761. rfbi_runtime_put();
  762. return r;
  763. }
  764. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  765. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  766. {
  767. omap_dispc_unregister_isr(framedone_callback, NULL,
  768. DISPC_IRQ_FRAMEDONE);
  769. omap_dss_stop_device(dssdev);
  770. rfbi_runtime_put();
  771. }
  772. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  773. static int __init rfbi_init_display(struct omap_dss_device *dssdev)
  774. {
  775. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  776. return 0;
  777. }
  778. static struct omap_dss_device * __init rfbi_find_dssdev(struct platform_device *pdev)
  779. {
  780. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  781. const char *def_disp_name = dss_get_default_display_name();
  782. struct omap_dss_device *def_dssdev;
  783. int i;
  784. def_dssdev = NULL;
  785. for (i = 0; i < pdata->num_devices; ++i) {
  786. struct omap_dss_device *dssdev = pdata->devices[i];
  787. if (dssdev->type != OMAP_DISPLAY_TYPE_DBI)
  788. continue;
  789. if (def_dssdev == NULL)
  790. def_dssdev = dssdev;
  791. if (def_disp_name != NULL &&
  792. strcmp(dssdev->name, def_disp_name) == 0) {
  793. def_dssdev = dssdev;
  794. break;
  795. }
  796. }
  797. return def_dssdev;
  798. }
  799. static void __init rfbi_probe_pdata(struct platform_device *rfbidev)
  800. {
  801. struct omap_dss_device *plat_dssdev;
  802. struct omap_dss_device *dssdev;
  803. int r;
  804. plat_dssdev = rfbi_find_dssdev(rfbidev);
  805. if (!plat_dssdev)
  806. return;
  807. dssdev = dss_alloc_and_init_device(&rfbidev->dev);
  808. if (!dssdev)
  809. return;
  810. dss_copy_device_pdata(dssdev, plat_dssdev);
  811. r = rfbi_init_display(dssdev);
  812. if (r) {
  813. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  814. dss_put_device(dssdev);
  815. return;
  816. }
  817. r = dss_add_device(dssdev);
  818. if (r) {
  819. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  820. dss_put_device(dssdev);
  821. return;
  822. }
  823. }
  824. static void __init rfbi_init_output(struct platform_device *pdev)
  825. {
  826. struct omap_dss_output *out = &rfbi.output;
  827. out->pdev = pdev;
  828. out->id = OMAP_DSS_OUTPUT_DBI;
  829. out->type = OMAP_DISPLAY_TYPE_DBI;
  830. dss_register_output(out);
  831. }
  832. static void __exit rfbi_uninit_output(struct platform_device *pdev)
  833. {
  834. struct omap_dss_output *out = &rfbi.output;
  835. dss_unregister_output(out);
  836. }
  837. /* RFBI HW IP initialisation */
  838. static int __init omap_rfbihw_probe(struct platform_device *pdev)
  839. {
  840. u32 rev;
  841. struct resource *rfbi_mem;
  842. struct clk *clk;
  843. int r;
  844. rfbi.pdev = pdev;
  845. sema_init(&rfbi.bus_lock, 1);
  846. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  847. if (!rfbi_mem) {
  848. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  849. return -EINVAL;
  850. }
  851. rfbi.base = devm_ioremap(&pdev->dev, rfbi_mem->start,
  852. resource_size(rfbi_mem));
  853. if (!rfbi.base) {
  854. DSSERR("can't ioremap RFBI\n");
  855. return -ENOMEM;
  856. }
  857. clk = clk_get(&pdev->dev, "ick");
  858. if (IS_ERR(clk)) {
  859. DSSERR("can't get ick\n");
  860. return PTR_ERR(clk);
  861. }
  862. rfbi.l4_khz = clk_get_rate(clk) / 1000;
  863. clk_put(clk);
  864. pm_runtime_enable(&pdev->dev);
  865. r = rfbi_runtime_get();
  866. if (r)
  867. goto err_runtime_get;
  868. msleep(10);
  869. rev = rfbi_read_reg(RFBI_REVISION);
  870. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  871. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  872. rfbi_runtime_put();
  873. dss_debugfs_create_file("rfbi", rfbi_dump_regs);
  874. rfbi_init_output(pdev);
  875. rfbi_probe_pdata(pdev);
  876. return 0;
  877. err_runtime_get:
  878. pm_runtime_disable(&pdev->dev);
  879. return r;
  880. }
  881. static int __exit omap_rfbihw_remove(struct platform_device *pdev)
  882. {
  883. dss_unregister_child_devices(&pdev->dev);
  884. rfbi_uninit_output(pdev);
  885. pm_runtime_disable(&pdev->dev);
  886. return 0;
  887. }
  888. static int rfbi_runtime_suspend(struct device *dev)
  889. {
  890. dispc_runtime_put();
  891. return 0;
  892. }
  893. static int rfbi_runtime_resume(struct device *dev)
  894. {
  895. int r;
  896. r = dispc_runtime_get();
  897. if (r < 0)
  898. return r;
  899. return 0;
  900. }
  901. static const struct dev_pm_ops rfbi_pm_ops = {
  902. .runtime_suspend = rfbi_runtime_suspend,
  903. .runtime_resume = rfbi_runtime_resume,
  904. };
  905. static struct platform_driver omap_rfbihw_driver = {
  906. .remove = __exit_p(omap_rfbihw_remove),
  907. .driver = {
  908. .name = "omapdss_rfbi",
  909. .owner = THIS_MODULE,
  910. .pm = &rfbi_pm_ops,
  911. },
  912. };
  913. int __init rfbi_init_platform_driver(void)
  914. {
  915. return platform_driver_probe(&omap_rfbihw_driver, omap_rfbihw_probe);
  916. }
  917. void __exit rfbi_uninit_platform_driver(void)
  918. {
  919. platform_driver_unregister(&omap_rfbihw_driver);
  920. }