omap-serial.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/io.h>
  34. #include <linux/clk.h>
  35. #include <linux/serial_core.h>
  36. #include <linux/irq.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/of.h>
  39. #include <linux/gpio.h>
  40. #include <plat/dmtimer.h>
  41. #include <plat/omap-serial.h>
  42. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  43. #define OMAP_UART_REV_42 0x0402
  44. #define OMAP_UART_REV_46 0x0406
  45. #define OMAP_UART_REV_52 0x0502
  46. #define OMAP_UART_REV_63 0x0603
  47. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  48. /* SCR register bitmasks */
  49. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  50. /* FCR register bitmasks */
  51. #define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  62. /* Forward declaration of functions */
  63. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  64. static struct workqueue_struct *serial_omap_uart_wq;
  65. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  66. {
  67. offset <<= up->port.regshift;
  68. return readw(up->port.membase + offset);
  69. }
  70. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  71. {
  72. offset <<= up->port.regshift;
  73. writew(value, up->port.membase + offset);
  74. }
  75. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  76. {
  77. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  78. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  79. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  80. serial_out(up, UART_FCR, 0);
  81. }
  82. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  83. {
  84. struct omap_uart_port_info *pdata = up->dev->platform_data;
  85. if (!pdata->get_context_loss_count)
  86. return 0;
  87. return pdata->get_context_loss_count(up->dev);
  88. }
  89. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  90. {
  91. struct omap_uart_port_info *pdata = up->dev->platform_data;
  92. if (pdata->set_forceidle)
  93. pdata->set_forceidle(up->dev);
  94. }
  95. static void serial_omap_set_noidle(struct uart_omap_port *up)
  96. {
  97. struct omap_uart_port_info *pdata = up->dev->platform_data;
  98. if (pdata->set_noidle)
  99. pdata->set_noidle(up->dev);
  100. }
  101. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  102. {
  103. struct omap_uart_port_info *pdata = up->dev->platform_data;
  104. if (pdata->enable_wakeup)
  105. pdata->enable_wakeup(up->dev, enable);
  106. }
  107. /*
  108. * serial_omap_get_divisor - calculate divisor value
  109. * @port: uart port info
  110. * @baud: baudrate for which divisor needs to be calculated.
  111. *
  112. * We have written our own function to get the divisor so as to support
  113. * 13x mode. 3Mbps Baudrate as an different divisor.
  114. * Reference OMAP TRM Chapter 17:
  115. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  116. * referring to oversampling - divisor value
  117. * baudrate 460,800 to 3,686,400 all have divisor 13
  118. * except 3,000,000 which has divisor value 16
  119. */
  120. static unsigned int
  121. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  122. {
  123. unsigned int divisor;
  124. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  125. divisor = 13;
  126. else
  127. divisor = 16;
  128. return port->uartclk/(baud * divisor);
  129. }
  130. static void serial_omap_enable_ms(struct uart_port *port)
  131. {
  132. struct uart_omap_port *up = to_uart_omap_port(port);
  133. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  134. pm_runtime_get_sync(up->dev);
  135. up->ier |= UART_IER_MSI;
  136. serial_out(up, UART_IER, up->ier);
  137. pm_runtime_put(up->dev);
  138. }
  139. static void serial_omap_stop_tx(struct uart_port *port)
  140. {
  141. struct uart_omap_port *up = to_uart_omap_port(port);
  142. pm_runtime_get_sync(up->dev);
  143. if (up->ier & UART_IER_THRI) {
  144. up->ier &= ~UART_IER_THRI;
  145. serial_out(up, UART_IER, up->ier);
  146. }
  147. serial_omap_set_forceidle(up);
  148. pm_runtime_mark_last_busy(up->dev);
  149. pm_runtime_put_autosuspend(up->dev);
  150. }
  151. static void serial_omap_stop_rx(struct uart_port *port)
  152. {
  153. struct uart_omap_port *up = to_uart_omap_port(port);
  154. pm_runtime_get_sync(up->dev);
  155. up->ier &= ~UART_IER_RLSI;
  156. up->port.read_status_mask &= ~UART_LSR_DR;
  157. serial_out(up, UART_IER, up->ier);
  158. pm_runtime_mark_last_busy(up->dev);
  159. pm_runtime_put_autosuspend(up->dev);
  160. }
  161. static inline void receive_chars(struct uart_omap_port *up,
  162. unsigned int *status)
  163. {
  164. struct tty_struct *tty = up->port.state->port.tty;
  165. unsigned int flag, lsr = *status;
  166. unsigned char ch = 0;
  167. int max_count = 256;
  168. do {
  169. if (likely(lsr & UART_LSR_DR))
  170. ch = serial_in(up, UART_RX);
  171. flag = TTY_NORMAL;
  172. up->port.icount.rx++;
  173. if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
  174. /*
  175. * For statistics only
  176. */
  177. if (lsr & UART_LSR_BI) {
  178. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  179. up->port.icount.brk++;
  180. /*
  181. * We do the SysRQ and SAK checking
  182. * here because otherwise the break
  183. * may get masked by ignore_status_mask
  184. * or read_status_mask.
  185. */
  186. if (uart_handle_break(&up->port))
  187. goto ignore_char;
  188. } else if (lsr & UART_LSR_PE) {
  189. up->port.icount.parity++;
  190. } else if (lsr & UART_LSR_FE) {
  191. up->port.icount.frame++;
  192. }
  193. if (lsr & UART_LSR_OE)
  194. up->port.icount.overrun++;
  195. /*
  196. * Mask off conditions which should be ignored.
  197. */
  198. lsr &= up->port.read_status_mask;
  199. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  200. if (up->port.line == up->port.cons->index) {
  201. /* Recover the break flag from console xmit */
  202. lsr |= up->lsr_break_flag;
  203. }
  204. #endif
  205. if (lsr & UART_LSR_BI)
  206. flag = TTY_BREAK;
  207. else if (lsr & UART_LSR_PE)
  208. flag = TTY_PARITY;
  209. else if (lsr & UART_LSR_FE)
  210. flag = TTY_FRAME;
  211. }
  212. if (uart_handle_sysrq_char(&up->port, ch))
  213. goto ignore_char;
  214. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  215. ignore_char:
  216. lsr = serial_in(up, UART_LSR);
  217. } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
  218. spin_unlock(&up->port.lock);
  219. tty_flip_buffer_push(tty);
  220. spin_lock(&up->port.lock);
  221. }
  222. static void transmit_chars(struct uart_omap_port *up)
  223. {
  224. struct circ_buf *xmit = &up->port.state->xmit;
  225. int count;
  226. if (up->port.x_char) {
  227. serial_out(up, UART_TX, up->port.x_char);
  228. up->port.icount.tx++;
  229. up->port.x_char = 0;
  230. return;
  231. }
  232. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  233. serial_omap_stop_tx(&up->port);
  234. return;
  235. }
  236. count = up->port.fifosize / 4;
  237. do {
  238. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  239. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  240. up->port.icount.tx++;
  241. if (uart_circ_empty(xmit))
  242. break;
  243. } while (--count > 0);
  244. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  245. uart_write_wakeup(&up->port);
  246. if (uart_circ_empty(xmit))
  247. serial_omap_stop_tx(&up->port);
  248. }
  249. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  250. {
  251. if (!(up->ier & UART_IER_THRI)) {
  252. up->ier |= UART_IER_THRI;
  253. serial_out(up, UART_IER, up->ier);
  254. }
  255. }
  256. static void serial_omap_start_tx(struct uart_port *port)
  257. {
  258. struct uart_omap_port *up = to_uart_omap_port(port);
  259. pm_runtime_get_sync(up->dev);
  260. serial_omap_enable_ier_thri(up);
  261. serial_omap_set_noidle(up);
  262. pm_runtime_mark_last_busy(up->dev);
  263. pm_runtime_put_autosuspend(up->dev);
  264. }
  265. static unsigned int check_modem_status(struct uart_omap_port *up)
  266. {
  267. unsigned int status;
  268. status = serial_in(up, UART_MSR);
  269. status |= up->msr_saved_flags;
  270. up->msr_saved_flags = 0;
  271. if ((status & UART_MSR_ANY_DELTA) == 0)
  272. return status;
  273. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  274. up->port.state != NULL) {
  275. if (status & UART_MSR_TERI)
  276. up->port.icount.rng++;
  277. if (status & UART_MSR_DDSR)
  278. up->port.icount.dsr++;
  279. if (status & UART_MSR_DDCD)
  280. uart_handle_dcd_change
  281. (&up->port, status & UART_MSR_DCD);
  282. if (status & UART_MSR_DCTS)
  283. uart_handle_cts_change
  284. (&up->port, status & UART_MSR_CTS);
  285. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  286. }
  287. return status;
  288. }
  289. /**
  290. * serial_omap_irq() - This handles the interrupt from one port
  291. * @irq: uart port irq number
  292. * @dev_id: uart port info
  293. */
  294. static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
  295. {
  296. struct uart_omap_port *up = dev_id;
  297. unsigned int iir, lsr;
  298. unsigned int type;
  299. unsigned long flags;
  300. irqreturn_t ret = IRQ_NONE;
  301. spin_lock_irqsave(&up->port.lock, flags);
  302. pm_runtime_get_sync(up->dev);
  303. iir = serial_in(up, UART_IIR);
  304. again:
  305. if (iir & UART_IIR_NO_INT)
  306. goto out;
  307. ret = IRQ_HANDLED;
  308. lsr = serial_in(up, UART_LSR);
  309. /* extract IRQ type from IIR register */
  310. type = iir & 0x3e;
  311. switch (type) {
  312. case UART_IIR_MSI:
  313. check_modem_status(up);
  314. break;
  315. case UART_IIR_THRI:
  316. if (lsr & UART_LSR_THRE)
  317. transmit_chars(up);
  318. break;
  319. case UART_IIR_RDI:
  320. if (lsr & UART_LSR_DR)
  321. receive_chars(up, &lsr);
  322. break;
  323. case UART_IIR_RLSI:
  324. if (lsr & UART_LSR_BRK_ERROR_BITS)
  325. receive_chars(up, &lsr);
  326. break;
  327. case UART_IIR_RX_TIMEOUT:
  328. receive_chars(up, &lsr);
  329. break;
  330. case UART_IIR_CTS_RTS_DSR:
  331. iir = serial_in(up, UART_IIR);
  332. goto again;
  333. case UART_IIR_XOFF:
  334. /* FALLTHROUGH */
  335. default:
  336. break;
  337. }
  338. out:
  339. spin_unlock_irqrestore(&up->port.lock, flags);
  340. pm_runtime_mark_last_busy(up->dev);
  341. pm_runtime_put_autosuspend(up->dev);
  342. up->port_activity = jiffies;
  343. return ret;
  344. }
  345. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  346. {
  347. struct uart_omap_port *up = to_uart_omap_port(port);
  348. unsigned long flags = 0;
  349. unsigned int ret = 0;
  350. pm_runtime_get_sync(up->dev);
  351. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  352. spin_lock_irqsave(&up->port.lock, flags);
  353. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  354. spin_unlock_irqrestore(&up->port.lock, flags);
  355. pm_runtime_put(up->dev);
  356. return ret;
  357. }
  358. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  359. {
  360. struct uart_omap_port *up = to_uart_omap_port(port);
  361. unsigned int status;
  362. unsigned int ret = 0;
  363. pm_runtime_get_sync(up->dev);
  364. status = check_modem_status(up);
  365. pm_runtime_put(up->dev);
  366. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  367. if (status & UART_MSR_DCD)
  368. ret |= TIOCM_CAR;
  369. if (status & UART_MSR_RI)
  370. ret |= TIOCM_RNG;
  371. if (status & UART_MSR_DSR)
  372. ret |= TIOCM_DSR;
  373. if (status & UART_MSR_CTS)
  374. ret |= TIOCM_CTS;
  375. return ret;
  376. }
  377. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  378. {
  379. struct uart_omap_port *up = to_uart_omap_port(port);
  380. unsigned char mcr = 0;
  381. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  382. if (mctrl & TIOCM_RTS)
  383. mcr |= UART_MCR_RTS;
  384. if (mctrl & TIOCM_DTR)
  385. mcr |= UART_MCR_DTR;
  386. if (mctrl & TIOCM_OUT1)
  387. mcr |= UART_MCR_OUT1;
  388. if (mctrl & TIOCM_OUT2)
  389. mcr |= UART_MCR_OUT2;
  390. if (mctrl & TIOCM_LOOP)
  391. mcr |= UART_MCR_LOOP;
  392. pm_runtime_get_sync(up->dev);
  393. up->mcr = serial_in(up, UART_MCR);
  394. up->mcr |= mcr;
  395. serial_out(up, UART_MCR, up->mcr);
  396. pm_runtime_put(up->dev);
  397. if (gpio_is_valid(up->DTR_gpio) &&
  398. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  399. up->DTR_active = !up->DTR_active;
  400. if (gpio_cansleep(up->DTR_gpio))
  401. schedule_work(&up->qos_work);
  402. else
  403. gpio_set_value(up->DTR_gpio,
  404. up->DTR_active != up->DTR_inverted);
  405. }
  406. }
  407. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  408. {
  409. struct uart_omap_port *up = to_uart_omap_port(port);
  410. unsigned long flags = 0;
  411. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  412. pm_runtime_get_sync(up->dev);
  413. spin_lock_irqsave(&up->port.lock, flags);
  414. if (break_state == -1)
  415. up->lcr |= UART_LCR_SBC;
  416. else
  417. up->lcr &= ~UART_LCR_SBC;
  418. serial_out(up, UART_LCR, up->lcr);
  419. spin_unlock_irqrestore(&up->port.lock, flags);
  420. pm_runtime_put(up->dev);
  421. }
  422. static int serial_omap_startup(struct uart_port *port)
  423. {
  424. struct uart_omap_port *up = to_uart_omap_port(port);
  425. unsigned long flags = 0;
  426. int retval;
  427. /*
  428. * Allocate the IRQ
  429. */
  430. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  431. up->name, up);
  432. if (retval)
  433. return retval;
  434. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  435. pm_runtime_get_sync(up->dev);
  436. /*
  437. * Clear the FIFO buffers and disable them.
  438. * (they will be reenabled in set_termios())
  439. */
  440. serial_omap_clear_fifos(up);
  441. /* For Hardware flow control */
  442. serial_out(up, UART_MCR, UART_MCR_RTS);
  443. /*
  444. * Clear the interrupt registers.
  445. */
  446. (void) serial_in(up, UART_LSR);
  447. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  448. (void) serial_in(up, UART_RX);
  449. (void) serial_in(up, UART_IIR);
  450. (void) serial_in(up, UART_MSR);
  451. /*
  452. * Now, initialize the UART
  453. */
  454. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  455. spin_lock_irqsave(&up->port.lock, flags);
  456. /*
  457. * Most PC uarts need OUT2 raised to enable interrupts.
  458. */
  459. up->port.mctrl |= TIOCM_OUT2;
  460. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  461. spin_unlock_irqrestore(&up->port.lock, flags);
  462. up->msr_saved_flags = 0;
  463. /*
  464. * Finally, enable interrupts. Note: Modem status interrupts
  465. * are set via set_termios(), which will be occurring imminently
  466. * anyway, so we don't enable them here.
  467. */
  468. up->ier = UART_IER_RLSI | UART_IER_RDI;
  469. serial_out(up, UART_IER, up->ier);
  470. /* Enable module level wake up */
  471. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  472. pm_runtime_mark_last_busy(up->dev);
  473. pm_runtime_put_autosuspend(up->dev);
  474. up->port_activity = jiffies;
  475. return 0;
  476. }
  477. static void serial_omap_shutdown(struct uart_port *port)
  478. {
  479. struct uart_omap_port *up = to_uart_omap_port(port);
  480. unsigned long flags = 0;
  481. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  482. pm_runtime_get_sync(up->dev);
  483. /*
  484. * Disable interrupts from this port
  485. */
  486. up->ier = 0;
  487. serial_out(up, UART_IER, 0);
  488. spin_lock_irqsave(&up->port.lock, flags);
  489. up->port.mctrl &= ~TIOCM_OUT2;
  490. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  491. spin_unlock_irqrestore(&up->port.lock, flags);
  492. /*
  493. * Disable break condition and FIFOs
  494. */
  495. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  496. serial_omap_clear_fifos(up);
  497. /*
  498. * Read data port to reset things, and then free the irq
  499. */
  500. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  501. (void) serial_in(up, UART_RX);
  502. pm_runtime_put(up->dev);
  503. free_irq(up->port.irq, up);
  504. }
  505. static inline void
  506. serial_omap_configure_xonxoff
  507. (struct uart_omap_port *up, struct ktermios *termios)
  508. {
  509. up->lcr = serial_in(up, UART_LCR);
  510. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  511. up->efr = serial_in(up, UART_EFR);
  512. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  513. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  514. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  515. /* clear SW control mode bits */
  516. up->efr &= OMAP_UART_SW_CLR;
  517. /*
  518. * IXON Flag:
  519. * Enable XON/XOFF flow control on output.
  520. * Transmit XON1, XOFF1
  521. */
  522. if (termios->c_iflag & IXON)
  523. up->efr |= OMAP_UART_SW_TX;
  524. /*
  525. * IXOFF Flag:
  526. * Enable XON/XOFF flow control on input.
  527. * Receiver compares XON1, XOFF1.
  528. */
  529. if (termios->c_iflag & IXOFF)
  530. up->efr |= OMAP_UART_SW_RX;
  531. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  532. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  533. up->mcr = serial_in(up, UART_MCR);
  534. /*
  535. * IXANY Flag:
  536. * Enable any character to restart output.
  537. * Operation resumes after receiving any
  538. * character after recognition of the XOFF character
  539. */
  540. if (termios->c_iflag & IXANY)
  541. up->mcr |= UART_MCR_XONANY;
  542. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  543. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  544. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  545. /* Enable special char function UARTi.EFR_REG[5] and
  546. * load the new software flow control mode IXON or IXOFF
  547. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  548. */
  549. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  550. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  551. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  552. serial_out(up, UART_LCR, up->lcr);
  553. }
  554. static void serial_omap_uart_qos_work(struct work_struct *work)
  555. {
  556. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  557. qos_work);
  558. pm_qos_update_request(&up->pm_qos_request, up->latency);
  559. if (gpio_is_valid(up->DTR_gpio))
  560. gpio_set_value_cansleep(up->DTR_gpio,
  561. up->DTR_active != up->DTR_inverted);
  562. }
  563. static void
  564. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  565. struct ktermios *old)
  566. {
  567. struct uart_omap_port *up = to_uart_omap_port(port);
  568. unsigned char cval = 0;
  569. unsigned char efr = 0;
  570. unsigned long flags = 0;
  571. unsigned int baud, quot;
  572. switch (termios->c_cflag & CSIZE) {
  573. case CS5:
  574. cval = UART_LCR_WLEN5;
  575. break;
  576. case CS6:
  577. cval = UART_LCR_WLEN6;
  578. break;
  579. case CS7:
  580. cval = UART_LCR_WLEN7;
  581. break;
  582. default:
  583. case CS8:
  584. cval = UART_LCR_WLEN8;
  585. break;
  586. }
  587. if (termios->c_cflag & CSTOPB)
  588. cval |= UART_LCR_STOP;
  589. if (termios->c_cflag & PARENB)
  590. cval |= UART_LCR_PARITY;
  591. if (!(termios->c_cflag & PARODD))
  592. cval |= UART_LCR_EPAR;
  593. /*
  594. * Ask the core to calculate the divisor for us.
  595. */
  596. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  597. quot = serial_omap_get_divisor(port, baud);
  598. /* calculate wakeup latency constraint */
  599. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  600. up->latency = up->calc_latency;
  601. schedule_work(&up->qos_work);
  602. up->dll = quot & 0xff;
  603. up->dlh = quot >> 8;
  604. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  605. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  606. UART_FCR_ENABLE_FIFO;
  607. /*
  608. * Ok, we're now changing the port state. Do it with
  609. * interrupts disabled.
  610. */
  611. pm_runtime_get_sync(up->dev);
  612. spin_lock_irqsave(&up->port.lock, flags);
  613. /*
  614. * Update the per-port timeout.
  615. */
  616. uart_update_timeout(port, termios->c_cflag, baud);
  617. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  618. if (termios->c_iflag & INPCK)
  619. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  620. if (termios->c_iflag & (BRKINT | PARMRK))
  621. up->port.read_status_mask |= UART_LSR_BI;
  622. /*
  623. * Characters to ignore
  624. */
  625. up->port.ignore_status_mask = 0;
  626. if (termios->c_iflag & IGNPAR)
  627. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  628. if (termios->c_iflag & IGNBRK) {
  629. up->port.ignore_status_mask |= UART_LSR_BI;
  630. /*
  631. * If we're ignoring parity and break indicators,
  632. * ignore overruns too (for real raw support).
  633. */
  634. if (termios->c_iflag & IGNPAR)
  635. up->port.ignore_status_mask |= UART_LSR_OE;
  636. }
  637. /*
  638. * ignore all characters if CREAD is not set
  639. */
  640. if ((termios->c_cflag & CREAD) == 0)
  641. up->port.ignore_status_mask |= UART_LSR_DR;
  642. /*
  643. * Modem status interrupts
  644. */
  645. up->ier &= ~UART_IER_MSI;
  646. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  647. up->ier |= UART_IER_MSI;
  648. serial_out(up, UART_IER, up->ier);
  649. serial_out(up, UART_LCR, cval); /* reset DLAB */
  650. up->lcr = cval;
  651. up->scr = OMAP_UART_SCR_TX_EMPTY;
  652. /* FIFOs and DMA Settings */
  653. /* FCR can be changed only when the
  654. * baud clock is not running
  655. * DLL_REG and DLH_REG set to 0.
  656. */
  657. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  658. serial_out(up, UART_DLL, 0);
  659. serial_out(up, UART_DLM, 0);
  660. serial_out(up, UART_LCR, 0);
  661. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  662. up->efr = serial_in(up, UART_EFR);
  663. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  664. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  665. up->mcr = serial_in(up, UART_MCR);
  666. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  667. /* FIFO ENABLE, DMA MODE */
  668. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  669. /* Set receive FIFO threshold to 1 byte */
  670. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  671. up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
  672. serial_out(up, UART_FCR, up->fcr);
  673. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  674. serial_out(up, UART_OMAP_SCR, up->scr);
  675. serial_out(up, UART_EFR, up->efr);
  676. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  677. serial_out(up, UART_MCR, up->mcr);
  678. /* Protocol, Baud Rate, and Interrupt Settings */
  679. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  680. serial_omap_mdr1_errataset(up, up->mdr1);
  681. else
  682. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  683. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  684. up->efr = serial_in(up, UART_EFR);
  685. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  686. serial_out(up, UART_LCR, 0);
  687. serial_out(up, UART_IER, 0);
  688. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  689. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  690. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  691. serial_out(up, UART_LCR, 0);
  692. serial_out(up, UART_IER, up->ier);
  693. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  694. serial_out(up, UART_EFR, up->efr);
  695. serial_out(up, UART_LCR, cval);
  696. if (baud > 230400 && baud != 3000000)
  697. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  698. else
  699. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  700. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  701. serial_omap_mdr1_errataset(up, up->mdr1);
  702. else
  703. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  704. /* Hardware Flow Control Configuration */
  705. if (termios->c_cflag & CRTSCTS) {
  706. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  707. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  708. up->mcr = serial_in(up, UART_MCR);
  709. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  710. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  711. up->efr = serial_in(up, UART_EFR);
  712. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  713. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  714. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  715. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  716. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  717. serial_out(up, UART_LCR, cval);
  718. }
  719. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  720. /* Software Flow Control Configuration */
  721. serial_omap_configure_xonxoff(up, termios);
  722. spin_unlock_irqrestore(&up->port.lock, flags);
  723. pm_runtime_put(up->dev);
  724. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  725. }
  726. static void
  727. serial_omap_pm(struct uart_port *port, unsigned int state,
  728. unsigned int oldstate)
  729. {
  730. struct uart_omap_port *up = to_uart_omap_port(port);
  731. unsigned char efr;
  732. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  733. pm_runtime_get_sync(up->dev);
  734. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  735. efr = serial_in(up, UART_EFR);
  736. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  737. serial_out(up, UART_LCR, 0);
  738. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  739. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  740. serial_out(up, UART_EFR, efr);
  741. serial_out(up, UART_LCR, 0);
  742. if (!device_may_wakeup(up->dev)) {
  743. if (!state)
  744. pm_runtime_forbid(up->dev);
  745. else
  746. pm_runtime_allow(up->dev);
  747. }
  748. pm_runtime_put(up->dev);
  749. }
  750. static void serial_omap_release_port(struct uart_port *port)
  751. {
  752. dev_dbg(port->dev, "serial_omap_release_port+\n");
  753. }
  754. static int serial_omap_request_port(struct uart_port *port)
  755. {
  756. dev_dbg(port->dev, "serial_omap_request_port+\n");
  757. return 0;
  758. }
  759. static void serial_omap_config_port(struct uart_port *port, int flags)
  760. {
  761. struct uart_omap_port *up = to_uart_omap_port(port);
  762. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  763. up->port.line);
  764. up->port.type = PORT_OMAP;
  765. }
  766. static int
  767. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  768. {
  769. /* we don't want the core code to modify any port params */
  770. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  771. return -EINVAL;
  772. }
  773. static const char *
  774. serial_omap_type(struct uart_port *port)
  775. {
  776. struct uart_omap_port *up = to_uart_omap_port(port);
  777. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  778. return up->name;
  779. }
  780. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  781. static inline void wait_for_xmitr(struct uart_omap_port *up)
  782. {
  783. unsigned int status, tmout = 10000;
  784. /* Wait up to 10ms for the character(s) to be sent. */
  785. do {
  786. status = serial_in(up, UART_LSR);
  787. if (status & UART_LSR_BI)
  788. up->lsr_break_flag = UART_LSR_BI;
  789. if (--tmout == 0)
  790. break;
  791. udelay(1);
  792. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  793. /* Wait up to 1s for flow control if necessary */
  794. if (up->port.flags & UPF_CONS_FLOW) {
  795. tmout = 1000000;
  796. for (tmout = 1000000; tmout; tmout--) {
  797. unsigned int msr = serial_in(up, UART_MSR);
  798. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  799. if (msr & UART_MSR_CTS)
  800. break;
  801. udelay(1);
  802. }
  803. }
  804. }
  805. #ifdef CONFIG_CONSOLE_POLL
  806. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  807. {
  808. struct uart_omap_port *up = to_uart_omap_port(port);
  809. pm_runtime_get_sync(up->dev);
  810. wait_for_xmitr(up);
  811. serial_out(up, UART_TX, ch);
  812. pm_runtime_put(up->dev);
  813. }
  814. static int serial_omap_poll_get_char(struct uart_port *port)
  815. {
  816. struct uart_omap_port *up = to_uart_omap_port(port);
  817. unsigned int status;
  818. pm_runtime_get_sync(up->dev);
  819. status = serial_in(up, UART_LSR);
  820. if (!(status & UART_LSR_DR))
  821. return NO_POLL_CHAR;
  822. status = serial_in(up, UART_RX);
  823. pm_runtime_put(up->dev);
  824. return status;
  825. }
  826. #endif /* CONFIG_CONSOLE_POLL */
  827. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  828. static struct uart_omap_port *serial_omap_console_ports[4];
  829. static struct uart_driver serial_omap_reg;
  830. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  831. {
  832. struct uart_omap_port *up = to_uart_omap_port(port);
  833. wait_for_xmitr(up);
  834. serial_out(up, UART_TX, ch);
  835. }
  836. static void
  837. serial_omap_console_write(struct console *co, const char *s,
  838. unsigned int count)
  839. {
  840. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  841. unsigned long flags;
  842. unsigned int ier;
  843. int locked = 1;
  844. pm_runtime_get_sync(up->dev);
  845. local_irq_save(flags);
  846. if (up->port.sysrq)
  847. locked = 0;
  848. else if (oops_in_progress)
  849. locked = spin_trylock(&up->port.lock);
  850. else
  851. spin_lock(&up->port.lock);
  852. /*
  853. * First save the IER then disable the interrupts
  854. */
  855. ier = serial_in(up, UART_IER);
  856. serial_out(up, UART_IER, 0);
  857. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  858. /*
  859. * Finally, wait for transmitter to become empty
  860. * and restore the IER
  861. */
  862. wait_for_xmitr(up);
  863. serial_out(up, UART_IER, ier);
  864. /*
  865. * The receive handling will happen properly because the
  866. * receive ready bit will still be set; it is not cleared
  867. * on read. However, modem control will not, we must
  868. * call it if we have saved something in the saved flags
  869. * while processing with interrupts off.
  870. */
  871. if (up->msr_saved_flags)
  872. check_modem_status(up);
  873. pm_runtime_mark_last_busy(up->dev);
  874. pm_runtime_put_autosuspend(up->dev);
  875. if (locked)
  876. spin_unlock(&up->port.lock);
  877. local_irq_restore(flags);
  878. }
  879. static int __init
  880. serial_omap_console_setup(struct console *co, char *options)
  881. {
  882. struct uart_omap_port *up;
  883. int baud = 115200;
  884. int bits = 8;
  885. int parity = 'n';
  886. int flow = 'n';
  887. if (serial_omap_console_ports[co->index] == NULL)
  888. return -ENODEV;
  889. up = serial_omap_console_ports[co->index];
  890. if (options)
  891. uart_parse_options(options, &baud, &parity, &bits, &flow);
  892. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  893. }
  894. static struct console serial_omap_console = {
  895. .name = OMAP_SERIAL_NAME,
  896. .write = serial_omap_console_write,
  897. .device = uart_console_device,
  898. .setup = serial_omap_console_setup,
  899. .flags = CON_PRINTBUFFER,
  900. .index = -1,
  901. .data = &serial_omap_reg,
  902. };
  903. static void serial_omap_add_console_port(struct uart_omap_port *up)
  904. {
  905. serial_omap_console_ports[up->port.line] = up;
  906. }
  907. #define OMAP_CONSOLE (&serial_omap_console)
  908. #else
  909. #define OMAP_CONSOLE NULL
  910. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  911. {}
  912. #endif
  913. static struct uart_ops serial_omap_pops = {
  914. .tx_empty = serial_omap_tx_empty,
  915. .set_mctrl = serial_omap_set_mctrl,
  916. .get_mctrl = serial_omap_get_mctrl,
  917. .stop_tx = serial_omap_stop_tx,
  918. .start_tx = serial_omap_start_tx,
  919. .stop_rx = serial_omap_stop_rx,
  920. .enable_ms = serial_omap_enable_ms,
  921. .break_ctl = serial_omap_break_ctl,
  922. .startup = serial_omap_startup,
  923. .shutdown = serial_omap_shutdown,
  924. .set_termios = serial_omap_set_termios,
  925. .pm = serial_omap_pm,
  926. .type = serial_omap_type,
  927. .release_port = serial_omap_release_port,
  928. .request_port = serial_omap_request_port,
  929. .config_port = serial_omap_config_port,
  930. .verify_port = serial_omap_verify_port,
  931. #ifdef CONFIG_CONSOLE_POLL
  932. .poll_put_char = serial_omap_poll_put_char,
  933. .poll_get_char = serial_omap_poll_get_char,
  934. #endif
  935. };
  936. static struct uart_driver serial_omap_reg = {
  937. .owner = THIS_MODULE,
  938. .driver_name = "OMAP-SERIAL",
  939. .dev_name = OMAP_SERIAL_NAME,
  940. .nr = OMAP_MAX_HSUART_PORTS,
  941. .cons = OMAP_CONSOLE,
  942. };
  943. #ifdef CONFIG_PM_SLEEP
  944. static int serial_omap_suspend(struct device *dev)
  945. {
  946. struct uart_omap_port *up = dev_get_drvdata(dev);
  947. if (up) {
  948. uart_suspend_port(&serial_omap_reg, &up->port);
  949. flush_work_sync(&up->qos_work);
  950. }
  951. return 0;
  952. }
  953. static int serial_omap_resume(struct device *dev)
  954. {
  955. struct uart_omap_port *up = dev_get_drvdata(dev);
  956. if (up)
  957. uart_resume_port(&serial_omap_reg, &up->port);
  958. return 0;
  959. }
  960. #endif
  961. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  962. {
  963. u32 mvr, scheme;
  964. u16 revision, major, minor;
  965. mvr = serial_in(up, UART_OMAP_MVER);
  966. /* Check revision register scheme */
  967. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  968. switch (scheme) {
  969. case 0: /* Legacy Scheme: OMAP2/3 */
  970. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  971. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  972. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  973. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  974. break;
  975. case 1:
  976. /* New Scheme: OMAP4+ */
  977. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  978. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  979. OMAP_UART_MVR_MAJ_SHIFT;
  980. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  981. break;
  982. default:
  983. dev_warn(up->dev,
  984. "Unknown %s revision, defaulting to highest\n",
  985. up->name);
  986. /* highest possible revision */
  987. major = 0xff;
  988. minor = 0xff;
  989. }
  990. /* normalize revision for the driver */
  991. revision = UART_BUILD_REVISION(major, minor);
  992. switch (revision) {
  993. case OMAP_UART_REV_46:
  994. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  995. UART_ERRATA_i291_DMA_FORCEIDLE);
  996. break;
  997. case OMAP_UART_REV_52:
  998. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  999. UART_ERRATA_i291_DMA_FORCEIDLE);
  1000. break;
  1001. case OMAP_UART_REV_63:
  1002. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1003. break;
  1004. default:
  1005. break;
  1006. }
  1007. }
  1008. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1009. {
  1010. struct omap_uart_port_info *omap_up_info;
  1011. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1012. if (!omap_up_info)
  1013. return NULL; /* out of memory */
  1014. of_property_read_u32(dev->of_node, "clock-frequency",
  1015. &omap_up_info->uartclk);
  1016. return omap_up_info;
  1017. }
  1018. static int serial_omap_probe(struct platform_device *pdev)
  1019. {
  1020. struct uart_omap_port *up;
  1021. struct resource *mem, *irq;
  1022. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1023. int ret;
  1024. if (pdev->dev.of_node)
  1025. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1026. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1027. if (!mem) {
  1028. dev_err(&pdev->dev, "no mem resource?\n");
  1029. return -ENODEV;
  1030. }
  1031. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1032. if (!irq) {
  1033. dev_err(&pdev->dev, "no irq resource?\n");
  1034. return -ENODEV;
  1035. }
  1036. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1037. pdev->dev.driver->name)) {
  1038. dev_err(&pdev->dev, "memory region already claimed\n");
  1039. return -EBUSY;
  1040. }
  1041. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1042. omap_up_info->DTR_present) {
  1043. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1044. if (ret < 0)
  1045. return ret;
  1046. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1047. omap_up_info->DTR_inverted);
  1048. if (ret < 0)
  1049. return ret;
  1050. }
  1051. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1052. if (!up)
  1053. return -ENOMEM;
  1054. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1055. omap_up_info->DTR_present) {
  1056. up->DTR_gpio = omap_up_info->DTR_gpio;
  1057. up->DTR_inverted = omap_up_info->DTR_inverted;
  1058. } else
  1059. up->DTR_gpio = -EINVAL;
  1060. up->DTR_active = 0;
  1061. up->dev = &pdev->dev;
  1062. up->port.dev = &pdev->dev;
  1063. up->port.type = PORT_OMAP;
  1064. up->port.iotype = UPIO_MEM;
  1065. up->port.irq = irq->start;
  1066. up->port.regshift = 2;
  1067. up->port.fifosize = 64;
  1068. up->port.ops = &serial_omap_pops;
  1069. if (pdev->dev.of_node)
  1070. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1071. else
  1072. up->port.line = pdev->id;
  1073. if (up->port.line < 0) {
  1074. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1075. up->port.line);
  1076. ret = -ENODEV;
  1077. goto err_port_line;
  1078. }
  1079. sprintf(up->name, "OMAP UART%d", up->port.line);
  1080. up->port.mapbase = mem->start;
  1081. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1082. resource_size(mem));
  1083. if (!up->port.membase) {
  1084. dev_err(&pdev->dev, "can't ioremap UART\n");
  1085. ret = -ENOMEM;
  1086. goto err_ioremap;
  1087. }
  1088. up->port.flags = omap_up_info->flags;
  1089. up->port.uartclk = omap_up_info->uartclk;
  1090. if (!up->port.uartclk) {
  1091. up->port.uartclk = DEFAULT_CLK_SPEED;
  1092. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1093. "%d\n", DEFAULT_CLK_SPEED);
  1094. }
  1095. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1096. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1097. pm_qos_add_request(&up->pm_qos_request,
  1098. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1099. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1100. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1101. pm_runtime_use_autosuspend(&pdev->dev);
  1102. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1103. omap_up_info->autosuspend_timeout);
  1104. pm_runtime_irq_safe(&pdev->dev);
  1105. pm_runtime_enable(&pdev->dev);
  1106. pm_runtime_get_sync(&pdev->dev);
  1107. omap_serial_fill_features_erratas(up);
  1108. ui[up->port.line] = up;
  1109. serial_omap_add_console_port(up);
  1110. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1111. if (ret != 0)
  1112. goto err_add_port;
  1113. pm_runtime_put(&pdev->dev);
  1114. platform_set_drvdata(pdev, up);
  1115. return 0;
  1116. err_add_port:
  1117. pm_runtime_put(&pdev->dev);
  1118. pm_runtime_disable(&pdev->dev);
  1119. err_ioremap:
  1120. err_port_line:
  1121. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1122. pdev->id, __func__, ret);
  1123. return ret;
  1124. }
  1125. static int serial_omap_remove(struct platform_device *dev)
  1126. {
  1127. struct uart_omap_port *up = platform_get_drvdata(dev);
  1128. if (up) {
  1129. pm_runtime_disable(up->dev);
  1130. uart_remove_one_port(&serial_omap_reg, &up->port);
  1131. pm_qos_remove_request(&up->pm_qos_request);
  1132. }
  1133. platform_set_drvdata(dev, NULL);
  1134. return 0;
  1135. }
  1136. /*
  1137. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1138. * The access to uart register after MDR1 Access
  1139. * causes UART to corrupt data.
  1140. *
  1141. * Need a delay =
  1142. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1143. * give 10 times as much
  1144. */
  1145. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1146. {
  1147. u8 timeout = 255;
  1148. serial_out(up, UART_OMAP_MDR1, mdr1);
  1149. udelay(2);
  1150. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1151. UART_FCR_CLEAR_RCVR);
  1152. /*
  1153. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1154. * TX_FIFO_E bit is 1.
  1155. */
  1156. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1157. (UART_LSR_THRE | UART_LSR_DR))) {
  1158. timeout--;
  1159. if (!timeout) {
  1160. /* Should *never* happen. we warn and carry on */
  1161. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1162. serial_in(up, UART_LSR));
  1163. break;
  1164. }
  1165. udelay(1);
  1166. }
  1167. }
  1168. #ifdef CONFIG_PM_RUNTIME
  1169. static void serial_omap_restore_context(struct uart_omap_port *up)
  1170. {
  1171. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1172. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1173. else
  1174. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1175. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1176. serial_out(up, UART_EFR, UART_EFR_ECB);
  1177. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1178. serial_out(up, UART_IER, 0x0);
  1179. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1180. serial_out(up, UART_DLL, up->dll);
  1181. serial_out(up, UART_DLM, up->dlh);
  1182. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1183. serial_out(up, UART_IER, up->ier);
  1184. serial_out(up, UART_FCR, up->fcr);
  1185. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1186. serial_out(up, UART_MCR, up->mcr);
  1187. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1188. serial_out(up, UART_OMAP_SCR, up->scr);
  1189. serial_out(up, UART_EFR, up->efr);
  1190. serial_out(up, UART_LCR, up->lcr);
  1191. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1192. serial_omap_mdr1_errataset(up, up->mdr1);
  1193. else
  1194. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1195. }
  1196. static int serial_omap_runtime_suspend(struct device *dev)
  1197. {
  1198. struct uart_omap_port *up = dev_get_drvdata(dev);
  1199. struct omap_uart_port_info *pdata = dev->platform_data;
  1200. if (!up)
  1201. return -EINVAL;
  1202. if (!pdata)
  1203. return 0;
  1204. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1205. if (device_may_wakeup(dev)) {
  1206. if (!up->wakeups_enabled) {
  1207. serial_omap_enable_wakeup(up, true);
  1208. up->wakeups_enabled = true;
  1209. }
  1210. } else {
  1211. if (up->wakeups_enabled) {
  1212. serial_omap_enable_wakeup(up, false);
  1213. up->wakeups_enabled = false;
  1214. }
  1215. }
  1216. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1217. schedule_work(&up->qos_work);
  1218. return 0;
  1219. }
  1220. static int serial_omap_runtime_resume(struct device *dev)
  1221. {
  1222. struct uart_omap_port *up = dev_get_drvdata(dev);
  1223. struct omap_uart_port_info *pdata = dev->platform_data;
  1224. if (up && pdata) {
  1225. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1226. if (up->context_loss_cnt != loss_cnt)
  1227. serial_omap_restore_context(up);
  1228. up->latency = up->calc_latency;
  1229. schedule_work(&up->qos_work);
  1230. }
  1231. return 0;
  1232. }
  1233. #endif
  1234. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1235. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1236. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1237. serial_omap_runtime_resume, NULL)
  1238. };
  1239. #if defined(CONFIG_OF)
  1240. static const struct of_device_id omap_serial_of_match[] = {
  1241. { .compatible = "ti,omap2-uart" },
  1242. { .compatible = "ti,omap3-uart" },
  1243. { .compatible = "ti,omap4-uart" },
  1244. {},
  1245. };
  1246. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1247. #endif
  1248. static struct platform_driver serial_omap_driver = {
  1249. .probe = serial_omap_probe,
  1250. .remove = serial_omap_remove,
  1251. .driver = {
  1252. .name = DRIVER_NAME,
  1253. .pm = &serial_omap_dev_pm_ops,
  1254. .of_match_table = of_match_ptr(omap_serial_of_match),
  1255. },
  1256. };
  1257. static int __init serial_omap_init(void)
  1258. {
  1259. int ret;
  1260. ret = uart_register_driver(&serial_omap_reg);
  1261. if (ret != 0)
  1262. return ret;
  1263. ret = platform_driver_register(&serial_omap_driver);
  1264. if (ret != 0)
  1265. uart_unregister_driver(&serial_omap_reg);
  1266. return ret;
  1267. }
  1268. static void __exit serial_omap_exit(void)
  1269. {
  1270. platform_driver_unregister(&serial_omap_driver);
  1271. uart_unregister_driver(&serial_omap_reg);
  1272. }
  1273. module_init(serial_omap_init);
  1274. module_exit(serial_omap_exit);
  1275. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1276. MODULE_LICENSE("GPL");
  1277. MODULE_AUTHOR("Texas Instruments Inc");