clock2420_data.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2420_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "prm.h"
  23. #include "cm.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  28. /*
  29. * 2420 clock tree.
  30. *
  31. * NOTE:In many cases here we are assigning a 'default' parent. In many
  32. * cases the parent is selectable. The get/set parent calls will also
  33. * switch sources.
  34. *
  35. * Many some clocks say always_enabled, but they can be auto idled for
  36. * power savings. They will always be available upon clock request.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most periferals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. /* Base external input clocks */
  48. static struct clk func_32k_ck = {
  49. .name = "func_32k_ck",
  50. .ops = &clkops_null,
  51. .rate = 32000,
  52. .flags = RATE_FIXED,
  53. .clkdm_name = "wkup_clkdm",
  54. };
  55. static struct clk secure_32k_ck = {
  56. .name = "secure_32k_ck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .flags = RATE_FIXED,
  60. .clkdm_name = "wkup_clkdm",
  61. };
  62. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  63. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  64. .name = "osc_ck",
  65. .ops = &clkops_oscck,
  66. .clkdm_name = "wkup_clkdm",
  67. .recalc = &omap2_osc_clk_recalc,
  68. };
  69. /* Without modem likely 12MHz, with modem likely 13MHz */
  70. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  71. .name = "sys_ck", /* ~ ref_clk also */
  72. .ops = &clkops_null,
  73. .parent = &osc_ck,
  74. .clkdm_name = "wkup_clkdm",
  75. .recalc = &omap2xxx_sys_clk_recalc,
  76. };
  77. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  78. .name = "alt_ck",
  79. .ops = &clkops_null,
  80. .rate = 54000000,
  81. .flags = RATE_FIXED,
  82. .clkdm_name = "wkup_clkdm",
  83. };
  84. /*
  85. * Analog domain root source clocks
  86. */
  87. /* dpll_ck, is broken out in to special cases through clksel */
  88. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  89. * deal with this
  90. */
  91. static struct dpll_data dpll_dd = {
  92. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  93. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  94. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  95. .clk_bypass = &sys_ck,
  96. .clk_ref = &sys_ck,
  97. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  98. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  99. .max_multiplier = 1023,
  100. .min_divider = 1,
  101. .max_divider = 16,
  102. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  103. };
  104. /*
  105. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  106. * not just a DPLL
  107. */
  108. static struct clk dpll_ck = {
  109. .name = "dpll_ck",
  110. .ops = &clkops_null,
  111. .parent = &sys_ck, /* Can be func_32k also */
  112. .dpll_data = &dpll_dd,
  113. .clkdm_name = "wkup_clkdm",
  114. .recalc = &omap2_dpllcore_recalc,
  115. .set_rate = &omap2_reprogram_dpllcore,
  116. };
  117. static struct clk apll96_ck = {
  118. .name = "apll96_ck",
  119. .ops = &clkops_apll96,
  120. .parent = &sys_ck,
  121. .rate = 96000000,
  122. .flags = RATE_FIXED | ENABLE_ON_INIT,
  123. .clkdm_name = "wkup_clkdm",
  124. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  125. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  126. };
  127. static struct clk apll54_ck = {
  128. .name = "apll54_ck",
  129. .ops = &clkops_apll54,
  130. .parent = &sys_ck,
  131. .rate = 54000000,
  132. .flags = RATE_FIXED | ENABLE_ON_INIT,
  133. .clkdm_name = "wkup_clkdm",
  134. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  135. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  136. };
  137. /*
  138. * PRCM digital base sources
  139. */
  140. /* func_54m_ck */
  141. static const struct clksel_rate func_54m_apll54_rates[] = {
  142. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  143. { .div = 0 },
  144. };
  145. static const struct clksel_rate func_54m_alt_rates[] = {
  146. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  147. { .div = 0 },
  148. };
  149. static const struct clksel func_54m_clksel[] = {
  150. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  151. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  152. { .parent = NULL },
  153. };
  154. static struct clk func_54m_ck = {
  155. .name = "func_54m_ck",
  156. .ops = &clkops_null,
  157. .parent = &apll54_ck, /* can also be alt_clk */
  158. .clkdm_name = "wkup_clkdm",
  159. .init = &omap2_init_clksel_parent,
  160. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  161. .clksel_mask = OMAP24XX_54M_SOURCE,
  162. .clksel = func_54m_clksel,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk core_ck = {
  166. .name = "core_ck",
  167. .ops = &clkops_null,
  168. .parent = &dpll_ck, /* can also be 32k */
  169. .clkdm_name = "wkup_clkdm",
  170. .recalc = &followparent_recalc,
  171. };
  172. static struct clk func_96m_ck = {
  173. .name = "func_96m_ck",
  174. .ops = &clkops_null,
  175. .parent = &apll96_ck,
  176. .clkdm_name = "wkup_clkdm",
  177. .recalc = &followparent_recalc,
  178. };
  179. /* func_48m_ck */
  180. static const struct clksel_rate func_48m_apll96_rates[] = {
  181. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  182. { .div = 0 },
  183. };
  184. static const struct clksel_rate func_48m_alt_rates[] = {
  185. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  186. { .div = 0 },
  187. };
  188. static const struct clksel func_48m_clksel[] = {
  189. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  190. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  191. { .parent = NULL }
  192. };
  193. static struct clk func_48m_ck = {
  194. .name = "func_48m_ck",
  195. .ops = &clkops_null,
  196. .parent = &apll96_ck, /* 96M or Alt */
  197. .clkdm_name = "wkup_clkdm",
  198. .init = &omap2_init_clksel_parent,
  199. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  200. .clksel_mask = OMAP24XX_48M_SOURCE,
  201. .clksel = func_48m_clksel,
  202. .recalc = &omap2_clksel_recalc,
  203. .round_rate = &omap2_clksel_round_rate,
  204. .set_rate = &omap2_clksel_set_rate
  205. };
  206. static struct clk func_12m_ck = {
  207. .name = "func_12m_ck",
  208. .ops = &clkops_null,
  209. .parent = &func_48m_ck,
  210. .fixed_div = 4,
  211. .clkdm_name = "wkup_clkdm",
  212. .recalc = &omap_fixed_divisor_recalc,
  213. };
  214. /* Secure timer, only available in secure mode */
  215. static struct clk wdt1_osc_ck = {
  216. .name = "ck_wdt1_osc",
  217. .ops = &clkops_null, /* RMK: missing? */
  218. .parent = &osc_ck,
  219. .recalc = &followparent_recalc,
  220. };
  221. /*
  222. * The common_clkout* clksel_rate structs are common to
  223. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  224. * sys_clkout2_* are 2420-only, so the
  225. * clksel_rate flags fields are inaccurate for those clocks. This is
  226. * harmless since access to those clocks are gated by the struct clk
  227. * flags fields, which mark them as 2420-only.
  228. */
  229. static const struct clksel_rate common_clkout_src_core_rates[] = {
  230. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  231. { .div = 0 }
  232. };
  233. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  234. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  235. { .div = 0 }
  236. };
  237. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  238. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  239. { .div = 0 }
  240. };
  241. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  242. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  243. { .div = 0 }
  244. };
  245. static const struct clksel common_clkout_src_clksel[] = {
  246. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  247. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  248. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  249. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  250. { .parent = NULL }
  251. };
  252. static struct clk sys_clkout_src = {
  253. .name = "sys_clkout_src",
  254. .ops = &clkops_omap2_dflt,
  255. .parent = &func_54m_ck,
  256. .clkdm_name = "wkup_clkdm",
  257. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  258. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  259. .init = &omap2_init_clksel_parent,
  260. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  261. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  262. .clksel = common_clkout_src_clksel,
  263. .recalc = &omap2_clksel_recalc,
  264. .round_rate = &omap2_clksel_round_rate,
  265. .set_rate = &omap2_clksel_set_rate
  266. };
  267. static const struct clksel_rate common_clkout_rates[] = {
  268. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  269. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  270. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  271. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  272. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  273. { .div = 0 },
  274. };
  275. static const struct clksel sys_clkout_clksel[] = {
  276. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  277. { .parent = NULL }
  278. };
  279. static struct clk sys_clkout = {
  280. .name = "sys_clkout",
  281. .ops = &clkops_null,
  282. .parent = &sys_clkout_src,
  283. .clkdm_name = "wkup_clkdm",
  284. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  285. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  286. .clksel = sys_clkout_clksel,
  287. .recalc = &omap2_clksel_recalc,
  288. .round_rate = &omap2_clksel_round_rate,
  289. .set_rate = &omap2_clksel_set_rate
  290. };
  291. /* In 2430, new in 2420 ES2 */
  292. static struct clk sys_clkout2_src = {
  293. .name = "sys_clkout2_src",
  294. .ops = &clkops_omap2_dflt,
  295. .parent = &func_54m_ck,
  296. .clkdm_name = "wkup_clkdm",
  297. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  298. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  299. .init = &omap2_init_clksel_parent,
  300. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  301. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  302. .clksel = common_clkout_src_clksel,
  303. .recalc = &omap2_clksel_recalc,
  304. .round_rate = &omap2_clksel_round_rate,
  305. .set_rate = &omap2_clksel_set_rate
  306. };
  307. static const struct clksel sys_clkout2_clksel[] = {
  308. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  309. { .parent = NULL }
  310. };
  311. /* In 2430, new in 2420 ES2 */
  312. static struct clk sys_clkout2 = {
  313. .name = "sys_clkout2",
  314. .ops = &clkops_null,
  315. .parent = &sys_clkout2_src,
  316. .clkdm_name = "wkup_clkdm",
  317. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  318. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  319. .clksel = sys_clkout2_clksel,
  320. .recalc = &omap2_clksel_recalc,
  321. .round_rate = &omap2_clksel_round_rate,
  322. .set_rate = &omap2_clksel_set_rate
  323. };
  324. static struct clk emul_ck = {
  325. .name = "emul_ck",
  326. .ops = &clkops_omap2_dflt,
  327. .parent = &func_54m_ck,
  328. .clkdm_name = "wkup_clkdm",
  329. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  330. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  331. .recalc = &followparent_recalc,
  332. };
  333. /*
  334. * MPU clock domain
  335. * Clocks:
  336. * MPU_FCLK, MPU_ICLK
  337. * INT_M_FCLK, INT_M_I_CLK
  338. *
  339. * - Individual clocks are hardware managed.
  340. * - Base divider comes from: CM_CLKSEL_MPU
  341. *
  342. */
  343. static const struct clksel_rate mpu_core_rates[] = {
  344. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  345. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  346. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  347. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  348. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  349. { .div = 0 },
  350. };
  351. static const struct clksel mpu_clksel[] = {
  352. { .parent = &core_ck, .rates = mpu_core_rates },
  353. { .parent = NULL }
  354. };
  355. static struct clk mpu_ck = { /* Control cpu */
  356. .name = "mpu_ck",
  357. .ops = &clkops_null,
  358. .parent = &core_ck,
  359. .flags = DELAYED_APP,
  360. .clkdm_name = "mpu_clkdm",
  361. .init = &omap2_init_clksel_parent,
  362. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  363. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  364. .clksel = mpu_clksel,
  365. .recalc = &omap2_clksel_recalc,
  366. };
  367. /*
  368. * DSP (2420-UMA+IVA1) clock domain
  369. * Clocks:
  370. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  371. *
  372. * Won't be too specific here. The core clock comes into this block
  373. * it is divided then tee'ed. One branch goes directly to xyz enable
  374. * controls. The other branch gets further divided by 2 then possibly
  375. * routed into a synchronizer and out of clocks abc.
  376. */
  377. static const struct clksel_rate dsp_fck_core_rates[] = {
  378. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  379. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  380. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  381. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  382. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  383. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  384. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  385. { .div = 0 },
  386. };
  387. static const struct clksel dsp_fck_clksel[] = {
  388. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  389. { .parent = NULL }
  390. };
  391. static struct clk dsp_fck = {
  392. .name = "dsp_fck",
  393. .ops = &clkops_omap2_dflt_wait,
  394. .parent = &core_ck,
  395. .flags = DELAYED_APP,
  396. .clkdm_name = "dsp_clkdm",
  397. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  398. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  399. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  400. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  401. .clksel = dsp_fck_clksel,
  402. .recalc = &omap2_clksel_recalc,
  403. };
  404. /* DSP interface clock */
  405. static const struct clksel_rate dsp_irate_ick_rates[] = {
  406. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  407. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  408. { .div = 0 },
  409. };
  410. static const struct clksel dsp_irate_ick_clksel[] = {
  411. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  412. { .parent = NULL }
  413. };
  414. /* This clock does not exist as such in the TRM. */
  415. static struct clk dsp_irate_ick = {
  416. .name = "dsp_irate_ick",
  417. .ops = &clkops_null,
  418. .parent = &dsp_fck,
  419. .flags = DELAYED_APP,
  420. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  421. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  422. .clksel = dsp_irate_ick_clksel,
  423. .recalc = &omap2_clksel_recalc,
  424. };
  425. /* 2420 only */
  426. static struct clk dsp_ick = {
  427. .name = "dsp_ick", /* apparently ipi and isp */
  428. .ops = &clkops_omap2_dflt_wait,
  429. .parent = &dsp_irate_ick,
  430. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  431. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  432. };
  433. /*
  434. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  435. * the C54x, but which is contained in the DSP powerdomain. Does not
  436. * exist on later OMAPs.
  437. */
  438. static struct clk iva1_ifck = {
  439. .name = "iva1_ifck",
  440. .ops = &clkops_omap2_dflt_wait,
  441. .parent = &core_ck,
  442. .flags = DELAYED_APP,
  443. .clkdm_name = "iva1_clkdm",
  444. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  445. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  446. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  447. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  448. .clksel = dsp_fck_clksel,
  449. .recalc = &omap2_clksel_recalc,
  450. };
  451. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  452. static struct clk iva1_mpu_int_ifck = {
  453. .name = "iva1_mpu_int_ifck",
  454. .ops = &clkops_omap2_dflt_wait,
  455. .parent = &iva1_ifck,
  456. .clkdm_name = "iva1_clkdm",
  457. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  458. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  459. .fixed_div = 2,
  460. .recalc = &omap_fixed_divisor_recalc,
  461. };
  462. /*
  463. * L3 clock domain
  464. * L3 clocks are used for both interface and functional clocks to
  465. * multiple entities. Some of these clocks are completely managed
  466. * by hardware, and some others allow software control. Hardware
  467. * managed ones general are based on directly CLK_REQ signals and
  468. * various auto idle settings. The functional spec sets many of these
  469. * as 'tie-high' for their enables.
  470. *
  471. * I-CLOCKS:
  472. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  473. * CAM, HS-USB.
  474. * F-CLOCK
  475. * SSI.
  476. *
  477. * GPMC memories and SDRC have timing and clock sensitive registers which
  478. * may very well need notification when the clock changes. Currently for low
  479. * operating points, these are taken care of in sleep.S.
  480. */
  481. static const struct clksel_rate core_l3_core_rates[] = {
  482. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  483. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  484. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  485. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  486. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  487. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  488. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  489. { .div = 0 }
  490. };
  491. static const struct clksel core_l3_clksel[] = {
  492. { .parent = &core_ck, .rates = core_l3_core_rates },
  493. { .parent = NULL }
  494. };
  495. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  496. .name = "core_l3_ck",
  497. .ops = &clkops_null,
  498. .parent = &core_ck,
  499. .flags = DELAYED_APP,
  500. .clkdm_name = "core_l3_clkdm",
  501. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  502. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  503. .clksel = core_l3_clksel,
  504. .recalc = &omap2_clksel_recalc,
  505. };
  506. /* usb_l4_ick */
  507. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  508. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  509. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  510. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  511. { .div = 0 }
  512. };
  513. static const struct clksel usb_l4_ick_clksel[] = {
  514. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  515. { .parent = NULL },
  516. };
  517. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  518. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  519. .name = "usb_l4_ick",
  520. .ops = &clkops_omap2_dflt_wait,
  521. .parent = &core_l3_ck,
  522. .flags = DELAYED_APP,
  523. .clkdm_name = "core_l4_clkdm",
  524. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  525. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  526. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  527. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  528. .clksel = usb_l4_ick_clksel,
  529. .recalc = &omap2_clksel_recalc,
  530. };
  531. /*
  532. * L4 clock management domain
  533. *
  534. * This domain contains lots of interface clocks from the L4 interface, some
  535. * functional clocks. Fixed APLL functional source clocks are managed in
  536. * this domain.
  537. */
  538. static const struct clksel_rate l4_core_l3_rates[] = {
  539. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  540. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  541. { .div = 0 }
  542. };
  543. static const struct clksel l4_clksel[] = {
  544. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  545. { .parent = NULL }
  546. };
  547. static struct clk l4_ck = { /* used both as an ick and fck */
  548. .name = "l4_ck",
  549. .ops = &clkops_null,
  550. .parent = &core_l3_ck,
  551. .flags = DELAYED_APP,
  552. .clkdm_name = "core_l4_clkdm",
  553. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  554. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  555. .clksel = l4_clksel,
  556. .recalc = &omap2_clksel_recalc,
  557. .round_rate = &omap2_clksel_round_rate,
  558. .set_rate = &omap2_clksel_set_rate
  559. };
  560. /*
  561. * SSI is in L3 management domain, its direct parent is core not l3,
  562. * many core power domain entities are grouped into the L3 clock
  563. * domain.
  564. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  565. *
  566. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  567. */
  568. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  569. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  570. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  571. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  572. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  573. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  574. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  575. { .div = 0 }
  576. };
  577. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  578. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  579. { .parent = NULL }
  580. };
  581. static struct clk ssi_ssr_sst_fck = {
  582. .name = "ssi_fck",
  583. .ops = &clkops_omap2_dflt_wait,
  584. .parent = &core_ck,
  585. .flags = DELAYED_APP,
  586. .clkdm_name = "core_l3_clkdm",
  587. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  588. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  589. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  590. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  591. .clksel = ssi_ssr_sst_fck_clksel,
  592. .recalc = &omap2_clksel_recalc,
  593. .round_rate = &omap2_clksel_round_rate,
  594. .set_rate = &omap2_clksel_set_rate
  595. };
  596. /*
  597. * Presumably this is the same as SSI_ICLK.
  598. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  599. */
  600. static struct clk ssi_l4_ick = {
  601. .name = "ssi_l4_ick",
  602. .ops = &clkops_omap2_dflt_wait,
  603. .parent = &l4_ck,
  604. .clkdm_name = "core_l4_clkdm",
  605. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  606. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  607. .recalc = &followparent_recalc,
  608. };
  609. /*
  610. * GFX clock domain
  611. * Clocks:
  612. * GFX_FCLK, GFX_ICLK
  613. * GFX_CG1(2d), GFX_CG2(3d)
  614. *
  615. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  616. * The 2d and 3d clocks run at a hardware determined
  617. * divided value of fclk.
  618. *
  619. */
  620. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  621. static const struct clksel gfx_fck_clksel[] = {
  622. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  623. { .parent = NULL },
  624. };
  625. static struct clk gfx_3d_fck = {
  626. .name = "gfx_3d_fck",
  627. .ops = &clkops_omap2_dflt_wait,
  628. .parent = &core_l3_ck,
  629. .clkdm_name = "gfx_clkdm",
  630. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  631. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  632. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  633. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  634. .clksel = gfx_fck_clksel,
  635. .recalc = &omap2_clksel_recalc,
  636. .round_rate = &omap2_clksel_round_rate,
  637. .set_rate = &omap2_clksel_set_rate
  638. };
  639. static struct clk gfx_2d_fck = {
  640. .name = "gfx_2d_fck",
  641. .ops = &clkops_omap2_dflt_wait,
  642. .parent = &core_l3_ck,
  643. .flags = DELAYED_APP,
  644. .clkdm_name = "gfx_clkdm",
  645. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  646. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  647. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  648. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  649. .clksel = gfx_fck_clksel,
  650. .recalc = &omap2_clksel_recalc,
  651. };
  652. static struct clk gfx_ick = {
  653. .name = "gfx_ick", /* From l3 */
  654. .ops = &clkops_omap2_dflt_wait,
  655. .parent = &core_l3_ck,
  656. .clkdm_name = "gfx_clkdm",
  657. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  658. .enable_bit = OMAP_EN_GFX_SHIFT,
  659. .recalc = &followparent_recalc,
  660. };
  661. /*
  662. * DSS clock domain
  663. * CLOCKs:
  664. * DSS_L4_ICLK, DSS_L3_ICLK,
  665. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  666. *
  667. * DSS is both initiator and target.
  668. */
  669. /* XXX Add RATE_NOT_VALIDATED */
  670. static const struct clksel_rate dss1_fck_sys_rates[] = {
  671. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  672. { .div = 0 }
  673. };
  674. static const struct clksel_rate dss1_fck_core_rates[] = {
  675. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  676. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  677. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  678. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  679. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  680. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  681. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  682. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  683. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  684. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  685. { .div = 0 }
  686. };
  687. static const struct clksel dss1_fck_clksel[] = {
  688. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  689. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  690. { .parent = NULL },
  691. };
  692. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  693. .name = "dss_ick",
  694. .ops = &clkops_omap2_dflt,
  695. .parent = &l4_ck, /* really both l3 and l4 */
  696. .clkdm_name = "dss_clkdm",
  697. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  698. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  699. .recalc = &followparent_recalc,
  700. };
  701. static struct clk dss1_fck = {
  702. .name = "dss1_fck",
  703. .ops = &clkops_omap2_dflt,
  704. .parent = &core_ck, /* Core or sys */
  705. .flags = DELAYED_APP,
  706. .clkdm_name = "dss_clkdm",
  707. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  708. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  709. .init = &omap2_init_clksel_parent,
  710. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  711. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  712. .clksel = dss1_fck_clksel,
  713. .recalc = &omap2_clksel_recalc,
  714. .round_rate = &omap2_clksel_round_rate,
  715. .set_rate = &omap2_clksel_set_rate
  716. };
  717. static const struct clksel_rate dss2_fck_sys_rates[] = {
  718. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  719. { .div = 0 }
  720. };
  721. static const struct clksel_rate dss2_fck_48m_rates[] = {
  722. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  723. { .div = 0 }
  724. };
  725. static const struct clksel dss2_fck_clksel[] = {
  726. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  727. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  728. { .parent = NULL }
  729. };
  730. static struct clk dss2_fck = { /* Alt clk used in power management */
  731. .name = "dss2_fck",
  732. .ops = &clkops_omap2_dflt,
  733. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  734. .flags = DELAYED_APP,
  735. .clkdm_name = "dss_clkdm",
  736. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  737. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  738. .init = &omap2_init_clksel_parent,
  739. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  740. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  741. .clksel = dss2_fck_clksel,
  742. .recalc = &followparent_recalc,
  743. };
  744. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  745. .name = "dss_54m_fck", /* 54m tv clk */
  746. .ops = &clkops_omap2_dflt_wait,
  747. .parent = &func_54m_ck,
  748. .clkdm_name = "dss_clkdm",
  749. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  750. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  751. .recalc = &followparent_recalc,
  752. };
  753. /*
  754. * CORE power domain ICLK & FCLK defines.
  755. * Many of the these can have more than one possible parent. Entries
  756. * here will likely have an L4 interface parent, and may have multiple
  757. * functional clock parents.
  758. */
  759. static const struct clksel_rate gpt_alt_rates[] = {
  760. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  761. { .div = 0 }
  762. };
  763. static const struct clksel omap24xx_gpt_clksel[] = {
  764. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  765. { .parent = &sys_ck, .rates = gpt_sys_rates },
  766. { .parent = &alt_ck, .rates = gpt_alt_rates },
  767. { .parent = NULL },
  768. };
  769. static struct clk gpt1_ick = {
  770. .name = "gpt1_ick",
  771. .ops = &clkops_omap2_dflt_wait,
  772. .parent = &l4_ck,
  773. .clkdm_name = "core_l4_clkdm",
  774. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  775. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  776. .recalc = &followparent_recalc,
  777. };
  778. static struct clk gpt1_fck = {
  779. .name = "gpt1_fck",
  780. .ops = &clkops_omap2_dflt_wait,
  781. .parent = &func_32k_ck,
  782. .clkdm_name = "core_l4_clkdm",
  783. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  784. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  785. .init = &omap2_init_clksel_parent,
  786. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  787. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  788. .clksel = omap24xx_gpt_clksel,
  789. .recalc = &omap2_clksel_recalc,
  790. .round_rate = &omap2_clksel_round_rate,
  791. .set_rate = &omap2_clksel_set_rate
  792. };
  793. static struct clk gpt2_ick = {
  794. .name = "gpt2_ick",
  795. .ops = &clkops_omap2_dflt_wait,
  796. .parent = &l4_ck,
  797. .clkdm_name = "core_l4_clkdm",
  798. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  799. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  800. .recalc = &followparent_recalc,
  801. };
  802. static struct clk gpt2_fck = {
  803. .name = "gpt2_fck",
  804. .ops = &clkops_omap2_dflt_wait,
  805. .parent = &func_32k_ck,
  806. .clkdm_name = "core_l4_clkdm",
  807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  808. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  809. .init = &omap2_init_clksel_parent,
  810. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  811. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  812. .clksel = omap24xx_gpt_clksel,
  813. .recalc = &omap2_clksel_recalc,
  814. };
  815. static struct clk gpt3_ick = {
  816. .name = "gpt3_ick",
  817. .ops = &clkops_omap2_dflt_wait,
  818. .parent = &l4_ck,
  819. .clkdm_name = "core_l4_clkdm",
  820. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  821. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  822. .recalc = &followparent_recalc,
  823. };
  824. static struct clk gpt3_fck = {
  825. .name = "gpt3_fck",
  826. .ops = &clkops_omap2_dflt_wait,
  827. .parent = &func_32k_ck,
  828. .clkdm_name = "core_l4_clkdm",
  829. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  830. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  831. .init = &omap2_init_clksel_parent,
  832. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  833. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  834. .clksel = omap24xx_gpt_clksel,
  835. .recalc = &omap2_clksel_recalc,
  836. };
  837. static struct clk gpt4_ick = {
  838. .name = "gpt4_ick",
  839. .ops = &clkops_omap2_dflt_wait,
  840. .parent = &l4_ck,
  841. .clkdm_name = "core_l4_clkdm",
  842. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  843. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  844. .recalc = &followparent_recalc,
  845. };
  846. static struct clk gpt4_fck = {
  847. .name = "gpt4_fck",
  848. .ops = &clkops_omap2_dflt_wait,
  849. .parent = &func_32k_ck,
  850. .clkdm_name = "core_l4_clkdm",
  851. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  852. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  853. .init = &omap2_init_clksel_parent,
  854. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  855. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  856. .clksel = omap24xx_gpt_clksel,
  857. .recalc = &omap2_clksel_recalc,
  858. };
  859. static struct clk gpt5_ick = {
  860. .name = "gpt5_ick",
  861. .ops = &clkops_omap2_dflt_wait,
  862. .parent = &l4_ck,
  863. .clkdm_name = "core_l4_clkdm",
  864. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  865. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  866. .recalc = &followparent_recalc,
  867. };
  868. static struct clk gpt5_fck = {
  869. .name = "gpt5_fck",
  870. .ops = &clkops_omap2_dflt_wait,
  871. .parent = &func_32k_ck,
  872. .clkdm_name = "core_l4_clkdm",
  873. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  874. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  875. .init = &omap2_init_clksel_parent,
  876. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  877. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  878. .clksel = omap24xx_gpt_clksel,
  879. .recalc = &omap2_clksel_recalc,
  880. };
  881. static struct clk gpt6_ick = {
  882. .name = "gpt6_ick",
  883. .ops = &clkops_omap2_dflt_wait,
  884. .parent = &l4_ck,
  885. .clkdm_name = "core_l4_clkdm",
  886. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  887. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  888. .recalc = &followparent_recalc,
  889. };
  890. static struct clk gpt6_fck = {
  891. .name = "gpt6_fck",
  892. .ops = &clkops_omap2_dflt_wait,
  893. .parent = &func_32k_ck,
  894. .clkdm_name = "core_l4_clkdm",
  895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  896. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  897. .init = &omap2_init_clksel_parent,
  898. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  899. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  900. .clksel = omap24xx_gpt_clksel,
  901. .recalc = &omap2_clksel_recalc,
  902. };
  903. static struct clk gpt7_ick = {
  904. .name = "gpt7_ick",
  905. .ops = &clkops_omap2_dflt_wait,
  906. .parent = &l4_ck,
  907. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  908. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  909. .recalc = &followparent_recalc,
  910. };
  911. static struct clk gpt7_fck = {
  912. .name = "gpt7_fck",
  913. .ops = &clkops_omap2_dflt_wait,
  914. .parent = &func_32k_ck,
  915. .clkdm_name = "core_l4_clkdm",
  916. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  917. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  918. .init = &omap2_init_clksel_parent,
  919. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  920. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  921. .clksel = omap24xx_gpt_clksel,
  922. .recalc = &omap2_clksel_recalc,
  923. };
  924. static struct clk gpt8_ick = {
  925. .name = "gpt8_ick",
  926. .ops = &clkops_omap2_dflt_wait,
  927. .parent = &l4_ck,
  928. .clkdm_name = "core_l4_clkdm",
  929. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  930. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  931. .recalc = &followparent_recalc,
  932. };
  933. static struct clk gpt8_fck = {
  934. .name = "gpt8_fck",
  935. .ops = &clkops_omap2_dflt_wait,
  936. .parent = &func_32k_ck,
  937. .clkdm_name = "core_l4_clkdm",
  938. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  939. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  940. .init = &omap2_init_clksel_parent,
  941. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  942. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  943. .clksel = omap24xx_gpt_clksel,
  944. .recalc = &omap2_clksel_recalc,
  945. };
  946. static struct clk gpt9_ick = {
  947. .name = "gpt9_ick",
  948. .ops = &clkops_omap2_dflt_wait,
  949. .parent = &l4_ck,
  950. .clkdm_name = "core_l4_clkdm",
  951. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  952. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  953. .recalc = &followparent_recalc,
  954. };
  955. static struct clk gpt9_fck = {
  956. .name = "gpt9_fck",
  957. .ops = &clkops_omap2_dflt_wait,
  958. .parent = &func_32k_ck,
  959. .clkdm_name = "core_l4_clkdm",
  960. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  961. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  962. .init = &omap2_init_clksel_parent,
  963. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  964. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  965. .clksel = omap24xx_gpt_clksel,
  966. .recalc = &omap2_clksel_recalc,
  967. };
  968. static struct clk gpt10_ick = {
  969. .name = "gpt10_ick",
  970. .ops = &clkops_omap2_dflt_wait,
  971. .parent = &l4_ck,
  972. .clkdm_name = "core_l4_clkdm",
  973. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  974. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  975. .recalc = &followparent_recalc,
  976. };
  977. static struct clk gpt10_fck = {
  978. .name = "gpt10_fck",
  979. .ops = &clkops_omap2_dflt_wait,
  980. .parent = &func_32k_ck,
  981. .clkdm_name = "core_l4_clkdm",
  982. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  983. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  984. .init = &omap2_init_clksel_parent,
  985. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  986. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  987. .clksel = omap24xx_gpt_clksel,
  988. .recalc = &omap2_clksel_recalc,
  989. };
  990. static struct clk gpt11_ick = {
  991. .name = "gpt11_ick",
  992. .ops = &clkops_omap2_dflt_wait,
  993. .parent = &l4_ck,
  994. .clkdm_name = "core_l4_clkdm",
  995. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  996. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  997. .recalc = &followparent_recalc,
  998. };
  999. static struct clk gpt11_fck = {
  1000. .name = "gpt11_fck",
  1001. .ops = &clkops_omap2_dflt_wait,
  1002. .parent = &func_32k_ck,
  1003. .clkdm_name = "core_l4_clkdm",
  1004. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1005. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1006. .init = &omap2_init_clksel_parent,
  1007. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1008. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1009. .clksel = omap24xx_gpt_clksel,
  1010. .recalc = &omap2_clksel_recalc,
  1011. };
  1012. static struct clk gpt12_ick = {
  1013. .name = "gpt12_ick",
  1014. .ops = &clkops_omap2_dflt_wait,
  1015. .parent = &l4_ck,
  1016. .clkdm_name = "core_l4_clkdm",
  1017. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1018. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1019. .recalc = &followparent_recalc,
  1020. };
  1021. static struct clk gpt12_fck = {
  1022. .name = "gpt12_fck",
  1023. .ops = &clkops_omap2_dflt_wait,
  1024. .parent = &secure_32k_ck,
  1025. .clkdm_name = "core_l4_clkdm",
  1026. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1027. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1028. .init = &omap2_init_clksel_parent,
  1029. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1030. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1031. .clksel = omap24xx_gpt_clksel,
  1032. .recalc = &omap2_clksel_recalc,
  1033. };
  1034. static struct clk mcbsp1_ick = {
  1035. .name = "mcbsp1_ick",
  1036. .ops = &clkops_omap2_dflt_wait,
  1037. .parent = &l4_ck,
  1038. .clkdm_name = "core_l4_clkdm",
  1039. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1040. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1041. .recalc = &followparent_recalc,
  1042. };
  1043. static struct clk mcbsp1_fck = {
  1044. .name = "mcbsp1_fck",
  1045. .ops = &clkops_omap2_dflt_wait,
  1046. .parent = &func_96m_ck,
  1047. .clkdm_name = "core_l4_clkdm",
  1048. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1049. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1050. .recalc = &followparent_recalc,
  1051. };
  1052. static struct clk mcbsp2_ick = {
  1053. .name = "mcbsp2_ick",
  1054. .ops = &clkops_omap2_dflt_wait,
  1055. .parent = &l4_ck,
  1056. .clkdm_name = "core_l4_clkdm",
  1057. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1058. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1059. .recalc = &followparent_recalc,
  1060. };
  1061. static struct clk mcbsp2_fck = {
  1062. .name = "mcbsp2_fck",
  1063. .ops = &clkops_omap2_dflt_wait,
  1064. .parent = &func_96m_ck,
  1065. .clkdm_name = "core_l4_clkdm",
  1066. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1067. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1068. .recalc = &followparent_recalc,
  1069. };
  1070. static struct clk mcspi1_ick = {
  1071. .name = "mcspi1_ick",
  1072. .ops = &clkops_omap2_dflt_wait,
  1073. .parent = &l4_ck,
  1074. .clkdm_name = "core_l4_clkdm",
  1075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1076. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1077. .recalc = &followparent_recalc,
  1078. };
  1079. static struct clk mcspi1_fck = {
  1080. .name = "mcspi1_fck",
  1081. .ops = &clkops_omap2_dflt_wait,
  1082. .parent = &func_48m_ck,
  1083. .clkdm_name = "core_l4_clkdm",
  1084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1085. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1086. .recalc = &followparent_recalc,
  1087. };
  1088. static struct clk mcspi2_ick = {
  1089. .name = "mcspi2_ick",
  1090. .ops = &clkops_omap2_dflt_wait,
  1091. .parent = &l4_ck,
  1092. .clkdm_name = "core_l4_clkdm",
  1093. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1094. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1095. .recalc = &followparent_recalc,
  1096. };
  1097. static struct clk mcspi2_fck = {
  1098. .name = "mcspi2_fck",
  1099. .ops = &clkops_omap2_dflt_wait,
  1100. .parent = &func_48m_ck,
  1101. .clkdm_name = "core_l4_clkdm",
  1102. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1103. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1104. .recalc = &followparent_recalc,
  1105. };
  1106. static struct clk uart1_ick = {
  1107. .name = "uart1_ick",
  1108. .ops = &clkops_omap2_dflt_wait,
  1109. .parent = &l4_ck,
  1110. .clkdm_name = "core_l4_clkdm",
  1111. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1112. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1113. .recalc = &followparent_recalc,
  1114. };
  1115. static struct clk uart1_fck = {
  1116. .name = "uart1_fck",
  1117. .ops = &clkops_omap2_dflt_wait,
  1118. .parent = &func_48m_ck,
  1119. .clkdm_name = "core_l4_clkdm",
  1120. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1121. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1122. .recalc = &followparent_recalc,
  1123. };
  1124. static struct clk uart2_ick = {
  1125. .name = "uart2_ick",
  1126. .ops = &clkops_omap2_dflt_wait,
  1127. .parent = &l4_ck,
  1128. .clkdm_name = "core_l4_clkdm",
  1129. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1130. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1131. .recalc = &followparent_recalc,
  1132. };
  1133. static struct clk uart2_fck = {
  1134. .name = "uart2_fck",
  1135. .ops = &clkops_omap2_dflt_wait,
  1136. .parent = &func_48m_ck,
  1137. .clkdm_name = "core_l4_clkdm",
  1138. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1139. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1140. .recalc = &followparent_recalc,
  1141. };
  1142. static struct clk uart3_ick = {
  1143. .name = "uart3_ick",
  1144. .ops = &clkops_omap2_dflt_wait,
  1145. .parent = &l4_ck,
  1146. .clkdm_name = "core_l4_clkdm",
  1147. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1148. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk uart3_fck = {
  1152. .name = "uart3_fck",
  1153. .ops = &clkops_omap2_dflt_wait,
  1154. .parent = &func_48m_ck,
  1155. .clkdm_name = "core_l4_clkdm",
  1156. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1157. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1158. .recalc = &followparent_recalc,
  1159. };
  1160. static struct clk gpios_ick = {
  1161. .name = "gpios_ick",
  1162. .ops = &clkops_omap2_dflt_wait,
  1163. .parent = &l4_ck,
  1164. .clkdm_name = "core_l4_clkdm",
  1165. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1166. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1167. .recalc = &followparent_recalc,
  1168. };
  1169. static struct clk gpios_fck = {
  1170. .name = "gpios_fck",
  1171. .ops = &clkops_omap2_dflt_wait,
  1172. .parent = &func_32k_ck,
  1173. .clkdm_name = "wkup_clkdm",
  1174. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1175. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1176. .recalc = &followparent_recalc,
  1177. };
  1178. static struct clk mpu_wdt_ick = {
  1179. .name = "mpu_wdt_ick",
  1180. .ops = &clkops_omap2_dflt_wait,
  1181. .parent = &l4_ck,
  1182. .clkdm_name = "core_l4_clkdm",
  1183. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1184. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1185. .recalc = &followparent_recalc,
  1186. };
  1187. static struct clk mpu_wdt_fck = {
  1188. .name = "mpu_wdt_fck",
  1189. .ops = &clkops_omap2_dflt_wait,
  1190. .parent = &func_32k_ck,
  1191. .clkdm_name = "wkup_clkdm",
  1192. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1193. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1194. .recalc = &followparent_recalc,
  1195. };
  1196. static struct clk sync_32k_ick = {
  1197. .name = "sync_32k_ick",
  1198. .ops = &clkops_omap2_dflt_wait,
  1199. .parent = &l4_ck,
  1200. .flags = ENABLE_ON_INIT,
  1201. .clkdm_name = "core_l4_clkdm",
  1202. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1203. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1204. .recalc = &followparent_recalc,
  1205. };
  1206. static struct clk wdt1_ick = {
  1207. .name = "wdt1_ick",
  1208. .ops = &clkops_omap2_dflt_wait,
  1209. .parent = &l4_ck,
  1210. .clkdm_name = "core_l4_clkdm",
  1211. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1212. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1213. .recalc = &followparent_recalc,
  1214. };
  1215. static struct clk omapctrl_ick = {
  1216. .name = "omapctrl_ick",
  1217. .ops = &clkops_omap2_dflt_wait,
  1218. .parent = &l4_ck,
  1219. .flags = ENABLE_ON_INIT,
  1220. .clkdm_name = "core_l4_clkdm",
  1221. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1222. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static struct clk cam_ick = {
  1226. .name = "cam_ick",
  1227. .ops = &clkops_omap2_dflt,
  1228. .parent = &l4_ck,
  1229. .clkdm_name = "core_l4_clkdm",
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1231. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. /*
  1235. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1236. * split into two separate clocks, since the parent clocks are different
  1237. * and the clockdomains are also different.
  1238. */
  1239. static struct clk cam_fck = {
  1240. .name = "cam_fck",
  1241. .ops = &clkops_omap2_dflt,
  1242. .parent = &func_96m_ck,
  1243. .clkdm_name = "core_l3_clkdm",
  1244. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1245. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1246. .recalc = &followparent_recalc,
  1247. };
  1248. static struct clk mailboxes_ick = {
  1249. .name = "mailboxes_ick",
  1250. .ops = &clkops_omap2_dflt_wait,
  1251. .parent = &l4_ck,
  1252. .clkdm_name = "core_l4_clkdm",
  1253. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1254. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1255. .recalc = &followparent_recalc,
  1256. };
  1257. static struct clk wdt4_ick = {
  1258. .name = "wdt4_ick",
  1259. .ops = &clkops_omap2_dflt_wait,
  1260. .parent = &l4_ck,
  1261. .clkdm_name = "core_l4_clkdm",
  1262. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1263. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1264. .recalc = &followparent_recalc,
  1265. };
  1266. static struct clk wdt4_fck = {
  1267. .name = "wdt4_fck",
  1268. .ops = &clkops_omap2_dflt_wait,
  1269. .parent = &func_32k_ck,
  1270. .clkdm_name = "core_l4_clkdm",
  1271. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1272. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1273. .recalc = &followparent_recalc,
  1274. };
  1275. static struct clk wdt3_ick = {
  1276. .name = "wdt3_ick",
  1277. .ops = &clkops_omap2_dflt_wait,
  1278. .parent = &l4_ck,
  1279. .clkdm_name = "core_l4_clkdm",
  1280. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1281. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1282. .recalc = &followparent_recalc,
  1283. };
  1284. static struct clk wdt3_fck = {
  1285. .name = "wdt3_fck",
  1286. .ops = &clkops_omap2_dflt_wait,
  1287. .parent = &func_32k_ck,
  1288. .clkdm_name = "core_l4_clkdm",
  1289. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1290. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1291. .recalc = &followparent_recalc,
  1292. };
  1293. static struct clk mspro_ick = {
  1294. .name = "mspro_ick",
  1295. .ops = &clkops_omap2_dflt_wait,
  1296. .parent = &l4_ck,
  1297. .clkdm_name = "core_l4_clkdm",
  1298. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1299. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1300. .recalc = &followparent_recalc,
  1301. };
  1302. static struct clk mspro_fck = {
  1303. .name = "mspro_fck",
  1304. .ops = &clkops_omap2_dflt_wait,
  1305. .parent = &func_96m_ck,
  1306. .clkdm_name = "core_l4_clkdm",
  1307. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1308. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1309. .recalc = &followparent_recalc,
  1310. };
  1311. static struct clk mmc_ick = {
  1312. .name = "mmc_ick",
  1313. .ops = &clkops_omap2_dflt_wait,
  1314. .parent = &l4_ck,
  1315. .clkdm_name = "core_l4_clkdm",
  1316. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1317. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1318. .recalc = &followparent_recalc,
  1319. };
  1320. static struct clk mmc_fck = {
  1321. .name = "mmc_fck",
  1322. .ops = &clkops_omap2_dflt_wait,
  1323. .parent = &func_96m_ck,
  1324. .clkdm_name = "core_l4_clkdm",
  1325. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1326. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1327. .recalc = &followparent_recalc,
  1328. };
  1329. static struct clk fac_ick = {
  1330. .name = "fac_ick",
  1331. .ops = &clkops_omap2_dflt_wait,
  1332. .parent = &l4_ck,
  1333. .clkdm_name = "core_l4_clkdm",
  1334. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1335. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1336. .recalc = &followparent_recalc,
  1337. };
  1338. static struct clk fac_fck = {
  1339. .name = "fac_fck",
  1340. .ops = &clkops_omap2_dflt_wait,
  1341. .parent = &func_12m_ck,
  1342. .clkdm_name = "core_l4_clkdm",
  1343. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1344. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1345. .recalc = &followparent_recalc,
  1346. };
  1347. static struct clk eac_ick = {
  1348. .name = "eac_ick",
  1349. .ops = &clkops_omap2_dflt_wait,
  1350. .parent = &l4_ck,
  1351. .clkdm_name = "core_l4_clkdm",
  1352. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1353. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. static struct clk eac_fck = {
  1357. .name = "eac_fck",
  1358. .ops = &clkops_omap2_dflt_wait,
  1359. .parent = &func_96m_ck,
  1360. .clkdm_name = "core_l4_clkdm",
  1361. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1362. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk hdq_ick = {
  1366. .name = "hdq_ick",
  1367. .ops = &clkops_omap2_dflt_wait,
  1368. .parent = &l4_ck,
  1369. .clkdm_name = "core_l4_clkdm",
  1370. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1371. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk hdq_fck = {
  1375. .name = "hdq_fck",
  1376. .ops = &clkops_omap2_dflt_wait,
  1377. .parent = &func_12m_ck,
  1378. .clkdm_name = "core_l4_clkdm",
  1379. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1380. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1381. .recalc = &followparent_recalc,
  1382. };
  1383. static struct clk i2c2_ick = {
  1384. .name = "i2c2_ick",
  1385. .ops = &clkops_omap2_dflt_wait,
  1386. .parent = &l4_ck,
  1387. .clkdm_name = "core_l4_clkdm",
  1388. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1389. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1390. .recalc = &followparent_recalc,
  1391. };
  1392. static struct clk i2c2_fck = {
  1393. .name = "i2c2_fck",
  1394. .ops = &clkops_omap2_dflt_wait,
  1395. .parent = &func_12m_ck,
  1396. .clkdm_name = "core_l4_clkdm",
  1397. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1398. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1399. .recalc = &followparent_recalc,
  1400. };
  1401. static struct clk i2c1_ick = {
  1402. .name = "i2c1_ick",
  1403. .ops = &clkops_omap2_dflt_wait,
  1404. .parent = &l4_ck,
  1405. .clkdm_name = "core_l4_clkdm",
  1406. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1407. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1408. .recalc = &followparent_recalc,
  1409. };
  1410. static struct clk i2c1_fck = {
  1411. .name = "i2c1_fck",
  1412. .ops = &clkops_omap2_dflt_wait,
  1413. .parent = &func_12m_ck,
  1414. .clkdm_name = "core_l4_clkdm",
  1415. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1416. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1417. .recalc = &followparent_recalc,
  1418. };
  1419. static struct clk gpmc_fck = {
  1420. .name = "gpmc_fck",
  1421. .ops = &clkops_null, /* RMK: missing? */
  1422. .parent = &core_l3_ck,
  1423. .flags = ENABLE_ON_INIT,
  1424. .clkdm_name = "core_l3_clkdm",
  1425. .recalc = &followparent_recalc,
  1426. };
  1427. static struct clk sdma_fck = {
  1428. .name = "sdma_fck",
  1429. .ops = &clkops_null, /* RMK: missing? */
  1430. .parent = &core_l3_ck,
  1431. .clkdm_name = "core_l3_clkdm",
  1432. .recalc = &followparent_recalc,
  1433. };
  1434. static struct clk sdma_ick = {
  1435. .name = "sdma_ick",
  1436. .ops = &clkops_null, /* RMK: missing? */
  1437. .parent = &l4_ck,
  1438. .clkdm_name = "core_l3_clkdm",
  1439. .recalc = &followparent_recalc,
  1440. };
  1441. static struct clk vlynq_ick = {
  1442. .name = "vlynq_ick",
  1443. .ops = &clkops_omap2_dflt_wait,
  1444. .parent = &core_l3_ck,
  1445. .clkdm_name = "core_l3_clkdm",
  1446. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1447. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1448. .recalc = &followparent_recalc,
  1449. };
  1450. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1451. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  1452. { .div = 0 }
  1453. };
  1454. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1455. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1456. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1457. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1458. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1459. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1460. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1461. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1462. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1463. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  1464. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1465. { .div = 0 }
  1466. };
  1467. static const struct clksel vlynq_fck_clksel[] = {
  1468. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1469. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1470. { .parent = NULL }
  1471. };
  1472. static struct clk vlynq_fck = {
  1473. .name = "vlynq_fck",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &func_96m_ck,
  1476. .flags = DELAYED_APP,
  1477. .clkdm_name = "core_l3_clkdm",
  1478. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1479. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1480. .init = &omap2_init_clksel_parent,
  1481. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1482. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1483. .clksel = vlynq_fck_clksel,
  1484. .recalc = &omap2_clksel_recalc,
  1485. .round_rate = &omap2_clksel_round_rate,
  1486. .set_rate = &omap2_clksel_set_rate
  1487. };
  1488. static struct clk des_ick = {
  1489. .name = "des_ick",
  1490. .ops = &clkops_omap2_dflt_wait,
  1491. .parent = &l4_ck,
  1492. .clkdm_name = "core_l4_clkdm",
  1493. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1494. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1495. .recalc = &followparent_recalc,
  1496. };
  1497. static struct clk sha_ick = {
  1498. .name = "sha_ick",
  1499. .ops = &clkops_omap2_dflt_wait,
  1500. .parent = &l4_ck,
  1501. .clkdm_name = "core_l4_clkdm",
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1503. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1504. .recalc = &followparent_recalc,
  1505. };
  1506. static struct clk rng_ick = {
  1507. .name = "rng_ick",
  1508. .ops = &clkops_omap2_dflt_wait,
  1509. .parent = &l4_ck,
  1510. .clkdm_name = "core_l4_clkdm",
  1511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1512. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. static struct clk aes_ick = {
  1516. .name = "aes_ick",
  1517. .ops = &clkops_omap2_dflt_wait,
  1518. .parent = &l4_ck,
  1519. .clkdm_name = "core_l4_clkdm",
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1521. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1522. .recalc = &followparent_recalc,
  1523. };
  1524. static struct clk pka_ick = {
  1525. .name = "pka_ick",
  1526. .ops = &clkops_omap2_dflt_wait,
  1527. .parent = &l4_ck,
  1528. .clkdm_name = "core_l4_clkdm",
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1530. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. static struct clk usb_fck = {
  1534. .name = "usb_fck",
  1535. .ops = &clkops_omap2_dflt_wait,
  1536. .parent = &func_48m_ck,
  1537. .clkdm_name = "core_l3_clkdm",
  1538. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1539. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1540. .recalc = &followparent_recalc,
  1541. };
  1542. /*
  1543. * This clock is a composite clock which does entire set changes then
  1544. * forces a rebalance. It keys on the MPU speed, but it really could
  1545. * be any key speed part of a set in the rate table.
  1546. *
  1547. * to really change a set, you need memory table sets which get changed
  1548. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1549. * having low level display recalc's won't work... this is why dpm notifiers
  1550. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1551. * the bus.
  1552. *
  1553. * This clock should have no parent. It embodies the entire upper level
  1554. * active set. A parent will mess up some of the init also.
  1555. */
  1556. static struct clk virt_prcm_set = {
  1557. .name = "virt_prcm_set",
  1558. .ops = &clkops_null,
  1559. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1560. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1561. .set_rate = &omap2_select_table_rate,
  1562. .round_rate = &omap2_round_to_table_rate,
  1563. };
  1564. /*
  1565. * clkdev integration
  1566. */
  1567. static struct omap_clk omap2420_clks[] = {
  1568. /* external root sources */
  1569. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1570. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1571. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1572. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1573. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1574. /* internal analog sources */
  1575. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1576. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1577. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1578. /* internal prcm root sources */
  1579. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1580. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1581. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1582. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1583. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1584. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1585. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1586. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1587. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1588. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1589. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1590. /* mpu domain clocks */
  1591. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1592. /* dsp domain clocks */
  1593. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1594. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
  1595. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1596. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1597. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1598. /* GFX domain clocks */
  1599. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1600. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1601. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1602. /* DSS domain clocks */
  1603. CLK("omapdss", "ick", &dss_ick, CK_242X),
  1604. CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
  1605. CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
  1606. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
  1607. /* L3 domain clocks */
  1608. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1609. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1610. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1611. /* L4 domain clocks */
  1612. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1613. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1614. /* virtual meta-group clock */
  1615. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1616. /* general l4 interface ck, multi-parent functional clk */
  1617. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1618. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1619. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1620. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1621. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1622. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1623. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1624. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1625. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1626. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1627. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1628. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1629. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1630. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1631. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1632. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1633. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1634. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1635. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1636. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1637. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1638. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1639. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1640. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1641. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1642. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
  1643. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1644. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
  1645. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1646. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
  1647. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1648. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
  1649. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1650. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1651. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1652. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1653. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1654. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1655. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1656. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1657. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1658. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
  1659. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1660. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1661. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1662. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1663. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1664. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1665. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1666. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1667. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1668. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1669. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1670. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1671. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1672. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1673. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1674. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1675. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1676. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1677. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1678. CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
  1679. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_242X),
  1680. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
  1681. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_242X),
  1682. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
  1683. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1684. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1685. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1686. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1687. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1688. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1689. CLK(NULL, "sha_ick", &sha_ick, CK_242X),
  1690. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1691. CLK(NULL, "aes_ick", &aes_ick, CK_242X),
  1692. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1693. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1694. };
  1695. /*
  1696. * init code
  1697. */
  1698. int __init omap2420_clk_init(void)
  1699. {
  1700. const struct prcm_config *prcm;
  1701. struct omap_clk *c;
  1702. u32 clkrate;
  1703. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1704. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1705. cpu_mask = RATE_IN_242X;
  1706. rate_table = omap2420_rate_table;
  1707. clk_init(&omap2_clk_functions);
  1708. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1709. c++)
  1710. clk_preinit(c->lk.clk);
  1711. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1712. propagate_rate(&osc_ck);
  1713. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1714. propagate_rate(&sys_ck);
  1715. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1716. c++) {
  1717. clkdev_add(&c->lk);
  1718. clk_register(c->lk.clk);
  1719. omap2_init_clk_clkdm(c->lk.clk);
  1720. }
  1721. /* Check the MPU rate set by bootloader */
  1722. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1723. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1724. if (!(prcm->flags & cpu_mask))
  1725. continue;
  1726. if (prcm->xtal_speed != sys_ck.rate)
  1727. continue;
  1728. if (prcm->dpll_speed <= clkrate)
  1729. break;
  1730. }
  1731. curr_prcm_set = prcm;
  1732. recalculate_root_clocks();
  1733. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1734. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1735. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1736. /*
  1737. * Only enable those clocks we will need, let the drivers
  1738. * enable other clocks as necessary
  1739. */
  1740. clk_enable_init_clocks();
  1741. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1742. vclk = clk_get(NULL, "virt_prcm_set");
  1743. sclk = clk_get(NULL, "sys_ck");
  1744. dclk = clk_get(NULL, "dpll_ck");
  1745. return 0;
  1746. }