setup.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392
  1. /*
  2. * linux/arch/x86-64/kernel/setup.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. *
  6. * Nov 2001 Dave Jones <davej@suse.de>
  7. * Forked from i386 setup code.
  8. */
  9. /*
  10. * This file handles the architecture-dependent parts of initialization
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/sched.h>
  14. #include <linux/kernel.h>
  15. #include <linux/mm.h>
  16. #include <linux/stddef.h>
  17. #include <linux/unistd.h>
  18. #include <linux/ptrace.h>
  19. #include <linux/slab.h>
  20. #include <linux/user.h>
  21. #include <linux/a.out.h>
  22. #include <linux/tty.h>
  23. #include <linux/ioport.h>
  24. #include <linux/delay.h>
  25. #include <linux/config.h>
  26. #include <linux/init.h>
  27. #include <linux/initrd.h>
  28. #include <linux/highmem.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/module.h>
  31. #include <asm/processor.h>
  32. #include <linux/console.h>
  33. #include <linux/seq_file.h>
  34. #include <linux/crash_dump.h>
  35. #include <linux/root_dev.h>
  36. #include <linux/pci.h>
  37. #include <linux/acpi.h>
  38. #include <linux/kallsyms.h>
  39. #include <linux/edd.h>
  40. #include <linux/mmzone.h>
  41. #include <linux/kexec.h>
  42. #include <linux/cpufreq.h>
  43. #include <linux/dmi.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/ctype.h>
  46. #include <asm/mtrr.h>
  47. #include <asm/uaccess.h>
  48. #include <asm/system.h>
  49. #include <asm/io.h>
  50. #include <asm/smp.h>
  51. #include <asm/msr.h>
  52. #include <asm/desc.h>
  53. #include <video/edid.h>
  54. #include <asm/e820.h>
  55. #include <asm/dma.h>
  56. #include <asm/mpspec.h>
  57. #include <asm/mmu_context.h>
  58. #include <asm/bootsetup.h>
  59. #include <asm/proto.h>
  60. #include <asm/setup.h>
  61. #include <asm/mach_apic.h>
  62. #include <asm/numa.h>
  63. #include <asm/sections.h>
  64. #include <asm/dmi.h>
  65. /*
  66. * Machine setup..
  67. */
  68. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  69. EXPORT_SYMBOL(boot_cpu_data);
  70. unsigned long mmu_cr4_features;
  71. int acpi_disabled;
  72. EXPORT_SYMBOL(acpi_disabled);
  73. #ifdef CONFIG_ACPI
  74. extern int __initdata acpi_ht;
  75. extern acpi_interrupt_flags acpi_sci_flags;
  76. int __initdata acpi_force = 0;
  77. #endif
  78. int acpi_numa __initdata;
  79. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  80. int bootloader_type;
  81. unsigned long saved_video_mode;
  82. /*
  83. * Early DMI memory
  84. */
  85. int dmi_alloc_index;
  86. char dmi_alloc_data[DMI_MAX_DATA];
  87. /*
  88. * Setup options
  89. */
  90. struct screen_info screen_info;
  91. EXPORT_SYMBOL(screen_info);
  92. struct sys_desc_table_struct {
  93. unsigned short length;
  94. unsigned char table[0];
  95. };
  96. struct edid_info edid_info;
  97. EXPORT_SYMBOL_GPL(edid_info);
  98. struct e820map e820;
  99. extern int root_mountflags;
  100. char command_line[COMMAND_LINE_SIZE];
  101. struct resource standard_io_resources[] = {
  102. { .name = "dma1", .start = 0x00, .end = 0x1f,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "pic1", .start = 0x20, .end = 0x21,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  106. { .name = "timer0", .start = 0x40, .end = 0x43,
  107. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  108. { .name = "timer1", .start = 0x50, .end = 0x53,
  109. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  110. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  111. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  112. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  113. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  114. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  115. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  116. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  117. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  118. { .name = "fpu", .start = 0xf0, .end = 0xff,
  119. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  120. };
  121. #define STANDARD_IO_RESOURCES \
  122. (sizeof standard_io_resources / sizeof standard_io_resources[0])
  123. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  124. struct resource data_resource = {
  125. .name = "Kernel data",
  126. .start = 0,
  127. .end = 0,
  128. .flags = IORESOURCE_RAM,
  129. };
  130. struct resource code_resource = {
  131. .name = "Kernel code",
  132. .start = 0,
  133. .end = 0,
  134. .flags = IORESOURCE_RAM,
  135. };
  136. #define IORESOURCE_ROM (IORESOURCE_BUSY | IORESOURCE_READONLY | IORESOURCE_MEM)
  137. static struct resource system_rom_resource = {
  138. .name = "System ROM",
  139. .start = 0xf0000,
  140. .end = 0xfffff,
  141. .flags = IORESOURCE_ROM,
  142. };
  143. static struct resource extension_rom_resource = {
  144. .name = "Extension ROM",
  145. .start = 0xe0000,
  146. .end = 0xeffff,
  147. .flags = IORESOURCE_ROM,
  148. };
  149. static struct resource adapter_rom_resources[] = {
  150. { .name = "Adapter ROM", .start = 0xc8000, .end = 0,
  151. .flags = IORESOURCE_ROM },
  152. { .name = "Adapter ROM", .start = 0, .end = 0,
  153. .flags = IORESOURCE_ROM },
  154. { .name = "Adapter ROM", .start = 0, .end = 0,
  155. .flags = IORESOURCE_ROM },
  156. { .name = "Adapter ROM", .start = 0, .end = 0,
  157. .flags = IORESOURCE_ROM },
  158. { .name = "Adapter ROM", .start = 0, .end = 0,
  159. .flags = IORESOURCE_ROM },
  160. { .name = "Adapter ROM", .start = 0, .end = 0,
  161. .flags = IORESOURCE_ROM }
  162. };
  163. #define ADAPTER_ROM_RESOURCES \
  164. (sizeof adapter_rom_resources / sizeof adapter_rom_resources[0])
  165. static struct resource video_rom_resource = {
  166. .name = "Video ROM",
  167. .start = 0xc0000,
  168. .end = 0xc7fff,
  169. .flags = IORESOURCE_ROM,
  170. };
  171. static struct resource video_ram_resource = {
  172. .name = "Video RAM area",
  173. .start = 0xa0000,
  174. .end = 0xbffff,
  175. .flags = IORESOURCE_RAM,
  176. };
  177. #define romsignature(x) (*(unsigned short *)(x) == 0xaa55)
  178. static int __init romchecksum(unsigned char *rom, unsigned long length)
  179. {
  180. unsigned char *p, sum = 0;
  181. for (p = rom; p < rom + length; p++)
  182. sum += *p;
  183. return sum == 0;
  184. }
  185. static void __init probe_roms(void)
  186. {
  187. unsigned long start, length, upper;
  188. unsigned char *rom;
  189. int i;
  190. /* video rom */
  191. upper = adapter_rom_resources[0].start;
  192. for (start = video_rom_resource.start; start < upper; start += 2048) {
  193. rom = isa_bus_to_virt(start);
  194. if (!romsignature(rom))
  195. continue;
  196. video_rom_resource.start = start;
  197. /* 0 < length <= 0x7f * 512, historically */
  198. length = rom[2] * 512;
  199. /* if checksum okay, trust length byte */
  200. if (length && romchecksum(rom, length))
  201. video_rom_resource.end = start + length - 1;
  202. request_resource(&iomem_resource, &video_rom_resource);
  203. break;
  204. }
  205. start = (video_rom_resource.end + 1 + 2047) & ~2047UL;
  206. if (start < upper)
  207. start = upper;
  208. /* system rom */
  209. request_resource(&iomem_resource, &system_rom_resource);
  210. upper = system_rom_resource.start;
  211. /* check for extension rom (ignore length byte!) */
  212. rom = isa_bus_to_virt(extension_rom_resource.start);
  213. if (romsignature(rom)) {
  214. length = extension_rom_resource.end - extension_rom_resource.start + 1;
  215. if (romchecksum(rom, length)) {
  216. request_resource(&iomem_resource, &extension_rom_resource);
  217. upper = extension_rom_resource.start;
  218. }
  219. }
  220. /* check for adapter roms on 2k boundaries */
  221. for (i = 0; i < ADAPTER_ROM_RESOURCES && start < upper; start += 2048) {
  222. rom = isa_bus_to_virt(start);
  223. if (!romsignature(rom))
  224. continue;
  225. /* 0 < length <= 0x7f * 512, historically */
  226. length = rom[2] * 512;
  227. /* but accept any length that fits if checksum okay */
  228. if (!length || start + length > upper || !romchecksum(rom, length))
  229. continue;
  230. adapter_rom_resources[i].start = start;
  231. adapter_rom_resources[i].end = start + length - 1;
  232. request_resource(&iomem_resource, &adapter_rom_resources[i]);
  233. start = adapter_rom_resources[i++].end & ~2047UL;
  234. }
  235. }
  236. /* Check for full argument with no trailing characters */
  237. static int fullarg(char *p, char *arg)
  238. {
  239. int l = strlen(arg);
  240. return !memcmp(p, arg, l) && (p[l] == 0 || isspace(p[l]));
  241. }
  242. static __init void parse_cmdline_early (char ** cmdline_p)
  243. {
  244. char c = ' ', *to = command_line, *from = COMMAND_LINE;
  245. int len = 0;
  246. int userdef = 0;
  247. for (;;) {
  248. if (c != ' ')
  249. goto next_char;
  250. #ifdef CONFIG_SMP
  251. /*
  252. * If the BIOS enumerates physical processors before logical,
  253. * maxcpus=N at enumeration-time can be used to disable HT.
  254. */
  255. else if (!memcmp(from, "maxcpus=", 8)) {
  256. extern unsigned int maxcpus;
  257. maxcpus = simple_strtoul(from + 8, NULL, 0);
  258. }
  259. #endif
  260. #ifdef CONFIG_ACPI
  261. /* "acpi=off" disables both ACPI table parsing and interpreter init */
  262. if (fullarg(from,"acpi=off"))
  263. disable_acpi();
  264. if (fullarg(from, "acpi=force")) {
  265. /* add later when we do DMI horrors: */
  266. acpi_force = 1;
  267. acpi_disabled = 0;
  268. }
  269. /* acpi=ht just means: do ACPI MADT parsing
  270. at bootup, but don't enable the full ACPI interpreter */
  271. if (fullarg(from, "acpi=ht")) {
  272. if (!acpi_force)
  273. disable_acpi();
  274. acpi_ht = 1;
  275. }
  276. else if (fullarg(from, "pci=noacpi"))
  277. acpi_disable_pci();
  278. else if (fullarg(from, "acpi=noirq"))
  279. acpi_noirq_set();
  280. else if (fullarg(from, "acpi_sci=edge"))
  281. acpi_sci_flags.trigger = 1;
  282. else if (fullarg(from, "acpi_sci=level"))
  283. acpi_sci_flags.trigger = 3;
  284. else if (fullarg(from, "acpi_sci=high"))
  285. acpi_sci_flags.polarity = 1;
  286. else if (fullarg(from, "acpi_sci=low"))
  287. acpi_sci_flags.polarity = 3;
  288. /* acpi=strict disables out-of-spec workarounds */
  289. else if (fullarg(from, "acpi=strict")) {
  290. acpi_strict = 1;
  291. }
  292. #ifdef CONFIG_X86_IO_APIC
  293. else if (fullarg(from, "acpi_skip_timer_override"))
  294. acpi_skip_timer_override = 1;
  295. #endif
  296. #endif
  297. if (fullarg(from, "disable_timer_pin_1"))
  298. disable_timer_pin_1 = 1;
  299. if (fullarg(from, "enable_timer_pin_1"))
  300. disable_timer_pin_1 = -1;
  301. if (fullarg(from, "nolapic") || fullarg(from, "disableapic")) {
  302. clear_bit(X86_FEATURE_APIC, boot_cpu_data.x86_capability);
  303. disable_apic = 1;
  304. }
  305. if (fullarg(from, "noapic"))
  306. skip_ioapic_setup = 1;
  307. if (fullarg(from,"apic")) {
  308. skip_ioapic_setup = 0;
  309. ioapic_force = 1;
  310. }
  311. if (!memcmp(from, "mem=", 4))
  312. parse_memopt(from+4, &from);
  313. if (!memcmp(from, "memmap=", 7)) {
  314. /* exactmap option is for used defined memory */
  315. if (!memcmp(from+7, "exactmap", 8)) {
  316. #ifdef CONFIG_CRASH_DUMP
  317. /* If we are doing a crash dump, we
  318. * still need to know the real mem
  319. * size before original memory map is
  320. * reset.
  321. */
  322. saved_max_pfn = e820_end_of_ram();
  323. #endif
  324. from += 8+7;
  325. end_pfn_map = 0;
  326. e820.nr_map = 0;
  327. userdef = 1;
  328. }
  329. else {
  330. parse_memmapopt(from+7, &from);
  331. userdef = 1;
  332. }
  333. }
  334. #ifdef CONFIG_NUMA
  335. if (!memcmp(from, "numa=", 5))
  336. numa_setup(from+5);
  337. #endif
  338. if (!memcmp(from,"iommu=",6)) {
  339. iommu_setup(from+6);
  340. }
  341. if (fullarg(from,"oops=panic"))
  342. panic_on_oops = 1;
  343. if (!memcmp(from, "noexec=", 7))
  344. nonx_setup(from + 7);
  345. #ifdef CONFIG_KEXEC
  346. /* crashkernel=size@addr specifies the location to reserve for
  347. * a crash kernel. By reserving this memory we guarantee
  348. * that linux never set's it up as a DMA target.
  349. * Useful for holding code to do something appropriate
  350. * after a kernel panic.
  351. */
  352. else if (!memcmp(from, "crashkernel=", 12)) {
  353. unsigned long size, base;
  354. size = memparse(from+12, &from);
  355. if (*from == '@') {
  356. base = memparse(from+1, &from);
  357. /* FIXME: Do I want a sanity check
  358. * to validate the memory range?
  359. */
  360. crashk_res.start = base;
  361. crashk_res.end = base + size - 1;
  362. }
  363. }
  364. #endif
  365. #ifdef CONFIG_PROC_VMCORE
  366. /* elfcorehdr= specifies the location of elf core header
  367. * stored by the crashed kernel. This option will be passed
  368. * by kexec loader to the capture kernel.
  369. */
  370. else if(!memcmp(from, "elfcorehdr=", 11))
  371. elfcorehdr_addr = memparse(from+11, &from);
  372. #endif
  373. #ifdef CONFIG_HOTPLUG_CPU
  374. else if (!memcmp(from, "additional_cpus=", 16))
  375. setup_additional_cpus(from+16);
  376. #endif
  377. next_char:
  378. c = *(from++);
  379. if (!c)
  380. break;
  381. if (COMMAND_LINE_SIZE <= ++len)
  382. break;
  383. *(to++) = c;
  384. }
  385. if (userdef) {
  386. printk(KERN_INFO "user-defined physical RAM map:\n");
  387. e820_print_map("user");
  388. }
  389. *to = '\0';
  390. *cmdline_p = command_line;
  391. }
  392. #ifndef CONFIG_NUMA
  393. static void __init
  394. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  395. {
  396. unsigned long bootmap_size, bootmap;
  397. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  398. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
  399. if (bootmap == -1L)
  400. panic("Cannot find bootmem map of size %ld\n",bootmap_size);
  401. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  402. e820_bootmem_free(NODE_DATA(0), 0, end_pfn << PAGE_SHIFT);
  403. reserve_bootmem(bootmap, bootmap_size);
  404. }
  405. #endif
  406. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  407. struct edd edd;
  408. #ifdef CONFIG_EDD_MODULE
  409. EXPORT_SYMBOL(edd);
  410. #endif
  411. /**
  412. * copy_edd() - Copy the BIOS EDD information
  413. * from boot_params into a safe place.
  414. *
  415. */
  416. static inline void copy_edd(void)
  417. {
  418. memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
  419. memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
  420. edd.mbr_signature_nr = EDD_MBR_SIG_NR;
  421. edd.edd_info_nr = EDD_NR;
  422. }
  423. #else
  424. static inline void copy_edd(void)
  425. {
  426. }
  427. #endif
  428. #define EBDA_ADDR_POINTER 0x40E
  429. unsigned __initdata ebda_addr;
  430. unsigned __initdata ebda_size;
  431. static void discover_ebda(void)
  432. {
  433. /*
  434. * there is a real-mode segmented pointer pointing to the
  435. * 4K EBDA area at 0x40E
  436. */
  437. ebda_addr = *(unsigned short *)EBDA_ADDR_POINTER;
  438. ebda_addr <<= 4;
  439. ebda_size = *(unsigned short *)(unsigned long)ebda_addr;
  440. /* Round EBDA up to pages */
  441. if (ebda_size == 0)
  442. ebda_size = 1;
  443. ebda_size <<= 10;
  444. ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
  445. if (ebda_size > 64*1024)
  446. ebda_size = 64*1024;
  447. }
  448. void __init setup_arch(char **cmdline_p)
  449. {
  450. unsigned long kernel_end;
  451. ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
  452. screen_info = SCREEN_INFO;
  453. edid_info = EDID_INFO;
  454. saved_video_mode = SAVED_VIDEO_MODE;
  455. bootloader_type = LOADER_TYPE;
  456. #ifdef CONFIG_BLK_DEV_RAM
  457. rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
  458. rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
  459. rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
  460. #endif
  461. setup_memory_region();
  462. copy_edd();
  463. if (!MOUNT_ROOT_RDONLY)
  464. root_mountflags &= ~MS_RDONLY;
  465. init_mm.start_code = (unsigned long) &_text;
  466. init_mm.end_code = (unsigned long) &_etext;
  467. init_mm.end_data = (unsigned long) &_edata;
  468. init_mm.brk = (unsigned long) &_end;
  469. code_resource.start = virt_to_phys(&_text);
  470. code_resource.end = virt_to_phys(&_etext)-1;
  471. data_resource.start = virt_to_phys(&_etext);
  472. data_resource.end = virt_to_phys(&_edata)-1;
  473. parse_cmdline_early(cmdline_p);
  474. early_identify_cpu(&boot_cpu_data);
  475. /*
  476. * partially used pages are not usable - thus
  477. * we are rounding upwards:
  478. */
  479. end_pfn = e820_end_of_ram();
  480. num_physpages = end_pfn; /* for pfn_valid */
  481. check_efer();
  482. discover_ebda();
  483. init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
  484. dmi_scan_machine();
  485. zap_low_mappings(0);
  486. #ifdef CONFIG_ACPI
  487. /*
  488. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  489. * Call this early for SRAT node setup.
  490. */
  491. acpi_boot_table_init();
  492. #endif
  493. #ifdef CONFIG_ACPI_NUMA
  494. /*
  495. * Parse SRAT to discover nodes.
  496. */
  497. acpi_numa_init();
  498. #endif
  499. #ifdef CONFIG_NUMA
  500. numa_initmem_init(0, end_pfn);
  501. #else
  502. contig_initmem_init(0, end_pfn);
  503. #endif
  504. /* Reserve direct mapping */
  505. reserve_bootmem_generic(table_start << PAGE_SHIFT,
  506. (table_end - table_start) << PAGE_SHIFT);
  507. /* reserve kernel */
  508. kernel_end = round_up(__pa_symbol(&_end),PAGE_SIZE);
  509. reserve_bootmem_generic(HIGH_MEMORY, kernel_end - HIGH_MEMORY);
  510. /*
  511. * reserve physical page 0 - it's a special BIOS page on many boxes,
  512. * enabling clean reboots, SMP operation, laptop functions.
  513. */
  514. reserve_bootmem_generic(0, PAGE_SIZE);
  515. /* reserve ebda region */
  516. if (ebda_addr)
  517. reserve_bootmem_generic(ebda_addr, ebda_size);
  518. #ifdef CONFIG_SMP
  519. /*
  520. * But first pinch a few for the stack/trampoline stuff
  521. * FIXME: Don't need the extra page at 4K, but need to fix
  522. * trampoline before removing it. (see the GDT stuff)
  523. */
  524. reserve_bootmem_generic(PAGE_SIZE, PAGE_SIZE);
  525. /* Reserve SMP trampoline */
  526. reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, PAGE_SIZE);
  527. #endif
  528. #ifdef CONFIG_ACPI_SLEEP
  529. /*
  530. * Reserve low memory region for sleep support.
  531. */
  532. acpi_reserve_bootmem();
  533. #endif
  534. #ifdef CONFIG_X86_LOCAL_APIC
  535. /*
  536. * Find and reserve possible boot-time SMP configuration:
  537. */
  538. find_smp_config();
  539. #endif
  540. #ifdef CONFIG_BLK_DEV_INITRD
  541. if (LOADER_TYPE && INITRD_START) {
  542. if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
  543. reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
  544. initrd_start =
  545. INITRD_START ? INITRD_START + PAGE_OFFSET : 0;
  546. initrd_end = initrd_start+INITRD_SIZE;
  547. }
  548. else {
  549. printk(KERN_ERR "initrd extends beyond end of memory "
  550. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  551. (unsigned long)(INITRD_START + INITRD_SIZE),
  552. (unsigned long)(end_pfn << PAGE_SHIFT));
  553. initrd_start = 0;
  554. }
  555. }
  556. #endif
  557. #ifdef CONFIG_KEXEC
  558. if (crashk_res.start != crashk_res.end) {
  559. reserve_bootmem_generic(crashk_res.start,
  560. crashk_res.end - crashk_res.start + 1);
  561. }
  562. #endif
  563. paging_init();
  564. check_ioapic();
  565. /*
  566. * set this early, so we dont allocate cpu0
  567. * if MADT list doesnt list BSP first
  568. * mpparse.c/MP_processor_info() allocates logical cpu numbers.
  569. */
  570. cpu_set(0, cpu_present_map);
  571. #ifdef CONFIG_ACPI
  572. /*
  573. * Read APIC and some other early information from ACPI tables.
  574. */
  575. acpi_boot_init();
  576. #endif
  577. init_cpu_to_node();
  578. #ifdef CONFIG_X86_LOCAL_APIC
  579. /*
  580. * get boot-time SMP configuration:
  581. */
  582. if (smp_found_config)
  583. get_smp_config();
  584. init_apic_mappings();
  585. #endif
  586. /*
  587. * Request address space for all standard RAM and ROM resources
  588. * and also for regions reported as reserved by the e820.
  589. */
  590. probe_roms();
  591. e820_reserve_resources();
  592. request_resource(&iomem_resource, &video_ram_resource);
  593. {
  594. unsigned i;
  595. /* request I/O space for devices used on all i[345]86 PCs */
  596. for (i = 0; i < STANDARD_IO_RESOURCES; i++)
  597. request_resource(&ioport_resource, &standard_io_resources[i]);
  598. }
  599. e820_setup_gap();
  600. #ifdef CONFIG_VT
  601. #if defined(CONFIG_VGA_CONSOLE)
  602. conswitchp = &vga_con;
  603. #elif defined(CONFIG_DUMMY_CONSOLE)
  604. conswitchp = &dummy_con;
  605. #endif
  606. #endif
  607. }
  608. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  609. {
  610. unsigned int *v;
  611. if (c->extended_cpuid_level < 0x80000004)
  612. return 0;
  613. v = (unsigned int *) c->x86_model_id;
  614. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  615. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  616. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  617. c->x86_model_id[48] = 0;
  618. return 1;
  619. }
  620. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  621. {
  622. unsigned int n, dummy, eax, ebx, ecx, edx;
  623. n = c->extended_cpuid_level;
  624. if (n >= 0x80000005) {
  625. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  626. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  627. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  628. c->x86_cache_size=(ecx>>24)+(edx>>24);
  629. /* On K8 L1 TLB is inclusive, so don't count it */
  630. c->x86_tlbsize = 0;
  631. }
  632. if (n >= 0x80000006) {
  633. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  634. ecx = cpuid_ecx(0x80000006);
  635. c->x86_cache_size = ecx >> 16;
  636. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  637. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  638. c->x86_cache_size, ecx & 0xFF);
  639. }
  640. if (n >= 0x80000007)
  641. cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
  642. if (n >= 0x80000008) {
  643. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  644. c->x86_virt_bits = (eax >> 8) & 0xff;
  645. c->x86_phys_bits = eax & 0xff;
  646. }
  647. }
  648. #ifdef CONFIG_NUMA
  649. static int nearby_node(int apicid)
  650. {
  651. int i;
  652. for (i = apicid - 1; i >= 0; i--) {
  653. int node = apicid_to_node[i];
  654. if (node != NUMA_NO_NODE && node_online(node))
  655. return node;
  656. }
  657. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  658. int node = apicid_to_node[i];
  659. if (node != NUMA_NO_NODE && node_online(node))
  660. return node;
  661. }
  662. return first_node(node_online_map); /* Shouldn't happen */
  663. }
  664. #endif
  665. /*
  666. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  667. * Assumes number of cores is a power of two.
  668. */
  669. static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
  670. {
  671. #ifdef CONFIG_SMP
  672. unsigned bits;
  673. #ifdef CONFIG_NUMA
  674. int cpu = smp_processor_id();
  675. int node = 0;
  676. unsigned apicid = hard_smp_processor_id();
  677. #endif
  678. unsigned ecx = cpuid_ecx(0x80000008);
  679. c->x86_max_cores = (ecx & 0xff) + 1;
  680. /* CPU telling us the core id bits shift? */
  681. bits = (ecx >> 12) & 0xF;
  682. /* Otherwise recompute */
  683. if (bits == 0) {
  684. while ((1 << bits) < c->x86_max_cores)
  685. bits++;
  686. }
  687. /* Low order bits define the core id (index of core in socket) */
  688. c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
  689. /* Convert the APIC ID into the socket ID */
  690. c->phys_proc_id = phys_pkg_id(bits);
  691. #ifdef CONFIG_NUMA
  692. node = c->phys_proc_id;
  693. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  694. node = apicid_to_node[apicid];
  695. if (!node_online(node)) {
  696. /* Two possibilities here:
  697. - The CPU is missing memory and no node was created.
  698. In that case try picking one from a nearby CPU
  699. - The APIC IDs differ from the HyperTransport node IDs
  700. which the K8 northbridge parsing fills in.
  701. Assume they are all increased by a constant offset,
  702. but in the same order as the HT nodeids.
  703. If that doesn't result in a usable node fall back to the
  704. path for the previous case. */
  705. int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
  706. if (ht_nodeid >= 0 &&
  707. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  708. node = apicid_to_node[ht_nodeid];
  709. /* Pick a nearby node */
  710. if (!node_online(node))
  711. node = nearby_node(apicid);
  712. }
  713. numa_set_node(cpu, node);
  714. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  715. #endif
  716. #endif
  717. }
  718. static void __init init_amd(struct cpuinfo_x86 *c)
  719. {
  720. unsigned level;
  721. #ifdef CONFIG_SMP
  722. unsigned long value;
  723. /*
  724. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  725. * bit 6 of msr C001_0015
  726. *
  727. * Errata 63 for SH-B3 steppings
  728. * Errata 122 for all steppings (F+ have it disabled by default)
  729. */
  730. if (c->x86 == 15) {
  731. rdmsrl(MSR_K8_HWCR, value);
  732. value |= 1 << 6;
  733. wrmsrl(MSR_K8_HWCR, value);
  734. }
  735. #endif
  736. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  737. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  738. clear_bit(0*32+31, &c->x86_capability);
  739. /* On C+ stepping K8 rep microcode works well for copy/memset */
  740. level = cpuid_eax(1);
  741. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
  742. set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
  743. /* Enable workaround for FXSAVE leak */
  744. if (c->x86 >= 6)
  745. set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
  746. level = get_model_name(c);
  747. if (!level) {
  748. switch (c->x86) {
  749. case 15:
  750. /* Should distinguish Models here, but this is only
  751. a fallback anyways. */
  752. strcpy(c->x86_model_id, "Hammer");
  753. break;
  754. }
  755. }
  756. display_cacheinfo(c);
  757. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  758. if (c->x86_power & (1<<8))
  759. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  760. /* Multi core CPU? */
  761. if (c->extended_cpuid_level >= 0x80000008)
  762. amd_detect_cmp(c);
  763. /* Fix cpuid4 emulation for more */
  764. num_cache_leaves = 3;
  765. }
  766. static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  767. {
  768. #ifdef CONFIG_SMP
  769. u32 eax, ebx, ecx, edx;
  770. int index_msb, core_bits;
  771. cpuid(1, &eax, &ebx, &ecx, &edx);
  772. if (!cpu_has(c, X86_FEATURE_HT))
  773. return;
  774. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  775. goto out;
  776. smp_num_siblings = (ebx & 0xff0000) >> 16;
  777. if (smp_num_siblings == 1) {
  778. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  779. } else if (smp_num_siblings > 1 ) {
  780. if (smp_num_siblings > NR_CPUS) {
  781. printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
  782. smp_num_siblings = 1;
  783. return;
  784. }
  785. index_msb = get_count_order(smp_num_siblings);
  786. c->phys_proc_id = phys_pkg_id(index_msb);
  787. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  788. index_msb = get_count_order(smp_num_siblings) ;
  789. core_bits = get_count_order(c->x86_max_cores);
  790. c->cpu_core_id = phys_pkg_id(index_msb) &
  791. ((1 << core_bits) - 1);
  792. }
  793. out:
  794. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  795. printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
  796. printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
  797. }
  798. #endif
  799. }
  800. /*
  801. * find out the number of processor cores on the die
  802. */
  803. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  804. {
  805. unsigned int eax, t;
  806. if (c->cpuid_level < 4)
  807. return 1;
  808. cpuid_count(4, 0, &eax, &t, &t, &t);
  809. if (eax & 0x1f)
  810. return ((eax >> 26) + 1);
  811. else
  812. return 1;
  813. }
  814. static void srat_detect_node(void)
  815. {
  816. #ifdef CONFIG_NUMA
  817. unsigned node;
  818. int cpu = smp_processor_id();
  819. int apicid = hard_smp_processor_id();
  820. /* Don't do the funky fallback heuristics the AMD version employs
  821. for now. */
  822. node = apicid_to_node[apicid];
  823. if (node == NUMA_NO_NODE)
  824. node = first_node(node_online_map);
  825. numa_set_node(cpu, node);
  826. if (acpi_numa > 0)
  827. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  828. #endif
  829. }
  830. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  831. {
  832. /* Cache sizes */
  833. unsigned n;
  834. init_intel_cacheinfo(c);
  835. if (c->cpuid_level > 9 ) {
  836. unsigned eax = cpuid_eax(10);
  837. /* Check for version and the number of counters */
  838. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  839. set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
  840. }
  841. n = c->extended_cpuid_level;
  842. if (n >= 0x80000008) {
  843. unsigned eax = cpuid_eax(0x80000008);
  844. c->x86_virt_bits = (eax >> 8) & 0xff;
  845. c->x86_phys_bits = eax & 0xff;
  846. /* CPUID workaround for Intel 0F34 CPU */
  847. if (c->x86_vendor == X86_VENDOR_INTEL &&
  848. c->x86 == 0xF && c->x86_model == 0x3 &&
  849. c->x86_mask == 0x4)
  850. c->x86_phys_bits = 36;
  851. }
  852. if (c->x86 == 15)
  853. c->x86_cache_alignment = c->x86_clflush_size * 2;
  854. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  855. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  856. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  857. set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
  858. c->x86_max_cores = intel_num_cpu_cores(c);
  859. srat_detect_node();
  860. }
  861. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  862. {
  863. char *v = c->x86_vendor_id;
  864. if (!strcmp(v, "AuthenticAMD"))
  865. c->x86_vendor = X86_VENDOR_AMD;
  866. else if (!strcmp(v, "GenuineIntel"))
  867. c->x86_vendor = X86_VENDOR_INTEL;
  868. else
  869. c->x86_vendor = X86_VENDOR_UNKNOWN;
  870. }
  871. struct cpu_model_info {
  872. int vendor;
  873. int family;
  874. char *model_names[16];
  875. };
  876. /* Do some early cpuid on the boot CPU to get some parameter that are
  877. needed before check_bugs. Everything advanced is in identify_cpu
  878. below. */
  879. void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  880. {
  881. u32 tfms;
  882. c->loops_per_jiffy = loops_per_jiffy;
  883. c->x86_cache_size = -1;
  884. c->x86_vendor = X86_VENDOR_UNKNOWN;
  885. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  886. c->x86_vendor_id[0] = '\0'; /* Unset */
  887. c->x86_model_id[0] = '\0'; /* Unset */
  888. c->x86_clflush_size = 64;
  889. c->x86_cache_alignment = c->x86_clflush_size;
  890. c->x86_max_cores = 1;
  891. c->extended_cpuid_level = 0;
  892. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  893. /* Get vendor name */
  894. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  895. (unsigned int *)&c->x86_vendor_id[0],
  896. (unsigned int *)&c->x86_vendor_id[8],
  897. (unsigned int *)&c->x86_vendor_id[4]);
  898. get_cpu_vendor(c);
  899. /* Initialize the standard set of capabilities */
  900. /* Note that the vendor-specific code below might override */
  901. /* Intel-defined flags: level 0x00000001 */
  902. if (c->cpuid_level >= 0x00000001) {
  903. __u32 misc;
  904. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  905. &c->x86_capability[0]);
  906. c->x86 = (tfms >> 8) & 0xf;
  907. c->x86_model = (tfms >> 4) & 0xf;
  908. c->x86_mask = tfms & 0xf;
  909. if (c->x86 == 0xf)
  910. c->x86 += (tfms >> 20) & 0xff;
  911. if (c->x86 >= 0x6)
  912. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  913. if (c->x86_capability[0] & (1<<19))
  914. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  915. } else {
  916. /* Have CPUID level 0 only - unheard of */
  917. c->x86 = 4;
  918. }
  919. #ifdef CONFIG_SMP
  920. c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
  921. #endif
  922. }
  923. /*
  924. * This does the hard work of actually picking apart the CPU stuff...
  925. */
  926. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  927. {
  928. int i;
  929. u32 xlvl;
  930. early_identify_cpu(c);
  931. /* AMD-defined flags: level 0x80000001 */
  932. xlvl = cpuid_eax(0x80000000);
  933. c->extended_cpuid_level = xlvl;
  934. if ((xlvl & 0xffff0000) == 0x80000000) {
  935. if (xlvl >= 0x80000001) {
  936. c->x86_capability[1] = cpuid_edx(0x80000001);
  937. c->x86_capability[6] = cpuid_ecx(0x80000001);
  938. }
  939. if (xlvl >= 0x80000004)
  940. get_model_name(c); /* Default name */
  941. }
  942. /* Transmeta-defined flags: level 0x80860001 */
  943. xlvl = cpuid_eax(0x80860000);
  944. if ((xlvl & 0xffff0000) == 0x80860000) {
  945. /* Don't set x86_cpuid_level here for now to not confuse. */
  946. if (xlvl >= 0x80860001)
  947. c->x86_capability[2] = cpuid_edx(0x80860001);
  948. }
  949. c->apicid = phys_pkg_id(0);
  950. /*
  951. * Vendor-specific initialization. In this section we
  952. * canonicalize the feature flags, meaning if there are
  953. * features a certain CPU supports which CPUID doesn't
  954. * tell us, CPUID claiming incorrect flags, or other bugs,
  955. * we handle them here.
  956. *
  957. * At the end of this section, c->x86_capability better
  958. * indicate the features this CPU genuinely supports!
  959. */
  960. switch (c->x86_vendor) {
  961. case X86_VENDOR_AMD:
  962. init_amd(c);
  963. break;
  964. case X86_VENDOR_INTEL:
  965. init_intel(c);
  966. break;
  967. case X86_VENDOR_UNKNOWN:
  968. default:
  969. display_cacheinfo(c);
  970. break;
  971. }
  972. select_idle_routine(c);
  973. detect_ht(c);
  974. /*
  975. * On SMP, boot_cpu_data holds the common feature set between
  976. * all CPUs; so make sure that we indicate which features are
  977. * common between the CPUs. The first time this routine gets
  978. * executed, c == &boot_cpu_data.
  979. */
  980. if (c != &boot_cpu_data) {
  981. /* AND the already accumulated flags with these */
  982. for (i = 0 ; i < NCAPINTS ; i++)
  983. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  984. }
  985. #ifdef CONFIG_X86_MCE
  986. mcheck_init(c);
  987. #endif
  988. if (c == &boot_cpu_data)
  989. mtrr_bp_init();
  990. else
  991. mtrr_ap_init();
  992. #ifdef CONFIG_NUMA
  993. numa_add_cpu(smp_processor_id());
  994. #endif
  995. }
  996. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  997. {
  998. if (c->x86_model_id[0])
  999. printk("%s", c->x86_model_id);
  1000. if (c->x86_mask || c->cpuid_level >= 0)
  1001. printk(" stepping %02x\n", c->x86_mask);
  1002. else
  1003. printk("\n");
  1004. }
  1005. /*
  1006. * Get CPU information for use by the procfs.
  1007. */
  1008. static int show_cpuinfo(struct seq_file *m, void *v)
  1009. {
  1010. struct cpuinfo_x86 *c = v;
  1011. /*
  1012. * These flag bits must match the definitions in <asm/cpufeature.h>.
  1013. * NULL means this bit is undefined or reserved; either way it doesn't
  1014. * have meaning as far as Linux is concerned. Note that it's important
  1015. * to realize there is a difference between this table and CPUID -- if
  1016. * applications want to get the raw CPUID data, they should access
  1017. * /dev/cpu/<cpu_nr>/cpuid instead.
  1018. */
  1019. static char *x86_cap_flags[] = {
  1020. /* Intel-defined */
  1021. "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
  1022. "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
  1023. "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
  1024. "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", NULL,
  1025. /* AMD-defined */
  1026. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1027. NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
  1028. NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
  1029. NULL, "fxsr_opt", NULL, "rdtscp", NULL, "lm", "3dnowext", "3dnow",
  1030. /* Transmeta-defined */
  1031. "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
  1032. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1033. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1034. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1035. /* Other (Linux-defined) */
  1036. "cxmmx", NULL, "cyrix_arr", "centaur_mcr", NULL,
  1037. "constant_tsc", NULL, NULL,
  1038. "up", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1039. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1040. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1041. /* Intel-defined (#2) */
  1042. "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
  1043. "tm2", NULL, "cid", NULL, NULL, "cx16", "xtpr", NULL,
  1044. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1045. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1046. /* VIA/Cyrix/Centaur-defined */
  1047. NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
  1048. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1049. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1050. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1051. /* AMD-defined (#2) */
  1052. "lahf_lm", "cmp_legacy", "svm", NULL, "cr8_legacy", NULL, NULL, NULL,
  1053. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1054. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1055. NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
  1056. };
  1057. static char *x86_power_flags[] = {
  1058. "ts", /* temperature sensor */
  1059. "fid", /* frequency id control */
  1060. "vid", /* voltage id control */
  1061. "ttp", /* thermal trip */
  1062. "tm",
  1063. "stc",
  1064. NULL,
  1065. /* nothing */ /* constant_tsc - moved to flags */
  1066. };
  1067. #ifdef CONFIG_SMP
  1068. if (!cpu_online(c-cpu_data))
  1069. return 0;
  1070. #endif
  1071. seq_printf(m,"processor\t: %u\n"
  1072. "vendor_id\t: %s\n"
  1073. "cpu family\t: %d\n"
  1074. "model\t\t: %d\n"
  1075. "model name\t: %s\n",
  1076. (unsigned)(c-cpu_data),
  1077. c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
  1078. c->x86,
  1079. (int)c->x86_model,
  1080. c->x86_model_id[0] ? c->x86_model_id : "unknown");
  1081. if (c->x86_mask || c->cpuid_level >= 0)
  1082. seq_printf(m, "stepping\t: %d\n", c->x86_mask);
  1083. else
  1084. seq_printf(m, "stepping\t: unknown\n");
  1085. if (cpu_has(c,X86_FEATURE_TSC)) {
  1086. unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
  1087. if (!freq)
  1088. freq = cpu_khz;
  1089. seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
  1090. freq / 1000, (freq % 1000));
  1091. }
  1092. /* Cache size */
  1093. if (c->x86_cache_size >= 0)
  1094. seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
  1095. #ifdef CONFIG_SMP
  1096. if (smp_num_siblings * c->x86_max_cores > 1) {
  1097. int cpu = c - cpu_data;
  1098. seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
  1099. seq_printf(m, "siblings\t: %d\n", cpus_weight(cpu_core_map[cpu]));
  1100. seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
  1101. seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
  1102. }
  1103. #endif
  1104. seq_printf(m,
  1105. "fpu\t\t: yes\n"
  1106. "fpu_exception\t: yes\n"
  1107. "cpuid level\t: %d\n"
  1108. "wp\t\t: yes\n"
  1109. "flags\t\t:",
  1110. c->cpuid_level);
  1111. {
  1112. int i;
  1113. for ( i = 0 ; i < 32*NCAPINTS ; i++ )
  1114. if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
  1115. seq_printf(m, " %s", x86_cap_flags[i]);
  1116. }
  1117. seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
  1118. c->loops_per_jiffy/(500000/HZ),
  1119. (c->loops_per_jiffy/(5000/HZ)) % 100);
  1120. if (c->x86_tlbsize > 0)
  1121. seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
  1122. seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
  1123. seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
  1124. seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
  1125. c->x86_phys_bits, c->x86_virt_bits);
  1126. seq_printf(m, "power management:");
  1127. {
  1128. unsigned i;
  1129. for (i = 0; i < 32; i++)
  1130. if (c->x86_power & (1 << i)) {
  1131. if (i < ARRAY_SIZE(x86_power_flags) &&
  1132. x86_power_flags[i])
  1133. seq_printf(m, "%s%s",
  1134. x86_power_flags[i][0]?" ":"",
  1135. x86_power_flags[i]);
  1136. else
  1137. seq_printf(m, " [%d]", i);
  1138. }
  1139. }
  1140. seq_printf(m, "\n\n");
  1141. return 0;
  1142. }
  1143. static void *c_start(struct seq_file *m, loff_t *pos)
  1144. {
  1145. return *pos < NR_CPUS ? cpu_data + *pos : NULL;
  1146. }
  1147. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  1148. {
  1149. ++*pos;
  1150. return c_start(m, pos);
  1151. }
  1152. static void c_stop(struct seq_file *m, void *v)
  1153. {
  1154. }
  1155. struct seq_operations cpuinfo_op = {
  1156. .start =c_start,
  1157. .next = c_next,
  1158. .stop = c_stop,
  1159. .show = show_cpuinfo,
  1160. };
  1161. #if defined(CONFIG_INPUT_PCSPKR) || defined(CONFIG_INPUT_PCSPKR_MODULE)
  1162. #include <linux/platform_device.h>
  1163. static __init int add_pcspkr(void)
  1164. {
  1165. struct platform_device *pd;
  1166. int ret;
  1167. pd = platform_device_alloc("pcspkr", -1);
  1168. if (!pd)
  1169. return -ENOMEM;
  1170. ret = platform_device_add(pd);
  1171. if (ret)
  1172. platform_device_put(pd);
  1173. return ret;
  1174. }
  1175. device_initcall(add_pcspkr);
  1176. #endif