dss.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern unsigned int dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum omap_burst_size {
  90. OMAP_DSS_BURST_4x32 = 0,
  91. OMAP_DSS_BURST_8x32 = 1,
  92. OMAP_DSS_BURST_16x32 = 2,
  93. };
  94. enum omap_parallel_interface_mode {
  95. OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
  96. OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
  97. OMAP_DSS_PARALLELMODE_DSI,
  98. };
  99. enum dss_clock {
  100. DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
  101. DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
  102. DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
  103. DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
  104. DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
  105. };
  106. enum dss_clk_source {
  107. DSS_SRC_DSI1_PLL_FCLK,
  108. DSS_SRC_DSI2_PLL_FCLK,
  109. DSS_SRC_DSS1_ALWON_FCLK,
  110. };
  111. struct dss_clock_info {
  112. /* rates that we get with dividers below */
  113. unsigned long fck;
  114. /* dividers */
  115. u16 fck_div;
  116. };
  117. struct dispc_clock_info {
  118. /* rates that we get with dividers below */
  119. unsigned long lck;
  120. unsigned long pck;
  121. /* dividers */
  122. u16 lck_div;
  123. u16 pck_div;
  124. };
  125. struct dsi_clock_info {
  126. /* rates that we get with dividers below */
  127. unsigned long fint;
  128. unsigned long clkin4ddr;
  129. unsigned long clkin;
  130. unsigned long dsi1_pll_fclk;
  131. unsigned long dsi2_pll_fclk;
  132. unsigned long lp_clk;
  133. /* dividers */
  134. u16 regn;
  135. u16 regm;
  136. u16 regm3;
  137. u16 regm4;
  138. u16 lp_clk_div;
  139. u8 highfreq;
  140. bool use_dss2_fck;
  141. };
  142. struct seq_file;
  143. struct platform_device;
  144. /* core */
  145. struct bus_type *dss_get_bus(void);
  146. struct regulator *dss_get_vdds_dsi(void);
  147. struct regulator *dss_get_vdds_sdi(void);
  148. /* display */
  149. int dss_suspend_all_devices(void);
  150. int dss_resume_all_devices(void);
  151. void dss_disable_all_devices(void);
  152. void dss_init_device(struct platform_device *pdev,
  153. struct omap_dss_device *dssdev);
  154. void dss_uninit_device(struct platform_device *pdev,
  155. struct omap_dss_device *dssdev);
  156. bool dss_use_replication(struct omap_dss_device *dssdev,
  157. enum omap_color_mode mode);
  158. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  159. u32 fifo_size, enum omap_burst_size *burst_size,
  160. u32 *fifo_low, u32 *fifo_high);
  161. /* manager */
  162. int dss_init_overlay_managers(struct platform_device *pdev);
  163. void dss_uninit_overlay_managers(struct platform_device *pdev);
  164. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  165. void dss_setup_partial_planes(struct omap_dss_device *dssdev,
  166. u16 *x, u16 *y, u16 *w, u16 *h,
  167. bool enlarge_update_area);
  168. void dss_start_update(struct omap_dss_device *dssdev);
  169. /* overlay */
  170. void dss_init_overlays(struct platform_device *pdev);
  171. void dss_uninit_overlays(struct platform_device *pdev);
  172. int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
  173. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  174. #ifdef L4_EXAMPLE
  175. void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
  176. #endif
  177. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  178. /* DSS */
  179. int dss_init_platform_driver(void);
  180. void dss_uninit_platform_driver(void);
  181. void dss_save_context(void);
  182. void dss_restore_context(void);
  183. void dss_clk_enable(enum dss_clock clks);
  184. void dss_clk_disable(enum dss_clock clks);
  185. unsigned long dss_clk_get_rate(enum dss_clock clk);
  186. int dss_need_ctx_restore(void);
  187. void dss_dump_clocks(struct seq_file *s);
  188. void dss_dump_regs(struct seq_file *s);
  189. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  190. void dss_debug_dump_clocks(struct seq_file *s);
  191. #endif
  192. void dss_sdi_init(u8 datapairs);
  193. int dss_sdi_enable(void);
  194. void dss_sdi_disable(void);
  195. void dss_select_dispc_clk_source(enum dss_clk_source clk_src);
  196. void dss_select_dsi_clk_source(enum dss_clk_source clk_src);
  197. enum dss_clk_source dss_get_dispc_clk_source(void);
  198. enum dss_clk_source dss_get_dsi_clk_source(void);
  199. void dss_set_venc_output(enum omap_dss_venc_type type);
  200. void dss_set_dac_pwrdn_bgz(bool enable);
  201. unsigned long dss_get_dpll4_rate(void);
  202. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  203. int dss_set_clock_div(struct dss_clock_info *cinfo);
  204. int dss_get_clock_div(struct dss_clock_info *cinfo);
  205. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  206. struct dss_clock_info *dss_cinfo,
  207. struct dispc_clock_info *dispc_cinfo);
  208. /* SDI */
  209. #ifdef CONFIG_OMAP2_DSS_SDI
  210. int sdi_init(bool skip_init);
  211. void sdi_exit(void);
  212. int sdi_init_display(struct omap_dss_device *display);
  213. #else
  214. static inline int sdi_init(bool skip_init)
  215. {
  216. return 0;
  217. }
  218. static inline void sdi_exit(void)
  219. {
  220. }
  221. #endif
  222. /* DSI */
  223. #ifdef CONFIG_OMAP2_DSS_DSI
  224. int dsi_init_platform_driver(void);
  225. void dsi_uninit_platform_driver(void);
  226. void dsi_dump_clocks(struct seq_file *s);
  227. void dsi_dump_irqs(struct seq_file *s);
  228. void dsi_dump_regs(struct seq_file *s);
  229. void dsi_save_context(void);
  230. void dsi_restore_context(void);
  231. int dsi_init_display(struct omap_dss_device *display);
  232. void dsi_irq_handler(void);
  233. unsigned long dsi_get_dsi1_pll_rate(void);
  234. int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
  235. int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
  236. struct dsi_clock_info *cinfo,
  237. struct dispc_clock_info *dispc_cinfo);
  238. int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
  239. bool enable_hsdiv);
  240. void dsi_pll_uninit(void);
  241. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  242. u32 fifo_size, enum omap_burst_size *burst_size,
  243. u32 *fifo_low, u32 *fifo_high);
  244. void dsi_wait_dsi1_pll_active(void);
  245. void dsi_wait_dsi2_pll_active(void);
  246. #else
  247. static inline int dsi_init_platform_driver(void)
  248. {
  249. return 0;
  250. }
  251. static inline void dsi_uninit_platform_driver(void)
  252. {
  253. }
  254. static inline void dsi_wait_dsi1_pll_active(void)
  255. {
  256. }
  257. static inline void dsi_wait_dsi2_pll_active(void)
  258. {
  259. }
  260. #endif
  261. /* DPI */
  262. #ifdef CONFIG_OMAP2_DSS_DPI
  263. int dpi_init(struct platform_device *pdev);
  264. void dpi_exit(void);
  265. int dpi_init_display(struct omap_dss_device *dssdev);
  266. #else
  267. static inline int dpi_init(struct platform_device *pdev)
  268. {
  269. return 0;
  270. }
  271. static inline void dpi_exit(void)
  272. {
  273. }
  274. #endif
  275. /* DISPC */
  276. int dispc_init_platform_driver(void);
  277. void dispc_uninit_platform_driver(void);
  278. void dispc_dump_clocks(struct seq_file *s);
  279. void dispc_dump_irqs(struct seq_file *s);
  280. void dispc_dump_regs(struct seq_file *s);
  281. void dispc_irq_handler(void);
  282. void dispc_fake_vsync_irq(void);
  283. void dispc_save_context(void);
  284. void dispc_restore_context(void);
  285. void dispc_enable_sidle(void);
  286. void dispc_disable_sidle(void);
  287. void dispc_lcd_enable_signal_polarity(bool act_high);
  288. void dispc_lcd_enable_signal(bool enable);
  289. void dispc_pck_free_enable(bool enable);
  290. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
  291. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
  292. void dispc_set_digit_size(u16 width, u16 height);
  293. u32 dispc_get_plane_fifo_size(enum omap_plane plane);
  294. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
  295. void dispc_enable_fifomerge(bool enable);
  296. void dispc_set_burst_size(enum omap_plane plane,
  297. enum omap_burst_size burst_size);
  298. void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
  299. void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
  300. void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
  301. void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
  302. void dispc_set_channel_out(enum omap_plane plane,
  303. enum omap_channel channel_out);
  304. int dispc_setup_plane(enum omap_plane plane,
  305. u32 paddr, u16 screen_width,
  306. u16 pos_x, u16 pos_y,
  307. u16 width, u16 height,
  308. u16 out_width, u16 out_height,
  309. enum omap_color_mode color_mode,
  310. bool ilace,
  311. enum omap_dss_rotation_type rotation_type,
  312. u8 rotation, bool mirror,
  313. u8 global_alpha, u8 pre_mult_alpha,
  314. enum omap_channel channel);
  315. bool dispc_go_busy(enum omap_channel channel);
  316. void dispc_go(enum omap_channel channel);
  317. void dispc_enable_channel(enum omap_channel channel, bool enable);
  318. bool dispc_is_channel_enabled(enum omap_channel channel);
  319. int dispc_enable_plane(enum omap_plane plane, bool enable);
  320. void dispc_enable_replication(enum omap_plane plane, bool enable);
  321. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  322. enum omap_parallel_interface_mode mode);
  323. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  324. void dispc_set_lcd_display_type(enum omap_channel channel,
  325. enum omap_lcd_display_type type);
  326. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  327. void dispc_set_default_color(enum omap_channel channel, u32 color);
  328. u32 dispc_get_default_color(enum omap_channel channel);
  329. void dispc_set_trans_key(enum omap_channel ch,
  330. enum omap_dss_trans_key_type type,
  331. u32 trans_key);
  332. void dispc_get_trans_key(enum omap_channel ch,
  333. enum omap_dss_trans_key_type *type,
  334. u32 *trans_key);
  335. void dispc_enable_trans_key(enum omap_channel ch, bool enable);
  336. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
  337. bool dispc_trans_key_enabled(enum omap_channel ch);
  338. bool dispc_alpha_blending_enabled(enum omap_channel ch);
  339. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  340. void dispc_set_lcd_timings(enum omap_channel channel,
  341. struct omap_video_timings *timings);
  342. unsigned long dispc_fclk_rate(void);
  343. unsigned long dispc_lclk_rate(enum omap_channel channel);
  344. unsigned long dispc_pclk_rate(enum omap_channel channel);
  345. void dispc_set_pol_freq(enum omap_channel channel,
  346. enum omap_panel_config config, u8 acbi, u8 acb);
  347. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  348. struct dispc_clock_info *cinfo);
  349. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  350. struct dispc_clock_info *cinfo);
  351. int dispc_set_clock_div(enum omap_channel channel,
  352. struct dispc_clock_info *cinfo);
  353. int dispc_get_clock_div(enum omap_channel channel,
  354. struct dispc_clock_info *cinfo);
  355. /* VENC */
  356. #ifdef CONFIG_OMAP2_DSS_VENC
  357. int venc_init_platform_driver(void);
  358. void venc_uninit_platform_driver(void);
  359. void venc_dump_regs(struct seq_file *s);
  360. int venc_init_display(struct omap_dss_device *display);
  361. #else
  362. static inline int venc_init_platform_driver(void)
  363. {
  364. return 0;
  365. }
  366. static inline void venc_uninit_platform_driver(void)
  367. {
  368. }
  369. #endif
  370. /* RFBI */
  371. #ifdef CONFIG_OMAP2_DSS_RFBI
  372. int rfbi_init_platform_driver(void);
  373. void rfbi_uninit_platform_driver(void);
  374. void rfbi_dump_regs(struct seq_file *s);
  375. int rfbi_configure(int rfbi_module, int bpp, int lines);
  376. void rfbi_enable_rfbi(bool enable);
  377. void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  378. u16 height, void (callback)(void *data), void *data);
  379. void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
  380. unsigned long rfbi_get_max_tx_rate(void);
  381. int rfbi_init_display(struct omap_dss_device *display);
  382. #else
  383. static inline int rfbi_init_platform_driver(void)
  384. {
  385. return 0;
  386. }
  387. static inline void rfbi_uninit_platform_driver(void)
  388. {
  389. }
  390. #endif
  391. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  392. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  393. {
  394. int b;
  395. for (b = 0; b < 32; ++b) {
  396. if (irqstatus & (1 << b))
  397. irq_arr[b]++;
  398. }
  399. }
  400. #endif
  401. #endif