intel_ringbuffer.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static void
  35. render_ring_flush(struct drm_device *dev,
  36. struct intel_ring_buffer *ring,
  37. u32 invalidate_domains,
  38. u32 flush_domains)
  39. {
  40. #if WATCH_EXEC
  41. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  42. invalidate_domains, flush_domains);
  43. #endif
  44. u32 cmd;
  45. trace_i915_gem_request_flush(dev, ring->next_seqno,
  46. invalidate_domains, flush_domains);
  47. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  48. /*
  49. * read/write caches:
  50. *
  51. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  52. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  53. * also flushed at 2d versus 3d pipeline switches.
  54. *
  55. * read-only caches:
  56. *
  57. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  58. * MI_READ_FLUSH is set, and is always flushed on 965.
  59. *
  60. * I915_GEM_DOMAIN_COMMAND may not exist?
  61. *
  62. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  63. * invalidated when MI_EXE_FLUSH is set.
  64. *
  65. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  66. * invalidated with every MI_FLUSH.
  67. *
  68. * TLBs:
  69. *
  70. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  71. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  72. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  73. * are flushed at any MI_FLUSH.
  74. */
  75. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  76. if ((invalidate_domains|flush_domains) &
  77. I915_GEM_DOMAIN_RENDER)
  78. cmd &= ~MI_NO_WRITE_FLUSH;
  79. if (!IS_I965G(dev)) {
  80. /*
  81. * On the 965, the sampler cache always gets flushed
  82. * and this bit is reserved.
  83. */
  84. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  85. cmd |= MI_READ_FLUSH;
  86. }
  87. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  88. cmd |= MI_EXE_FLUSH;
  89. #if WATCH_EXEC
  90. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  91. #endif
  92. intel_ring_begin(dev, ring, 8);
  93. intel_ring_emit(dev, ring, cmd);
  94. intel_ring_emit(dev, ring, MI_NOOP);
  95. intel_ring_advance(dev, ring);
  96. }
  97. }
  98. static unsigned int render_ring_get_head(struct drm_device *dev,
  99. struct intel_ring_buffer *ring)
  100. {
  101. drm_i915_private_t *dev_priv = dev->dev_private;
  102. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  103. }
  104. static unsigned int render_ring_get_tail(struct drm_device *dev,
  105. struct intel_ring_buffer *ring)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  109. }
  110. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  111. struct intel_ring_buffer *ring)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  115. return I915_READ(acthd_reg);
  116. }
  117. static void render_ring_advance_ring(struct drm_device *dev,
  118. struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = dev->dev_private;
  121. I915_WRITE(PRB0_TAIL, ring->tail);
  122. }
  123. static int init_ring_common(struct drm_device *dev,
  124. struct intel_ring_buffer *ring)
  125. {
  126. u32 head;
  127. drm_i915_private_t *dev_priv = dev->dev_private;
  128. struct drm_i915_gem_object *obj_priv;
  129. obj_priv = to_intel_bo(ring->gem_object);
  130. /* Stop the ring if it's running. */
  131. I915_WRITE(ring->regs.ctl, 0);
  132. I915_WRITE(ring->regs.head, 0);
  133. I915_WRITE(ring->regs.tail, 0);
  134. /* Initialize the ring. */
  135. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  136. head = ring->get_head(dev, ring);
  137. /* G45 ring initialization fails to reset head to zero */
  138. if (head != 0) {
  139. DRM_ERROR("%s head not reset to zero "
  140. "ctl %08x head %08x tail %08x start %08x\n",
  141. ring->name,
  142. I915_READ(ring->regs.ctl),
  143. I915_READ(ring->regs.head),
  144. I915_READ(ring->regs.tail),
  145. I915_READ(ring->regs.start));
  146. I915_WRITE(ring->regs.head, 0);
  147. DRM_ERROR("%s head forced to zero "
  148. "ctl %08x head %08x tail %08x start %08x\n",
  149. ring->name,
  150. I915_READ(ring->regs.ctl),
  151. I915_READ(ring->regs.head),
  152. I915_READ(ring->regs.tail),
  153. I915_READ(ring->regs.start));
  154. }
  155. I915_WRITE(ring->regs.ctl,
  156. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  157. | RING_NO_REPORT | RING_VALID);
  158. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  159. /* If the head is still not zero, the ring is dead */
  160. if (head != 0) {
  161. DRM_ERROR("%s initialization failed "
  162. "ctl %08x head %08x tail %08x start %08x\n",
  163. ring->name,
  164. I915_READ(ring->regs.ctl),
  165. I915_READ(ring->regs.head),
  166. I915_READ(ring->regs.tail),
  167. I915_READ(ring->regs.start));
  168. return -EIO;
  169. }
  170. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  171. i915_kernel_lost_context(dev);
  172. else {
  173. ring->head = ring->get_head(dev, ring);
  174. ring->tail = ring->get_tail(dev, ring);
  175. ring->space = ring->head - (ring->tail + 8);
  176. if (ring->space < 0)
  177. ring->space += ring->size;
  178. }
  179. return 0;
  180. }
  181. static int init_render_ring(struct drm_device *dev,
  182. struct intel_ring_buffer *ring)
  183. {
  184. drm_i915_private_t *dev_priv = dev->dev_private;
  185. int ret = init_ring_common(dev, ring);
  186. if (IS_I9XX(dev) && !IS_GEN3(dev)) {
  187. I915_WRITE(MI_MODE,
  188. (VS_TIMER_DISPATCH) << 16 | VS_TIMER_DISPATCH);
  189. }
  190. return ret;
  191. }
  192. #define PIPE_CONTROL_FLUSH(addr) \
  193. do { \
  194. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  195. PIPE_CONTROL_DEPTH_STALL); \
  196. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  197. OUT_RING(0); \
  198. OUT_RING(0); \
  199. } while (0)
  200. /**
  201. * Creates a new sequence number, emitting a write of it to the status page
  202. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  203. *
  204. * Must be called with struct_lock held.
  205. *
  206. * Returned sequence numbers are nonzero on success.
  207. */
  208. static u32
  209. render_ring_add_request(struct drm_device *dev,
  210. struct intel_ring_buffer *ring,
  211. struct drm_file *file_priv,
  212. u32 flush_domains)
  213. {
  214. u32 seqno;
  215. drm_i915_private_t *dev_priv = dev->dev_private;
  216. seqno = intel_ring_get_seqno(dev, ring);
  217. if (HAS_PIPE_CONTROL(dev)) {
  218. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  219. /*
  220. * Workaround qword write incoherence by flushing the
  221. * PIPE_NOTIFY buffers out to memory before requesting
  222. * an interrupt.
  223. */
  224. BEGIN_LP_RING(32);
  225. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  226. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  227. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  228. OUT_RING(seqno);
  229. OUT_RING(0);
  230. PIPE_CONTROL_FLUSH(scratch_addr);
  231. scratch_addr += 128; /* write to separate cachelines */
  232. PIPE_CONTROL_FLUSH(scratch_addr);
  233. scratch_addr += 128;
  234. PIPE_CONTROL_FLUSH(scratch_addr);
  235. scratch_addr += 128;
  236. PIPE_CONTROL_FLUSH(scratch_addr);
  237. scratch_addr += 128;
  238. PIPE_CONTROL_FLUSH(scratch_addr);
  239. scratch_addr += 128;
  240. PIPE_CONTROL_FLUSH(scratch_addr);
  241. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  242. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  243. PIPE_CONTROL_NOTIFY);
  244. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  245. OUT_RING(seqno);
  246. OUT_RING(0);
  247. ADVANCE_LP_RING();
  248. } else {
  249. BEGIN_LP_RING(4);
  250. OUT_RING(MI_STORE_DWORD_INDEX);
  251. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  252. OUT_RING(seqno);
  253. OUT_RING(MI_USER_INTERRUPT);
  254. ADVANCE_LP_RING();
  255. }
  256. return seqno;
  257. }
  258. static u32
  259. render_ring_get_gem_seqno(struct drm_device *dev,
  260. struct intel_ring_buffer *ring)
  261. {
  262. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  263. if (HAS_PIPE_CONTROL(dev))
  264. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  265. else
  266. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  267. }
  268. static void
  269. render_ring_get_user_irq(struct drm_device *dev,
  270. struct intel_ring_buffer *ring)
  271. {
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. unsigned long irqflags;
  274. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  275. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  276. if (HAS_PCH_SPLIT(dev))
  277. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  278. else
  279. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  280. }
  281. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  282. }
  283. static void
  284. render_ring_put_user_irq(struct drm_device *dev,
  285. struct intel_ring_buffer *ring)
  286. {
  287. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  288. unsigned long irqflags;
  289. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  290. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  291. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  292. if (HAS_PCH_SPLIT(dev))
  293. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  294. else
  295. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  296. }
  297. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  298. }
  299. static void render_setup_status_page(struct drm_device *dev,
  300. struct intel_ring_buffer *ring)
  301. {
  302. drm_i915_private_t *dev_priv = dev->dev_private;
  303. if (IS_GEN6(dev)) {
  304. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  305. I915_READ(HWS_PGA_GEN6); /* posting read */
  306. } else {
  307. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  308. I915_READ(HWS_PGA); /* posting read */
  309. }
  310. }
  311. static int
  312. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  313. struct intel_ring_buffer *ring,
  314. struct drm_i915_gem_execbuffer2 *exec,
  315. struct drm_clip_rect *cliprects,
  316. uint64_t exec_offset)
  317. {
  318. drm_i915_private_t *dev_priv = dev->dev_private;
  319. int nbox = exec->num_cliprects;
  320. int i = 0, count;
  321. uint32_t exec_start, exec_len;
  322. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  323. exec_len = (uint32_t) exec->batch_len;
  324. trace_i915_gem_request_submit(dev, dev_priv->mm.next_gem_seqno + 1);
  325. count = nbox ? nbox : 1;
  326. for (i = 0; i < count; i++) {
  327. if (i < nbox) {
  328. int ret = i915_emit_box(dev, cliprects, i,
  329. exec->DR1, exec->DR4);
  330. if (ret)
  331. return ret;
  332. }
  333. if (IS_I830(dev) || IS_845G(dev)) {
  334. intel_ring_begin(dev, ring, 4);
  335. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  336. intel_ring_emit(dev, ring,
  337. exec_start | MI_BATCH_NON_SECURE);
  338. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  339. intel_ring_emit(dev, ring, 0);
  340. } else {
  341. intel_ring_begin(dev, ring, 4);
  342. if (IS_I965G(dev)) {
  343. intel_ring_emit(dev, ring,
  344. MI_BATCH_BUFFER_START | (2 << 6)
  345. | MI_BATCH_NON_SECURE_I965);
  346. intel_ring_emit(dev, ring, exec_start);
  347. } else {
  348. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  349. | (2 << 6));
  350. intel_ring_emit(dev, ring, exec_start |
  351. MI_BATCH_NON_SECURE);
  352. }
  353. }
  354. intel_ring_advance(dev, ring);
  355. }
  356. /* XXX breadcrumb */
  357. return 0;
  358. }
  359. static void cleanup_status_page(struct drm_device *dev,
  360. struct intel_ring_buffer *ring)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_gem_object *obj;
  364. struct drm_i915_gem_object *obj_priv;
  365. obj = ring->status_page.obj;
  366. if (obj == NULL)
  367. return;
  368. obj_priv = to_intel_bo(obj);
  369. kunmap(obj_priv->pages[0]);
  370. i915_gem_object_unpin(obj);
  371. drm_gem_object_unreference(obj);
  372. ring->status_page.obj = NULL;
  373. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  374. }
  375. static int init_status_page(struct drm_device *dev,
  376. struct intel_ring_buffer *ring)
  377. {
  378. drm_i915_private_t *dev_priv = dev->dev_private;
  379. struct drm_gem_object *obj;
  380. struct drm_i915_gem_object *obj_priv;
  381. int ret;
  382. obj = i915_gem_alloc_object(dev, 4096);
  383. if (obj == NULL) {
  384. DRM_ERROR("Failed to allocate status page\n");
  385. ret = -ENOMEM;
  386. goto err;
  387. }
  388. obj_priv = to_intel_bo(obj);
  389. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  390. ret = i915_gem_object_pin(obj, 4096);
  391. if (ret != 0) {
  392. goto err_unref;
  393. }
  394. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  395. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  396. if (ring->status_page.page_addr == NULL) {
  397. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  398. goto err_unpin;
  399. }
  400. ring->status_page.obj = obj;
  401. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  402. ring->setup_status_page(dev, ring);
  403. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  404. ring->name, ring->status_page.gfx_addr);
  405. return 0;
  406. err_unpin:
  407. i915_gem_object_unpin(obj);
  408. err_unref:
  409. drm_gem_object_unreference(obj);
  410. err:
  411. return ret;
  412. }
  413. int intel_init_ring_buffer(struct drm_device *dev,
  414. struct intel_ring_buffer *ring)
  415. {
  416. int ret;
  417. struct drm_i915_gem_object *obj_priv;
  418. struct drm_gem_object *obj;
  419. ring->dev = dev;
  420. if (I915_NEED_GFX_HWS(dev)) {
  421. ret = init_status_page(dev, ring);
  422. if (ret)
  423. return ret;
  424. }
  425. obj = i915_gem_alloc_object(dev, ring->size);
  426. if (obj == NULL) {
  427. DRM_ERROR("Failed to allocate ringbuffer\n");
  428. ret = -ENOMEM;
  429. goto cleanup;
  430. }
  431. ring->gem_object = obj;
  432. ret = i915_gem_object_pin(obj, ring->alignment);
  433. if (ret != 0) {
  434. drm_gem_object_unreference(obj);
  435. goto cleanup;
  436. }
  437. obj_priv = to_intel_bo(obj);
  438. ring->map.size = ring->size;
  439. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  440. ring->map.type = 0;
  441. ring->map.flags = 0;
  442. ring->map.mtrr = 0;
  443. drm_core_ioremap_wc(&ring->map, dev);
  444. if (ring->map.handle == NULL) {
  445. DRM_ERROR("Failed to map ringbuffer.\n");
  446. i915_gem_object_unpin(obj);
  447. drm_gem_object_unreference(obj);
  448. ret = -EINVAL;
  449. goto cleanup;
  450. }
  451. ring->virtual_start = ring->map.handle;
  452. ret = ring->init(dev, ring);
  453. if (ret != 0) {
  454. intel_cleanup_ring_buffer(dev, ring);
  455. return ret;
  456. }
  457. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  458. i915_kernel_lost_context(dev);
  459. else {
  460. ring->head = ring->get_head(dev, ring);
  461. ring->tail = ring->get_tail(dev, ring);
  462. ring->space = ring->head - (ring->tail + 8);
  463. if (ring->space < 0)
  464. ring->space += ring->size;
  465. }
  466. INIT_LIST_HEAD(&ring->active_list);
  467. INIT_LIST_HEAD(&ring->request_list);
  468. return ret;
  469. cleanup:
  470. cleanup_status_page(dev, ring);
  471. return ret;
  472. }
  473. void intel_cleanup_ring_buffer(struct drm_device *dev,
  474. struct intel_ring_buffer *ring)
  475. {
  476. if (ring->gem_object == NULL)
  477. return;
  478. drm_core_ioremapfree(&ring->map, dev);
  479. i915_gem_object_unpin(ring->gem_object);
  480. drm_gem_object_unreference(ring->gem_object);
  481. ring->gem_object = NULL;
  482. cleanup_status_page(dev, ring);
  483. }
  484. int intel_wrap_ring_buffer(struct drm_device *dev,
  485. struct intel_ring_buffer *ring)
  486. {
  487. unsigned int *virt;
  488. int rem;
  489. rem = ring->size - ring->tail;
  490. if (ring->space < rem) {
  491. int ret = intel_wait_ring_buffer(dev, ring, rem);
  492. if (ret)
  493. return ret;
  494. }
  495. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  496. rem /= 4;
  497. while (rem--)
  498. *virt++ = MI_NOOP;
  499. ring->tail = 0;
  500. return 0;
  501. }
  502. int intel_wait_ring_buffer(struct drm_device *dev,
  503. struct intel_ring_buffer *ring, int n)
  504. {
  505. unsigned long end;
  506. trace_i915_ring_wait_begin (dev);
  507. end = jiffies + 3 * HZ;
  508. do {
  509. ring->head = ring->get_head(dev, ring);
  510. ring->space = ring->head - (ring->tail + 8);
  511. if (ring->space < 0)
  512. ring->space += ring->size;
  513. if (ring->space >= n) {
  514. trace_i915_ring_wait_end (dev);
  515. return 0;
  516. }
  517. if (dev->primary->master) {
  518. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  519. if (master_priv->sarea_priv)
  520. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  521. }
  522. yield();
  523. } while (!time_after(jiffies, end));
  524. trace_i915_ring_wait_end (dev);
  525. return -EBUSY;
  526. }
  527. void intel_ring_begin(struct drm_device *dev,
  528. struct intel_ring_buffer *ring, int n)
  529. {
  530. if (unlikely(ring->tail + n > ring->size))
  531. intel_wrap_ring_buffer(dev, ring);
  532. if (unlikely(ring->space < n))
  533. intel_wait_ring_buffer(dev, ring, n);
  534. }
  535. void intel_ring_emit(struct drm_device *dev,
  536. struct intel_ring_buffer *ring, unsigned int data)
  537. {
  538. unsigned int *virt = ring->virtual_start + ring->tail;
  539. *virt = data;
  540. ring->tail += 4;
  541. ring->tail &= ring->size - 1;
  542. ring->space -= 4;
  543. }
  544. void intel_ring_advance(struct drm_device *dev,
  545. struct intel_ring_buffer *ring)
  546. {
  547. ring->advance_ring(dev, ring);
  548. }
  549. void intel_fill_struct(struct drm_device *dev,
  550. struct intel_ring_buffer *ring,
  551. void *data,
  552. unsigned int len)
  553. {
  554. unsigned int *virt = ring->virtual_start + ring->tail;
  555. BUG_ON((len&~(4-1)) != 0);
  556. intel_ring_begin(dev, ring, len);
  557. memcpy(virt, data, len);
  558. ring->tail += len;
  559. ring->tail &= ring->size - 1;
  560. ring->space -= len;
  561. intel_ring_advance(dev, ring);
  562. }
  563. u32 intel_ring_get_seqno(struct drm_device *dev,
  564. struct intel_ring_buffer *ring)
  565. {
  566. u32 seqno;
  567. seqno = ring->next_seqno;
  568. /* reserve 0 for non-seqno */
  569. if (++ring->next_seqno == 0)
  570. ring->next_seqno = 1;
  571. return seqno;
  572. }
  573. struct intel_ring_buffer render_ring = {
  574. .name = "render ring",
  575. .regs = {
  576. .ctl = PRB0_CTL,
  577. .head = PRB0_HEAD,
  578. .tail = PRB0_TAIL,
  579. .start = PRB0_START
  580. },
  581. .ring_flag = I915_EXEC_RENDER,
  582. .size = 32 * PAGE_SIZE,
  583. .alignment = PAGE_SIZE,
  584. .virtual_start = NULL,
  585. .dev = NULL,
  586. .gem_object = NULL,
  587. .head = 0,
  588. .tail = 0,
  589. .space = 0,
  590. .next_seqno = 1,
  591. .user_irq_refcount = 0,
  592. .irq_gem_seqno = 0,
  593. .waiting_gem_seqno = 0,
  594. .setup_status_page = render_setup_status_page,
  595. .init = init_render_ring,
  596. .get_head = render_ring_get_head,
  597. .get_tail = render_ring_get_tail,
  598. .get_active_head = render_ring_get_active_head,
  599. .advance_ring = render_ring_advance_ring,
  600. .flush = render_ring_flush,
  601. .add_request = render_ring_add_request,
  602. .get_gem_seqno = render_ring_get_gem_seqno,
  603. .user_irq_get = render_ring_get_user_irq,
  604. .user_irq_put = render_ring_put_user_irq,
  605. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  606. .status_page = {NULL, 0, NULL},
  607. .map = {0,}
  608. };