intel_overlay.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IRONLAKE(dev) && !IS_GEN6(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. if (OVERLAY_NONPHYSICAL(overlay->dev))
  186. io_mapping_unmap_atomic(overlay->virt_addr);
  187. overlay->virt_addr = NULL;
  188. return;
  189. }
  190. /* overlay needs to be disable in OCMD reg */
  191. static int intel_overlay_on(struct intel_overlay *overlay)
  192. {
  193. struct drm_device *dev = overlay->dev;
  194. int ret;
  195. BUG_ON(overlay->active);
  196. overlay->active = 1;
  197. overlay->hw_wedged = NEEDS_WAIT_FOR_FLIP;
  198. BEGIN_LP_RING(4);
  199. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  200. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  201. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  202. OUT_RING(MI_NOOP);
  203. ADVANCE_LP_RING();
  204. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  205. if (overlay->last_flip_req == 0)
  206. return -ENOMEM;
  207. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  208. if (ret != 0)
  209. return ret;
  210. overlay->hw_wedged = 0;
  211. overlay->last_flip_req = 0;
  212. return 0;
  213. }
  214. /* overlay needs to be enabled in OCMD reg */
  215. static void intel_overlay_continue(struct intel_overlay *overlay,
  216. bool load_polyphase_filter)
  217. {
  218. struct drm_device *dev = overlay->dev;
  219. drm_i915_private_t *dev_priv = dev->dev_private;
  220. u32 flip_addr = overlay->flip_addr;
  221. u32 tmp;
  222. BUG_ON(!overlay->active);
  223. if (load_polyphase_filter)
  224. flip_addr |= OFC_UPDATE;
  225. /* check for underruns */
  226. tmp = I915_READ(DOVSTA);
  227. if (tmp & (1 << 17))
  228. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  229. BEGIN_LP_RING(2);
  230. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  231. OUT_RING(flip_addr);
  232. ADVANCE_LP_RING();
  233. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  234. }
  235. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  236. {
  237. struct drm_device *dev = overlay->dev;
  238. drm_i915_private_t *dev_priv = dev->dev_private;
  239. int ret;
  240. u32 tmp;
  241. if (overlay->last_flip_req != 0) {
  242. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  243. if (ret == 0) {
  244. overlay->last_flip_req = 0;
  245. tmp = I915_READ(ISR);
  246. if (!(tmp & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT))
  247. return 0;
  248. }
  249. }
  250. /* synchronous slowpath */
  251. overlay->hw_wedged = RELEASE_OLD_VID;
  252. BEGIN_LP_RING(2);
  253. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  254. OUT_RING(MI_NOOP);
  255. ADVANCE_LP_RING();
  256. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  257. if (overlay->last_flip_req == 0)
  258. return -ENOMEM;
  259. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  260. if (ret != 0)
  261. return ret;
  262. overlay->hw_wedged = 0;
  263. overlay->last_flip_req = 0;
  264. return 0;
  265. }
  266. /* overlay needs to be disabled in OCMD reg */
  267. static int intel_overlay_off(struct intel_overlay *overlay)
  268. {
  269. u32 flip_addr = overlay->flip_addr;
  270. struct drm_device *dev = overlay->dev;
  271. int ret;
  272. BUG_ON(!overlay->active);
  273. /* According to intel docs the overlay hw may hang (when switching
  274. * off) without loading the filter coeffs. It is however unclear whether
  275. * this applies to the disabling of the overlay or to the switching off
  276. * of the hw. Do it in both cases */
  277. flip_addr |= OFC_UPDATE;
  278. /* wait for overlay to go idle */
  279. overlay->hw_wedged = SWITCH_OFF_STAGE_1;
  280. BEGIN_LP_RING(4);
  281. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  282. OUT_RING(flip_addr);
  283. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  284. OUT_RING(MI_NOOP);
  285. ADVANCE_LP_RING();
  286. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  287. if (overlay->last_flip_req == 0)
  288. return -ENOMEM;
  289. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  290. if (ret != 0)
  291. return ret;
  292. /* turn overlay off */
  293. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  294. BEGIN_LP_RING(4);
  295. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  296. OUT_RING(flip_addr);
  297. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  298. OUT_RING(MI_NOOP);
  299. ADVANCE_LP_RING();
  300. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  301. if (overlay->last_flip_req == 0)
  302. return -ENOMEM;
  303. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  304. if (ret != 0)
  305. return ret;
  306. overlay->hw_wedged = 0;
  307. overlay->last_flip_req = 0;
  308. return ret;
  309. }
  310. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  311. {
  312. struct drm_gem_object *obj;
  313. /* never have the overlay hw on without showing a frame */
  314. BUG_ON(!overlay->vid_bo);
  315. obj = &overlay->vid_bo->base;
  316. i915_gem_object_unpin(obj);
  317. drm_gem_object_unreference(obj);
  318. overlay->vid_bo = NULL;
  319. overlay->crtc->overlay = NULL;
  320. overlay->crtc = NULL;
  321. overlay->active = 0;
  322. }
  323. /* recover from an interruption due to a signal
  324. * We have to be careful not to repeat work forever an make forward progess. */
  325. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  326. int interruptible)
  327. {
  328. struct drm_device *dev = overlay->dev;
  329. struct drm_gem_object *obj;
  330. u32 flip_addr;
  331. int ret;
  332. if (overlay->hw_wedged == HW_WEDGED)
  333. return -EIO;
  334. if (overlay->last_flip_req == 0) {
  335. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  336. if (overlay->last_flip_req == 0)
  337. return -ENOMEM;
  338. }
  339. ret = i915_do_wait_request(dev, overlay->last_flip_req, interruptible);
  340. if (ret != 0)
  341. return ret;
  342. switch (overlay->hw_wedged) {
  343. case RELEASE_OLD_VID:
  344. obj = &overlay->old_vid_bo->base;
  345. i915_gem_object_unpin(obj);
  346. drm_gem_object_unreference(obj);
  347. overlay->old_vid_bo = NULL;
  348. break;
  349. case SWITCH_OFF_STAGE_1:
  350. flip_addr = overlay->flip_addr;
  351. flip_addr |= OFC_UPDATE;
  352. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  353. BEGIN_LP_RING(4);
  354. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  355. OUT_RING(flip_addr);
  356. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  357. OUT_RING(MI_NOOP);
  358. ADVANCE_LP_RING();
  359. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  360. if (overlay->last_flip_req == 0)
  361. return -ENOMEM;
  362. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  363. interruptible);
  364. if (ret != 0)
  365. return ret;
  366. case SWITCH_OFF_STAGE_2:
  367. intel_overlay_off_tail(overlay);
  368. break;
  369. default:
  370. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  371. }
  372. overlay->hw_wedged = 0;
  373. overlay->last_flip_req = 0;
  374. return 0;
  375. }
  376. /* Wait for pending overlay flip and release old frame.
  377. * Needs to be called before the overlay register are changed
  378. * via intel_overlay_(un)map_regs_atomic */
  379. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  380. {
  381. int ret;
  382. struct drm_gem_object *obj;
  383. /* only wait if there is actually an old frame to release to
  384. * guarantee forward progress */
  385. if (!overlay->old_vid_bo)
  386. return 0;
  387. ret = intel_overlay_wait_flip(overlay);
  388. if (ret != 0)
  389. return ret;
  390. obj = &overlay->old_vid_bo->base;
  391. i915_gem_object_unpin(obj);
  392. drm_gem_object_unreference(obj);
  393. overlay->old_vid_bo = NULL;
  394. return 0;
  395. }
  396. struct put_image_params {
  397. int format;
  398. short dst_x;
  399. short dst_y;
  400. short dst_w;
  401. short dst_h;
  402. short src_w;
  403. short src_scan_h;
  404. short src_scan_w;
  405. short src_h;
  406. short stride_Y;
  407. short stride_UV;
  408. int offset_Y;
  409. int offset_U;
  410. int offset_V;
  411. };
  412. static int packed_depth_bytes(u32 format)
  413. {
  414. switch (format & I915_OVERLAY_DEPTH_MASK) {
  415. case I915_OVERLAY_YUV422:
  416. return 4;
  417. case I915_OVERLAY_YUV411:
  418. /* return 6; not implemented */
  419. default:
  420. return -EINVAL;
  421. }
  422. }
  423. static int packed_width_bytes(u32 format, short width)
  424. {
  425. switch (format & I915_OVERLAY_DEPTH_MASK) {
  426. case I915_OVERLAY_YUV422:
  427. return width << 1;
  428. default:
  429. return -EINVAL;
  430. }
  431. }
  432. static int uv_hsubsampling(u32 format)
  433. {
  434. switch (format & I915_OVERLAY_DEPTH_MASK) {
  435. case I915_OVERLAY_YUV422:
  436. case I915_OVERLAY_YUV420:
  437. return 2;
  438. case I915_OVERLAY_YUV411:
  439. case I915_OVERLAY_YUV410:
  440. return 4;
  441. default:
  442. return -EINVAL;
  443. }
  444. }
  445. static int uv_vsubsampling(u32 format)
  446. {
  447. switch (format & I915_OVERLAY_DEPTH_MASK) {
  448. case I915_OVERLAY_YUV420:
  449. case I915_OVERLAY_YUV410:
  450. return 2;
  451. case I915_OVERLAY_YUV422:
  452. case I915_OVERLAY_YUV411:
  453. return 1;
  454. default:
  455. return -EINVAL;
  456. }
  457. }
  458. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  459. {
  460. u32 mask, shift, ret;
  461. if (IS_I9XX(dev)) {
  462. mask = 0x3f;
  463. shift = 6;
  464. } else {
  465. mask = 0x1f;
  466. shift = 5;
  467. }
  468. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  469. if (IS_I9XX(dev))
  470. ret <<= 1;
  471. ret -=1;
  472. return ret << 2;
  473. }
  474. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  475. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  476. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  477. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  478. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  479. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  480. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  481. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  482. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  483. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  484. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  485. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  486. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  487. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  488. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  489. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  490. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  491. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  492. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  493. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  494. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  495. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  496. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  497. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  498. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  499. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  500. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  501. 0x3000, 0x0800, 0x3000};
  502. static void update_polyphase_filter(struct overlay_registers *regs)
  503. {
  504. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  505. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  506. }
  507. static bool update_scaling_factors(struct intel_overlay *overlay,
  508. struct overlay_registers *regs,
  509. struct put_image_params *params)
  510. {
  511. /* fixed point with a 12 bit shift */
  512. u32 xscale, yscale, xscale_UV, yscale_UV;
  513. #define FP_SHIFT 12
  514. #define FRACT_MASK 0xfff
  515. bool scale_changed = false;
  516. int uv_hscale = uv_hsubsampling(params->format);
  517. int uv_vscale = uv_vsubsampling(params->format);
  518. if (params->dst_w > 1)
  519. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  520. /(params->dst_w);
  521. else
  522. xscale = 1 << FP_SHIFT;
  523. if (params->dst_h > 1)
  524. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  525. /(params->dst_h);
  526. else
  527. yscale = 1 << FP_SHIFT;
  528. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  529. xscale_UV = xscale/uv_hscale;
  530. yscale_UV = yscale/uv_vscale;
  531. /* make the Y scale to UV scale ratio an exact multiply */
  532. xscale = xscale_UV * uv_hscale;
  533. yscale = yscale_UV * uv_vscale;
  534. /*} else {
  535. xscale_UV = 0;
  536. yscale_UV = 0;
  537. }*/
  538. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  539. scale_changed = true;
  540. overlay->old_xscale = xscale;
  541. overlay->old_yscale = yscale;
  542. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  543. | ((xscale >> FP_SHIFT) << 16)
  544. | ((xscale & FRACT_MASK) << 3);
  545. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  546. | ((xscale_UV >> FP_SHIFT) << 16)
  547. | ((xscale_UV & FRACT_MASK) << 3);
  548. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  549. | ((yscale_UV >> FP_SHIFT) << 0);
  550. if (scale_changed)
  551. update_polyphase_filter(regs);
  552. return scale_changed;
  553. }
  554. static void update_colorkey(struct intel_overlay *overlay,
  555. struct overlay_registers *regs)
  556. {
  557. u32 key = overlay->color_key;
  558. switch (overlay->crtc->base.fb->bits_per_pixel) {
  559. case 8:
  560. regs->DCLRKV = 0;
  561. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  562. case 16:
  563. if (overlay->crtc->base.fb->depth == 15) {
  564. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  565. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  566. } else {
  567. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  568. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  569. }
  570. case 24:
  571. case 32:
  572. regs->DCLRKV = key;
  573. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  574. }
  575. }
  576. static u32 overlay_cmd_reg(struct put_image_params *params)
  577. {
  578. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  579. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  580. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  581. case I915_OVERLAY_YUV422:
  582. cmd |= OCMD_YUV_422_PLANAR;
  583. break;
  584. case I915_OVERLAY_YUV420:
  585. cmd |= OCMD_YUV_420_PLANAR;
  586. break;
  587. case I915_OVERLAY_YUV411:
  588. case I915_OVERLAY_YUV410:
  589. cmd |= OCMD_YUV_410_PLANAR;
  590. break;
  591. }
  592. } else { /* YUV packed */
  593. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  594. case I915_OVERLAY_YUV422:
  595. cmd |= OCMD_YUV_422_PACKED;
  596. break;
  597. case I915_OVERLAY_YUV411:
  598. cmd |= OCMD_YUV_411_PACKED;
  599. break;
  600. }
  601. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  602. case I915_OVERLAY_NO_SWAP:
  603. break;
  604. case I915_OVERLAY_UV_SWAP:
  605. cmd |= OCMD_UV_SWAP;
  606. break;
  607. case I915_OVERLAY_Y_SWAP:
  608. cmd |= OCMD_Y_SWAP;
  609. break;
  610. case I915_OVERLAY_Y_AND_UV_SWAP:
  611. cmd |= OCMD_Y_AND_UV_SWAP;
  612. break;
  613. }
  614. }
  615. return cmd;
  616. }
  617. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  618. struct drm_gem_object *new_bo,
  619. struct put_image_params *params)
  620. {
  621. int ret, tmp_width;
  622. struct overlay_registers *regs;
  623. bool scale_changed = false;
  624. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  625. struct drm_device *dev = overlay->dev;
  626. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  627. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  628. BUG_ON(!overlay);
  629. ret = intel_overlay_release_old_vid(overlay);
  630. if (ret != 0)
  631. return ret;
  632. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  633. if (ret != 0)
  634. return ret;
  635. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  636. if (ret != 0)
  637. goto out_unpin;
  638. if (!overlay->active) {
  639. regs = intel_overlay_map_regs_atomic(overlay);
  640. if (!regs) {
  641. ret = -ENOMEM;
  642. goto out_unpin;
  643. }
  644. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  645. if (IS_I965GM(overlay->dev))
  646. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  647. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  648. OCONF_PIPE_A : OCONF_PIPE_B;
  649. intel_overlay_unmap_regs_atomic(overlay);
  650. ret = intel_overlay_on(overlay);
  651. if (ret != 0)
  652. goto out_unpin;
  653. }
  654. regs = intel_overlay_map_regs_atomic(overlay);
  655. if (!regs) {
  656. ret = -ENOMEM;
  657. goto out_unpin;
  658. }
  659. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  660. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  661. if (params->format & I915_OVERLAY_YUV_PACKED)
  662. tmp_width = packed_width_bytes(params->format, params->src_w);
  663. else
  664. tmp_width = params->src_w;
  665. regs->SWIDTH = params->src_w;
  666. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  667. params->offset_Y, tmp_width);
  668. regs->SHEIGHT = params->src_h;
  669. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  670. regs->OSTRIDE = params->stride_Y;
  671. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  672. int uv_hscale = uv_hsubsampling(params->format);
  673. int uv_vscale = uv_vsubsampling(params->format);
  674. u32 tmp_U, tmp_V;
  675. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  676. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  677. params->src_w/uv_hscale);
  678. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  679. params->src_w/uv_hscale);
  680. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  681. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  682. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  683. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  684. regs->OSTRIDE |= params->stride_UV << 16;
  685. }
  686. scale_changed = update_scaling_factors(overlay, regs, params);
  687. update_colorkey(overlay, regs);
  688. regs->OCMD = overlay_cmd_reg(params);
  689. intel_overlay_unmap_regs_atomic(overlay);
  690. intel_overlay_continue(overlay, scale_changed);
  691. overlay->old_vid_bo = overlay->vid_bo;
  692. overlay->vid_bo = to_intel_bo(new_bo);
  693. return 0;
  694. out_unpin:
  695. i915_gem_object_unpin(new_bo);
  696. return ret;
  697. }
  698. int intel_overlay_switch_off(struct intel_overlay *overlay)
  699. {
  700. int ret;
  701. struct overlay_registers *regs;
  702. struct drm_device *dev = overlay->dev;
  703. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  704. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  705. if (overlay->hw_wedged) {
  706. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  707. if (ret != 0)
  708. return ret;
  709. }
  710. if (!overlay->active)
  711. return 0;
  712. ret = intel_overlay_release_old_vid(overlay);
  713. if (ret != 0)
  714. return ret;
  715. regs = intel_overlay_map_regs_atomic(overlay);
  716. regs->OCMD = 0;
  717. intel_overlay_unmap_regs_atomic(overlay);
  718. ret = intel_overlay_off(overlay);
  719. if (ret != 0)
  720. return ret;
  721. intel_overlay_off_tail(overlay);
  722. return 0;
  723. }
  724. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  725. struct intel_crtc *crtc)
  726. {
  727. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  728. u32 pipeconf;
  729. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  730. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  731. return -EINVAL;
  732. pipeconf = I915_READ(pipeconf_reg);
  733. /* can't use the overlay with double wide pipe */
  734. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  735. return -EINVAL;
  736. return 0;
  737. }
  738. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  739. {
  740. struct drm_device *dev = overlay->dev;
  741. drm_i915_private_t *dev_priv = dev->dev_private;
  742. u32 ratio;
  743. u32 pfit_control = I915_READ(PFIT_CONTROL);
  744. /* XXX: This is not the same logic as in the xorg driver, but more in
  745. * line with the intel documentation for the i965 */
  746. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  747. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  748. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  749. ratio = I915_READ(PFIT_PGM_RATIOS);
  750. if (IS_I965G(dev))
  751. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  752. else
  753. ratio >>= PFIT_VERT_SCALE_SHIFT;
  754. }
  755. overlay->pfit_vscale_ratio = ratio;
  756. }
  757. static int check_overlay_dst(struct intel_overlay *overlay,
  758. struct drm_intel_overlay_put_image *rec)
  759. {
  760. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  761. if ((rec->dst_x < mode->crtc_hdisplay)
  762. && (rec->dst_x + rec->dst_width
  763. <= mode->crtc_hdisplay)
  764. && (rec->dst_y < mode->crtc_vdisplay)
  765. && (rec->dst_y + rec->dst_height
  766. <= mode->crtc_vdisplay))
  767. return 0;
  768. else
  769. return -EINVAL;
  770. }
  771. static int check_overlay_scaling(struct put_image_params *rec)
  772. {
  773. u32 tmp;
  774. /* downscaling limit is 8.0 */
  775. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  776. if (tmp > 7)
  777. return -EINVAL;
  778. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  779. if (tmp > 7)
  780. return -EINVAL;
  781. return 0;
  782. }
  783. static int check_overlay_src(struct drm_device *dev,
  784. struct drm_intel_overlay_put_image *rec,
  785. struct drm_gem_object *new_bo)
  786. {
  787. u32 stride_mask;
  788. int depth;
  789. int uv_hscale = uv_hsubsampling(rec->flags);
  790. int uv_vscale = uv_vsubsampling(rec->flags);
  791. size_t tmp;
  792. /* check src dimensions */
  793. if (IS_845G(dev) || IS_I830(dev)) {
  794. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  795. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  796. return -EINVAL;
  797. } else {
  798. if (rec->src_height > IMAGE_MAX_HEIGHT
  799. || rec->src_width > IMAGE_MAX_WIDTH)
  800. return -EINVAL;
  801. }
  802. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  803. if (rec->src_height < N_VERT_Y_TAPS*4
  804. || rec->src_width < N_HORIZ_Y_TAPS*4)
  805. return -EINVAL;
  806. /* check alingment constrains */
  807. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  808. case I915_OVERLAY_RGB:
  809. /* not implemented */
  810. return -EINVAL;
  811. case I915_OVERLAY_YUV_PACKED:
  812. depth = packed_depth_bytes(rec->flags);
  813. if (uv_vscale != 1)
  814. return -EINVAL;
  815. if (depth < 0)
  816. return depth;
  817. /* ignore UV planes */
  818. rec->stride_UV = 0;
  819. rec->offset_U = 0;
  820. rec->offset_V = 0;
  821. /* check pixel alignment */
  822. if (rec->offset_Y % depth)
  823. return -EINVAL;
  824. break;
  825. case I915_OVERLAY_YUV_PLANAR:
  826. if (uv_vscale < 0 || uv_hscale < 0)
  827. return -EINVAL;
  828. /* no offset restrictions for planar formats */
  829. break;
  830. default:
  831. return -EINVAL;
  832. }
  833. if (rec->src_width % uv_hscale)
  834. return -EINVAL;
  835. /* stride checking */
  836. stride_mask = 63;
  837. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  838. return -EINVAL;
  839. if (IS_I965G(dev) && rec->stride_Y < 512)
  840. return -EINVAL;
  841. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  842. 4 : 8;
  843. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  844. return -EINVAL;
  845. /* check buffer dimensions */
  846. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  847. case I915_OVERLAY_RGB:
  848. case I915_OVERLAY_YUV_PACKED:
  849. /* always 4 Y values per depth pixels */
  850. if (packed_width_bytes(rec->flags, rec->src_width)
  851. > rec->stride_Y)
  852. return -EINVAL;
  853. tmp = rec->stride_Y*rec->src_height;
  854. if (rec->offset_Y + tmp > new_bo->size)
  855. return -EINVAL;
  856. break;
  857. case I915_OVERLAY_YUV_PLANAR:
  858. if (rec->src_width > rec->stride_Y)
  859. return -EINVAL;
  860. if (rec->src_width/uv_hscale > rec->stride_UV)
  861. return -EINVAL;
  862. tmp = rec->stride_Y*rec->src_height;
  863. if (rec->offset_Y + tmp > new_bo->size)
  864. return -EINVAL;
  865. tmp = rec->stride_UV*rec->src_height;
  866. tmp /= uv_vscale;
  867. if (rec->offset_U + tmp > new_bo->size
  868. || rec->offset_V + tmp > new_bo->size)
  869. return -EINVAL;
  870. break;
  871. }
  872. return 0;
  873. }
  874. int intel_overlay_put_image(struct drm_device *dev, void *data,
  875. struct drm_file *file_priv)
  876. {
  877. struct drm_intel_overlay_put_image *put_image_rec = data;
  878. drm_i915_private_t *dev_priv = dev->dev_private;
  879. struct intel_overlay *overlay;
  880. struct drm_mode_object *drmmode_obj;
  881. struct intel_crtc *crtc;
  882. struct drm_gem_object *new_bo;
  883. struct put_image_params *params;
  884. int ret;
  885. if (!dev_priv) {
  886. DRM_ERROR("called with no initialization\n");
  887. return -EINVAL;
  888. }
  889. overlay = dev_priv->overlay;
  890. if (!overlay) {
  891. DRM_DEBUG("userspace bug: no overlay\n");
  892. return -ENODEV;
  893. }
  894. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  895. mutex_lock(&dev->mode_config.mutex);
  896. mutex_lock(&dev->struct_mutex);
  897. ret = intel_overlay_switch_off(overlay);
  898. mutex_unlock(&dev->struct_mutex);
  899. mutex_unlock(&dev->mode_config.mutex);
  900. return ret;
  901. }
  902. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  903. if (!params)
  904. return -ENOMEM;
  905. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  906. DRM_MODE_OBJECT_CRTC);
  907. if (!drmmode_obj) {
  908. ret = -ENOENT;
  909. goto out_free;
  910. }
  911. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  912. new_bo = drm_gem_object_lookup(dev, file_priv,
  913. put_image_rec->bo_handle);
  914. if (!new_bo) {
  915. ret = -ENOENT;
  916. goto out_free;
  917. }
  918. mutex_lock(&dev->mode_config.mutex);
  919. mutex_lock(&dev->struct_mutex);
  920. if (overlay->hw_wedged) {
  921. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  922. if (ret != 0)
  923. goto out_unlock;
  924. }
  925. if (overlay->crtc != crtc) {
  926. struct drm_display_mode *mode = &crtc->base.mode;
  927. ret = intel_overlay_switch_off(overlay);
  928. if (ret != 0)
  929. goto out_unlock;
  930. ret = check_overlay_possible_on_crtc(overlay, crtc);
  931. if (ret != 0)
  932. goto out_unlock;
  933. overlay->crtc = crtc;
  934. crtc->overlay = overlay;
  935. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  936. /* and line to wide, i.e. one-line-mode */
  937. && mode->hdisplay > 1024) {
  938. overlay->pfit_active = 1;
  939. update_pfit_vscale_ratio(overlay);
  940. } else
  941. overlay->pfit_active = 0;
  942. }
  943. ret = check_overlay_dst(overlay, put_image_rec);
  944. if (ret != 0)
  945. goto out_unlock;
  946. if (overlay->pfit_active) {
  947. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  948. overlay->pfit_vscale_ratio);
  949. /* shifting right rounds downwards, so add 1 */
  950. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  951. overlay->pfit_vscale_ratio) + 1;
  952. } else {
  953. params->dst_y = put_image_rec->dst_y;
  954. params->dst_h = put_image_rec->dst_height;
  955. }
  956. params->dst_x = put_image_rec->dst_x;
  957. params->dst_w = put_image_rec->dst_width;
  958. params->src_w = put_image_rec->src_width;
  959. params->src_h = put_image_rec->src_height;
  960. params->src_scan_w = put_image_rec->src_scan_width;
  961. params->src_scan_h = put_image_rec->src_scan_height;
  962. if (params->src_scan_h > params->src_h
  963. || params->src_scan_w > params->src_w) {
  964. ret = -EINVAL;
  965. goto out_unlock;
  966. }
  967. ret = check_overlay_src(dev, put_image_rec, new_bo);
  968. if (ret != 0)
  969. goto out_unlock;
  970. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  971. params->stride_Y = put_image_rec->stride_Y;
  972. params->stride_UV = put_image_rec->stride_UV;
  973. params->offset_Y = put_image_rec->offset_Y;
  974. params->offset_U = put_image_rec->offset_U;
  975. params->offset_V = put_image_rec->offset_V;
  976. /* Check scaling after src size to prevent a divide-by-zero. */
  977. ret = check_overlay_scaling(params);
  978. if (ret != 0)
  979. goto out_unlock;
  980. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  981. if (ret != 0)
  982. goto out_unlock;
  983. mutex_unlock(&dev->struct_mutex);
  984. mutex_unlock(&dev->mode_config.mutex);
  985. kfree(params);
  986. return 0;
  987. out_unlock:
  988. mutex_unlock(&dev->struct_mutex);
  989. mutex_unlock(&dev->mode_config.mutex);
  990. drm_gem_object_unreference_unlocked(new_bo);
  991. out_free:
  992. kfree(params);
  993. return ret;
  994. }
  995. static void update_reg_attrs(struct intel_overlay *overlay,
  996. struct overlay_registers *regs)
  997. {
  998. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  999. regs->OCLRC1 = overlay->saturation;
  1000. }
  1001. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1002. {
  1003. int i;
  1004. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1005. return false;
  1006. for (i = 0; i < 3; i++) {
  1007. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1008. return false;
  1009. }
  1010. return true;
  1011. }
  1012. static bool check_gamma5_errata(u32 gamma5)
  1013. {
  1014. int i;
  1015. for (i = 0; i < 3; i++) {
  1016. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1017. return false;
  1018. }
  1019. return true;
  1020. }
  1021. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1022. {
  1023. if (!check_gamma_bounds(0, attrs->gamma0)
  1024. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  1025. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  1026. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  1027. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  1028. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  1029. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1030. return -EINVAL;
  1031. if (!check_gamma5_errata(attrs->gamma5))
  1032. return -EINVAL;
  1033. return 0;
  1034. }
  1035. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1036. struct drm_file *file_priv)
  1037. {
  1038. struct drm_intel_overlay_attrs *attrs = data;
  1039. drm_i915_private_t *dev_priv = dev->dev_private;
  1040. struct intel_overlay *overlay;
  1041. struct overlay_registers *regs;
  1042. int ret;
  1043. if (!dev_priv) {
  1044. DRM_ERROR("called with no initialization\n");
  1045. return -EINVAL;
  1046. }
  1047. overlay = dev_priv->overlay;
  1048. if (!overlay) {
  1049. DRM_DEBUG("userspace bug: no overlay\n");
  1050. return -ENODEV;
  1051. }
  1052. mutex_lock(&dev->mode_config.mutex);
  1053. mutex_lock(&dev->struct_mutex);
  1054. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1055. attrs->color_key = overlay->color_key;
  1056. attrs->brightness = overlay->brightness;
  1057. attrs->contrast = overlay->contrast;
  1058. attrs->saturation = overlay->saturation;
  1059. if (IS_I9XX(dev)) {
  1060. attrs->gamma0 = I915_READ(OGAMC0);
  1061. attrs->gamma1 = I915_READ(OGAMC1);
  1062. attrs->gamma2 = I915_READ(OGAMC2);
  1063. attrs->gamma3 = I915_READ(OGAMC3);
  1064. attrs->gamma4 = I915_READ(OGAMC4);
  1065. attrs->gamma5 = I915_READ(OGAMC5);
  1066. }
  1067. ret = 0;
  1068. } else {
  1069. overlay->color_key = attrs->color_key;
  1070. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  1071. overlay->brightness = attrs->brightness;
  1072. } else {
  1073. ret = -EINVAL;
  1074. goto out_unlock;
  1075. }
  1076. if (attrs->contrast <= 255) {
  1077. overlay->contrast = attrs->contrast;
  1078. } else {
  1079. ret = -EINVAL;
  1080. goto out_unlock;
  1081. }
  1082. if (attrs->saturation <= 1023) {
  1083. overlay->saturation = attrs->saturation;
  1084. } else {
  1085. ret = -EINVAL;
  1086. goto out_unlock;
  1087. }
  1088. regs = intel_overlay_map_regs_atomic(overlay);
  1089. if (!regs) {
  1090. ret = -ENOMEM;
  1091. goto out_unlock;
  1092. }
  1093. update_reg_attrs(overlay, regs);
  1094. intel_overlay_unmap_regs_atomic(overlay);
  1095. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1096. if (!IS_I9XX(dev)) {
  1097. ret = -EINVAL;
  1098. goto out_unlock;
  1099. }
  1100. if (overlay->active) {
  1101. ret = -EBUSY;
  1102. goto out_unlock;
  1103. }
  1104. ret = check_gamma(attrs);
  1105. if (ret != 0)
  1106. goto out_unlock;
  1107. I915_WRITE(OGAMC0, attrs->gamma0);
  1108. I915_WRITE(OGAMC1, attrs->gamma1);
  1109. I915_WRITE(OGAMC2, attrs->gamma2);
  1110. I915_WRITE(OGAMC3, attrs->gamma3);
  1111. I915_WRITE(OGAMC4, attrs->gamma4);
  1112. I915_WRITE(OGAMC5, attrs->gamma5);
  1113. }
  1114. ret = 0;
  1115. }
  1116. out_unlock:
  1117. mutex_unlock(&dev->struct_mutex);
  1118. mutex_unlock(&dev->mode_config.mutex);
  1119. return ret;
  1120. }
  1121. void intel_setup_overlay(struct drm_device *dev)
  1122. {
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. struct intel_overlay *overlay;
  1125. struct drm_gem_object *reg_bo;
  1126. struct overlay_registers *regs;
  1127. int ret;
  1128. if (!OVERLAY_EXISTS(dev))
  1129. return;
  1130. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1131. if (!overlay)
  1132. return;
  1133. overlay->dev = dev;
  1134. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1135. if (!reg_bo)
  1136. goto out_free;
  1137. overlay->reg_bo = to_intel_bo(reg_bo);
  1138. if (OVERLAY_NONPHYSICAL(dev)) {
  1139. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1140. if (ret) {
  1141. DRM_ERROR("failed to pin overlay register bo\n");
  1142. goto out_free_bo;
  1143. }
  1144. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1145. } else {
  1146. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1147. I915_GEM_PHYS_OVERLAY_REGS);
  1148. if (ret) {
  1149. DRM_ERROR("failed to attach phys overlay regs\n");
  1150. goto out_free_bo;
  1151. }
  1152. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1153. }
  1154. /* init all values */
  1155. overlay->color_key = 0x0101fe;
  1156. overlay->brightness = -19;
  1157. overlay->contrast = 75;
  1158. overlay->saturation = 146;
  1159. regs = intel_overlay_map_regs_atomic(overlay);
  1160. if (!regs)
  1161. goto out_free_bo;
  1162. memset(regs, 0, sizeof(struct overlay_registers));
  1163. update_polyphase_filter(regs);
  1164. update_reg_attrs(overlay, regs);
  1165. intel_overlay_unmap_regs_atomic(overlay);
  1166. dev_priv->overlay = overlay;
  1167. DRM_INFO("initialized overlay support\n");
  1168. return;
  1169. out_free_bo:
  1170. drm_gem_object_unreference(reg_bo);
  1171. out_free:
  1172. kfree(overlay);
  1173. return;
  1174. }
  1175. void intel_cleanup_overlay(struct drm_device *dev)
  1176. {
  1177. drm_i915_private_t *dev_priv = dev->dev_private;
  1178. if (dev_priv->overlay) {
  1179. /* The bo's should be free'd by the generic code already.
  1180. * Furthermore modesetting teardown happens beforehand so the
  1181. * hardware should be off already */
  1182. BUG_ON(dev_priv->overlay->active);
  1183. kfree(dev_priv->overlay);
  1184. }
  1185. }