core.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/pci.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "ath9k.h"
  24. #include "rc.h"
  25. struct ath_node;
  26. /* Macro to expand scalars to 64-bit objects */
  27. #define ito64(x) (sizeof(x) == 8) ? \
  28. (((unsigned long long int)(x)) & (0xff)) : \
  29. (sizeof(x) == 16) ? \
  30. (((unsigned long long int)(x)) & 0xffff) : \
  31. ((sizeof(x) == 32) ? \
  32. (((unsigned long long int)(x)) & 0xffffffff) : \
  33. (unsigned long long int)(x))
  34. /* increment with wrap-around */
  35. #define INCR(_l, _sz) do { \
  36. (_l)++; \
  37. (_l) &= ((_sz) - 1); \
  38. } while (0)
  39. /* decrement with wrap-around */
  40. #define DECR(_l, _sz) do { \
  41. (_l)--; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  45. #define ASSERT(exp) do { \
  46. if (unlikely(!(exp))) { \
  47. BUG(); \
  48. } \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
  53. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  54. enum ATH_DEBUG {
  55. ATH_DBG_RESET = 0x00000001,
  56. ATH_DBG_REG_IO = 0x00000002,
  57. ATH_DBG_QUEUE = 0x00000004,
  58. ATH_DBG_EEPROM = 0x00000008,
  59. ATH_DBG_CALIBRATE = 0x00000010,
  60. ATH_DBG_CHANNEL = 0x00000020,
  61. ATH_DBG_INTERRUPT = 0x00000040,
  62. ATH_DBG_REGULATORY = 0x00000080,
  63. ATH_DBG_ANI = 0x00000100,
  64. ATH_DBG_POWER_MGMT = 0x00000200,
  65. ATH_DBG_XMIT = 0x00000400,
  66. ATH_DBG_BEACON = 0x00001000,
  67. ATH_DBG_CONFIG = 0x00002000,
  68. ATH_DBG_KEYCACHE = 0x00004000,
  69. ATH_DBG_FATAL = 0x00008000,
  70. ATH_DBG_ANY = 0xffffffff
  71. };
  72. #define DBG_DEFAULT (ATH_DBG_FATAL)
  73. #ifdef CONFIG_ATH9K_DEBUG
  74. /**
  75. * struct ath_interrupt_stats - Contains statistics about interrupts
  76. * @total: Total no. of interrupts generated so far
  77. * @rxok: RX with no errors
  78. * @rxeol: RX with no more RXDESC available
  79. * @rxorn: RX FIFO overrun
  80. * @txok: TX completed at the requested rate
  81. * @txurn: TX FIFO underrun
  82. * @mib: MIB regs reaching its threshold
  83. * @rxphyerr: RX with phy errors
  84. * @rx_keycache_miss: RX with key cache misses
  85. * @swba: Software Beacon Alert
  86. * @bmiss: Beacon Miss
  87. * @bnr: Beacon Not Ready
  88. * @cst: Carrier Sense TImeout
  89. * @gtt: Global TX Timeout
  90. * @tim: RX beacon TIM occurrence
  91. * @cabend: RX End of CAB traffic
  92. * @dtimsync: DTIM sync lossage
  93. * @dtim: RX Beacon with DTIM
  94. */
  95. struct ath_interrupt_stats {
  96. u32 total;
  97. u32 rxok;
  98. u32 rxeol;
  99. u32 rxorn;
  100. u32 txok;
  101. u32 txeol;
  102. u32 txurn;
  103. u32 mib;
  104. u32 rxphyerr;
  105. u32 rx_keycache_miss;
  106. u32 swba;
  107. u32 bmiss;
  108. u32 bnr;
  109. u32 cst;
  110. u32 gtt;
  111. u32 tim;
  112. u32 cabend;
  113. u32 dtimsync;
  114. u32 dtim;
  115. };
  116. struct ath_stats {
  117. struct ath_interrupt_stats istats;
  118. };
  119. struct ath9k_debug {
  120. int debug_mask;
  121. struct dentry *debugfs_root;
  122. struct dentry *debugfs_phy;
  123. struct dentry *debugfs_dma;
  124. struct dentry *debugfs_interrupt;
  125. struct ath_stats stats;
  126. };
  127. void DPRINTF(struct ath_softc *sc, int dbg_mask, const char *fmt, ...);
  128. int ath9k_init_debug(struct ath_softc *sc);
  129. void ath9k_exit_debug(struct ath_softc *sc);
  130. void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
  131. #else
  132. static inline void DPRINTF(struct ath_softc *sc, int dbg_mask,
  133. const char *fmt, ...)
  134. {
  135. }
  136. static inline int ath9k_init_debug(struct ath_softc *sc)
  137. {
  138. return 0;
  139. }
  140. static inline void ath9k_exit_debug(struct ath_softc *sc)
  141. {
  142. }
  143. static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
  144. enum ath9k_int status)
  145. {
  146. }
  147. #endif /* CONFIG_ATH9K_DEBUG */
  148. struct ath_config {
  149. u32 ath_aggr_prot;
  150. u16 txpowlimit;
  151. u16 txpowlimit_override;
  152. u8 cabqReadytime;
  153. u8 swBeaconProcess;
  154. };
  155. /*************************/
  156. /* Descriptor Management */
  157. /*************************/
  158. #define ATH_TXBUF_RESET(_bf) do { \
  159. (_bf)->bf_status = 0; \
  160. (_bf)->bf_lastbf = NULL; \
  161. (_bf)->bf_lastfrm = NULL; \
  162. (_bf)->bf_next = NULL; \
  163. memset(&((_bf)->bf_state), 0, \
  164. sizeof(struct ath_buf_state)); \
  165. } while (0)
  166. enum buffer_type {
  167. BUF_DATA = BIT(0),
  168. BUF_AGGR = BIT(1),
  169. BUF_AMPDU = BIT(2),
  170. BUF_HT = BIT(3),
  171. BUF_RETRY = BIT(4),
  172. BUF_XRETRY = BIT(5),
  173. BUF_SHORT_PREAMBLE = BIT(6),
  174. BUF_BAR = BIT(7),
  175. BUF_PSPOLL = BIT(8),
  176. BUF_AGGR_BURST = BIT(9),
  177. BUF_CALC_AIRTIME = BIT(10),
  178. };
  179. struct ath_buf_state {
  180. int bfs_nframes; /* # frames in aggregate */
  181. u16 bfs_al; /* length of aggregate */
  182. u16 bfs_frmlen; /* length of frame */
  183. int bfs_seqno; /* sequence number */
  184. int bfs_tidno; /* tid of this frame */
  185. int bfs_retries; /* current retries */
  186. u32 bf_type; /* BUF_* (enum buffer_type) */
  187. u32 bfs_keyix;
  188. enum ath9k_key_type bfs_keytype;
  189. };
  190. #define bf_nframes bf_state.bfs_nframes
  191. #define bf_al bf_state.bfs_al
  192. #define bf_frmlen bf_state.bfs_frmlen
  193. #define bf_retries bf_state.bfs_retries
  194. #define bf_seqno bf_state.bfs_seqno
  195. #define bf_tidno bf_state.bfs_tidno
  196. #define bf_rcs bf_state.bfs_rcs
  197. #define bf_keyix bf_state.bfs_keyix
  198. #define bf_keytype bf_state.bfs_keytype
  199. #define bf_isdata(bf) (bf->bf_state.bf_type & BUF_DATA)
  200. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  201. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  202. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  203. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  204. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  205. #define bf_isshpreamble(bf) (bf->bf_state.bf_type & BUF_SHORT_PREAMBLE)
  206. #define bf_isbar(bf) (bf->bf_state.bf_type & BUF_BAR)
  207. #define bf_ispspoll(bf) (bf->bf_state.bf_type & BUF_PSPOLL)
  208. #define bf_isaggrburst(bf) (bf->bf_state.bf_type & BUF_AGGR_BURST)
  209. /*
  210. * Abstraction of a contiguous buffer to transmit/receive. There is only
  211. * a single hw descriptor encapsulated here.
  212. */
  213. struct ath_buf {
  214. struct list_head list;
  215. struct list_head *last;
  216. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  217. an aggregate) */
  218. struct ath_buf *bf_lastfrm; /* last buf of this frame */
  219. struct ath_buf *bf_next; /* next subframe in the aggregate */
  220. void *bf_mpdu; /* enclosing frame structure */
  221. struct ath_desc *bf_desc; /* virtual addr of desc */
  222. dma_addr_t bf_daddr; /* physical addr of desc */
  223. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  224. u32 bf_status;
  225. u16 bf_flags; /* tx descriptor flags */
  226. struct ath_buf_state bf_state; /* buffer state */
  227. dma_addr_t bf_dmacontext;
  228. };
  229. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  230. /* hw processing complete, desc processed by hal */
  231. #define ATH_BUFSTATUS_DONE 0x00000001
  232. /* hw processing complete, desc hold for hw */
  233. #define ATH_BUFSTATUS_STALE 0x00000002
  234. /* Rx-only: OS is done with this packet and it's ok to queued it to hw */
  235. #define ATH_BUFSTATUS_FREE 0x00000004
  236. /* DMA state for tx/rx descriptors */
  237. struct ath_descdma {
  238. const char *dd_name;
  239. struct ath_desc *dd_desc; /* descriptors */
  240. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  241. u32 dd_desc_len; /* size of dd_desc */
  242. struct ath_buf *dd_bufptr; /* associated buffers */
  243. dma_addr_t dd_dmacontext;
  244. };
  245. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  246. struct list_head *head, const char *name,
  247. int nbuf, int ndesc);
  248. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  249. struct list_head *head);
  250. /***********/
  251. /* RX / TX */
  252. /***********/
  253. #define ATH_MAX_ANTENNA 3
  254. #define ATH_RXBUF 512
  255. #define WME_NUM_TID 16
  256. int ath_startrecv(struct ath_softc *sc);
  257. bool ath_stoprecv(struct ath_softc *sc);
  258. void ath_flushrecv(struct ath_softc *sc);
  259. u32 ath_calcrxfilter(struct ath_softc *sc);
  260. int ath_rx_init(struct ath_softc *sc, int nbufs);
  261. void ath_rx_cleanup(struct ath_softc *sc);
  262. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  263. #define ATH_TXBUF 512
  264. #define ATH_TXMAXTRY 13
  265. #define ATH_11N_TXMAXTRY 10
  266. #define ATH_MGT_TXMAXTRY 4
  267. #define WME_BA_BMP_SIZE 64
  268. #define WME_MAX_BA WME_BA_BMP_SIZE
  269. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  270. #define TID_TO_WME_AC(_tid) \
  271. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  272. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  273. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  274. WME_AC_VO)
  275. #define WME_AC_BE 0
  276. #define WME_AC_BK 1
  277. #define WME_AC_VI 2
  278. #define WME_AC_VO 3
  279. #define WME_NUM_AC 4
  280. struct ath_txq {
  281. u32 axq_qnum; /* hardware q number */
  282. u32 *axq_link; /* link ptr in last TX desc */
  283. struct list_head axq_q; /* transmit queue */
  284. spinlock_t axq_lock;
  285. unsigned long axq_lockflags; /* intr state when must cli */
  286. u32 axq_depth; /* queue depth */
  287. u8 axq_aggr_depth; /* aggregates queued */
  288. u32 axq_totalqueued; /* total ever queued */
  289. bool stopped; /* Is mac80211 queue stopped ? */
  290. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  291. /* first desc of the last descriptor that contains CTS */
  292. struct ath_desc *axq_lastdsWithCTS;
  293. /* final desc of the gating desc that determines whether
  294. lastdsWithCTS has been DMA'ed or not */
  295. struct ath_desc *axq_gatingds;
  296. struct list_head axq_acq;
  297. };
  298. #define AGGR_CLEANUP BIT(1)
  299. #define AGGR_ADDBA_COMPLETE BIT(2)
  300. #define AGGR_ADDBA_PROGRESS BIT(3)
  301. /* per TID aggregate tx state for a destination */
  302. struct ath_atx_tid {
  303. struct list_head list; /* round-robin tid entry */
  304. struct list_head buf_q; /* pending buffers */
  305. struct ath_node *an;
  306. struct ath_atx_ac *ac;
  307. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  308. u16 seq_start;
  309. u16 seq_next;
  310. u16 baw_size;
  311. int tidno;
  312. int baw_head; /* first un-acked tx buffer */
  313. int baw_tail; /* next unused tx buffer slot */
  314. int sched;
  315. int paused;
  316. u8 state;
  317. int addba_exchangeattempts;
  318. };
  319. /* per access-category aggregate tx state for a destination */
  320. struct ath_atx_ac {
  321. int sched; /* dest-ac is scheduled */
  322. int qnum; /* H/W queue number associated
  323. with this AC */
  324. struct list_head list; /* round-robin txq entry */
  325. struct list_head tid_q; /* queue of TIDs with buffers */
  326. };
  327. /* per dest tx state */
  328. struct ath_atx {
  329. struct ath_atx_tid tid[WME_NUM_TID];
  330. struct ath_atx_ac ac[WME_NUM_AC];
  331. };
  332. /* per-frame tx control block */
  333. struct ath_tx_control {
  334. struct ath_txq *txq;
  335. int if_id;
  336. };
  337. /* per frame tx status block */
  338. struct ath_xmit_status {
  339. int retries; /* number of retries to successufully
  340. transmit this frame */
  341. int flags; /* status of transmit */
  342. #define ATH_TX_ERROR 0x01
  343. #define ATH_TX_XRETRY 0x02
  344. #define ATH_TX_BAR 0x04
  345. };
  346. /* All RSSI values are noise floor adjusted */
  347. struct ath_tx_stat {
  348. int rssi;
  349. int rssictl[ATH_MAX_ANTENNA];
  350. int rssiextn[ATH_MAX_ANTENNA];
  351. int rateieee;
  352. int rateKbps;
  353. int ratecode;
  354. int flags;
  355. /* if any of ctl,extn chain rssis are valid */
  356. #define ATH_TX_CHAIN_RSSI_VALID 0x01
  357. /* if extn chain rssis are valid */
  358. #define ATH_TX_RSSI_EXTN_VALID 0x02
  359. u32 airtime; /* time on air per final tx rate */
  360. };
  361. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  362. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  363. int ath_tx_setup(struct ath_softc *sc, int haltype);
  364. void ath_draintxq(struct ath_softc *sc, bool retry_tx);
  365. void ath_tx_draintxq(struct ath_softc *sc,
  366. struct ath_txq *txq, bool retry_tx);
  367. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  368. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  369. void ath_tx_node_free(struct ath_softc *sc, struct ath_node *an);
  370. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  371. int ath_tx_init(struct ath_softc *sc, int nbufs);
  372. int ath_tx_cleanup(struct ath_softc *sc);
  373. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  374. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  375. int ath_txq_update(struct ath_softc *sc, int qnum,
  376. struct ath9k_tx_queue_info *q);
  377. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  378. struct ath_tx_control *txctl);
  379. void ath_tx_tasklet(struct ath_softc *sc);
  380. u32 ath_txq_depth(struct ath_softc *sc, int qnum);
  381. u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum);
  382. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  383. /**********************/
  384. /* Node / Aggregation */
  385. /**********************/
  386. #define ADDBA_EXCHANGE_ATTEMPTS 10
  387. #define ATH_AGGR_DELIM_SZ 4
  388. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  389. /* number of delimiters for encryption padding */
  390. #define ATH_AGGR_ENCRYPTDELIM 10
  391. /* minimum h/w qdepth to be sustained to maximize aggregation */
  392. #define ATH_AGGR_MIN_QDEPTH 2
  393. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  394. #define IEEE80211_SEQ_SEQ_SHIFT 4
  395. #define IEEE80211_SEQ_MAX 4096
  396. #define IEEE80211_MIN_AMPDU_BUF 0x8
  397. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  398. /* return whether a bit at index _n in bitmap _bm is set
  399. * _sz is the size of the bitmap */
  400. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  401. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  402. /* return block-ack bitmap index given sequence and starting sequence */
  403. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  404. /* returns delimiter padding required given the packet length */
  405. #define ATH_AGGR_GET_NDELIM(_len) \
  406. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  407. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  408. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  409. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  410. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  411. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  412. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  413. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->an_aggr.tx.tid[(_tidno)])
  414. enum ATH_AGGR_STATUS {
  415. ATH_AGGR_DONE,
  416. ATH_AGGR_BAW_CLOSED,
  417. ATH_AGGR_LIMITED,
  418. ATH_AGGR_SHORTPKT,
  419. ATH_AGGR_8K_LIMITED,
  420. };
  421. struct aggr_rifs_param {
  422. int param_max_frames;
  423. int param_max_len;
  424. int param_rl;
  425. int param_al;
  426. struct ath_rc_series *param_rcs;
  427. };
  428. /* Per-node aggregation state */
  429. struct ath_node_aggr {
  430. struct ath_atx tx;
  431. };
  432. struct ath_node {
  433. struct ath_softc *an_sc;
  434. struct ath_node_aggr an_aggr;
  435. u16 maxampdu;
  436. u8 mpdudensity;
  437. };
  438. void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid);
  439. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  440. void ath_tx_aggr_teardown(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  441. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  442. u16 tid, u16 *ssn);
  443. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  444. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  445. /********/
  446. /* VAPs */
  447. /********/
  448. /*
  449. * Define the scheme that we select MAC address for multiple
  450. * BSS on the same radio. The very first VAP will just use the MAC
  451. * address from the EEPROM. For the next 3 VAPs, we set the
  452. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  453. * index of the VAP.
  454. */
  455. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  456. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  457. struct ath_vap {
  458. int av_bslot;
  459. enum nl80211_iftype av_opmode;
  460. struct ath_buf *av_bcbuf;
  461. struct ath_tx_control av_btxctl;
  462. };
  463. /*******************/
  464. /* Beacon Handling */
  465. /*******************/
  466. /*
  467. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  468. * number of BSSIDs) if a given beacon does not go out even after waiting this
  469. * number of beacon intervals, the game's up.
  470. */
  471. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  472. #define ATH_BCBUF 1
  473. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  474. #define ATH_DEFAULT_BMISS_LIMIT 10
  475. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  476. struct ath_beacon_config {
  477. u16 beacon_interval;
  478. u16 listen_interval;
  479. u16 dtim_period;
  480. u16 bmiss_timeout;
  481. u8 dtim_count;
  482. u8 tim_offset;
  483. union {
  484. u64 last_tsf;
  485. u8 last_tstamp[8];
  486. } u; /* last received beacon/probe response timestamp of this BSS. */
  487. };
  488. void ath9k_beacon_tasklet(unsigned long data);
  489. void ath_beacon_config(struct ath_softc *sc, int if_id);
  490. int ath_beaconq_setup(struct ath_hal *ah);
  491. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  492. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  493. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  494. /*******/
  495. /* ANI */
  496. /*******/
  497. /* ANI values for STA only.
  498. FIXME: Add appropriate values for AP later */
  499. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  500. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  501. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  502. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  503. struct ath_ani {
  504. bool sc_caldone;
  505. int16_t sc_noise_floor;
  506. unsigned int sc_longcal_timer;
  507. unsigned int sc_shortcal_timer;
  508. unsigned int sc_resetcal_timer;
  509. unsigned int sc_checkani_timer;
  510. struct timer_list timer;
  511. };
  512. /********************/
  513. /* LED Control */
  514. /********************/
  515. #define ATH_LED_PIN 1
  516. enum ath_led_type {
  517. ATH_LED_RADIO,
  518. ATH_LED_ASSOC,
  519. ATH_LED_TX,
  520. ATH_LED_RX
  521. };
  522. struct ath_led {
  523. struct ath_softc *sc;
  524. struct led_classdev led_cdev;
  525. enum ath_led_type led_type;
  526. char name[32];
  527. bool registered;
  528. };
  529. /* Rfkill */
  530. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  531. struct ath_rfkill {
  532. struct rfkill *rfkill;
  533. struct delayed_work rfkill_poll;
  534. char rfkill_name[32];
  535. };
  536. /********************/
  537. /* Main driver core */
  538. /********************/
  539. /*
  540. * Default cache line size, in bytes.
  541. * Used when PCI device not fully initialized by bootrom/BIOS
  542. */
  543. #define DEFAULT_CACHELINE 32
  544. #define ATH_DEFAULT_NOISE_FLOOR -95
  545. #define ATH_REGCLASSIDS_MAX 10
  546. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  547. #define ATH_MAX_SW_RETRIES 10
  548. #define ATH_CHAN_MAX 255
  549. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  550. #define IEEE80211_RATE_VAL 0x7f
  551. /*
  552. * The key cache is used for h/w cipher state and also for
  553. * tracking station state such as the current tx antenna.
  554. * We also setup a mapping table between key cache slot indices
  555. * and station state to short-circuit node lookups on rx.
  556. * Different parts have different size key caches. We handle
  557. * up to ATH_KEYMAX entries (could dynamically allocate state).
  558. */
  559. #define ATH_KEYMAX 128 /* max key cache size we handle */
  560. #define ATH_IF_ID_ANY 0xff
  561. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  562. #define ATH_RSSI_DUMMY_MARKER 0x127
  563. #define ATH_RATE_DUMMY_MARKER 0
  564. enum PROT_MODE {
  565. PROT_M_NONE = 0,
  566. PROT_M_RTSCTS,
  567. PROT_M_CTSONLY
  568. };
  569. #define SC_OP_INVALID BIT(0)
  570. #define SC_OP_BEACONS BIT(1)
  571. #define SC_OP_RXAGGR BIT(2)
  572. #define SC_OP_TXAGGR BIT(3)
  573. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  574. #define SC_OP_FULL_RESET BIT(5)
  575. #define SC_OP_NO_RESET BIT(6)
  576. #define SC_OP_PREAMBLE_SHORT BIT(7)
  577. #define SC_OP_PROTECT_ENABLE BIT(8)
  578. #define SC_OP_RXFLUSH BIT(9)
  579. #define SC_OP_LED_ASSOCIATED BIT(10)
  580. #define SC_OP_RFKILL_REGISTERED BIT(11)
  581. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  582. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  583. struct ath_softc {
  584. struct ieee80211_hw *hw;
  585. struct pci_dev *pdev;
  586. struct tasklet_struct intr_tq;
  587. struct tasklet_struct bcon_tasklet;
  588. struct ath_config sc_config;
  589. struct ath_hal *sc_ah;
  590. void __iomem *mem;
  591. u8 sc_curbssid[ETH_ALEN];
  592. u8 sc_myaddr[ETH_ALEN];
  593. u8 sc_bssidmask[ETH_ALEN];
  594. #ifdef CONFIG_ATH9K_DEBUG
  595. struct ath9k_debug sc_debug;
  596. #endif
  597. u32 sc_intrstatus;
  598. u32 sc_flags; /* SC_OP_* */
  599. unsigned int rx_filter;
  600. u16 sc_curtxpow;
  601. u16 sc_curaid;
  602. u16 sc_cachelsz;
  603. int sc_slotupdate; /* slot to next advance fsm */
  604. int sc_slottime;
  605. int sc_bslot[ATH_BCBUF];
  606. u8 sc_tx_chainmask;
  607. u8 sc_rx_chainmask;
  608. enum ath9k_int sc_imask;
  609. enum PROT_MODE sc_protmode;
  610. u8 sc_nbcnvaps;
  611. u16 sc_nvaps;
  612. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  613. u8 sc_mcastantenna;
  614. u8 sc_defant;
  615. u8 sc_rxotherant;
  616. struct ath9k_node_stats sc_halstats;
  617. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  618. enum ath9k_ht_macmode tx_chan_width;
  619. #ifdef CONFIG_SLOW_ANT_DIV
  620. struct ath_antdiv sc_antdiv;
  621. #endif
  622. enum {
  623. OK, /* no change needed */
  624. UPDATE, /* update pending */
  625. COMMIT /* beacon sent, commit change */
  626. } sc_updateslot; /* slot time update fsm */
  627. /* Crypto */
  628. u32 sc_keymax;
  629. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX);
  630. u8 sc_splitmic; /* split TKIP MIC keys */
  631. /* RX */
  632. struct list_head sc_rxbuf;
  633. struct ath_descdma sc_rxdma;
  634. int sc_rxbufsize;
  635. u32 *sc_rxlink;
  636. /* TX */
  637. struct list_head sc_txbuf;
  638. struct ath_txq sc_txq[ATH9K_NUM_TX_QUEUES];
  639. struct ath_descdma sc_txdma;
  640. u32 sc_txqsetup;
  641. int sc_haltype2q[ATH9K_WME_AC_VO+1];
  642. u16 seq_no; /* TX sequence number */
  643. /* Beacon */
  644. struct ath9k_tx_queue_info sc_beacon_qi;
  645. struct ath_descdma sc_bdma;
  646. struct ath_txq *sc_cabq;
  647. struct list_head sc_bbuf;
  648. u32 sc_bhalq;
  649. u32 sc_bmisscount;
  650. u32 ast_be_xmit;
  651. u64 bc_tstamp;
  652. /* Rate */
  653. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  654. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  655. struct ath_rate_table *cur_rate_table;
  656. u8 sc_protrix;
  657. /* Channel, Band */
  658. struct ieee80211_channel channels[IEEE80211_NUM_BANDS][ATH_CHAN_MAX];
  659. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  660. /* Locks */
  661. spinlock_t sc_rxflushlock;
  662. spinlock_t sc_rxbuflock;
  663. spinlock_t sc_txbuflock;
  664. spinlock_t sc_resetlock;
  665. /* LEDs */
  666. struct ath_led radio_led;
  667. struct ath_led assoc_led;
  668. struct ath_led tx_led;
  669. struct ath_led rx_led;
  670. /* Rfkill */
  671. struct ath_rfkill rf_kill;
  672. /* ANI */
  673. struct ath_ani sc_ani;
  674. };
  675. int ath_reset(struct ath_softc *sc, bool retry_tx);
  676. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  677. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  678. int ath_cabq_update(struct ath_softc *);
  679. #endif /* CORE_H */