core.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * arch/arm/mach-ixp2000/core.c
  3. *
  4. * Common routines used by all IXP2400/2800 based platforms.
  5. *
  6. * Author: Deepak Saxena <dsaxena@plexity.net>
  7. *
  8. * Copyright 2004 (C) MontaVista Software, Inc.
  9. *
  10. * Based on work Copyright (C) 2002-2003 Intel Corporation
  11. *
  12. * This file is licensed under the terms of the GNU General Public
  13. * License version 2. This program is licensed "as is" without any
  14. * warranty of any kind, whether express or implied.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/sched.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/serial.h>
  23. #include <linux/tty.h>
  24. #include <linux/bitops.h>
  25. #include <linux/serial_8250.h>
  26. #include <linux/mm.h>
  27. #include <asm/types.h>
  28. #include <asm/setup.h>
  29. #include <asm/memory.h>
  30. #include <asm/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/system.h>
  33. #include <asm/tlbflush.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/mach/map.h>
  36. #include <asm/mach/time.h>
  37. #include <asm/mach/irq.h>
  38. #include <asm/arch/gpio.h>
  39. static DEFINE_SPINLOCK(ixp2000_slowport_lock);
  40. static unsigned long ixp2000_slowport_irq_flags;
  41. /*************************************************************************
  42. * Slowport access routines
  43. *************************************************************************/
  44. void ixp2000_acquire_slowport(struct slowport_cfg *new_cfg, struct slowport_cfg *old_cfg)
  45. {
  46. spin_lock_irqsave(&ixp2000_slowport_lock, ixp2000_slowport_irq_flags);
  47. old_cfg->CCR = *IXP2000_SLOWPORT_CCR;
  48. old_cfg->WTC = *IXP2000_SLOWPORT_WTC2;
  49. old_cfg->RTC = *IXP2000_SLOWPORT_RTC2;
  50. old_cfg->PCR = *IXP2000_SLOWPORT_PCR;
  51. old_cfg->ADC = *IXP2000_SLOWPORT_ADC;
  52. ixp2000_reg_write(IXP2000_SLOWPORT_CCR, new_cfg->CCR);
  53. ixp2000_reg_write(IXP2000_SLOWPORT_WTC2, new_cfg->WTC);
  54. ixp2000_reg_write(IXP2000_SLOWPORT_RTC2, new_cfg->RTC);
  55. ixp2000_reg_write(IXP2000_SLOWPORT_PCR, new_cfg->PCR);
  56. ixp2000_reg_wrb(IXP2000_SLOWPORT_ADC, new_cfg->ADC);
  57. }
  58. void ixp2000_release_slowport(struct slowport_cfg *old_cfg)
  59. {
  60. ixp2000_reg_write(IXP2000_SLOWPORT_CCR, old_cfg->CCR);
  61. ixp2000_reg_write(IXP2000_SLOWPORT_WTC2, old_cfg->WTC);
  62. ixp2000_reg_write(IXP2000_SLOWPORT_RTC2, old_cfg->RTC);
  63. ixp2000_reg_write(IXP2000_SLOWPORT_PCR, old_cfg->PCR);
  64. ixp2000_reg_wrb(IXP2000_SLOWPORT_ADC, old_cfg->ADC);
  65. spin_unlock_irqrestore(&ixp2000_slowport_lock,
  66. ixp2000_slowport_irq_flags);
  67. }
  68. /*************************************************************************
  69. * Chip specific mappings shared by all IXP2000 systems
  70. *************************************************************************/
  71. static struct map_desc ixp2000_io_desc[] __initdata = {
  72. {
  73. .virtual = IXP2000_CAP_VIRT_BASE,
  74. .pfn = __phys_to_pfn(IXP2000_CAP_PHYS_BASE),
  75. .length = IXP2000_CAP_SIZE,
  76. .type = MT_IXP2000_DEVICE,
  77. }, {
  78. .virtual = IXP2000_INTCTL_VIRT_BASE,
  79. .pfn = __phys_to_pfn(IXP2000_INTCTL_PHYS_BASE),
  80. .length = IXP2000_INTCTL_SIZE,
  81. .type = MT_IXP2000_DEVICE,
  82. }, {
  83. .virtual = IXP2000_PCI_CREG_VIRT_BASE,
  84. .pfn = __phys_to_pfn(IXP2000_PCI_CREG_PHYS_BASE),
  85. .length = IXP2000_PCI_CREG_SIZE,
  86. .type = MT_IXP2000_DEVICE,
  87. }, {
  88. .virtual = IXP2000_PCI_CSR_VIRT_BASE,
  89. .pfn = __phys_to_pfn(IXP2000_PCI_CSR_PHYS_BASE),
  90. .length = IXP2000_PCI_CSR_SIZE,
  91. .type = MT_IXP2000_DEVICE,
  92. }, {
  93. .virtual = IXP2000_MSF_VIRT_BASE,
  94. .pfn = __phys_to_pfn(IXP2000_MSF_PHYS_BASE),
  95. .length = IXP2000_MSF_SIZE,
  96. .type = MT_IXP2000_DEVICE,
  97. }, {
  98. .virtual = IXP2000_SCRATCH_RING_VIRT_BASE,
  99. .pfn = __phys_to_pfn(IXP2000_SCRATCH_RING_PHYS_BASE),
  100. .length = IXP2000_SCRATCH_RING_SIZE,
  101. .type = MT_IXP2000_DEVICE,
  102. }, {
  103. .virtual = IXP2000_SRAM0_VIRT_BASE,
  104. .pfn = __phys_to_pfn(IXP2000_SRAM0_PHYS_BASE),
  105. .length = IXP2000_SRAM0_SIZE,
  106. .type = MT_IXP2000_DEVICE,
  107. }, {
  108. .virtual = IXP2000_PCI_IO_VIRT_BASE,
  109. .pfn = __phys_to_pfn(IXP2000_PCI_IO_PHYS_BASE),
  110. .length = IXP2000_PCI_IO_SIZE,
  111. .type = MT_IXP2000_DEVICE,
  112. }, {
  113. .virtual = IXP2000_PCI_CFG0_VIRT_BASE,
  114. .pfn = __phys_to_pfn(IXP2000_PCI_CFG0_PHYS_BASE),
  115. .length = IXP2000_PCI_CFG0_SIZE,
  116. .type = MT_IXP2000_DEVICE,
  117. }, {
  118. .virtual = IXP2000_PCI_CFG1_VIRT_BASE,
  119. .pfn = __phys_to_pfn(IXP2000_PCI_CFG1_PHYS_BASE),
  120. .length = IXP2000_PCI_CFG1_SIZE,
  121. .type = MT_IXP2000_DEVICE,
  122. }
  123. };
  124. void __init ixp2000_map_io(void)
  125. {
  126. /*
  127. * On IXP2400 CPUs we need to use MT_IXP2000_DEVICE so that
  128. * XCB=101 (to avoid triggering erratum #66), and given that
  129. * this mode speeds up I/O accesses and we have write buffer
  130. * flushes in the right places anyway, it doesn't hurt to use
  131. * XCB=101 for all IXP2000s.
  132. */
  133. iotable_init(ixp2000_io_desc, ARRAY_SIZE(ixp2000_io_desc));
  134. /* Set slowport to 8-bit mode. */
  135. ixp2000_reg_wrb(IXP2000_SLOWPORT_FRM, 1);
  136. }
  137. /*************************************************************************
  138. * Serial port support for IXP2000
  139. *************************************************************************/
  140. static struct plat_serial8250_port ixp2000_serial_port[] = {
  141. {
  142. .mapbase = IXP2000_UART_PHYS_BASE,
  143. .membase = (char *)(IXP2000_UART_VIRT_BASE + 3),
  144. .irq = IRQ_IXP2000_UART,
  145. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  146. .iotype = UPIO_MEM,
  147. .regshift = 2,
  148. .uartclk = 50000000,
  149. },
  150. { },
  151. };
  152. static struct resource ixp2000_uart_resource = {
  153. .start = IXP2000_UART_PHYS_BASE,
  154. .end = IXP2000_UART_PHYS_BASE + 0x1f,
  155. .flags = IORESOURCE_MEM,
  156. };
  157. static struct platform_device ixp2000_serial_device = {
  158. .name = "serial8250",
  159. .id = PLAT8250_DEV_PLATFORM,
  160. .dev = {
  161. .platform_data = ixp2000_serial_port,
  162. },
  163. .num_resources = 1,
  164. .resource = &ixp2000_uart_resource,
  165. };
  166. void __init ixp2000_uart_init(void)
  167. {
  168. platform_device_register(&ixp2000_serial_device);
  169. }
  170. /*************************************************************************
  171. * Timer-tick functions for IXP2000
  172. *************************************************************************/
  173. static unsigned ticks_per_jiffy;
  174. static unsigned ticks_per_usec;
  175. static unsigned next_jiffy_time;
  176. static volatile unsigned long *missing_jiffy_timer_csr;
  177. unsigned long ixp2000_gettimeoffset (void)
  178. {
  179. unsigned long offset;
  180. offset = next_jiffy_time - *missing_jiffy_timer_csr;
  181. return offset / ticks_per_usec;
  182. }
  183. static int ixp2000_timer_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  184. {
  185. write_seqlock(&xtime_lock);
  186. /* clear timer 1 */
  187. ixp2000_reg_wrb(IXP2000_T1_CLR, 1);
  188. while ((signed long)(next_jiffy_time - *missing_jiffy_timer_csr)
  189. >= ticks_per_jiffy) {
  190. timer_tick(regs);
  191. next_jiffy_time -= ticks_per_jiffy;
  192. }
  193. write_sequnlock(&xtime_lock);
  194. return IRQ_HANDLED;
  195. }
  196. static struct irqaction ixp2000_timer_irq = {
  197. .name = "IXP2000 Timer Tick",
  198. .flags = SA_INTERRUPT | SA_TIMER,
  199. .handler = ixp2000_timer_interrupt,
  200. };
  201. void __init ixp2000_init_time(unsigned long tick_rate)
  202. {
  203. ticks_per_jiffy = (tick_rate + HZ/2) / HZ;
  204. ticks_per_usec = tick_rate / 1000000;
  205. /*
  206. * We use timer 1 as our timer interrupt.
  207. */
  208. ixp2000_reg_write(IXP2000_T1_CLR, 0);
  209. ixp2000_reg_write(IXP2000_T1_CLD, ticks_per_jiffy - 1);
  210. ixp2000_reg_write(IXP2000_T1_CTL, (1 << 7));
  211. /*
  212. * We use a second timer as a monotonic counter for tracking
  213. * missed jiffies. The IXP2000 has four timers, but if we're
  214. * on an A-step IXP2800, timer 2 and 3 don't work, so on those
  215. * chips we use timer 4. Timer 4 is the only timer that can
  216. * be used for the watchdog, so we use timer 2 if we're on a
  217. * non-buggy chip.
  218. */
  219. if ((*IXP2000_PRODUCT_ID & 0x001ffef0) == 0x00000000) {
  220. printk(KERN_INFO "Enabling IXP2800 erratum #25 workaround\n");
  221. ixp2000_reg_write(IXP2000_T4_CLR, 0);
  222. ixp2000_reg_write(IXP2000_T4_CLD, -1);
  223. ixp2000_reg_wrb(IXP2000_T4_CTL, (1 << 7));
  224. missing_jiffy_timer_csr = IXP2000_T4_CSR;
  225. } else {
  226. ixp2000_reg_write(IXP2000_T2_CLR, 0);
  227. ixp2000_reg_write(IXP2000_T2_CLD, -1);
  228. ixp2000_reg_wrb(IXP2000_T2_CTL, (1 << 7));
  229. missing_jiffy_timer_csr = IXP2000_T2_CSR;
  230. }
  231. next_jiffy_time = 0xffffffff;
  232. /* register for interrupt */
  233. setup_irq(IRQ_IXP2000_TIMER1, &ixp2000_timer_irq);
  234. }
  235. /*************************************************************************
  236. * GPIO helpers
  237. *************************************************************************/
  238. static unsigned long GPIO_IRQ_falling_edge;
  239. static unsigned long GPIO_IRQ_rising_edge;
  240. static unsigned long GPIO_IRQ_level_low;
  241. static unsigned long GPIO_IRQ_level_high;
  242. static void update_gpio_int_csrs(void)
  243. {
  244. ixp2000_reg_write(IXP2000_GPIO_FEDR, GPIO_IRQ_falling_edge);
  245. ixp2000_reg_write(IXP2000_GPIO_REDR, GPIO_IRQ_rising_edge);
  246. ixp2000_reg_write(IXP2000_GPIO_LSLR, GPIO_IRQ_level_low);
  247. ixp2000_reg_wrb(IXP2000_GPIO_LSHR, GPIO_IRQ_level_high);
  248. }
  249. void gpio_line_config(int line, int direction)
  250. {
  251. unsigned long flags;
  252. local_irq_save(flags);
  253. if (direction == GPIO_OUT) {
  254. /* if it's an output, it ain't an interrupt anymore */
  255. GPIO_IRQ_falling_edge &= ~(1 << line);
  256. GPIO_IRQ_rising_edge &= ~(1 << line);
  257. GPIO_IRQ_level_low &= ~(1 << line);
  258. GPIO_IRQ_level_high &= ~(1 << line);
  259. update_gpio_int_csrs();
  260. ixp2000_reg_wrb(IXP2000_GPIO_PDSR, 1 << line);
  261. } else if (direction == GPIO_IN) {
  262. ixp2000_reg_wrb(IXP2000_GPIO_PDCR, 1 << line);
  263. }
  264. local_irq_restore(flags);
  265. }
  266. /*************************************************************************
  267. * IRQ handling IXP2000
  268. *************************************************************************/
  269. static void ixp2000_GPIO_irq_handler(unsigned int irq, struct irqdesc *desc, struct pt_regs *regs)
  270. {
  271. int i;
  272. unsigned long status = *IXP2000_GPIO_INST;
  273. for (i = 0; i <= 7; i++) {
  274. if (status & (1<<i)) {
  275. desc = irq_desc + i + IRQ_IXP2000_GPIO0;
  276. desc_handle_irq(i + IRQ_IXP2000_GPIO0, desc, regs);
  277. }
  278. }
  279. }
  280. static int ixp2000_GPIO_irq_type(unsigned int irq, unsigned int type)
  281. {
  282. int line = irq - IRQ_IXP2000_GPIO0;
  283. /*
  284. * First, configure this GPIO line as an input.
  285. */
  286. ixp2000_reg_write(IXP2000_GPIO_PDCR, 1 << line);
  287. /*
  288. * Then, set the proper trigger type.
  289. */
  290. if (type & IRQT_FALLING)
  291. GPIO_IRQ_falling_edge |= 1 << line;
  292. else
  293. GPIO_IRQ_falling_edge &= ~(1 << line);
  294. if (type & IRQT_RISING)
  295. GPIO_IRQ_rising_edge |= 1 << line;
  296. else
  297. GPIO_IRQ_rising_edge &= ~(1 << line);
  298. if (type & IRQT_LOW)
  299. GPIO_IRQ_level_low |= 1 << line;
  300. else
  301. GPIO_IRQ_level_low &= ~(1 << line);
  302. if (type & IRQT_HIGH)
  303. GPIO_IRQ_level_high |= 1 << line;
  304. else
  305. GPIO_IRQ_level_high &= ~(1 << line);
  306. update_gpio_int_csrs();
  307. return 0;
  308. }
  309. static void ixp2000_GPIO_irq_mask_ack(unsigned int irq)
  310. {
  311. ixp2000_reg_write(IXP2000_GPIO_INCR, (1 << (irq - IRQ_IXP2000_GPIO0)));
  312. ixp2000_reg_write(IXP2000_GPIO_EDSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
  313. ixp2000_reg_write(IXP2000_GPIO_LDSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
  314. ixp2000_reg_wrb(IXP2000_GPIO_INST, (1 << (irq - IRQ_IXP2000_GPIO0)));
  315. }
  316. static void ixp2000_GPIO_irq_mask(unsigned int irq)
  317. {
  318. ixp2000_reg_wrb(IXP2000_GPIO_INCR, (1 << (irq - IRQ_IXP2000_GPIO0)));
  319. }
  320. static void ixp2000_GPIO_irq_unmask(unsigned int irq)
  321. {
  322. ixp2000_reg_write(IXP2000_GPIO_INSR, (1 << (irq - IRQ_IXP2000_GPIO0)));
  323. }
  324. static struct irqchip ixp2000_GPIO_irq_chip = {
  325. .ack = ixp2000_GPIO_irq_mask_ack,
  326. .mask = ixp2000_GPIO_irq_mask,
  327. .unmask = ixp2000_GPIO_irq_unmask,
  328. .set_type = ixp2000_GPIO_irq_type,
  329. };
  330. static void ixp2000_pci_irq_mask(unsigned int irq)
  331. {
  332. unsigned long temp = *IXP2000_PCI_XSCALE_INT_ENABLE;
  333. if (irq == IRQ_IXP2000_PCIA)
  334. ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, (temp & ~(1 << 26)));
  335. else if (irq == IRQ_IXP2000_PCIB)
  336. ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, (temp & ~(1 << 27)));
  337. }
  338. static void ixp2000_pci_irq_unmask(unsigned int irq)
  339. {
  340. unsigned long temp = *IXP2000_PCI_XSCALE_INT_ENABLE;
  341. if (irq == IRQ_IXP2000_PCIA)
  342. ixp2000_reg_write(IXP2000_PCI_XSCALE_INT_ENABLE, (temp | (1 << 26)));
  343. else if (irq == IRQ_IXP2000_PCIB)
  344. ixp2000_reg_write(IXP2000_PCI_XSCALE_INT_ENABLE, (temp | (1 << 27)));
  345. }
  346. /*
  347. * Error interrupts. These are used extensively by the microengine drivers
  348. */
  349. static void ixp2000_err_irq_handler(unsigned int irq, struct irqdesc *desc, struct pt_regs *regs)
  350. {
  351. int i;
  352. unsigned long status = *IXP2000_IRQ_ERR_STATUS;
  353. for(i = 31; i >= 0; i--) {
  354. if(status & (1 << i)) {
  355. desc = irq_desc + IRQ_IXP2000_DRAM0_MIN_ERR + i;
  356. desc->handle(IRQ_IXP2000_DRAM0_MIN_ERR + i, desc, regs);
  357. }
  358. }
  359. }
  360. static void ixp2000_err_irq_mask(unsigned int irq)
  361. {
  362. ixp2000_reg_write(IXP2000_IRQ_ERR_ENABLE_CLR,
  363. (1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)));
  364. }
  365. static void ixp2000_err_irq_unmask(unsigned int irq)
  366. {
  367. ixp2000_reg_write(IXP2000_IRQ_ERR_ENABLE_SET,
  368. (1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)));
  369. }
  370. static struct irqchip ixp2000_err_irq_chip = {
  371. .ack = ixp2000_err_irq_mask,
  372. .mask = ixp2000_err_irq_mask,
  373. .unmask = ixp2000_err_irq_unmask
  374. };
  375. static struct irqchip ixp2000_pci_irq_chip = {
  376. .ack = ixp2000_pci_irq_mask,
  377. .mask = ixp2000_pci_irq_mask,
  378. .unmask = ixp2000_pci_irq_unmask
  379. };
  380. static void ixp2000_irq_mask(unsigned int irq)
  381. {
  382. ixp2000_reg_wrb(IXP2000_IRQ_ENABLE_CLR, (1 << irq));
  383. }
  384. static void ixp2000_irq_unmask(unsigned int irq)
  385. {
  386. ixp2000_reg_write(IXP2000_IRQ_ENABLE_SET, (1 << irq));
  387. }
  388. static struct irqchip ixp2000_irq_chip = {
  389. .ack = ixp2000_irq_mask,
  390. .mask = ixp2000_irq_mask,
  391. .unmask = ixp2000_irq_unmask
  392. };
  393. void __init ixp2000_init_irq(void)
  394. {
  395. int irq;
  396. /*
  397. * Mask all sources
  398. */
  399. ixp2000_reg_write(IXP2000_IRQ_ENABLE_CLR, 0xffffffff);
  400. ixp2000_reg_write(IXP2000_FIQ_ENABLE_CLR, 0xffffffff);
  401. /* clear all GPIO edge/level detects */
  402. ixp2000_reg_write(IXP2000_GPIO_REDR, 0);
  403. ixp2000_reg_write(IXP2000_GPIO_FEDR, 0);
  404. ixp2000_reg_write(IXP2000_GPIO_LSHR, 0);
  405. ixp2000_reg_write(IXP2000_GPIO_LSLR, 0);
  406. ixp2000_reg_write(IXP2000_GPIO_INCR, -1);
  407. /* clear PCI interrupt sources */
  408. ixp2000_reg_wrb(IXP2000_PCI_XSCALE_INT_ENABLE, 0);
  409. /*
  410. * Certain bits in the IRQ status register of the
  411. * IXP2000 are reserved. Instead of trying to map
  412. * things non 1:1 from bit position to IRQ number,
  413. * we mark the reserved IRQs as invalid. This makes
  414. * our mask/unmask code much simpler.
  415. */
  416. for (irq = IRQ_IXP2000_SOFT_INT; irq <= IRQ_IXP2000_THDB3; irq++) {
  417. if ((1 << irq) & IXP2000_VALID_IRQ_MASK) {
  418. set_irq_chip(irq, &ixp2000_irq_chip);
  419. set_irq_handler(irq, do_level_IRQ);
  420. set_irq_flags(irq, IRQF_VALID);
  421. } else set_irq_flags(irq, 0);
  422. }
  423. for (irq = IRQ_IXP2000_DRAM0_MIN_ERR; irq <= IRQ_IXP2000_SP_INT; irq++) {
  424. if((1 << (irq - IRQ_IXP2000_DRAM0_MIN_ERR)) &
  425. IXP2000_VALID_ERR_IRQ_MASK) {
  426. set_irq_chip(irq, &ixp2000_err_irq_chip);
  427. set_irq_handler(irq, do_level_IRQ);
  428. set_irq_flags(irq, IRQF_VALID);
  429. }
  430. else
  431. set_irq_flags(irq, 0);
  432. }
  433. set_irq_chained_handler(IRQ_IXP2000_ERRSUM, ixp2000_err_irq_handler);
  434. for (irq = IRQ_IXP2000_GPIO0; irq <= IRQ_IXP2000_GPIO7; irq++) {
  435. set_irq_chip(irq, &ixp2000_GPIO_irq_chip);
  436. set_irq_handler(irq, do_level_IRQ);
  437. set_irq_flags(irq, IRQF_VALID);
  438. }
  439. set_irq_chained_handler(IRQ_IXP2000_GPIO, ixp2000_GPIO_irq_handler);
  440. /*
  441. * Enable PCI irqs. The actual PCI[AB] decoding is done in
  442. * entry-macro.S, so we don't need a chained handler for the
  443. * PCI interrupt source.
  444. */
  445. ixp2000_reg_write(IXP2000_IRQ_ENABLE_SET, (1 << IRQ_IXP2000_PCI));
  446. for (irq = IRQ_IXP2000_PCIA; irq <= IRQ_IXP2000_PCIB; irq++) {
  447. set_irq_chip(irq, &ixp2000_pci_irq_chip);
  448. set_irq_handler(irq, do_level_IRQ);
  449. set_irq_flags(irq, IRQF_VALID);
  450. }
  451. }