fec.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020
  1. /*
  2. * Fast Ethernet Controller (FEC) driver for Motorola MPC8xx.
  3. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
  4. *
  5. * Right now, I am very wasteful with the buffers. I allocate memory
  6. * pages and then divide them into 2K frame buffers. This way I know I
  7. * have buffers large enough to hold one frame within one buffer descriptor.
  8. * Once I get this working, I will use 64 or 128 byte CPM buffers, which
  9. * will be much more memory efficient and will easily handle lots of
  10. * small packets.
  11. *
  12. * Much better multiple PHY support by Magnus Damm.
  13. * Copyright (c) 2000 Ericsson Radio Systems AB.
  14. *
  15. * Support for FEC controller of ColdFire processors.
  16. * Copyright (c) 2001-2005 Greg Ungerer (gerg@snapgear.com)
  17. *
  18. * Bug fixes and cleanup by Philippe De Muyter (phdm@macqel.be)
  19. * Copyright (c) 2004-2006 Macq Electronique SA.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/string.h>
  24. #include <linux/ptrace.h>
  25. #include <linux/errno.h>
  26. #include <linux/ioport.h>
  27. #include <linux/slab.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/pci.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/bitops.h>
  38. #include <linux/io.h>
  39. #include <linux/irq.h>
  40. #include <linux/clk.h>
  41. #include <linux/platform_device.h>
  42. #include <asm/cacheflush.h>
  43. #ifndef CONFIG_ARCH_MXC
  44. #include <asm/coldfire.h>
  45. #include <asm/mcfsim.h>
  46. #endif
  47. #include "fec.h"
  48. #ifdef CONFIG_ARCH_MXC
  49. #include <mach/hardware.h>
  50. #define FEC_ALIGNMENT 0xf
  51. #else
  52. #define FEC_ALIGNMENT 0x3
  53. #endif
  54. /*
  55. * Define the fixed address of the FEC hardware.
  56. */
  57. #if defined(CONFIG_M5272)
  58. #define HAVE_mii_link_interrupt
  59. static unsigned char fec_mac_default[] = {
  60. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  61. };
  62. /*
  63. * Some hardware gets it MAC address out of local flash memory.
  64. * if this is non-zero then assume it is the address to get MAC from.
  65. */
  66. #if defined(CONFIG_NETtel)
  67. #define FEC_FLASHMAC 0xf0006006
  68. #elif defined(CONFIG_GILBARCONAP) || defined(CONFIG_SCALES)
  69. #define FEC_FLASHMAC 0xf0006000
  70. #elif defined(CONFIG_CANCam)
  71. #define FEC_FLASHMAC 0xf0020000
  72. #elif defined (CONFIG_M5272C3)
  73. #define FEC_FLASHMAC (0xffe04000 + 4)
  74. #elif defined(CONFIG_MOD5272)
  75. #define FEC_FLASHMAC 0xffc0406b
  76. #else
  77. #define FEC_FLASHMAC 0
  78. #endif
  79. #endif /* CONFIG_M5272 */
  80. /* Forward declarations of some structures to support different PHYs */
  81. typedef struct {
  82. uint mii_data;
  83. void (*funct)(uint mii_reg, struct net_device *dev);
  84. } phy_cmd_t;
  85. typedef struct {
  86. uint id;
  87. char *name;
  88. const phy_cmd_t *config;
  89. const phy_cmd_t *startup;
  90. const phy_cmd_t *ack_int;
  91. const phy_cmd_t *shutdown;
  92. } phy_info_t;
  93. /* The number of Tx and Rx buffers. These are allocated from the page
  94. * pool. The code may assume these are power of two, so it it best
  95. * to keep them that size.
  96. * We don't need to allocate pages for the transmitter. We just use
  97. * the skbuffer directly.
  98. */
  99. #define FEC_ENET_RX_PAGES 8
  100. #define FEC_ENET_RX_FRSIZE 2048
  101. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  102. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  103. #define FEC_ENET_TX_FRSIZE 2048
  104. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  105. #define TX_RING_SIZE 16 /* Must be power of two */
  106. #define TX_RING_MOD_MASK 15 /* for this to work */
  107. #if (((RX_RING_SIZE + TX_RING_SIZE) * 8) > PAGE_SIZE)
  108. #error "FEC: descriptor ring size constants too large"
  109. #endif
  110. /* Interrupt events/masks. */
  111. #define FEC_ENET_HBERR ((uint)0x80000000) /* Heartbeat error */
  112. #define FEC_ENET_BABR ((uint)0x40000000) /* Babbling receiver */
  113. #define FEC_ENET_BABT ((uint)0x20000000) /* Babbling transmitter */
  114. #define FEC_ENET_GRA ((uint)0x10000000) /* Graceful stop complete */
  115. #define FEC_ENET_TXF ((uint)0x08000000) /* Full frame transmitted */
  116. #define FEC_ENET_TXB ((uint)0x04000000) /* A buffer was transmitted */
  117. #define FEC_ENET_RXF ((uint)0x02000000) /* Full frame received */
  118. #define FEC_ENET_RXB ((uint)0x01000000) /* A buffer was received */
  119. #define FEC_ENET_MII ((uint)0x00800000) /* MII interrupt */
  120. #define FEC_ENET_EBERR ((uint)0x00400000) /* SDMA bus error */
  121. /* The FEC stores dest/src/type, data, and checksum for receive packets.
  122. */
  123. #define PKT_MAXBUF_SIZE 1518
  124. #define PKT_MINBUF_SIZE 64
  125. #define PKT_MAXBLR_SIZE 1520
  126. /*
  127. * The 5270/5271/5280/5282/532x RX control register also contains maximum frame
  128. * size bits. Other FEC hardware does not, so we need to take that into
  129. * account when setting it.
  130. */
  131. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  132. defined(CONFIG_M520x) || defined(CONFIG_M532x) || defined(CONFIG_ARCH_MXC)
  133. #define OPT_FRAME_SIZE (PKT_MAXBUF_SIZE << 16)
  134. #else
  135. #define OPT_FRAME_SIZE 0
  136. #endif
  137. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  138. * tx_bd_base always point to the base of the buffer descriptors. The
  139. * cur_rx and cur_tx point to the currently available buffer.
  140. * The dirty_tx tracks the current buffer that is being sent by the
  141. * controller. The cur_tx and dirty_tx are equal under both completely
  142. * empty and completely full conditions. The empty/ready indicator in
  143. * the buffer descriptor determines the actual condition.
  144. */
  145. struct fec_enet_private {
  146. /* Hardware registers of the FEC device */
  147. void __iomem *hwp;
  148. struct net_device *netdev;
  149. struct clk *clk;
  150. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  151. unsigned char *tx_bounce[TX_RING_SIZE];
  152. struct sk_buff* tx_skbuff[TX_RING_SIZE];
  153. struct sk_buff* rx_skbuff[RX_RING_SIZE];
  154. ushort skb_cur;
  155. ushort skb_dirty;
  156. /* CPM dual port RAM relative addresses */
  157. dma_addr_t bd_dma;
  158. /* Address of Rx and Tx buffers */
  159. struct bufdesc *rx_bd_base;
  160. struct bufdesc *tx_bd_base;
  161. /* The next free ring entry */
  162. struct bufdesc *cur_rx, *cur_tx;
  163. /* The ring entries to be free()ed */
  164. struct bufdesc *dirty_tx;
  165. uint tx_full;
  166. /* hold while accessing the HW like ringbuffer for tx/rx but not MAC */
  167. spinlock_t hw_lock;
  168. /* hold while accessing the mii_list_t() elements */
  169. spinlock_t mii_lock;
  170. uint phy_id;
  171. uint phy_id_done;
  172. uint phy_status;
  173. uint phy_speed;
  174. phy_info_t const *phy;
  175. struct work_struct phy_task;
  176. uint sequence_done;
  177. uint mii_phy_task_queued;
  178. uint phy_addr;
  179. int index;
  180. int opened;
  181. int link;
  182. int old_link;
  183. int full_duplex;
  184. };
  185. static void fec_enet_mii(struct net_device *dev);
  186. static irqreturn_t fec_enet_interrupt(int irq, void * dev_id);
  187. static void fec_enet_tx(struct net_device *dev);
  188. static void fec_enet_rx(struct net_device *dev);
  189. static int fec_enet_close(struct net_device *dev);
  190. static void fec_restart(struct net_device *dev, int duplex);
  191. static void fec_stop(struct net_device *dev);
  192. /* MII processing. We keep this as simple as possible. Requests are
  193. * placed on the list (if there is room). When the request is finished
  194. * by the MII, an optional function may be called.
  195. */
  196. typedef struct mii_list {
  197. uint mii_regval;
  198. void (*mii_func)(uint val, struct net_device *dev);
  199. struct mii_list *mii_next;
  200. } mii_list_t;
  201. #define NMII 20
  202. static mii_list_t mii_cmds[NMII];
  203. static mii_list_t *mii_free;
  204. static mii_list_t *mii_head;
  205. static mii_list_t *mii_tail;
  206. static int mii_queue(struct net_device *dev, int request,
  207. void (*func)(uint, struct net_device *));
  208. /* Make MII read/write commands for the FEC */
  209. #define mk_mii_read(REG) (0x60020000 | ((REG & 0x1f) << 18))
  210. #define mk_mii_write(REG, VAL) (0x50020000 | ((REG & 0x1f) << 18) | \
  211. (VAL & 0xffff))
  212. #define mk_mii_end 0
  213. /* Transmitter timeout */
  214. #define TX_TIMEOUT (2 * HZ)
  215. /* Register definitions for the PHY */
  216. #define MII_REG_CR 0 /* Control Register */
  217. #define MII_REG_SR 1 /* Status Register */
  218. #define MII_REG_PHYIR1 2 /* PHY Identification Register 1 */
  219. #define MII_REG_PHYIR2 3 /* PHY Identification Register 2 */
  220. #define MII_REG_ANAR 4 /* A-N Advertisement Register */
  221. #define MII_REG_ANLPAR 5 /* A-N Link Partner Ability Register */
  222. #define MII_REG_ANER 6 /* A-N Expansion Register */
  223. #define MII_REG_ANNPTR 7 /* A-N Next Page Transmit Register */
  224. #define MII_REG_ANLPRNPR 8 /* A-N Link Partner Received Next Page Reg. */
  225. /* values for phy_status */
  226. #define PHY_CONF_ANE 0x0001 /* 1 auto-negotiation enabled */
  227. #define PHY_CONF_LOOP 0x0002 /* 1 loopback mode enabled */
  228. #define PHY_CONF_SPMASK 0x00f0 /* mask for speed */
  229. #define PHY_CONF_10HDX 0x0010 /* 10 Mbit half duplex supported */
  230. #define PHY_CONF_10FDX 0x0020 /* 10 Mbit full duplex supported */
  231. #define PHY_CONF_100HDX 0x0040 /* 100 Mbit half duplex supported */
  232. #define PHY_CONF_100FDX 0x0080 /* 100 Mbit full duplex supported */
  233. #define PHY_STAT_LINK 0x0100 /* 1 up - 0 down */
  234. #define PHY_STAT_FAULT 0x0200 /* 1 remote fault */
  235. #define PHY_STAT_ANC 0x0400 /* 1 auto-negotiation complete */
  236. #define PHY_STAT_SPMASK 0xf000 /* mask for speed */
  237. #define PHY_STAT_10HDX 0x1000 /* 10 Mbit half duplex selected */
  238. #define PHY_STAT_10FDX 0x2000 /* 10 Mbit full duplex selected */
  239. #define PHY_STAT_100HDX 0x4000 /* 100 Mbit half duplex selected */
  240. #define PHY_STAT_100FDX 0x8000 /* 100 Mbit full duplex selected */
  241. static int
  242. fec_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  243. {
  244. struct fec_enet_private *fep = netdev_priv(dev);
  245. struct bufdesc *bdp;
  246. void *bufaddr;
  247. unsigned short status;
  248. unsigned long flags;
  249. if (!fep->link) {
  250. /* Link is down or autonegotiation is in progress. */
  251. return NETDEV_TX_BUSY;
  252. }
  253. spin_lock_irqsave(&fep->hw_lock, flags);
  254. /* Fill in a Tx ring entry */
  255. bdp = fep->cur_tx;
  256. status = bdp->cbd_sc;
  257. if (status & BD_ENET_TX_READY) {
  258. /* Ooops. All transmit buffers are full. Bail out.
  259. * This should not happen, since dev->tbusy should be set.
  260. */
  261. printk("%s: tx queue full!.\n", dev->name);
  262. spin_unlock_irqrestore(&fep->hw_lock, flags);
  263. return NETDEV_TX_BUSY;
  264. }
  265. /* Clear all of the status flags */
  266. status &= ~BD_ENET_TX_STATS;
  267. /* Set buffer length and buffer pointer */
  268. bufaddr = skb->data;
  269. bdp->cbd_datlen = skb->len;
  270. /*
  271. * On some FEC implementations data must be aligned on
  272. * 4-byte boundaries. Use bounce buffers to copy data
  273. * and get it aligned. Ugh.
  274. */
  275. if (((unsigned long) bufaddr) & FEC_ALIGNMENT) {
  276. unsigned int index;
  277. index = bdp - fep->tx_bd_base;
  278. memcpy(fep->tx_bounce[index], (void *)skb->data, skb->len);
  279. bufaddr = fep->tx_bounce[index];
  280. }
  281. /* Save skb pointer */
  282. fep->tx_skbuff[fep->skb_cur] = skb;
  283. dev->stats.tx_bytes += skb->len;
  284. fep->skb_cur = (fep->skb_cur+1) & TX_RING_MOD_MASK;
  285. /* Push the data cache so the CPM does not get stale memory
  286. * data.
  287. */
  288. bdp->cbd_bufaddr = dma_map_single(&dev->dev, bufaddr,
  289. FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
  290. /* Send it on its way. Tell FEC it's ready, interrupt when done,
  291. * it's the last BD of the frame, and to put the CRC on the end.
  292. */
  293. status |= (BD_ENET_TX_READY | BD_ENET_TX_INTR
  294. | BD_ENET_TX_LAST | BD_ENET_TX_TC);
  295. bdp->cbd_sc = status;
  296. dev->trans_start = jiffies;
  297. /* Trigger transmission start */
  298. writel(0, fep->hwp + FEC_X_DES_ACTIVE);
  299. /* If this was the last BD in the ring, start at the beginning again. */
  300. if (status & BD_ENET_TX_WRAP)
  301. bdp = fep->tx_bd_base;
  302. else
  303. bdp++;
  304. if (bdp == fep->dirty_tx) {
  305. fep->tx_full = 1;
  306. netif_stop_queue(dev);
  307. }
  308. fep->cur_tx = bdp;
  309. spin_unlock_irqrestore(&fep->hw_lock, flags);
  310. return NETDEV_TX_OK;
  311. }
  312. static void
  313. fec_timeout(struct net_device *dev)
  314. {
  315. struct fec_enet_private *fep = netdev_priv(dev);
  316. dev->stats.tx_errors++;
  317. fec_restart(dev, fep->full_duplex);
  318. netif_wake_queue(dev);
  319. }
  320. static irqreturn_t
  321. fec_enet_interrupt(int irq, void * dev_id)
  322. {
  323. struct net_device *dev = dev_id;
  324. struct fec_enet_private *fep = netdev_priv(dev);
  325. uint int_events;
  326. irqreturn_t ret = IRQ_NONE;
  327. do {
  328. int_events = readl(fep->hwp + FEC_IEVENT);
  329. writel(int_events, fep->hwp + FEC_IEVENT);
  330. if (int_events & FEC_ENET_RXF) {
  331. ret = IRQ_HANDLED;
  332. fec_enet_rx(dev);
  333. }
  334. /* Transmit OK, or non-fatal error. Update the buffer
  335. * descriptors. FEC handles all errors, we just discover
  336. * them as part of the transmit process.
  337. */
  338. if (int_events & FEC_ENET_TXF) {
  339. ret = IRQ_HANDLED;
  340. fec_enet_tx(dev);
  341. }
  342. if (int_events & FEC_ENET_MII) {
  343. ret = IRQ_HANDLED;
  344. fec_enet_mii(dev);
  345. }
  346. } while (int_events);
  347. return ret;
  348. }
  349. static void
  350. fec_enet_tx(struct net_device *dev)
  351. {
  352. struct fec_enet_private *fep;
  353. struct bufdesc *bdp;
  354. unsigned short status;
  355. struct sk_buff *skb;
  356. fep = netdev_priv(dev);
  357. spin_lock(&fep->hw_lock);
  358. bdp = fep->dirty_tx;
  359. while (((status = bdp->cbd_sc) & BD_ENET_TX_READY) == 0) {
  360. if (bdp == fep->cur_tx && fep->tx_full == 0)
  361. break;
  362. dma_unmap_single(&dev->dev, bdp->cbd_bufaddr, FEC_ENET_TX_FRSIZE, DMA_TO_DEVICE);
  363. bdp->cbd_bufaddr = 0;
  364. skb = fep->tx_skbuff[fep->skb_dirty];
  365. /* Check for errors. */
  366. if (status & (BD_ENET_TX_HB | BD_ENET_TX_LC |
  367. BD_ENET_TX_RL | BD_ENET_TX_UN |
  368. BD_ENET_TX_CSL)) {
  369. dev->stats.tx_errors++;
  370. if (status & BD_ENET_TX_HB) /* No heartbeat */
  371. dev->stats.tx_heartbeat_errors++;
  372. if (status & BD_ENET_TX_LC) /* Late collision */
  373. dev->stats.tx_window_errors++;
  374. if (status & BD_ENET_TX_RL) /* Retrans limit */
  375. dev->stats.tx_aborted_errors++;
  376. if (status & BD_ENET_TX_UN) /* Underrun */
  377. dev->stats.tx_fifo_errors++;
  378. if (status & BD_ENET_TX_CSL) /* Carrier lost */
  379. dev->stats.tx_carrier_errors++;
  380. } else {
  381. dev->stats.tx_packets++;
  382. }
  383. if (status & BD_ENET_TX_READY)
  384. printk("HEY! Enet xmit interrupt and TX_READY.\n");
  385. /* Deferred means some collisions occurred during transmit,
  386. * but we eventually sent the packet OK.
  387. */
  388. if (status & BD_ENET_TX_DEF)
  389. dev->stats.collisions++;
  390. /* Free the sk buffer associated with this last transmit */
  391. dev_kfree_skb_any(skb);
  392. fep->tx_skbuff[fep->skb_dirty] = NULL;
  393. fep->skb_dirty = (fep->skb_dirty + 1) & TX_RING_MOD_MASK;
  394. /* Update pointer to next buffer descriptor to be transmitted */
  395. if (status & BD_ENET_TX_WRAP)
  396. bdp = fep->tx_bd_base;
  397. else
  398. bdp++;
  399. /* Since we have freed up a buffer, the ring is no longer full
  400. */
  401. if (fep->tx_full) {
  402. fep->tx_full = 0;
  403. if (netif_queue_stopped(dev))
  404. netif_wake_queue(dev);
  405. }
  406. }
  407. fep->dirty_tx = bdp;
  408. spin_unlock(&fep->hw_lock);
  409. }
  410. /* During a receive, the cur_rx points to the current incoming buffer.
  411. * When we update through the ring, if the next incoming buffer has
  412. * not been given to the system, we just set the empty indicator,
  413. * effectively tossing the packet.
  414. */
  415. static void
  416. fec_enet_rx(struct net_device *dev)
  417. {
  418. struct fec_enet_private *fep = netdev_priv(dev);
  419. struct bufdesc *bdp;
  420. unsigned short status;
  421. struct sk_buff *skb;
  422. ushort pkt_len;
  423. __u8 *data;
  424. #ifdef CONFIG_M532x
  425. flush_cache_all();
  426. #endif
  427. spin_lock(&fep->hw_lock);
  428. /* First, grab all of the stats for the incoming packet.
  429. * These get messed up if we get called due to a busy condition.
  430. */
  431. bdp = fep->cur_rx;
  432. while (!((status = bdp->cbd_sc) & BD_ENET_RX_EMPTY)) {
  433. /* Since we have allocated space to hold a complete frame,
  434. * the last indicator should be set.
  435. */
  436. if ((status & BD_ENET_RX_LAST) == 0)
  437. printk("FEC ENET: rcv is not +last\n");
  438. if (!fep->opened)
  439. goto rx_processing_done;
  440. /* Check for errors. */
  441. if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH | BD_ENET_RX_NO |
  442. BD_ENET_RX_CR | BD_ENET_RX_OV)) {
  443. dev->stats.rx_errors++;
  444. if (status & (BD_ENET_RX_LG | BD_ENET_RX_SH)) {
  445. /* Frame too long or too short. */
  446. dev->stats.rx_length_errors++;
  447. }
  448. if (status & BD_ENET_RX_NO) /* Frame alignment */
  449. dev->stats.rx_frame_errors++;
  450. if (status & BD_ENET_RX_CR) /* CRC Error */
  451. dev->stats.rx_crc_errors++;
  452. if (status & BD_ENET_RX_OV) /* FIFO overrun */
  453. dev->stats.rx_fifo_errors++;
  454. }
  455. /* Report late collisions as a frame error.
  456. * On this error, the BD is closed, but we don't know what we
  457. * have in the buffer. So, just drop this frame on the floor.
  458. */
  459. if (status & BD_ENET_RX_CL) {
  460. dev->stats.rx_errors++;
  461. dev->stats.rx_frame_errors++;
  462. goto rx_processing_done;
  463. }
  464. /* Process the incoming frame. */
  465. dev->stats.rx_packets++;
  466. pkt_len = bdp->cbd_datlen;
  467. dev->stats.rx_bytes += pkt_len;
  468. data = (__u8*)__va(bdp->cbd_bufaddr);
  469. dma_unmap_single(NULL, bdp->cbd_bufaddr, bdp->cbd_datlen,
  470. DMA_FROM_DEVICE);
  471. /* This does 16 byte alignment, exactly what we need.
  472. * The packet length includes FCS, but we don't want to
  473. * include that when passing upstream as it messes up
  474. * bridging applications.
  475. */
  476. skb = dev_alloc_skb(pkt_len - 4 + NET_IP_ALIGN);
  477. if (unlikely(!skb)) {
  478. printk("%s: Memory squeeze, dropping packet.\n",
  479. dev->name);
  480. dev->stats.rx_dropped++;
  481. } else {
  482. skb_reserve(skb, NET_IP_ALIGN);
  483. skb_put(skb, pkt_len - 4); /* Make room */
  484. skb_copy_to_linear_data(skb, data, pkt_len - 4);
  485. skb->protocol = eth_type_trans(skb, dev);
  486. netif_rx(skb);
  487. }
  488. bdp->cbd_bufaddr = dma_map_single(NULL, data, bdp->cbd_datlen,
  489. DMA_FROM_DEVICE);
  490. rx_processing_done:
  491. /* Clear the status flags for this buffer */
  492. status &= ~BD_ENET_RX_STATS;
  493. /* Mark the buffer empty */
  494. status |= BD_ENET_RX_EMPTY;
  495. bdp->cbd_sc = status;
  496. /* Update BD pointer to next entry */
  497. if (status & BD_ENET_RX_WRAP)
  498. bdp = fep->rx_bd_base;
  499. else
  500. bdp++;
  501. /* Doing this here will keep the FEC running while we process
  502. * incoming frames. On a heavily loaded network, we should be
  503. * able to keep up at the expense of system resources.
  504. */
  505. writel(0, fep->hwp + FEC_R_DES_ACTIVE);
  506. }
  507. fep->cur_rx = bdp;
  508. spin_unlock(&fep->hw_lock);
  509. }
  510. /* called from interrupt context */
  511. static void
  512. fec_enet_mii(struct net_device *dev)
  513. {
  514. struct fec_enet_private *fep;
  515. mii_list_t *mip;
  516. fep = netdev_priv(dev);
  517. spin_lock(&fep->mii_lock);
  518. if ((mip = mii_head) == NULL) {
  519. printk("MII and no head!\n");
  520. goto unlock;
  521. }
  522. if (mip->mii_func != NULL)
  523. (*(mip->mii_func))(readl(fep->hwp + FEC_MII_DATA), dev);
  524. mii_head = mip->mii_next;
  525. mip->mii_next = mii_free;
  526. mii_free = mip;
  527. if ((mip = mii_head) != NULL)
  528. writel(mip->mii_regval, fep->hwp + FEC_MII_DATA);
  529. unlock:
  530. spin_unlock(&fep->mii_lock);
  531. }
  532. static int
  533. mii_queue_unlocked(struct net_device *dev, int regval,
  534. void (*func)(uint, struct net_device *))
  535. {
  536. struct fec_enet_private *fep;
  537. mii_list_t *mip;
  538. int retval;
  539. /* Add PHY address to register command */
  540. fep = netdev_priv(dev);
  541. regval |= fep->phy_addr << 23;
  542. retval = 0;
  543. if ((mip = mii_free) != NULL) {
  544. mii_free = mip->mii_next;
  545. mip->mii_regval = regval;
  546. mip->mii_func = func;
  547. mip->mii_next = NULL;
  548. if (mii_head) {
  549. mii_tail->mii_next = mip;
  550. mii_tail = mip;
  551. } else {
  552. mii_head = mii_tail = mip;
  553. writel(regval, fep->hwp + FEC_MII_DATA);
  554. }
  555. } else {
  556. retval = 1;
  557. }
  558. return retval;
  559. }
  560. static int
  561. mii_queue(struct net_device *dev, int regval,
  562. void (*func)(uint, struct net_device *))
  563. {
  564. struct fec_enet_private *fep;
  565. unsigned long flags;
  566. int retval;
  567. fep = netdev_priv(dev);
  568. spin_lock_irqsave(&fep->mii_lock, flags);
  569. retval = mii_queue_unlocked(dev, regval, func);
  570. spin_unlock_irqrestore(&fep->mii_lock, flags);
  571. return retval;
  572. }
  573. static void mii_do_cmd(struct net_device *dev, const phy_cmd_t *c)
  574. {
  575. if(!c)
  576. return;
  577. for (; c->mii_data != mk_mii_end; c++)
  578. mii_queue(dev, c->mii_data, c->funct);
  579. }
  580. static void mii_parse_sr(uint mii_reg, struct net_device *dev)
  581. {
  582. struct fec_enet_private *fep = netdev_priv(dev);
  583. volatile uint *s = &(fep->phy_status);
  584. uint status;
  585. status = *s & ~(PHY_STAT_LINK | PHY_STAT_FAULT | PHY_STAT_ANC);
  586. if (mii_reg & 0x0004)
  587. status |= PHY_STAT_LINK;
  588. if (mii_reg & 0x0010)
  589. status |= PHY_STAT_FAULT;
  590. if (mii_reg & 0x0020)
  591. status |= PHY_STAT_ANC;
  592. *s = status;
  593. }
  594. static void mii_parse_cr(uint mii_reg, struct net_device *dev)
  595. {
  596. struct fec_enet_private *fep = netdev_priv(dev);
  597. volatile uint *s = &(fep->phy_status);
  598. uint status;
  599. status = *s & ~(PHY_CONF_ANE | PHY_CONF_LOOP);
  600. if (mii_reg & 0x1000)
  601. status |= PHY_CONF_ANE;
  602. if (mii_reg & 0x4000)
  603. status |= PHY_CONF_LOOP;
  604. *s = status;
  605. }
  606. static void mii_parse_anar(uint mii_reg, struct net_device *dev)
  607. {
  608. struct fec_enet_private *fep = netdev_priv(dev);
  609. volatile uint *s = &(fep->phy_status);
  610. uint status;
  611. status = *s & ~(PHY_CONF_SPMASK);
  612. if (mii_reg & 0x0020)
  613. status |= PHY_CONF_10HDX;
  614. if (mii_reg & 0x0040)
  615. status |= PHY_CONF_10FDX;
  616. if (mii_reg & 0x0080)
  617. status |= PHY_CONF_100HDX;
  618. if (mii_reg & 0x00100)
  619. status |= PHY_CONF_100FDX;
  620. *s = status;
  621. }
  622. /* ------------------------------------------------------------------------- */
  623. /* The Level one LXT970 is used by many boards */
  624. #define MII_LXT970_MIRROR 16 /* Mirror register */
  625. #define MII_LXT970_IER 17 /* Interrupt Enable Register */
  626. #define MII_LXT970_ISR 18 /* Interrupt Status Register */
  627. #define MII_LXT970_CONFIG 19 /* Configuration Register */
  628. #define MII_LXT970_CSR 20 /* Chip Status Register */
  629. static void mii_parse_lxt970_csr(uint mii_reg, struct net_device *dev)
  630. {
  631. struct fec_enet_private *fep = netdev_priv(dev);
  632. volatile uint *s = &(fep->phy_status);
  633. uint status;
  634. status = *s & ~(PHY_STAT_SPMASK);
  635. if (mii_reg & 0x0800) {
  636. if (mii_reg & 0x1000)
  637. status |= PHY_STAT_100FDX;
  638. else
  639. status |= PHY_STAT_100HDX;
  640. } else {
  641. if (mii_reg & 0x1000)
  642. status |= PHY_STAT_10FDX;
  643. else
  644. status |= PHY_STAT_10HDX;
  645. }
  646. *s = status;
  647. }
  648. static phy_cmd_t const phy_cmd_lxt970_config[] = {
  649. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  650. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  651. { mk_mii_end, }
  652. };
  653. static phy_cmd_t const phy_cmd_lxt970_startup[] = { /* enable interrupts */
  654. { mk_mii_write(MII_LXT970_IER, 0x0002), NULL },
  655. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  656. { mk_mii_end, }
  657. };
  658. static phy_cmd_t const phy_cmd_lxt970_ack_int[] = {
  659. /* read SR and ISR to acknowledge */
  660. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  661. { mk_mii_read(MII_LXT970_ISR), NULL },
  662. /* find out the current status */
  663. { mk_mii_read(MII_LXT970_CSR), mii_parse_lxt970_csr },
  664. { mk_mii_end, }
  665. };
  666. static phy_cmd_t const phy_cmd_lxt970_shutdown[] = { /* disable interrupts */
  667. { mk_mii_write(MII_LXT970_IER, 0x0000), NULL },
  668. { mk_mii_end, }
  669. };
  670. static phy_info_t const phy_info_lxt970 = {
  671. .id = 0x07810000,
  672. .name = "LXT970",
  673. .config = phy_cmd_lxt970_config,
  674. .startup = phy_cmd_lxt970_startup,
  675. .ack_int = phy_cmd_lxt970_ack_int,
  676. .shutdown = phy_cmd_lxt970_shutdown
  677. };
  678. /* ------------------------------------------------------------------------- */
  679. /* The Level one LXT971 is used on some of my custom boards */
  680. /* register definitions for the 971 */
  681. #define MII_LXT971_PCR 16 /* Port Control Register */
  682. #define MII_LXT971_SR2 17 /* Status Register 2 */
  683. #define MII_LXT971_IER 18 /* Interrupt Enable Register */
  684. #define MII_LXT971_ISR 19 /* Interrupt Status Register */
  685. #define MII_LXT971_LCR 20 /* LED Control Register */
  686. #define MII_LXT971_TCR 30 /* Transmit Control Register */
  687. /*
  688. * I had some nice ideas of running the MDIO faster...
  689. * The 971 should support 8MHz and I tried it, but things acted really
  690. * weird, so 2.5 MHz ought to be enough for anyone...
  691. */
  692. static void mii_parse_lxt971_sr2(uint mii_reg, struct net_device *dev)
  693. {
  694. struct fec_enet_private *fep = netdev_priv(dev);
  695. volatile uint *s = &(fep->phy_status);
  696. uint status;
  697. status = *s & ~(PHY_STAT_SPMASK | PHY_STAT_LINK | PHY_STAT_ANC);
  698. if (mii_reg & 0x0400) {
  699. fep->link = 1;
  700. status |= PHY_STAT_LINK;
  701. } else {
  702. fep->link = 0;
  703. }
  704. if (mii_reg & 0x0080)
  705. status |= PHY_STAT_ANC;
  706. if (mii_reg & 0x4000) {
  707. if (mii_reg & 0x0200)
  708. status |= PHY_STAT_100FDX;
  709. else
  710. status |= PHY_STAT_100HDX;
  711. } else {
  712. if (mii_reg & 0x0200)
  713. status |= PHY_STAT_10FDX;
  714. else
  715. status |= PHY_STAT_10HDX;
  716. }
  717. if (mii_reg & 0x0008)
  718. status |= PHY_STAT_FAULT;
  719. *s = status;
  720. }
  721. static phy_cmd_t const phy_cmd_lxt971_config[] = {
  722. /* limit to 10MBit because my prototype board
  723. * doesn't work with 100. */
  724. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  725. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  726. { mk_mii_read(MII_LXT971_SR2), mii_parse_lxt971_sr2 },
  727. { mk_mii_end, }
  728. };
  729. static phy_cmd_t const phy_cmd_lxt971_startup[] = { /* enable interrupts */
  730. { mk_mii_write(MII_LXT971_IER, 0x00f2), NULL },
  731. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  732. { mk_mii_write(MII_LXT971_LCR, 0xd422), NULL }, /* LED config */
  733. /* Somehow does the 971 tell me that the link is down
  734. * the first read after power-up.
  735. * read here to get a valid value in ack_int */
  736. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  737. { mk_mii_end, }
  738. };
  739. static phy_cmd_t const phy_cmd_lxt971_ack_int[] = {
  740. /* acknowledge the int before reading status ! */
  741. { mk_mii_read(MII_LXT971_ISR), NULL },
  742. /* find out the current status */
  743. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  744. { mk_mii_read(MII_LXT971_SR2), mii_parse_lxt971_sr2 },
  745. { mk_mii_end, }
  746. };
  747. static phy_cmd_t const phy_cmd_lxt971_shutdown[] = { /* disable interrupts */
  748. { mk_mii_write(MII_LXT971_IER, 0x0000), NULL },
  749. { mk_mii_end, }
  750. };
  751. static phy_info_t const phy_info_lxt971 = {
  752. .id = 0x0001378e,
  753. .name = "LXT971",
  754. .config = phy_cmd_lxt971_config,
  755. .startup = phy_cmd_lxt971_startup,
  756. .ack_int = phy_cmd_lxt971_ack_int,
  757. .shutdown = phy_cmd_lxt971_shutdown
  758. };
  759. /* ------------------------------------------------------------------------- */
  760. /* The Quality Semiconductor QS6612 is used on the RPX CLLF */
  761. /* register definitions */
  762. #define MII_QS6612_MCR 17 /* Mode Control Register */
  763. #define MII_QS6612_FTR 27 /* Factory Test Register */
  764. #define MII_QS6612_MCO 28 /* Misc. Control Register */
  765. #define MII_QS6612_ISR 29 /* Interrupt Source Register */
  766. #define MII_QS6612_IMR 30 /* Interrupt Mask Register */
  767. #define MII_QS6612_PCR 31 /* 100BaseTx PHY Control Reg. */
  768. static void mii_parse_qs6612_pcr(uint mii_reg, struct net_device *dev)
  769. {
  770. struct fec_enet_private *fep = netdev_priv(dev);
  771. volatile uint *s = &(fep->phy_status);
  772. uint status;
  773. status = *s & ~(PHY_STAT_SPMASK);
  774. switch((mii_reg >> 2) & 7) {
  775. case 1: status |= PHY_STAT_10HDX; break;
  776. case 2: status |= PHY_STAT_100HDX; break;
  777. case 5: status |= PHY_STAT_10FDX; break;
  778. case 6: status |= PHY_STAT_100FDX; break;
  779. }
  780. *s = status;
  781. }
  782. static phy_cmd_t const phy_cmd_qs6612_config[] = {
  783. /* The PHY powers up isolated on the RPX,
  784. * so send a command to allow operation.
  785. */
  786. { mk_mii_write(MII_QS6612_PCR, 0x0dc0), NULL },
  787. /* parse cr and anar to get some info */
  788. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  789. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  790. { mk_mii_end, }
  791. };
  792. static phy_cmd_t const phy_cmd_qs6612_startup[] = { /* enable interrupts */
  793. { mk_mii_write(MII_QS6612_IMR, 0x003a), NULL },
  794. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  795. { mk_mii_end, }
  796. };
  797. static phy_cmd_t const phy_cmd_qs6612_ack_int[] = {
  798. /* we need to read ISR, SR and ANER to acknowledge */
  799. { mk_mii_read(MII_QS6612_ISR), NULL },
  800. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  801. { mk_mii_read(MII_REG_ANER), NULL },
  802. /* read pcr to get info */
  803. { mk_mii_read(MII_QS6612_PCR), mii_parse_qs6612_pcr },
  804. { mk_mii_end, }
  805. };
  806. static phy_cmd_t const phy_cmd_qs6612_shutdown[] = { /* disable interrupts */
  807. { mk_mii_write(MII_QS6612_IMR, 0x0000), NULL },
  808. { mk_mii_end, }
  809. };
  810. static phy_info_t const phy_info_qs6612 = {
  811. .id = 0x00181440,
  812. .name = "QS6612",
  813. .config = phy_cmd_qs6612_config,
  814. .startup = phy_cmd_qs6612_startup,
  815. .ack_int = phy_cmd_qs6612_ack_int,
  816. .shutdown = phy_cmd_qs6612_shutdown
  817. };
  818. /* ------------------------------------------------------------------------- */
  819. /* AMD AM79C874 phy */
  820. /* register definitions for the 874 */
  821. #define MII_AM79C874_MFR 16 /* Miscellaneous Feature Register */
  822. #define MII_AM79C874_ICSR 17 /* Interrupt/Status Register */
  823. #define MII_AM79C874_DR 18 /* Diagnostic Register */
  824. #define MII_AM79C874_PMLR 19 /* Power and Loopback Register */
  825. #define MII_AM79C874_MCR 21 /* ModeControl Register */
  826. #define MII_AM79C874_DC 23 /* Disconnect Counter */
  827. #define MII_AM79C874_REC 24 /* Recieve Error Counter */
  828. static void mii_parse_am79c874_dr(uint mii_reg, struct net_device *dev)
  829. {
  830. struct fec_enet_private *fep = netdev_priv(dev);
  831. volatile uint *s = &(fep->phy_status);
  832. uint status;
  833. status = *s & ~(PHY_STAT_SPMASK | PHY_STAT_ANC);
  834. if (mii_reg & 0x0080)
  835. status |= PHY_STAT_ANC;
  836. if (mii_reg & 0x0400)
  837. status |= ((mii_reg & 0x0800) ? PHY_STAT_100FDX : PHY_STAT_100HDX);
  838. else
  839. status |= ((mii_reg & 0x0800) ? PHY_STAT_10FDX : PHY_STAT_10HDX);
  840. *s = status;
  841. }
  842. static phy_cmd_t const phy_cmd_am79c874_config[] = {
  843. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  844. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  845. { mk_mii_read(MII_AM79C874_DR), mii_parse_am79c874_dr },
  846. { mk_mii_end, }
  847. };
  848. static phy_cmd_t const phy_cmd_am79c874_startup[] = { /* enable interrupts */
  849. { mk_mii_write(MII_AM79C874_ICSR, 0xff00), NULL },
  850. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  851. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  852. { mk_mii_end, }
  853. };
  854. static phy_cmd_t const phy_cmd_am79c874_ack_int[] = {
  855. /* find out the current status */
  856. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  857. { mk_mii_read(MII_AM79C874_DR), mii_parse_am79c874_dr },
  858. /* we only need to read ISR to acknowledge */
  859. { mk_mii_read(MII_AM79C874_ICSR), NULL },
  860. { mk_mii_end, }
  861. };
  862. static phy_cmd_t const phy_cmd_am79c874_shutdown[] = { /* disable interrupts */
  863. { mk_mii_write(MII_AM79C874_ICSR, 0x0000), NULL },
  864. { mk_mii_end, }
  865. };
  866. static phy_info_t const phy_info_am79c874 = {
  867. .id = 0x00022561,
  868. .name = "AM79C874",
  869. .config = phy_cmd_am79c874_config,
  870. .startup = phy_cmd_am79c874_startup,
  871. .ack_int = phy_cmd_am79c874_ack_int,
  872. .shutdown = phy_cmd_am79c874_shutdown
  873. };
  874. /* ------------------------------------------------------------------------- */
  875. /* Kendin KS8721BL phy */
  876. /* register definitions for the 8721 */
  877. #define MII_KS8721BL_RXERCR 21
  878. #define MII_KS8721BL_ICSR 27
  879. #define MII_KS8721BL_PHYCR 31
  880. static phy_cmd_t const phy_cmd_ks8721bl_config[] = {
  881. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  882. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  883. { mk_mii_end, }
  884. };
  885. static phy_cmd_t const phy_cmd_ks8721bl_startup[] = { /* enable interrupts */
  886. { mk_mii_write(MII_KS8721BL_ICSR, 0xff00), NULL },
  887. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  888. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  889. { mk_mii_end, }
  890. };
  891. static phy_cmd_t const phy_cmd_ks8721bl_ack_int[] = {
  892. /* find out the current status */
  893. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  894. /* we only need to read ISR to acknowledge */
  895. { mk_mii_read(MII_KS8721BL_ICSR), NULL },
  896. { mk_mii_end, }
  897. };
  898. static phy_cmd_t const phy_cmd_ks8721bl_shutdown[] = { /* disable interrupts */
  899. { mk_mii_write(MII_KS8721BL_ICSR, 0x0000), NULL },
  900. { mk_mii_end, }
  901. };
  902. static phy_info_t const phy_info_ks8721bl = {
  903. .id = 0x00022161,
  904. .name = "KS8721BL",
  905. .config = phy_cmd_ks8721bl_config,
  906. .startup = phy_cmd_ks8721bl_startup,
  907. .ack_int = phy_cmd_ks8721bl_ack_int,
  908. .shutdown = phy_cmd_ks8721bl_shutdown
  909. };
  910. /* ------------------------------------------------------------------------- */
  911. /* register definitions for the DP83848 */
  912. #define MII_DP8384X_PHYSTST 16 /* PHY Status Register */
  913. static void mii_parse_dp8384x_sr2(uint mii_reg, struct net_device *dev)
  914. {
  915. struct fec_enet_private *fep = netdev_priv(dev);
  916. volatile uint *s = &(fep->phy_status);
  917. *s &= ~(PHY_STAT_SPMASK | PHY_STAT_LINK | PHY_STAT_ANC);
  918. /* Link up */
  919. if (mii_reg & 0x0001) {
  920. fep->link = 1;
  921. *s |= PHY_STAT_LINK;
  922. } else
  923. fep->link = 0;
  924. /* Status of link */
  925. if (mii_reg & 0x0010) /* Autonegotioation complete */
  926. *s |= PHY_STAT_ANC;
  927. if (mii_reg & 0x0002) { /* 10MBps? */
  928. if (mii_reg & 0x0004) /* Full Duplex? */
  929. *s |= PHY_STAT_10FDX;
  930. else
  931. *s |= PHY_STAT_10HDX;
  932. } else { /* 100 Mbps? */
  933. if (mii_reg & 0x0004) /* Full Duplex? */
  934. *s |= PHY_STAT_100FDX;
  935. else
  936. *s |= PHY_STAT_100HDX;
  937. }
  938. if (mii_reg & 0x0008)
  939. *s |= PHY_STAT_FAULT;
  940. }
  941. static phy_info_t phy_info_dp83848= {
  942. 0x020005c9,
  943. "DP83848",
  944. (const phy_cmd_t []) { /* config */
  945. { mk_mii_read(MII_REG_CR), mii_parse_cr },
  946. { mk_mii_read(MII_REG_ANAR), mii_parse_anar },
  947. { mk_mii_read(MII_DP8384X_PHYSTST), mii_parse_dp8384x_sr2 },
  948. { mk_mii_end, }
  949. },
  950. (const phy_cmd_t []) { /* startup - enable interrupts */
  951. { mk_mii_write(MII_REG_CR, 0x1200), NULL }, /* autonegotiate */
  952. { mk_mii_read(MII_REG_SR), mii_parse_sr },
  953. { mk_mii_end, }
  954. },
  955. (const phy_cmd_t []) { /* ack_int - never happens, no interrupt */
  956. { mk_mii_end, }
  957. },
  958. (const phy_cmd_t []) { /* shutdown */
  959. { mk_mii_end, }
  960. },
  961. };
  962. /* ------------------------------------------------------------------------- */
  963. static phy_info_t const * const phy_info[] = {
  964. &phy_info_lxt970,
  965. &phy_info_lxt971,
  966. &phy_info_qs6612,
  967. &phy_info_am79c874,
  968. &phy_info_ks8721bl,
  969. &phy_info_dp83848,
  970. NULL
  971. };
  972. /* ------------------------------------------------------------------------- */
  973. #ifdef HAVE_mii_link_interrupt
  974. static irqreturn_t
  975. mii_link_interrupt(int irq, void * dev_id);
  976. /*
  977. * This is specific to the MII interrupt setup of the M5272EVB.
  978. */
  979. static void __inline__ fec_request_mii_intr(struct net_device *dev)
  980. {
  981. if (request_irq(66, mii_link_interrupt, IRQF_DISABLED, "fec(MII)", dev) != 0)
  982. printk("FEC: Could not allocate fec(MII) IRQ(66)!\n");
  983. }
  984. static void __inline__ fec_disable_phy_intr(void)
  985. {
  986. volatile unsigned long *icrp;
  987. icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR1);
  988. *icrp = 0x08000000;
  989. }
  990. static void __inline__ fec_phy_ack_intr(void)
  991. {
  992. volatile unsigned long *icrp;
  993. /* Acknowledge the interrupt */
  994. icrp = (volatile unsigned long *) (MCF_MBAR + MCFSIM_ICR1);
  995. *icrp = 0x0d000000;
  996. }
  997. #endif
  998. #ifdef CONFIG_M5272
  999. static void __inline__ fec_get_mac(struct net_device *dev)
  1000. {
  1001. struct fec_enet_private *fep = netdev_priv(dev);
  1002. unsigned char *iap, tmpaddr[ETH_ALEN];
  1003. if (FEC_FLASHMAC) {
  1004. /*
  1005. * Get MAC address from FLASH.
  1006. * If it is all 1's or 0's, use the default.
  1007. */
  1008. iap = (unsigned char *)FEC_FLASHMAC;
  1009. if ((iap[0] == 0) && (iap[1] == 0) && (iap[2] == 0) &&
  1010. (iap[3] == 0) && (iap[4] == 0) && (iap[5] == 0))
  1011. iap = fec_mac_default;
  1012. if ((iap[0] == 0xff) && (iap[1] == 0xff) && (iap[2] == 0xff) &&
  1013. (iap[3] == 0xff) && (iap[4] == 0xff) && (iap[5] == 0xff))
  1014. iap = fec_mac_default;
  1015. } else {
  1016. *((unsigned long *) &tmpaddr[0]) = readl(fep->hwp + FEC_ADDR_LOW);
  1017. *((unsigned short *) &tmpaddr[4]) = (readl(fep->hwp + FEC_ADDR_HIGH) >> 16);
  1018. iap = &tmpaddr[0];
  1019. }
  1020. memcpy(dev->dev_addr, iap, ETH_ALEN);
  1021. /* Adjust MAC if using default MAC address */
  1022. if (iap == fec_mac_default)
  1023. dev->dev_addr[ETH_ALEN-1] = fec_mac_default[ETH_ALEN-1] + fep->index;
  1024. }
  1025. #endif
  1026. /* ------------------------------------------------------------------------- */
  1027. static void mii_display_status(struct net_device *dev)
  1028. {
  1029. struct fec_enet_private *fep = netdev_priv(dev);
  1030. volatile uint *s = &(fep->phy_status);
  1031. if (!fep->link && !fep->old_link) {
  1032. /* Link is still down - don't print anything */
  1033. return;
  1034. }
  1035. printk("%s: status: ", dev->name);
  1036. if (!fep->link) {
  1037. printk("link down");
  1038. } else {
  1039. printk("link up");
  1040. switch(*s & PHY_STAT_SPMASK) {
  1041. case PHY_STAT_100FDX: printk(", 100MBit Full Duplex"); break;
  1042. case PHY_STAT_100HDX: printk(", 100MBit Half Duplex"); break;
  1043. case PHY_STAT_10FDX: printk(", 10MBit Full Duplex"); break;
  1044. case PHY_STAT_10HDX: printk(", 10MBit Half Duplex"); break;
  1045. default:
  1046. printk(", Unknown speed/duplex");
  1047. }
  1048. if (*s & PHY_STAT_ANC)
  1049. printk(", auto-negotiation complete");
  1050. }
  1051. if (*s & PHY_STAT_FAULT)
  1052. printk(", remote fault");
  1053. printk(".\n");
  1054. }
  1055. static void mii_display_config(struct work_struct *work)
  1056. {
  1057. struct fec_enet_private *fep = container_of(work, struct fec_enet_private, phy_task);
  1058. struct net_device *dev = fep->netdev;
  1059. uint status = fep->phy_status;
  1060. /*
  1061. ** When we get here, phy_task is already removed from
  1062. ** the workqueue. It is thus safe to allow to reuse it.
  1063. */
  1064. fep->mii_phy_task_queued = 0;
  1065. printk("%s: config: auto-negotiation ", dev->name);
  1066. if (status & PHY_CONF_ANE)
  1067. printk("on");
  1068. else
  1069. printk("off");
  1070. if (status & PHY_CONF_100FDX)
  1071. printk(", 100FDX");
  1072. if (status & PHY_CONF_100HDX)
  1073. printk(", 100HDX");
  1074. if (status & PHY_CONF_10FDX)
  1075. printk(", 10FDX");
  1076. if (status & PHY_CONF_10HDX)
  1077. printk(", 10HDX");
  1078. if (!(status & PHY_CONF_SPMASK))
  1079. printk(", No speed/duplex selected?");
  1080. if (status & PHY_CONF_LOOP)
  1081. printk(", loopback enabled");
  1082. printk(".\n");
  1083. fep->sequence_done = 1;
  1084. }
  1085. static void mii_relink(struct work_struct *work)
  1086. {
  1087. struct fec_enet_private *fep = container_of(work, struct fec_enet_private, phy_task);
  1088. struct net_device *dev = fep->netdev;
  1089. int duplex;
  1090. /*
  1091. ** When we get here, phy_task is already removed from
  1092. ** the workqueue. It is thus safe to allow to reuse it.
  1093. */
  1094. fep->mii_phy_task_queued = 0;
  1095. fep->link = (fep->phy_status & PHY_STAT_LINK) ? 1 : 0;
  1096. mii_display_status(dev);
  1097. fep->old_link = fep->link;
  1098. if (fep->link) {
  1099. duplex = 0;
  1100. if (fep->phy_status
  1101. & (PHY_STAT_100FDX | PHY_STAT_10FDX))
  1102. duplex = 1;
  1103. fec_restart(dev, duplex);
  1104. } else
  1105. fec_stop(dev);
  1106. }
  1107. /* mii_queue_relink is called in interrupt context from mii_link_interrupt */
  1108. static void mii_queue_relink(uint mii_reg, struct net_device *dev)
  1109. {
  1110. struct fec_enet_private *fep = netdev_priv(dev);
  1111. /*
  1112. * We cannot queue phy_task twice in the workqueue. It
  1113. * would cause an endless loop in the workqueue.
  1114. * Fortunately, if the last mii_relink entry has not yet been
  1115. * executed now, it will do the job for the current interrupt,
  1116. * which is just what we want.
  1117. */
  1118. if (fep->mii_phy_task_queued)
  1119. return;
  1120. fep->mii_phy_task_queued = 1;
  1121. INIT_WORK(&fep->phy_task, mii_relink);
  1122. schedule_work(&fep->phy_task);
  1123. }
  1124. /* mii_queue_config is called in interrupt context from fec_enet_mii */
  1125. static void mii_queue_config(uint mii_reg, struct net_device *dev)
  1126. {
  1127. struct fec_enet_private *fep = netdev_priv(dev);
  1128. if (fep->mii_phy_task_queued)
  1129. return;
  1130. fep->mii_phy_task_queued = 1;
  1131. INIT_WORK(&fep->phy_task, mii_display_config);
  1132. schedule_work(&fep->phy_task);
  1133. }
  1134. phy_cmd_t const phy_cmd_relink[] = {
  1135. { mk_mii_read(MII_REG_CR), mii_queue_relink },
  1136. { mk_mii_end, }
  1137. };
  1138. phy_cmd_t const phy_cmd_config[] = {
  1139. { mk_mii_read(MII_REG_CR), mii_queue_config },
  1140. { mk_mii_end, }
  1141. };
  1142. /* Read remainder of PHY ID. */
  1143. static void
  1144. mii_discover_phy3(uint mii_reg, struct net_device *dev)
  1145. {
  1146. struct fec_enet_private *fep;
  1147. int i;
  1148. fep = netdev_priv(dev);
  1149. fep->phy_id |= (mii_reg & 0xffff);
  1150. printk("fec: PHY @ 0x%x, ID 0x%08x", fep->phy_addr, fep->phy_id);
  1151. for(i = 0; phy_info[i]; i++) {
  1152. if(phy_info[i]->id == (fep->phy_id >> 4))
  1153. break;
  1154. }
  1155. if (phy_info[i])
  1156. printk(" -- %s\n", phy_info[i]->name);
  1157. else
  1158. printk(" -- unknown PHY!\n");
  1159. fep->phy = phy_info[i];
  1160. fep->phy_id_done = 1;
  1161. }
  1162. /* Scan all of the MII PHY addresses looking for someone to respond
  1163. * with a valid ID. This usually happens quickly.
  1164. */
  1165. static void
  1166. mii_discover_phy(uint mii_reg, struct net_device *dev)
  1167. {
  1168. struct fec_enet_private *fep;
  1169. uint phytype;
  1170. fep = netdev_priv(dev);
  1171. if (fep->phy_addr < 32) {
  1172. if ((phytype = (mii_reg & 0xffff)) != 0xffff && phytype != 0) {
  1173. /* Got first part of ID, now get remainder */
  1174. fep->phy_id = phytype << 16;
  1175. mii_queue_unlocked(dev, mk_mii_read(MII_REG_PHYIR2),
  1176. mii_discover_phy3);
  1177. } else {
  1178. fep->phy_addr++;
  1179. mii_queue_unlocked(dev, mk_mii_read(MII_REG_PHYIR1),
  1180. mii_discover_phy);
  1181. }
  1182. } else {
  1183. printk("FEC: No PHY device found.\n");
  1184. /* Disable external MII interface */
  1185. writel(0, fep->hwp + FEC_MII_SPEED);
  1186. fep->phy_speed = 0;
  1187. #ifdef HAVE_mii_link_interrupt
  1188. fec_disable_phy_intr();
  1189. #endif
  1190. }
  1191. }
  1192. /* This interrupt occurs when the PHY detects a link change */
  1193. #ifdef HAVE_mii_link_interrupt
  1194. static irqreturn_t
  1195. mii_link_interrupt(int irq, void * dev_id)
  1196. {
  1197. struct net_device *dev = dev_id;
  1198. struct fec_enet_private *fep = netdev_priv(dev);
  1199. fec_phy_ack_intr();
  1200. mii_do_cmd(dev, fep->phy->ack_int);
  1201. mii_do_cmd(dev, phy_cmd_relink); /* restart and display status */
  1202. return IRQ_HANDLED;
  1203. }
  1204. #endif
  1205. static void fec_enet_free_buffers(struct net_device *dev)
  1206. {
  1207. struct fec_enet_private *fep = netdev_priv(dev);
  1208. int i;
  1209. struct sk_buff *skb;
  1210. struct bufdesc *bdp;
  1211. bdp = fep->rx_bd_base;
  1212. for (i = 0; i < RX_RING_SIZE; i++) {
  1213. skb = fep->rx_skbuff[i];
  1214. if (bdp->cbd_bufaddr)
  1215. dma_unmap_single(&dev->dev, bdp->cbd_bufaddr,
  1216. FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
  1217. if (skb)
  1218. dev_kfree_skb(skb);
  1219. bdp++;
  1220. }
  1221. bdp = fep->tx_bd_base;
  1222. for (i = 0; i < TX_RING_SIZE; i++)
  1223. kfree(fep->tx_bounce[i]);
  1224. }
  1225. static int fec_enet_alloc_buffers(struct net_device *dev)
  1226. {
  1227. struct fec_enet_private *fep = netdev_priv(dev);
  1228. int i;
  1229. struct sk_buff *skb;
  1230. struct bufdesc *bdp;
  1231. bdp = fep->rx_bd_base;
  1232. for (i = 0; i < RX_RING_SIZE; i++) {
  1233. skb = dev_alloc_skb(FEC_ENET_RX_FRSIZE);
  1234. if (!skb) {
  1235. fec_enet_free_buffers(dev);
  1236. return -ENOMEM;
  1237. }
  1238. fep->rx_skbuff[i] = skb;
  1239. bdp->cbd_bufaddr = dma_map_single(&dev->dev, skb->data,
  1240. FEC_ENET_RX_FRSIZE, DMA_FROM_DEVICE);
  1241. bdp->cbd_sc = BD_ENET_RX_EMPTY;
  1242. bdp++;
  1243. }
  1244. /* Set the last buffer to wrap. */
  1245. bdp--;
  1246. bdp->cbd_sc |= BD_SC_WRAP;
  1247. bdp = fep->tx_bd_base;
  1248. for (i = 0; i < TX_RING_SIZE; i++) {
  1249. fep->tx_bounce[i] = kmalloc(FEC_ENET_TX_FRSIZE, GFP_KERNEL);
  1250. bdp->cbd_sc = 0;
  1251. bdp->cbd_bufaddr = 0;
  1252. bdp++;
  1253. }
  1254. /* Set the last buffer to wrap. */
  1255. bdp--;
  1256. bdp->cbd_sc |= BD_SC_WRAP;
  1257. return 0;
  1258. }
  1259. static int
  1260. fec_enet_open(struct net_device *dev)
  1261. {
  1262. struct fec_enet_private *fep = netdev_priv(dev);
  1263. int ret;
  1264. /* I should reset the ring buffers here, but I don't yet know
  1265. * a simple way to do that.
  1266. */
  1267. ret = fec_enet_alloc_buffers(dev);
  1268. if (ret)
  1269. return ret;
  1270. fep->sequence_done = 0;
  1271. fep->link = 0;
  1272. fec_restart(dev, 1);
  1273. if (fep->phy) {
  1274. mii_do_cmd(dev, fep->phy->ack_int);
  1275. mii_do_cmd(dev, fep->phy->config);
  1276. mii_do_cmd(dev, phy_cmd_config); /* display configuration */
  1277. /* Poll until the PHY tells us its configuration
  1278. * (not link state).
  1279. * Request is initiated by mii_do_cmd above, but answer
  1280. * comes by interrupt.
  1281. * This should take about 25 usec per register at 2.5 MHz,
  1282. * and we read approximately 5 registers.
  1283. */
  1284. while(!fep->sequence_done)
  1285. schedule();
  1286. mii_do_cmd(dev, fep->phy->startup);
  1287. }
  1288. /* Set the initial link state to true. A lot of hardware
  1289. * based on this device does not implement a PHY interrupt,
  1290. * so we are never notified of link change.
  1291. */
  1292. fep->link = 1;
  1293. netif_start_queue(dev);
  1294. fep->opened = 1;
  1295. return 0;
  1296. }
  1297. static int
  1298. fec_enet_close(struct net_device *dev)
  1299. {
  1300. struct fec_enet_private *fep = netdev_priv(dev);
  1301. /* Don't know what to do yet. */
  1302. fep->opened = 0;
  1303. netif_stop_queue(dev);
  1304. fec_stop(dev);
  1305. fec_enet_free_buffers(dev);
  1306. return 0;
  1307. }
  1308. /* Set or clear the multicast filter for this adaptor.
  1309. * Skeleton taken from sunlance driver.
  1310. * The CPM Ethernet implementation allows Multicast as well as individual
  1311. * MAC address filtering. Some of the drivers check to make sure it is
  1312. * a group multicast address, and discard those that are not. I guess I
  1313. * will do the same for now, but just remove the test if you want
  1314. * individual filtering as well (do the upper net layers want or support
  1315. * this kind of feature?).
  1316. */
  1317. #define HASH_BITS 6 /* #bits in hash */
  1318. #define CRC32_POLY 0xEDB88320
  1319. static void set_multicast_list(struct net_device *dev)
  1320. {
  1321. struct fec_enet_private *fep = netdev_priv(dev);
  1322. struct dev_mc_list *dmi;
  1323. unsigned int i, j, bit, data, crc, tmp;
  1324. unsigned char hash;
  1325. if (dev->flags & IFF_PROMISC) {
  1326. tmp = readl(fep->hwp + FEC_R_CNTRL);
  1327. tmp |= 0x8;
  1328. writel(tmp, fep->hwp + FEC_R_CNTRL);
  1329. return;
  1330. }
  1331. tmp = readl(fep->hwp + FEC_R_CNTRL);
  1332. tmp &= ~0x8;
  1333. writel(tmp, fep->hwp + FEC_R_CNTRL);
  1334. if (dev->flags & IFF_ALLMULTI) {
  1335. /* Catch all multicast addresses, so set the
  1336. * filter to all 1's
  1337. */
  1338. writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1339. writel(0xffffffff, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1340. return;
  1341. }
  1342. /* Clear filter and add the addresses in hash register
  1343. */
  1344. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1345. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1346. dmi = dev->mc_list;
  1347. for (j = 0; j < dev->mc_count; j++, dmi = dmi->next) {
  1348. /* Only support group multicast for now */
  1349. if (!(dmi->dmi_addr[0] & 1))
  1350. continue;
  1351. /* calculate crc32 value of mac address */
  1352. crc = 0xffffffff;
  1353. for (i = 0; i < dmi->dmi_addrlen; i++) {
  1354. data = dmi->dmi_addr[i];
  1355. for (bit = 0; bit < 8; bit++, data >>= 1) {
  1356. crc = (crc >> 1) ^
  1357. (((crc ^ data) & 1) ? CRC32_POLY : 0);
  1358. }
  1359. }
  1360. /* only upper 6 bits (HASH_BITS) are used
  1361. * which point to specific bit in he hash registers
  1362. */
  1363. hash = (crc >> (32 - HASH_BITS)) & 0x3f;
  1364. if (hash > 31) {
  1365. tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1366. tmp |= 1 << (hash - 32);
  1367. writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1368. } else {
  1369. tmp = readl(fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1370. tmp |= 1 << hash;
  1371. writel(tmp, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1372. }
  1373. }
  1374. }
  1375. /* Set a MAC change in hardware. */
  1376. static int
  1377. fec_set_mac_address(struct net_device *dev, void *p)
  1378. {
  1379. struct fec_enet_private *fep = netdev_priv(dev);
  1380. struct sockaddr *addr = p;
  1381. if (!is_valid_ether_addr(addr->sa_data))
  1382. return -EADDRNOTAVAIL;
  1383. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1384. writel(dev->dev_addr[3] | (dev->dev_addr[2] << 8) |
  1385. (dev->dev_addr[1] << 16) | (dev->dev_addr[0] << 24),
  1386. fep->hwp + FEC_ADDR_LOW);
  1387. writel((dev->dev_addr[5] << 16) | (dev->dev_addr[4] << 24),
  1388. fep + FEC_ADDR_HIGH);
  1389. return 0;
  1390. }
  1391. static const struct net_device_ops fec_netdev_ops = {
  1392. .ndo_open = fec_enet_open,
  1393. .ndo_stop = fec_enet_close,
  1394. .ndo_start_xmit = fec_enet_start_xmit,
  1395. .ndo_set_multicast_list = set_multicast_list,
  1396. .ndo_change_mtu = eth_change_mtu,
  1397. .ndo_validate_addr = eth_validate_addr,
  1398. .ndo_tx_timeout = fec_timeout,
  1399. .ndo_set_mac_address = fec_set_mac_address,
  1400. };
  1401. /*
  1402. * XXX: We need to clean up on failure exits here.
  1403. *
  1404. * index is only used in legacy code
  1405. */
  1406. int __init fec_enet_init(struct net_device *dev, int index)
  1407. {
  1408. struct fec_enet_private *fep = netdev_priv(dev);
  1409. struct bufdesc *cbd_base;
  1410. int i;
  1411. /* Allocate memory for buffer descriptors. */
  1412. cbd_base = dma_alloc_coherent(NULL, PAGE_SIZE, &fep->bd_dma,
  1413. GFP_KERNEL);
  1414. if (!cbd_base) {
  1415. printk("FEC: allocate descriptor memory failed?\n");
  1416. return -ENOMEM;
  1417. }
  1418. spin_lock_init(&fep->hw_lock);
  1419. spin_lock_init(&fep->mii_lock);
  1420. fep->index = index;
  1421. fep->hwp = (void __iomem *)dev->base_addr;
  1422. fep->netdev = dev;
  1423. /* Set the Ethernet address */
  1424. #ifdef CONFIG_M5272
  1425. fec_get_mac(dev);
  1426. #else
  1427. {
  1428. unsigned long l;
  1429. l = readl(fep->hwp + FEC_ADDR_LOW);
  1430. dev->dev_addr[0] = (unsigned char)((l & 0xFF000000) >> 24);
  1431. dev->dev_addr[1] = (unsigned char)((l & 0x00FF0000) >> 16);
  1432. dev->dev_addr[2] = (unsigned char)((l & 0x0000FF00) >> 8);
  1433. dev->dev_addr[3] = (unsigned char)((l & 0x000000FF) >> 0);
  1434. l = readl(fep->hwp + FEC_ADDR_HIGH);
  1435. dev->dev_addr[4] = (unsigned char)((l & 0xFF000000) >> 24);
  1436. dev->dev_addr[5] = (unsigned char)((l & 0x00FF0000) >> 16);
  1437. }
  1438. #endif
  1439. /* Set receive and transmit descriptor base. */
  1440. fep->rx_bd_base = cbd_base;
  1441. fep->tx_bd_base = cbd_base + RX_RING_SIZE;
  1442. #ifdef HAVE_mii_link_interrupt
  1443. fec_request_mii_intr(dev);
  1444. #endif
  1445. /* The FEC Ethernet specific entries in the device structure */
  1446. dev->watchdog_timeo = TX_TIMEOUT;
  1447. dev->netdev_ops = &fec_netdev_ops;
  1448. for (i=0; i<NMII-1; i++)
  1449. mii_cmds[i].mii_next = &mii_cmds[i+1];
  1450. mii_free = mii_cmds;
  1451. /* Set MII speed to 2.5 MHz */
  1452. fep->phy_speed = ((((clk_get_rate(fep->clk) / 2 + 4999999)
  1453. / 2500000) / 2) & 0x3F) << 1;
  1454. fec_restart(dev, 0);
  1455. /* Queue up command to detect the PHY and initialize the
  1456. * remainder of the interface.
  1457. */
  1458. fep->phy_id_done = 0;
  1459. fep->phy_addr = 0;
  1460. mii_queue(dev, mk_mii_read(MII_REG_PHYIR1), mii_discover_phy);
  1461. return 0;
  1462. }
  1463. /* This function is called to start or restart the FEC during a link
  1464. * change. This only happens when switching between half and full
  1465. * duplex.
  1466. */
  1467. static void
  1468. fec_restart(struct net_device *dev, int duplex)
  1469. {
  1470. struct fec_enet_private *fep = netdev_priv(dev);
  1471. struct bufdesc *bdp;
  1472. int i;
  1473. /* Whack a reset. We should wait for this. */
  1474. writel(1, fep->hwp + FEC_ECNTRL);
  1475. udelay(10);
  1476. /* Clear any outstanding interrupt. */
  1477. writel(0xffc00000, fep->hwp + FEC_IEVENT);
  1478. /* Reset all multicast. */
  1479. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_HIGH);
  1480. writel(0, fep->hwp + FEC_GRP_HASH_TABLE_LOW);
  1481. #ifndef CONFIG_M5272
  1482. writel(0, fep->hwp + FEC_HASH_TABLE_HIGH);
  1483. writel(0, fep->hwp + FEC_HASH_TABLE_LOW);
  1484. #endif
  1485. /* Set maximum receive buffer size. */
  1486. writel(PKT_MAXBLR_SIZE, fep->hwp + FEC_R_BUFF_SIZE);
  1487. /* Set receive and transmit descriptor base. */
  1488. writel(fep->bd_dma, fep->hwp + FEC_R_DES_START);
  1489. writel((unsigned long)fep->bd_dma + sizeof(struct bufdesc) * RX_RING_SIZE,
  1490. fep->hwp + FEC_X_DES_START);
  1491. fep->dirty_tx = fep->cur_tx = fep->tx_bd_base;
  1492. fep->cur_rx = fep->rx_bd_base;
  1493. /* Reset SKB transmit buffers. */
  1494. fep->skb_cur = fep->skb_dirty = 0;
  1495. for (i = 0; i <= TX_RING_MOD_MASK; i++) {
  1496. if (fep->tx_skbuff[i]) {
  1497. dev_kfree_skb_any(fep->tx_skbuff[i]);
  1498. fep->tx_skbuff[i] = NULL;
  1499. }
  1500. }
  1501. /* Initialize the receive buffer descriptors. */
  1502. bdp = fep->rx_bd_base;
  1503. for (i = 0; i < RX_RING_SIZE; i++) {
  1504. /* Initialize the BD for every fragment in the page. */
  1505. bdp->cbd_sc = BD_ENET_RX_EMPTY;
  1506. bdp++;
  1507. }
  1508. /* Set the last buffer to wrap */
  1509. bdp--;
  1510. bdp->cbd_sc |= BD_SC_WRAP;
  1511. /* ...and the same for transmit */
  1512. bdp = fep->tx_bd_base;
  1513. for (i = 0; i < TX_RING_SIZE; i++) {
  1514. /* Initialize the BD for every fragment in the page. */
  1515. bdp->cbd_sc = 0;
  1516. bdp->cbd_bufaddr = 0;
  1517. bdp++;
  1518. }
  1519. /* Set the last buffer to wrap */
  1520. bdp--;
  1521. bdp->cbd_sc |= BD_SC_WRAP;
  1522. /* Enable MII mode */
  1523. if (duplex) {
  1524. /* MII enable / FD enable */
  1525. writel(OPT_FRAME_SIZE | 0x04, fep->hwp + FEC_R_CNTRL);
  1526. writel(0x04, fep->hwp + FEC_X_CNTRL);
  1527. } else {
  1528. /* MII enable / No Rcv on Xmit */
  1529. writel(OPT_FRAME_SIZE | 0x06, fep->hwp + FEC_R_CNTRL);
  1530. writel(0x0, fep->hwp + FEC_X_CNTRL);
  1531. }
  1532. fep->full_duplex = duplex;
  1533. /* Set MII speed */
  1534. writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
  1535. /* And last, enable the transmit and receive processing */
  1536. writel(2, fep->hwp + FEC_ECNTRL);
  1537. writel(0, fep->hwp + FEC_R_DES_ACTIVE);
  1538. /* Enable interrupts we wish to service */
  1539. writel(FEC_ENET_TXF | FEC_ENET_RXF | FEC_ENET_MII,
  1540. fep->hwp + FEC_IMASK);
  1541. }
  1542. static void
  1543. fec_stop(struct net_device *dev)
  1544. {
  1545. struct fec_enet_private *fep = netdev_priv(dev);
  1546. /* We cannot expect a graceful transmit stop without link !!! */
  1547. if (fep->link) {
  1548. writel(1, fep->hwp + FEC_X_CNTRL); /* Graceful transmit stop */
  1549. udelay(10);
  1550. if (!(readl(fep->hwp + FEC_IEVENT) & FEC_ENET_GRA))
  1551. printk("fec_stop : Graceful transmit stop did not complete !\n");
  1552. }
  1553. /* Whack a reset. We should wait for this. */
  1554. writel(1, fep->hwp + FEC_ECNTRL);
  1555. udelay(10);
  1556. /* Clear outstanding MII command interrupts. */
  1557. writel(FEC_ENET_MII, fep->hwp + FEC_IEVENT);
  1558. writel(FEC_ENET_MII, fep->hwp + FEC_IMASK);
  1559. writel(fep->phy_speed, fep->hwp + FEC_MII_SPEED);
  1560. }
  1561. static int __devinit
  1562. fec_probe(struct platform_device *pdev)
  1563. {
  1564. struct fec_enet_private *fep;
  1565. struct net_device *ndev;
  1566. int i, irq, ret = 0;
  1567. struct resource *r;
  1568. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1569. if (!r)
  1570. return -ENXIO;
  1571. r = request_mem_region(r->start, resource_size(r), pdev->name);
  1572. if (!r)
  1573. return -EBUSY;
  1574. /* Init network device */
  1575. ndev = alloc_etherdev(sizeof(struct fec_enet_private));
  1576. if (!ndev)
  1577. return -ENOMEM;
  1578. SET_NETDEV_DEV(ndev, &pdev->dev);
  1579. /* setup board info structure */
  1580. fep = netdev_priv(ndev);
  1581. memset(fep, 0, sizeof(*fep));
  1582. ndev->base_addr = (unsigned long)ioremap(r->start, resource_size(r));
  1583. if (!ndev->base_addr) {
  1584. ret = -ENOMEM;
  1585. goto failed_ioremap;
  1586. }
  1587. platform_set_drvdata(pdev, ndev);
  1588. /* This device has up to three irqs on some platforms */
  1589. for (i = 0; i < 3; i++) {
  1590. irq = platform_get_irq(pdev, i);
  1591. if (i && irq < 0)
  1592. break;
  1593. ret = request_irq(irq, fec_enet_interrupt, IRQF_DISABLED, pdev->name, ndev);
  1594. if (ret) {
  1595. while (i >= 0) {
  1596. irq = platform_get_irq(pdev, i);
  1597. free_irq(irq, ndev);
  1598. i--;
  1599. }
  1600. goto failed_irq;
  1601. }
  1602. }
  1603. fep->clk = clk_get(&pdev->dev, "fec_clk");
  1604. if (IS_ERR(fep->clk)) {
  1605. ret = PTR_ERR(fep->clk);
  1606. goto failed_clk;
  1607. }
  1608. clk_enable(fep->clk);
  1609. ret = fec_enet_init(ndev, 0);
  1610. if (ret)
  1611. goto failed_init;
  1612. ret = register_netdev(ndev);
  1613. if (ret)
  1614. goto failed_register;
  1615. return 0;
  1616. failed_register:
  1617. failed_init:
  1618. clk_disable(fep->clk);
  1619. clk_put(fep->clk);
  1620. failed_clk:
  1621. for (i = 0; i < 3; i++) {
  1622. irq = platform_get_irq(pdev, i);
  1623. if (irq > 0)
  1624. free_irq(irq, ndev);
  1625. }
  1626. failed_irq:
  1627. iounmap((void __iomem *)ndev->base_addr);
  1628. failed_ioremap:
  1629. free_netdev(ndev);
  1630. return ret;
  1631. }
  1632. static int __devexit
  1633. fec_drv_remove(struct platform_device *pdev)
  1634. {
  1635. struct net_device *ndev = platform_get_drvdata(pdev);
  1636. struct fec_enet_private *fep = netdev_priv(ndev);
  1637. platform_set_drvdata(pdev, NULL);
  1638. fec_stop(ndev);
  1639. clk_disable(fep->clk);
  1640. clk_put(fep->clk);
  1641. iounmap((void __iomem *)ndev->base_addr);
  1642. unregister_netdev(ndev);
  1643. free_netdev(ndev);
  1644. return 0;
  1645. }
  1646. static int
  1647. fec_suspend(struct platform_device *dev, pm_message_t state)
  1648. {
  1649. struct net_device *ndev = platform_get_drvdata(dev);
  1650. struct fec_enet_private *fep;
  1651. if (ndev) {
  1652. fep = netdev_priv(ndev);
  1653. if (netif_running(ndev)) {
  1654. netif_device_detach(ndev);
  1655. fec_stop(ndev);
  1656. }
  1657. }
  1658. return 0;
  1659. }
  1660. static int
  1661. fec_resume(struct platform_device *dev)
  1662. {
  1663. struct net_device *ndev = platform_get_drvdata(dev);
  1664. if (ndev) {
  1665. if (netif_running(ndev)) {
  1666. fec_enet_init(ndev, 0);
  1667. netif_device_attach(ndev);
  1668. }
  1669. }
  1670. return 0;
  1671. }
  1672. static struct platform_driver fec_driver = {
  1673. .driver = {
  1674. .name = "fec",
  1675. .owner = THIS_MODULE,
  1676. },
  1677. .probe = fec_probe,
  1678. .remove = __devexit_p(fec_drv_remove),
  1679. .suspend = fec_suspend,
  1680. .resume = fec_resume,
  1681. };
  1682. static int __init
  1683. fec_enet_module_init(void)
  1684. {
  1685. printk(KERN_INFO "FEC Ethernet Driver\n");
  1686. return platform_driver_register(&fec_driver);
  1687. }
  1688. static void __exit
  1689. fec_enet_cleanup(void)
  1690. {
  1691. platform_driver_unregister(&fec_driver);
  1692. }
  1693. module_exit(fec_enet_cleanup);
  1694. module_init(fec_enet_module_init);
  1695. MODULE_LICENSE("GPL");