base.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  87. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  94. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  95. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  96. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  97. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  98. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  99. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  100. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  101. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  102. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  103. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  104. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  105. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  106. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  107. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  108. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  109. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  110. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  111. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  112. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  113. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  114. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  119. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  120. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  121. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  122. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  123. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. /*
  172. * Prototypes - PCI stack related functions
  173. */
  174. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  175. const struct pci_device_id *id);
  176. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  177. #ifdef CONFIG_PM
  178. static int ath5k_pci_suspend(struct pci_dev *pdev,
  179. pm_message_t state);
  180. static int ath5k_pci_resume(struct pci_dev *pdev);
  181. #else
  182. #define ath5k_pci_suspend NULL
  183. #define ath5k_pci_resume NULL
  184. #endif /* CONFIG_PM */
  185. static struct pci_driver ath5k_pci_driver = {
  186. .name = "ath5k_pci",
  187. .id_table = ath5k_pci_id_table,
  188. .probe = ath5k_pci_probe,
  189. .remove = __devexit_p(ath5k_pci_remove),
  190. .suspend = ath5k_pci_suspend,
  191. .resume = ath5k_pci_resume,
  192. };
  193. /*
  194. * Prototypes - MAC 802.11 stack related functions
  195. */
  196. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  197. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  198. static int ath5k_reset_wake(struct ath5k_softc *sc);
  199. static int ath5k_start(struct ieee80211_hw *hw);
  200. static void ath5k_stop(struct ieee80211_hw *hw);
  201. static int ath5k_add_interface(struct ieee80211_hw *hw,
  202. struct ieee80211_if_init_conf *conf);
  203. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  204. struct ieee80211_if_init_conf *conf);
  205. static int ath5k_config(struct ieee80211_hw *hw,
  206. struct ieee80211_conf *conf);
  207. static int ath5k_config_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_vif *vif,
  209. struct ieee80211_if_conf *conf);
  210. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  211. unsigned int changed_flags,
  212. unsigned int *new_flags,
  213. int mc_count, struct dev_mc_list *mclist);
  214. static int ath5k_set_key(struct ieee80211_hw *hw,
  215. enum set_key_cmd cmd,
  216. const u8 *local_addr, const u8 *addr,
  217. struct ieee80211_key_conf *key);
  218. static int ath5k_get_stats(struct ieee80211_hw *hw,
  219. struct ieee80211_low_level_stats *stats);
  220. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_tx_queue_stats *stats);
  222. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  223. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  224. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  225. struct sk_buff *skb);
  226. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  227. struct ieee80211_vif *vif,
  228. struct ieee80211_bss_conf *bss_conf,
  229. u32 changes);
  230. static struct ieee80211_ops ath5k_hw_ops = {
  231. .tx = ath5k_tx,
  232. .start = ath5k_start,
  233. .stop = ath5k_stop,
  234. .add_interface = ath5k_add_interface,
  235. .remove_interface = ath5k_remove_interface,
  236. .config = ath5k_config,
  237. .config_interface = ath5k_config_interface,
  238. .configure_filter = ath5k_configure_filter,
  239. .set_key = ath5k_set_key,
  240. .get_stats = ath5k_get_stats,
  241. .conf_tx = NULL,
  242. .get_tx_stats = ath5k_get_tx_stats,
  243. .get_tsf = ath5k_get_tsf,
  244. .reset_tsf = ath5k_reset_tsf,
  245. .bss_info_changed = ath5k_bss_info_changed,
  246. };
  247. /*
  248. * Prototypes - Internal functions
  249. */
  250. /* Attach detach */
  251. static int ath5k_attach(struct pci_dev *pdev,
  252. struct ieee80211_hw *hw);
  253. static void ath5k_detach(struct pci_dev *pdev,
  254. struct ieee80211_hw *hw);
  255. /* Channel/mode setup */
  256. static inline short ath5k_ieee2mhz(short chan);
  257. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  258. struct ieee80211_channel *channels,
  259. unsigned int mode,
  260. unsigned int max);
  261. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  262. static int ath5k_chan_set(struct ath5k_softc *sc,
  263. struct ieee80211_channel *chan);
  264. static void ath5k_setcurmode(struct ath5k_softc *sc,
  265. unsigned int mode);
  266. static void ath5k_mode_setup(struct ath5k_softc *sc);
  267. /* Descriptor setup */
  268. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  269. struct pci_dev *pdev);
  270. static void ath5k_desc_free(struct ath5k_softc *sc,
  271. struct pci_dev *pdev);
  272. /* Buffers setup */
  273. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  274. struct ath5k_buf *bf);
  275. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  276. struct ath5k_buf *bf);
  277. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf)
  279. {
  280. BUG_ON(!bf);
  281. if (!bf->skb)
  282. return;
  283. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  284. PCI_DMA_TODEVICE);
  285. dev_kfree_skb_any(bf->skb);
  286. bf->skb = NULL;
  287. }
  288. /* Queues setup */
  289. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  290. int qtype, int subtype);
  291. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  292. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  293. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  294. struct ath5k_txq *txq);
  295. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  296. static void ath5k_txq_release(struct ath5k_softc *sc);
  297. /* Rx handling */
  298. static int ath5k_rx_start(struct ath5k_softc *sc);
  299. static void ath5k_rx_stop(struct ath5k_softc *sc);
  300. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  301. struct ath5k_desc *ds,
  302. struct sk_buff *skb,
  303. struct ath5k_rx_status *rs);
  304. static void ath5k_tasklet_rx(unsigned long data);
  305. /* Tx handling */
  306. static void ath5k_tx_processq(struct ath5k_softc *sc,
  307. struct ath5k_txq *txq);
  308. static void ath5k_tasklet_tx(unsigned long data);
  309. /* Beacon handling */
  310. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  311. struct ath5k_buf *bf);
  312. static void ath5k_beacon_send(struct ath5k_softc *sc);
  313. static void ath5k_beacon_config(struct ath5k_softc *sc);
  314. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  315. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  316. {
  317. u64 tsf = ath5k_hw_get_tsf64(ah);
  318. if ((tsf & 0x7fff) < rstamp)
  319. tsf -= 0x8000;
  320. return (tsf & ~0x7fff) | rstamp;
  321. }
  322. /* Interrupt handling */
  323. static int ath5k_init(struct ath5k_softc *sc, bool is_resume);
  324. static int ath5k_stop_locked(struct ath5k_softc *sc);
  325. static int ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend);
  326. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  327. static void ath5k_tasklet_reset(unsigned long data);
  328. static void ath5k_calibrate(unsigned long data);
  329. /* LED functions */
  330. static int ath5k_init_leds(struct ath5k_softc *sc);
  331. static void ath5k_led_enable(struct ath5k_softc *sc);
  332. static void ath5k_led_off(struct ath5k_softc *sc);
  333. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  334. /*
  335. * Module init/exit functions
  336. */
  337. static int __init
  338. init_ath5k_pci(void)
  339. {
  340. int ret;
  341. ath5k_debug_init();
  342. ret = pci_register_driver(&ath5k_pci_driver);
  343. if (ret) {
  344. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  345. return ret;
  346. }
  347. return 0;
  348. }
  349. static void __exit
  350. exit_ath5k_pci(void)
  351. {
  352. pci_unregister_driver(&ath5k_pci_driver);
  353. ath5k_debug_finish();
  354. }
  355. module_init(init_ath5k_pci);
  356. module_exit(exit_ath5k_pci);
  357. /********************\
  358. * PCI Initialization *
  359. \********************/
  360. static const char *
  361. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  362. {
  363. const char *name = "xxxxx";
  364. unsigned int i;
  365. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  366. if (srev_names[i].sr_type != type)
  367. continue;
  368. if ((val & 0xf0) == srev_names[i].sr_val)
  369. name = srev_names[i].sr_name;
  370. if ((val & 0xff) == srev_names[i].sr_val) {
  371. name = srev_names[i].sr_name;
  372. break;
  373. }
  374. }
  375. return name;
  376. }
  377. static int __devinit
  378. ath5k_pci_probe(struct pci_dev *pdev,
  379. const struct pci_device_id *id)
  380. {
  381. void __iomem *mem;
  382. struct ath5k_softc *sc;
  383. struct ieee80211_hw *hw;
  384. int ret;
  385. u8 csz;
  386. ret = pci_enable_device(pdev);
  387. if (ret) {
  388. dev_err(&pdev->dev, "can't enable device\n");
  389. goto err;
  390. }
  391. /* XXX 32-bit addressing only */
  392. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  393. if (ret) {
  394. dev_err(&pdev->dev, "32-bit DMA not available\n");
  395. goto err_dis;
  396. }
  397. /*
  398. * Cache line size is used to size and align various
  399. * structures used to communicate with the hardware.
  400. */
  401. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  402. if (csz == 0) {
  403. /*
  404. * Linux 2.4.18 (at least) writes the cache line size
  405. * register as a 16-bit wide register which is wrong.
  406. * We must have this setup properly for rx buffer
  407. * DMA to work so force a reasonable value here if it
  408. * comes up zero.
  409. */
  410. csz = L1_CACHE_BYTES / sizeof(u32);
  411. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  412. }
  413. /*
  414. * The default setting of latency timer yields poor results,
  415. * set it to the value used by other systems. It may be worth
  416. * tweaking this setting more.
  417. */
  418. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  419. /* Enable bus mastering */
  420. pci_set_master(pdev);
  421. /*
  422. * Disable the RETRY_TIMEOUT register (0x41) to keep
  423. * PCI Tx retries from interfering with C3 CPU state.
  424. */
  425. pci_write_config_byte(pdev, 0x41, 0);
  426. ret = pci_request_region(pdev, 0, "ath5k");
  427. if (ret) {
  428. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  429. goto err_dis;
  430. }
  431. mem = pci_iomap(pdev, 0, 0);
  432. if (!mem) {
  433. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  434. ret = -EIO;
  435. goto err_reg;
  436. }
  437. /*
  438. * Allocate hw (mac80211 main struct)
  439. * and hw->priv (driver private data)
  440. */
  441. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  442. if (hw == NULL) {
  443. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  444. ret = -ENOMEM;
  445. goto err_map;
  446. }
  447. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  448. /* Initialize driver private data */
  449. SET_IEEE80211_DEV(hw, &pdev->dev);
  450. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  451. IEEE80211_HW_SIGNAL_DBM |
  452. IEEE80211_HW_NOISE_DBM;
  453. hw->wiphy->interface_modes =
  454. BIT(NL80211_IFTYPE_STATION) |
  455. BIT(NL80211_IFTYPE_ADHOC) |
  456. BIT(NL80211_IFTYPE_MESH_POINT);
  457. hw->extra_tx_headroom = 2;
  458. hw->channel_change_time = 5000;
  459. sc = hw->priv;
  460. sc->hw = hw;
  461. sc->pdev = pdev;
  462. ath5k_debug_init_device(sc);
  463. /*
  464. * Mark the device as detached to avoid processing
  465. * interrupts until setup is complete.
  466. */
  467. __set_bit(ATH_STAT_INVALID, sc->status);
  468. sc->iobase = mem; /* So we can unmap it on detach */
  469. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  470. sc->opmode = NL80211_IFTYPE_STATION;
  471. mutex_init(&sc->lock);
  472. spin_lock_init(&sc->rxbuflock);
  473. spin_lock_init(&sc->txbuflock);
  474. spin_lock_init(&sc->block);
  475. /* Set private data */
  476. pci_set_drvdata(pdev, hw);
  477. /* Setup interrupt handler */
  478. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  479. if (ret) {
  480. ATH5K_ERR(sc, "request_irq failed\n");
  481. goto err_free;
  482. }
  483. /* Initialize device */
  484. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  485. if (IS_ERR(sc->ah)) {
  486. ret = PTR_ERR(sc->ah);
  487. goto err_irq;
  488. }
  489. /* set up multi-rate retry capabilities */
  490. if (sc->ah->ah_version == AR5K_AR5212) {
  491. hw->max_altrates = 3;
  492. hw->max_altrate_tries = 11;
  493. }
  494. /* Finish private driver data initialization */
  495. ret = ath5k_attach(pdev, hw);
  496. if (ret)
  497. goto err_ah;
  498. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  499. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  500. sc->ah->ah_mac_srev,
  501. sc->ah->ah_phy_revision);
  502. if (!sc->ah->ah_single_chip) {
  503. /* Single chip radio (!RF5111) */
  504. if (sc->ah->ah_radio_5ghz_revision &&
  505. !sc->ah->ah_radio_2ghz_revision) {
  506. /* No 5GHz support -> report 2GHz radio */
  507. if (!test_bit(AR5K_MODE_11A,
  508. sc->ah->ah_capabilities.cap_mode)) {
  509. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  510. ath5k_chip_name(AR5K_VERSION_RAD,
  511. sc->ah->ah_radio_5ghz_revision),
  512. sc->ah->ah_radio_5ghz_revision);
  513. /* No 2GHz support (5110 and some
  514. * 5Ghz only cards) -> report 5Ghz radio */
  515. } else if (!test_bit(AR5K_MODE_11B,
  516. sc->ah->ah_capabilities.cap_mode)) {
  517. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  518. ath5k_chip_name(AR5K_VERSION_RAD,
  519. sc->ah->ah_radio_5ghz_revision),
  520. sc->ah->ah_radio_5ghz_revision);
  521. /* Multiband radio */
  522. } else {
  523. ATH5K_INFO(sc, "RF%s multiband radio found"
  524. " (0x%x)\n",
  525. ath5k_chip_name(AR5K_VERSION_RAD,
  526. sc->ah->ah_radio_5ghz_revision),
  527. sc->ah->ah_radio_5ghz_revision);
  528. }
  529. }
  530. /* Multi chip radio (RF5111 - RF2111) ->
  531. * report both 2GHz/5GHz radios */
  532. else if (sc->ah->ah_radio_5ghz_revision &&
  533. sc->ah->ah_radio_2ghz_revision){
  534. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  535. ath5k_chip_name(AR5K_VERSION_RAD,
  536. sc->ah->ah_radio_5ghz_revision),
  537. sc->ah->ah_radio_5ghz_revision);
  538. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  539. ath5k_chip_name(AR5K_VERSION_RAD,
  540. sc->ah->ah_radio_2ghz_revision),
  541. sc->ah->ah_radio_2ghz_revision);
  542. }
  543. }
  544. /* ready to process interrupts */
  545. __clear_bit(ATH_STAT_INVALID, sc->status);
  546. return 0;
  547. err_ah:
  548. ath5k_hw_detach(sc->ah);
  549. err_irq:
  550. free_irq(pdev->irq, sc);
  551. err_free:
  552. ieee80211_free_hw(hw);
  553. err_map:
  554. pci_iounmap(pdev, mem);
  555. err_reg:
  556. pci_release_region(pdev, 0);
  557. err_dis:
  558. pci_disable_device(pdev);
  559. err:
  560. return ret;
  561. }
  562. static void __devexit
  563. ath5k_pci_remove(struct pci_dev *pdev)
  564. {
  565. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  566. struct ath5k_softc *sc = hw->priv;
  567. ath5k_debug_finish_device(sc);
  568. ath5k_detach(pdev, hw);
  569. ath5k_hw_detach(sc->ah);
  570. free_irq(pdev->irq, sc);
  571. pci_iounmap(pdev, sc->iobase);
  572. pci_release_region(pdev, 0);
  573. pci_disable_device(pdev);
  574. ieee80211_free_hw(hw);
  575. }
  576. #ifdef CONFIG_PM
  577. static int
  578. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  579. {
  580. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  581. struct ath5k_softc *sc = hw->priv;
  582. ath5k_led_off(sc);
  583. ath5k_stop_hw(sc, true);
  584. free_irq(pdev->irq, sc);
  585. pci_save_state(pdev);
  586. pci_disable_device(pdev);
  587. pci_set_power_state(pdev, PCI_D3hot);
  588. return 0;
  589. }
  590. static int
  591. ath5k_pci_resume(struct pci_dev *pdev)
  592. {
  593. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  594. struct ath5k_softc *sc = hw->priv;
  595. int err;
  596. pci_restore_state(pdev);
  597. err = pci_enable_device(pdev);
  598. if (err)
  599. return err;
  600. /*
  601. * Suspend/Resume resets the PCI configuration space, so we have to
  602. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  603. * PCI Tx retries from interfering with C3 CPU state
  604. */
  605. pci_write_config_byte(pdev, 0x41, 0);
  606. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  607. if (err) {
  608. ATH5K_ERR(sc, "request_irq failed\n");
  609. goto err_no_irq;
  610. }
  611. err = ath5k_init(sc, true);
  612. if (err)
  613. goto err_irq;
  614. ath5k_led_enable(sc);
  615. return 0;
  616. err_irq:
  617. free_irq(pdev->irq, sc);
  618. err_no_irq:
  619. pci_disable_device(pdev);
  620. return err;
  621. }
  622. #endif /* CONFIG_PM */
  623. /***********************\
  624. * Driver Initialization *
  625. \***********************/
  626. static int
  627. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  628. {
  629. struct ath5k_softc *sc = hw->priv;
  630. struct ath5k_hw *ah = sc->ah;
  631. u8 mac[ETH_ALEN];
  632. int ret;
  633. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  634. /*
  635. * Check if the MAC has multi-rate retry support.
  636. * We do this by trying to setup a fake extended
  637. * descriptor. MAC's that don't have support will
  638. * return false w/o doing anything. MAC's that do
  639. * support it will return true w/o doing anything.
  640. */
  641. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  642. if (ret < 0)
  643. goto err;
  644. if (ret > 0)
  645. __set_bit(ATH_STAT_MRRETRY, sc->status);
  646. /*
  647. * Collect the channel list. The 802.11 layer
  648. * is resposible for filtering this list based
  649. * on settings like the phy mode and regulatory
  650. * domain restrictions.
  651. */
  652. ret = ath5k_setup_bands(hw);
  653. if (ret) {
  654. ATH5K_ERR(sc, "can't get channels\n");
  655. goto err;
  656. }
  657. /* NB: setup here so ath5k_rate_update is happy */
  658. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  659. ath5k_setcurmode(sc, AR5K_MODE_11A);
  660. else
  661. ath5k_setcurmode(sc, AR5K_MODE_11B);
  662. /*
  663. * Allocate tx+rx descriptors and populate the lists.
  664. */
  665. ret = ath5k_desc_alloc(sc, pdev);
  666. if (ret) {
  667. ATH5K_ERR(sc, "can't allocate descriptors\n");
  668. goto err;
  669. }
  670. /*
  671. * Allocate hardware transmit queues: one queue for
  672. * beacon frames and one data queue for each QoS
  673. * priority. Note that hw functions handle reseting
  674. * these queues at the needed time.
  675. */
  676. ret = ath5k_beaconq_setup(ah);
  677. if (ret < 0) {
  678. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  679. goto err_desc;
  680. }
  681. sc->bhalq = ret;
  682. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  683. if (IS_ERR(sc->txq)) {
  684. ATH5K_ERR(sc, "can't setup xmit queue\n");
  685. ret = PTR_ERR(sc->txq);
  686. goto err_bhal;
  687. }
  688. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  689. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  690. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  691. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  692. ath5k_hw_get_lladdr(ah, mac);
  693. SET_IEEE80211_PERM_ADDR(hw, mac);
  694. /* All MAC address bits matter for ACKs */
  695. memset(sc->bssidmask, 0xff, ETH_ALEN);
  696. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  697. ret = ieee80211_register_hw(hw);
  698. if (ret) {
  699. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  700. goto err_queues;
  701. }
  702. ath5k_init_leds(sc);
  703. return 0;
  704. err_queues:
  705. ath5k_txq_release(sc);
  706. err_bhal:
  707. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  708. err_desc:
  709. ath5k_desc_free(sc, pdev);
  710. err:
  711. return ret;
  712. }
  713. static void
  714. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  715. {
  716. struct ath5k_softc *sc = hw->priv;
  717. /*
  718. * NB: the order of these is important:
  719. * o call the 802.11 layer before detaching ath5k_hw to
  720. * insure callbacks into the driver to delete global
  721. * key cache entries can be handled
  722. * o reclaim the tx queue data structures after calling
  723. * the 802.11 layer as we'll get called back to reclaim
  724. * node state and potentially want to use them
  725. * o to cleanup the tx queues the hal is called, so detach
  726. * it last
  727. * XXX: ??? detach ath5k_hw ???
  728. * Other than that, it's straightforward...
  729. */
  730. ieee80211_unregister_hw(hw);
  731. ath5k_desc_free(sc, pdev);
  732. ath5k_txq_release(sc);
  733. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  734. ath5k_unregister_leds(sc);
  735. /*
  736. * NB: can't reclaim these until after ieee80211_ifdetach
  737. * returns because we'll get called back to reclaim node
  738. * state and potentially want to use them.
  739. */
  740. }
  741. /********************\
  742. * Channel/mode setup *
  743. \********************/
  744. /*
  745. * Convert IEEE channel number to MHz frequency.
  746. */
  747. static inline short
  748. ath5k_ieee2mhz(short chan)
  749. {
  750. if (chan <= 14 || chan >= 27)
  751. return ieee80211chan2mhz(chan);
  752. else
  753. return 2212 + chan * 20;
  754. }
  755. static unsigned int
  756. ath5k_copy_channels(struct ath5k_hw *ah,
  757. struct ieee80211_channel *channels,
  758. unsigned int mode,
  759. unsigned int max)
  760. {
  761. unsigned int i, count, size, chfreq, freq, ch;
  762. if (!test_bit(mode, ah->ah_modes))
  763. return 0;
  764. switch (mode) {
  765. case AR5K_MODE_11A:
  766. case AR5K_MODE_11A_TURBO:
  767. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  768. size = 220 ;
  769. chfreq = CHANNEL_5GHZ;
  770. break;
  771. case AR5K_MODE_11B:
  772. case AR5K_MODE_11G:
  773. case AR5K_MODE_11G_TURBO:
  774. size = 26;
  775. chfreq = CHANNEL_2GHZ;
  776. break;
  777. default:
  778. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  779. return 0;
  780. }
  781. for (i = 0, count = 0; i < size && max > 0; i++) {
  782. ch = i + 1 ;
  783. freq = ath5k_ieee2mhz(ch);
  784. /* Check if channel is supported by the chipset */
  785. if (!ath5k_channel_ok(ah, freq, chfreq))
  786. continue;
  787. /* Write channel info and increment counter */
  788. channels[count].center_freq = freq;
  789. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  790. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  791. switch (mode) {
  792. case AR5K_MODE_11A:
  793. case AR5K_MODE_11G:
  794. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  795. break;
  796. case AR5K_MODE_11A_TURBO:
  797. case AR5K_MODE_11G_TURBO:
  798. channels[count].hw_value = chfreq |
  799. CHANNEL_OFDM | CHANNEL_TURBO;
  800. break;
  801. case AR5K_MODE_11B:
  802. channels[count].hw_value = CHANNEL_B;
  803. }
  804. count++;
  805. max--;
  806. }
  807. return count;
  808. }
  809. static void
  810. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  811. {
  812. u8 i;
  813. for (i = 0; i < AR5K_MAX_RATES; i++)
  814. sc->rate_idx[b->band][i] = -1;
  815. for (i = 0; i < b->n_bitrates; i++) {
  816. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  817. if (b->bitrates[i].hw_value_short)
  818. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  819. }
  820. }
  821. static int
  822. ath5k_setup_bands(struct ieee80211_hw *hw)
  823. {
  824. struct ath5k_softc *sc = hw->priv;
  825. struct ath5k_hw *ah = sc->ah;
  826. struct ieee80211_supported_band *sband;
  827. int max_c, count_c = 0;
  828. int i;
  829. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  830. max_c = ARRAY_SIZE(sc->channels);
  831. /* 2GHz band */
  832. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  833. sband->band = IEEE80211_BAND_2GHZ;
  834. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  835. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  836. /* G mode */
  837. memcpy(sband->bitrates, &ath5k_rates[0],
  838. sizeof(struct ieee80211_rate) * 12);
  839. sband->n_bitrates = 12;
  840. sband->channels = sc->channels;
  841. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  842. AR5K_MODE_11G, max_c);
  843. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  844. count_c = sband->n_channels;
  845. max_c -= count_c;
  846. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  847. /* B mode */
  848. memcpy(sband->bitrates, &ath5k_rates[0],
  849. sizeof(struct ieee80211_rate) * 4);
  850. sband->n_bitrates = 4;
  851. /* 5211 only supports B rates and uses 4bit rate codes
  852. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  853. * fix them up here:
  854. */
  855. if (ah->ah_version == AR5K_AR5211) {
  856. for (i = 0; i < 4; i++) {
  857. sband->bitrates[i].hw_value =
  858. sband->bitrates[i].hw_value & 0xF;
  859. sband->bitrates[i].hw_value_short =
  860. sband->bitrates[i].hw_value_short & 0xF;
  861. }
  862. }
  863. sband->channels = sc->channels;
  864. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  865. AR5K_MODE_11B, max_c);
  866. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  867. count_c = sband->n_channels;
  868. max_c -= count_c;
  869. }
  870. ath5k_setup_rate_idx(sc, sband);
  871. /* 5GHz band, A mode */
  872. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  873. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  874. sband->band = IEEE80211_BAND_5GHZ;
  875. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  876. memcpy(sband->bitrates, &ath5k_rates[4],
  877. sizeof(struct ieee80211_rate) * 8);
  878. sband->n_bitrates = 8;
  879. sband->channels = &sc->channels[count_c];
  880. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  881. AR5K_MODE_11A, max_c);
  882. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  883. }
  884. ath5k_setup_rate_idx(sc, sband);
  885. ath5k_debug_dump_bands(sc);
  886. return 0;
  887. }
  888. /*
  889. * Set/change channels. If the channel is really being changed,
  890. * it's done by reseting the chip. To accomplish this we must
  891. * first cleanup any pending DMA, then restart stuff after a la
  892. * ath5k_init.
  893. */
  894. static int
  895. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  896. {
  897. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  898. sc->curchan->center_freq, chan->center_freq);
  899. if (chan->center_freq != sc->curchan->center_freq ||
  900. chan->hw_value != sc->curchan->hw_value) {
  901. sc->curchan = chan;
  902. sc->curband = &sc->sbands[chan->band];
  903. /*
  904. * To switch channels clear any pending DMA operations;
  905. * wait long enough for the RX fifo to drain, reset the
  906. * hardware at the new frequency, and then re-enable
  907. * the relevant bits of the h/w.
  908. */
  909. return ath5k_reset(sc, true, true);
  910. }
  911. return 0;
  912. }
  913. static void
  914. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  915. {
  916. sc->curmode = mode;
  917. if (mode == AR5K_MODE_11A) {
  918. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  919. } else {
  920. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  921. }
  922. }
  923. static void
  924. ath5k_mode_setup(struct ath5k_softc *sc)
  925. {
  926. struct ath5k_hw *ah = sc->ah;
  927. u32 rfilt;
  928. /* configure rx filter */
  929. rfilt = sc->filter_flags;
  930. ath5k_hw_set_rx_filter(ah, rfilt);
  931. if (ath5k_hw_hasbssidmask(ah))
  932. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  933. /* configure operational mode */
  934. ath5k_hw_set_opmode(ah);
  935. ath5k_hw_set_mcast_filter(ah, 0, 0);
  936. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  937. }
  938. static inline int
  939. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  940. {
  941. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  942. return sc->rate_idx[sc->curband->band][hw_rix];
  943. }
  944. /***************\
  945. * Buffers setup *
  946. \***************/
  947. static int
  948. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  949. {
  950. struct ath5k_hw *ah = sc->ah;
  951. struct sk_buff *skb = bf->skb;
  952. struct ath5k_desc *ds;
  953. if (likely(skb == NULL)) {
  954. unsigned int off;
  955. /*
  956. * Allocate buffer with headroom_needed space for the
  957. * fake physical layer header at the start.
  958. */
  959. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  960. if (unlikely(skb == NULL)) {
  961. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  962. sc->rxbufsize + sc->cachelsz - 1);
  963. return -ENOMEM;
  964. }
  965. /*
  966. * Cache-line-align. This is important (for the
  967. * 5210 at least) as not doing so causes bogus data
  968. * in rx'd frames.
  969. */
  970. off = ((unsigned long)skb->data) % sc->cachelsz;
  971. if (off != 0)
  972. skb_reserve(skb, sc->cachelsz - off);
  973. bf->skb = skb;
  974. bf->skbaddr = pci_map_single(sc->pdev,
  975. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  976. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  977. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  978. dev_kfree_skb(skb);
  979. bf->skb = NULL;
  980. return -ENOMEM;
  981. }
  982. }
  983. /*
  984. * Setup descriptors. For receive we always terminate
  985. * the descriptor list with a self-linked entry so we'll
  986. * not get overrun under high load (as can happen with a
  987. * 5212 when ANI processing enables PHY error frames).
  988. *
  989. * To insure the last descriptor is self-linked we create
  990. * each descriptor as self-linked and add it to the end. As
  991. * each additional descriptor is added the previous self-linked
  992. * entry is ``fixed'' naturally. This should be safe even
  993. * if DMA is happening. When processing RX interrupts we
  994. * never remove/process the last, self-linked, entry on the
  995. * descriptor list. This insures the hardware always has
  996. * someplace to write a new frame.
  997. */
  998. ds = bf->desc;
  999. ds->ds_link = bf->daddr; /* link to self */
  1000. ds->ds_data = bf->skbaddr;
  1001. ah->ah_setup_rx_desc(ah, ds,
  1002. skb_tailroom(skb), /* buffer size */
  1003. 0);
  1004. if (sc->rxlink != NULL)
  1005. *sc->rxlink = bf->daddr;
  1006. sc->rxlink = &ds->ds_link;
  1007. return 0;
  1008. }
  1009. static int
  1010. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1011. {
  1012. struct ath5k_hw *ah = sc->ah;
  1013. struct ath5k_txq *txq = sc->txq;
  1014. struct ath5k_desc *ds = bf->desc;
  1015. struct sk_buff *skb = bf->skb;
  1016. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1017. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1018. struct ieee80211_rate *rate;
  1019. unsigned int mrr_rate[3], mrr_tries[3];
  1020. int i, ret;
  1021. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1022. /* XXX endianness */
  1023. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1024. PCI_DMA_TODEVICE);
  1025. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1026. flags |= AR5K_TXDESC_NOACK;
  1027. pktlen = skb->len;
  1028. if (info->control.hw_key) {
  1029. keyidx = info->control.hw_key->hw_key_idx;
  1030. pktlen += info->control.hw_key->icv_len;
  1031. }
  1032. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1033. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1034. (sc->power_level * 2),
  1035. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1036. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1037. if (ret)
  1038. goto err_unmap;
  1039. memset(mrr_rate, 0, sizeof(mrr_rate));
  1040. memset(mrr_tries, 0, sizeof(mrr_tries));
  1041. for (i = 0; i < 3; i++) {
  1042. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1043. if (!rate)
  1044. break;
  1045. mrr_rate[i] = rate->hw_value;
  1046. mrr_tries[i] = info->control.retries[i].limit;
  1047. }
  1048. ah->ah_setup_mrr_tx_desc(ah, ds,
  1049. mrr_rate[0], mrr_tries[0],
  1050. mrr_rate[1], mrr_tries[1],
  1051. mrr_rate[2], mrr_tries[2]);
  1052. ds->ds_link = 0;
  1053. ds->ds_data = bf->skbaddr;
  1054. spin_lock_bh(&txq->lock);
  1055. list_add_tail(&bf->list, &txq->q);
  1056. sc->tx_stats[txq->qnum].len++;
  1057. if (txq->link == NULL) /* is this first packet? */
  1058. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1059. else /* no, so only link it */
  1060. *txq->link = bf->daddr;
  1061. txq->link = &ds->ds_link;
  1062. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1063. mmiowb();
  1064. spin_unlock_bh(&txq->lock);
  1065. return 0;
  1066. err_unmap:
  1067. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1068. return ret;
  1069. }
  1070. /*******************\
  1071. * Descriptors setup *
  1072. \*******************/
  1073. static int
  1074. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1075. {
  1076. struct ath5k_desc *ds;
  1077. struct ath5k_buf *bf;
  1078. dma_addr_t da;
  1079. unsigned int i;
  1080. int ret;
  1081. /* allocate descriptors */
  1082. sc->desc_len = sizeof(struct ath5k_desc) *
  1083. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1084. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1085. if (sc->desc == NULL) {
  1086. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1087. ret = -ENOMEM;
  1088. goto err;
  1089. }
  1090. ds = sc->desc;
  1091. da = sc->desc_daddr;
  1092. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1093. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1094. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1095. sizeof(struct ath5k_buf), GFP_KERNEL);
  1096. if (bf == NULL) {
  1097. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1098. ret = -ENOMEM;
  1099. goto err_free;
  1100. }
  1101. sc->bufptr = bf;
  1102. INIT_LIST_HEAD(&sc->rxbuf);
  1103. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1104. bf->desc = ds;
  1105. bf->daddr = da;
  1106. list_add_tail(&bf->list, &sc->rxbuf);
  1107. }
  1108. INIT_LIST_HEAD(&sc->txbuf);
  1109. sc->txbuf_len = ATH_TXBUF;
  1110. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1111. da += sizeof(*ds)) {
  1112. bf->desc = ds;
  1113. bf->daddr = da;
  1114. list_add_tail(&bf->list, &sc->txbuf);
  1115. }
  1116. /* beacon buffer */
  1117. bf->desc = ds;
  1118. bf->daddr = da;
  1119. sc->bbuf = bf;
  1120. return 0;
  1121. err_free:
  1122. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1123. err:
  1124. sc->desc = NULL;
  1125. return ret;
  1126. }
  1127. static void
  1128. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1129. {
  1130. struct ath5k_buf *bf;
  1131. ath5k_txbuf_free(sc, sc->bbuf);
  1132. list_for_each_entry(bf, &sc->txbuf, list)
  1133. ath5k_txbuf_free(sc, bf);
  1134. list_for_each_entry(bf, &sc->rxbuf, list)
  1135. ath5k_txbuf_free(sc, bf);
  1136. /* Free memory associated with all descriptors */
  1137. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1138. kfree(sc->bufptr);
  1139. sc->bufptr = NULL;
  1140. }
  1141. /**************\
  1142. * Queues setup *
  1143. \**************/
  1144. static struct ath5k_txq *
  1145. ath5k_txq_setup(struct ath5k_softc *sc,
  1146. int qtype, int subtype)
  1147. {
  1148. struct ath5k_hw *ah = sc->ah;
  1149. struct ath5k_txq *txq;
  1150. struct ath5k_txq_info qi = {
  1151. .tqi_subtype = subtype,
  1152. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1153. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1154. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1155. };
  1156. int qnum;
  1157. /*
  1158. * Enable interrupts only for EOL and DESC conditions.
  1159. * We mark tx descriptors to receive a DESC interrupt
  1160. * when a tx queue gets deep; otherwise waiting for the
  1161. * EOL to reap descriptors. Note that this is done to
  1162. * reduce interrupt load and this only defers reaping
  1163. * descriptors, never transmitting frames. Aside from
  1164. * reducing interrupts this also permits more concurrency.
  1165. * The only potential downside is if the tx queue backs
  1166. * up in which case the top half of the kernel may backup
  1167. * due to a lack of tx descriptors.
  1168. */
  1169. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1170. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1171. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1172. if (qnum < 0) {
  1173. /*
  1174. * NB: don't print a message, this happens
  1175. * normally on parts with too few tx queues
  1176. */
  1177. return ERR_PTR(qnum);
  1178. }
  1179. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1180. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1181. qnum, ARRAY_SIZE(sc->txqs));
  1182. ath5k_hw_release_tx_queue(ah, qnum);
  1183. return ERR_PTR(-EINVAL);
  1184. }
  1185. txq = &sc->txqs[qnum];
  1186. if (!txq->setup) {
  1187. txq->qnum = qnum;
  1188. txq->link = NULL;
  1189. INIT_LIST_HEAD(&txq->q);
  1190. spin_lock_init(&txq->lock);
  1191. txq->setup = true;
  1192. }
  1193. return &sc->txqs[qnum];
  1194. }
  1195. static int
  1196. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1197. {
  1198. struct ath5k_txq_info qi = {
  1199. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1200. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1201. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1202. /* NB: for dynamic turbo, don't enable any other interrupts */
  1203. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1204. };
  1205. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1206. }
  1207. static int
  1208. ath5k_beaconq_config(struct ath5k_softc *sc)
  1209. {
  1210. struct ath5k_hw *ah = sc->ah;
  1211. struct ath5k_txq_info qi;
  1212. int ret;
  1213. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1214. if (ret)
  1215. return ret;
  1216. if (sc->opmode == NL80211_IFTYPE_AP ||
  1217. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1218. /*
  1219. * Always burst out beacon and CAB traffic
  1220. * (aifs = cwmin = cwmax = 0)
  1221. */
  1222. qi.tqi_aifs = 0;
  1223. qi.tqi_cw_min = 0;
  1224. qi.tqi_cw_max = 0;
  1225. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1226. /*
  1227. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1228. */
  1229. qi.tqi_aifs = 0;
  1230. qi.tqi_cw_min = 0;
  1231. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1232. }
  1233. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1234. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1235. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1236. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1237. if (ret) {
  1238. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1239. "hardware queue!\n", __func__);
  1240. return ret;
  1241. }
  1242. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1243. }
  1244. static void
  1245. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1246. {
  1247. struct ath5k_buf *bf, *bf0;
  1248. /*
  1249. * NB: this assumes output has been stopped and
  1250. * we do not need to block ath5k_tx_tasklet
  1251. */
  1252. spin_lock_bh(&txq->lock);
  1253. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1254. ath5k_debug_printtxbuf(sc, bf);
  1255. ath5k_txbuf_free(sc, bf);
  1256. spin_lock_bh(&sc->txbuflock);
  1257. sc->tx_stats[txq->qnum].len--;
  1258. list_move_tail(&bf->list, &sc->txbuf);
  1259. sc->txbuf_len++;
  1260. spin_unlock_bh(&sc->txbuflock);
  1261. }
  1262. txq->link = NULL;
  1263. spin_unlock_bh(&txq->lock);
  1264. }
  1265. /*
  1266. * Drain the transmit queues and reclaim resources.
  1267. */
  1268. static void
  1269. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1270. {
  1271. struct ath5k_hw *ah = sc->ah;
  1272. unsigned int i;
  1273. /* XXX return value */
  1274. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1275. /* don't touch the hardware if marked invalid */
  1276. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1277. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1278. ath5k_hw_get_txdp(ah, sc->bhalq));
  1279. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1280. if (sc->txqs[i].setup) {
  1281. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1282. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1283. "link %p\n",
  1284. sc->txqs[i].qnum,
  1285. ath5k_hw_get_txdp(ah,
  1286. sc->txqs[i].qnum),
  1287. sc->txqs[i].link);
  1288. }
  1289. }
  1290. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1291. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1292. if (sc->txqs[i].setup)
  1293. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1294. }
  1295. static void
  1296. ath5k_txq_release(struct ath5k_softc *sc)
  1297. {
  1298. struct ath5k_txq *txq = sc->txqs;
  1299. unsigned int i;
  1300. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1301. if (txq->setup) {
  1302. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1303. txq->setup = false;
  1304. }
  1305. }
  1306. /*************\
  1307. * RX Handling *
  1308. \*************/
  1309. /*
  1310. * Enable the receive h/w following a reset.
  1311. */
  1312. static int
  1313. ath5k_rx_start(struct ath5k_softc *sc)
  1314. {
  1315. struct ath5k_hw *ah = sc->ah;
  1316. struct ath5k_buf *bf;
  1317. int ret;
  1318. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1319. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1320. sc->cachelsz, sc->rxbufsize);
  1321. sc->rxlink = NULL;
  1322. spin_lock_bh(&sc->rxbuflock);
  1323. list_for_each_entry(bf, &sc->rxbuf, list) {
  1324. ret = ath5k_rxbuf_setup(sc, bf);
  1325. if (ret != 0) {
  1326. spin_unlock_bh(&sc->rxbuflock);
  1327. goto err;
  1328. }
  1329. }
  1330. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1331. spin_unlock_bh(&sc->rxbuflock);
  1332. ath5k_hw_set_rxdp(ah, bf->daddr);
  1333. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1334. ath5k_mode_setup(sc); /* set filters, etc. */
  1335. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1336. return 0;
  1337. err:
  1338. return ret;
  1339. }
  1340. /*
  1341. * Disable the receive h/w in preparation for a reset.
  1342. */
  1343. static void
  1344. ath5k_rx_stop(struct ath5k_softc *sc)
  1345. {
  1346. struct ath5k_hw *ah = sc->ah;
  1347. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1348. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1349. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1350. ath5k_debug_printrxbuffs(sc, ah);
  1351. sc->rxlink = NULL; /* just in case */
  1352. }
  1353. static unsigned int
  1354. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1355. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1356. {
  1357. struct ieee80211_hdr *hdr = (void *)skb->data;
  1358. unsigned int keyix, hlen;
  1359. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1360. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1361. return RX_FLAG_DECRYPTED;
  1362. /* Apparently when a default key is used to decrypt the packet
  1363. the hw does not set the index used to decrypt. In such cases
  1364. get the index from the packet. */
  1365. hlen = ieee80211_hdrlen(hdr->frame_control);
  1366. if (ieee80211_has_protected(hdr->frame_control) &&
  1367. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1368. skb->len >= hlen + 4) {
  1369. keyix = skb->data[hlen + 3] >> 6;
  1370. if (test_bit(keyix, sc->keymap))
  1371. return RX_FLAG_DECRYPTED;
  1372. }
  1373. return 0;
  1374. }
  1375. static void
  1376. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1377. struct ieee80211_rx_status *rxs)
  1378. {
  1379. u64 tsf, bc_tstamp;
  1380. u32 hw_tu;
  1381. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1382. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1383. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1384. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1385. /*
  1386. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1387. * have updated the local TSF. We have to work around various
  1388. * hardware bugs, though...
  1389. */
  1390. tsf = ath5k_hw_get_tsf64(sc->ah);
  1391. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1392. hw_tu = TSF_TO_TU(tsf);
  1393. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1394. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1395. (unsigned long long)bc_tstamp,
  1396. (unsigned long long)rxs->mactime,
  1397. (unsigned long long)(rxs->mactime - bc_tstamp),
  1398. (unsigned long long)tsf);
  1399. /*
  1400. * Sometimes the HW will give us a wrong tstamp in the rx
  1401. * status, causing the timestamp extension to go wrong.
  1402. * (This seems to happen especially with beacon frames bigger
  1403. * than 78 byte (incl. FCS))
  1404. * But we know that the receive timestamp must be later than the
  1405. * timestamp of the beacon since HW must have synced to that.
  1406. *
  1407. * NOTE: here we assume mactime to be after the frame was
  1408. * received, not like mac80211 which defines it at the start.
  1409. */
  1410. if (bc_tstamp > rxs->mactime) {
  1411. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1412. "fixing mactime from %llx to %llx\n",
  1413. (unsigned long long)rxs->mactime,
  1414. (unsigned long long)tsf);
  1415. rxs->mactime = tsf;
  1416. }
  1417. /*
  1418. * Local TSF might have moved higher than our beacon timers,
  1419. * in that case we have to update them to continue sending
  1420. * beacons. This also takes care of synchronizing beacon sending
  1421. * times with other stations.
  1422. */
  1423. if (hw_tu >= sc->nexttbtt)
  1424. ath5k_beacon_update_timers(sc, bc_tstamp);
  1425. }
  1426. }
  1427. static void
  1428. ath5k_tasklet_rx(unsigned long data)
  1429. {
  1430. struct ieee80211_rx_status rxs = {};
  1431. struct ath5k_rx_status rs = {};
  1432. struct sk_buff *skb;
  1433. struct ath5k_softc *sc = (void *)data;
  1434. struct ath5k_buf *bf, *bf_last;
  1435. struct ath5k_desc *ds;
  1436. int ret;
  1437. int hdrlen;
  1438. int pad;
  1439. spin_lock(&sc->rxbuflock);
  1440. if (list_empty(&sc->rxbuf)) {
  1441. ATH5K_WARN(sc, "empty rx buf pool\n");
  1442. goto unlock;
  1443. }
  1444. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1445. do {
  1446. rxs.flag = 0;
  1447. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1448. BUG_ON(bf->skb == NULL);
  1449. skb = bf->skb;
  1450. ds = bf->desc;
  1451. /*
  1452. * last buffer must not be freed to ensure proper hardware
  1453. * function. When the hardware finishes also a packet next to
  1454. * it, we are sure, it doesn't use it anymore and we can go on.
  1455. */
  1456. if (bf_last == bf)
  1457. bf->flags |= 1;
  1458. if (bf->flags) {
  1459. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1460. struct ath5k_buf, list);
  1461. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1462. &rs);
  1463. if (ret)
  1464. break;
  1465. bf->flags &= ~1;
  1466. /* skip the overwritten one (even status is martian) */
  1467. goto next;
  1468. }
  1469. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1470. if (unlikely(ret == -EINPROGRESS))
  1471. break;
  1472. else if (unlikely(ret)) {
  1473. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1474. spin_unlock(&sc->rxbuflock);
  1475. return;
  1476. }
  1477. if (unlikely(rs.rs_more)) {
  1478. ATH5K_WARN(sc, "unsupported jumbo\n");
  1479. goto next;
  1480. }
  1481. if (unlikely(rs.rs_status)) {
  1482. if (rs.rs_status & AR5K_RXERR_PHY)
  1483. goto next;
  1484. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1485. /*
  1486. * Decrypt error. If the error occurred
  1487. * because there was no hardware key, then
  1488. * let the frame through so the upper layers
  1489. * can process it. This is necessary for 5210
  1490. * parts which have no way to setup a ``clear''
  1491. * key cache entry.
  1492. *
  1493. * XXX do key cache faulting
  1494. */
  1495. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1496. !(rs.rs_status & AR5K_RXERR_CRC))
  1497. goto accept;
  1498. }
  1499. if (rs.rs_status & AR5K_RXERR_MIC) {
  1500. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1501. goto accept;
  1502. }
  1503. /* let crypto-error packets fall through in MNTR */
  1504. if ((rs.rs_status &
  1505. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1506. sc->opmode != NL80211_IFTYPE_MONITOR)
  1507. goto next;
  1508. }
  1509. accept:
  1510. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1511. PCI_DMA_FROMDEVICE);
  1512. bf->skb = NULL;
  1513. skb_put(skb, rs.rs_datalen);
  1514. /*
  1515. * the hardware adds a padding to 4 byte boundaries between
  1516. * the header and the payload data if the header length is
  1517. * not multiples of 4 - remove it
  1518. */
  1519. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1520. if (hdrlen & 3) {
  1521. pad = hdrlen % 4;
  1522. memmove(skb->data + pad, skb->data, hdrlen);
  1523. skb_pull(skb, pad);
  1524. }
  1525. /*
  1526. * always extend the mac timestamp, since this information is
  1527. * also needed for proper IBSS merging.
  1528. *
  1529. * XXX: it might be too late to do it here, since rs_tstamp is
  1530. * 15bit only. that means TSF extension has to be done within
  1531. * 32768usec (about 32ms). it might be necessary to move this to
  1532. * the interrupt handler, like it is done in madwifi.
  1533. *
  1534. * Unfortunately we don't know when the hardware takes the rx
  1535. * timestamp (beginning of phy frame, data frame, end of rx?).
  1536. * The only thing we know is that it is hardware specific...
  1537. * On AR5213 it seems the rx timestamp is at the end of the
  1538. * frame, but i'm not sure.
  1539. *
  1540. * NOTE: mac80211 defines mactime at the beginning of the first
  1541. * data symbol. Since we don't have any time references it's
  1542. * impossible to comply to that. This affects IBSS merge only
  1543. * right now, so it's not too bad...
  1544. */
  1545. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1546. rxs.flag |= RX_FLAG_TSFT;
  1547. rxs.freq = sc->curchan->center_freq;
  1548. rxs.band = sc->curband->band;
  1549. rxs.noise = sc->ah->ah_noise_floor;
  1550. rxs.signal = rxs.noise + rs.rs_rssi;
  1551. rxs.qual = rs.rs_rssi * 100 / 64;
  1552. rxs.antenna = rs.rs_antenna;
  1553. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1554. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1555. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1556. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1557. rxs.flag |= RX_FLAG_SHORTPRE;
  1558. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1559. /* check beacons in IBSS mode */
  1560. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1561. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1562. __ieee80211_rx(sc->hw, skb, &rxs);
  1563. next:
  1564. list_move_tail(&bf->list, &sc->rxbuf);
  1565. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1566. unlock:
  1567. spin_unlock(&sc->rxbuflock);
  1568. }
  1569. /*************\
  1570. * TX Handling *
  1571. \*************/
  1572. static void
  1573. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1574. {
  1575. struct ath5k_tx_status ts = {};
  1576. struct ath5k_buf *bf, *bf0;
  1577. struct ath5k_desc *ds;
  1578. struct sk_buff *skb;
  1579. struct ieee80211_tx_info *info;
  1580. int i, ret;
  1581. spin_lock(&txq->lock);
  1582. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1583. ds = bf->desc;
  1584. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1585. if (unlikely(ret == -EINPROGRESS))
  1586. break;
  1587. else if (unlikely(ret)) {
  1588. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1589. ret, txq->qnum);
  1590. break;
  1591. }
  1592. skb = bf->skb;
  1593. info = IEEE80211_SKB_CB(skb);
  1594. bf->skb = NULL;
  1595. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1596. PCI_DMA_TODEVICE);
  1597. memset(&info->status, 0, sizeof(info->status));
  1598. info->tx_rate_idx = ath5k_hw_to_driver_rix(sc,
  1599. ts.ts_rate[ts.ts_final_idx]);
  1600. info->status.retry_count = ts.ts_longretry;
  1601. for (i = 0; i < 4; i++) {
  1602. struct ieee80211_tx_altrate *r =
  1603. &info->status.retries[i];
  1604. if (ts.ts_rate[i]) {
  1605. r->rate_idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1606. r->limit = ts.ts_retry[i];
  1607. } else {
  1608. r->rate_idx = -1;
  1609. r->limit = 0;
  1610. }
  1611. }
  1612. info->status.excessive_retries = 0;
  1613. if (unlikely(ts.ts_status)) {
  1614. sc->ll_stats.dot11ACKFailureCount++;
  1615. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1616. info->status.excessive_retries = 1;
  1617. else if (ts.ts_status & AR5K_TXERR_FILT)
  1618. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1619. } else {
  1620. info->flags |= IEEE80211_TX_STAT_ACK;
  1621. info->status.ack_signal = ts.ts_rssi;
  1622. }
  1623. ieee80211_tx_status(sc->hw, skb);
  1624. sc->tx_stats[txq->qnum].count++;
  1625. spin_lock(&sc->txbuflock);
  1626. sc->tx_stats[txq->qnum].len--;
  1627. list_move_tail(&bf->list, &sc->txbuf);
  1628. sc->txbuf_len++;
  1629. spin_unlock(&sc->txbuflock);
  1630. }
  1631. if (likely(list_empty(&txq->q)))
  1632. txq->link = NULL;
  1633. spin_unlock(&txq->lock);
  1634. if (sc->txbuf_len > ATH_TXBUF / 5)
  1635. ieee80211_wake_queues(sc->hw);
  1636. }
  1637. static void
  1638. ath5k_tasklet_tx(unsigned long data)
  1639. {
  1640. struct ath5k_softc *sc = (void *)data;
  1641. ath5k_tx_processq(sc, sc->txq);
  1642. }
  1643. /*****************\
  1644. * Beacon handling *
  1645. \*****************/
  1646. /*
  1647. * Setup the beacon frame for transmit.
  1648. */
  1649. static int
  1650. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1651. {
  1652. struct sk_buff *skb = bf->skb;
  1653. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1654. struct ath5k_hw *ah = sc->ah;
  1655. struct ath5k_desc *ds;
  1656. int ret, antenna = 0;
  1657. u32 flags;
  1658. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1659. PCI_DMA_TODEVICE);
  1660. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1661. "skbaddr %llx\n", skb, skb->data, skb->len,
  1662. (unsigned long long)bf->skbaddr);
  1663. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1664. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1665. return -EIO;
  1666. }
  1667. ds = bf->desc;
  1668. flags = AR5K_TXDESC_NOACK;
  1669. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1670. ds->ds_link = bf->daddr; /* self-linked */
  1671. flags |= AR5K_TXDESC_VEOL;
  1672. /*
  1673. * Let hardware handle antenna switching if txantenna is not set
  1674. */
  1675. } else {
  1676. ds->ds_link = 0;
  1677. /*
  1678. * Switch antenna every 4 beacons if txantenna is not set
  1679. * XXX assumes two antennas
  1680. */
  1681. if (antenna == 0)
  1682. antenna = sc->bsent & 4 ? 2 : 1;
  1683. }
  1684. ds->ds_data = bf->skbaddr;
  1685. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1686. ieee80211_get_hdrlen_from_skb(skb),
  1687. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1688. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1689. 1, AR5K_TXKEYIX_INVALID,
  1690. antenna, flags, 0, 0);
  1691. if (ret)
  1692. goto err_unmap;
  1693. return 0;
  1694. err_unmap:
  1695. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1696. return ret;
  1697. }
  1698. /*
  1699. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1700. * frame contents are done as needed and the slot time is
  1701. * also adjusted based on current state.
  1702. *
  1703. * this is usually called from interrupt context (ath5k_intr())
  1704. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1705. * can be called from a tasklet and user context
  1706. */
  1707. static void
  1708. ath5k_beacon_send(struct ath5k_softc *sc)
  1709. {
  1710. struct ath5k_buf *bf = sc->bbuf;
  1711. struct ath5k_hw *ah = sc->ah;
  1712. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1713. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1714. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1715. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1716. return;
  1717. }
  1718. /*
  1719. * Check if the previous beacon has gone out. If
  1720. * not don't don't try to post another, skip this
  1721. * period and wait for the next. Missed beacons
  1722. * indicate a problem and should not occur. If we
  1723. * miss too many consecutive beacons reset the device.
  1724. */
  1725. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1726. sc->bmisscount++;
  1727. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1728. "missed %u consecutive beacons\n", sc->bmisscount);
  1729. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1730. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1731. "stuck beacon time (%u missed)\n",
  1732. sc->bmisscount);
  1733. tasklet_schedule(&sc->restq);
  1734. }
  1735. return;
  1736. }
  1737. if (unlikely(sc->bmisscount != 0)) {
  1738. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1739. "resume beacon xmit after %u misses\n",
  1740. sc->bmisscount);
  1741. sc->bmisscount = 0;
  1742. }
  1743. /*
  1744. * Stop any current dma and put the new frame on the queue.
  1745. * This should never fail since we check above that no frames
  1746. * are still pending on the queue.
  1747. */
  1748. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1749. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1750. /* NB: hw still stops DMA, so proceed */
  1751. }
  1752. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1753. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1754. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1755. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1756. sc->bsent++;
  1757. }
  1758. /**
  1759. * ath5k_beacon_update_timers - update beacon timers
  1760. *
  1761. * @sc: struct ath5k_softc pointer we are operating on
  1762. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1763. * beacon timer update based on the current HW TSF.
  1764. *
  1765. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1766. * of a received beacon or the current local hardware TSF and write it to the
  1767. * beacon timer registers.
  1768. *
  1769. * This is called in a variety of situations, e.g. when a beacon is received,
  1770. * when a TSF update has been detected, but also when an new IBSS is created or
  1771. * when we otherwise know we have to update the timers, but we keep it in this
  1772. * function to have it all together in one place.
  1773. */
  1774. static void
  1775. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1776. {
  1777. struct ath5k_hw *ah = sc->ah;
  1778. u32 nexttbtt, intval, hw_tu, bc_tu;
  1779. u64 hw_tsf;
  1780. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1781. if (WARN_ON(!intval))
  1782. return;
  1783. /* beacon TSF converted to TU */
  1784. bc_tu = TSF_TO_TU(bc_tsf);
  1785. /* current TSF converted to TU */
  1786. hw_tsf = ath5k_hw_get_tsf64(ah);
  1787. hw_tu = TSF_TO_TU(hw_tsf);
  1788. #define FUDGE 3
  1789. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1790. if (bc_tsf == -1) {
  1791. /*
  1792. * no beacons received, called internally.
  1793. * just need to refresh timers based on HW TSF.
  1794. */
  1795. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1796. } else if (bc_tsf == 0) {
  1797. /*
  1798. * no beacon received, probably called by ath5k_reset_tsf().
  1799. * reset TSF to start with 0.
  1800. */
  1801. nexttbtt = intval;
  1802. intval |= AR5K_BEACON_RESET_TSF;
  1803. } else if (bc_tsf > hw_tsf) {
  1804. /*
  1805. * beacon received, SW merge happend but HW TSF not yet updated.
  1806. * not possible to reconfigure timers yet, but next time we
  1807. * receive a beacon with the same BSSID, the hardware will
  1808. * automatically update the TSF and then we need to reconfigure
  1809. * the timers.
  1810. */
  1811. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1812. "need to wait for HW TSF sync\n");
  1813. return;
  1814. } else {
  1815. /*
  1816. * most important case for beacon synchronization between STA.
  1817. *
  1818. * beacon received and HW TSF has been already updated by HW.
  1819. * update next TBTT based on the TSF of the beacon, but make
  1820. * sure it is ahead of our local TSF timer.
  1821. */
  1822. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1823. }
  1824. #undef FUDGE
  1825. sc->nexttbtt = nexttbtt;
  1826. intval |= AR5K_BEACON_ENA;
  1827. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1828. /*
  1829. * debugging output last in order to preserve the time critical aspect
  1830. * of this function
  1831. */
  1832. if (bc_tsf == -1)
  1833. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1834. "reconfigured timers based on HW TSF\n");
  1835. else if (bc_tsf == 0)
  1836. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1837. "reset HW TSF and timers\n");
  1838. else
  1839. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1840. "updated timers based on beacon TSF\n");
  1841. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1842. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1843. (unsigned long long) bc_tsf,
  1844. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1845. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1846. intval & AR5K_BEACON_PERIOD,
  1847. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1848. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1849. }
  1850. /**
  1851. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1852. *
  1853. * @sc: struct ath5k_softc pointer we are operating on
  1854. *
  1855. * When operating in station mode we want to receive a BMISS interrupt when we
  1856. * stop seeing beacons from the AP we've associated with so we can look for
  1857. * another AP to associate with.
  1858. *
  1859. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1860. * interrupts to detect TSF updates only.
  1861. *
  1862. * AP mode is missing.
  1863. */
  1864. static void
  1865. ath5k_beacon_config(struct ath5k_softc *sc)
  1866. {
  1867. struct ath5k_hw *ah = sc->ah;
  1868. ath5k_hw_set_imr(ah, 0);
  1869. sc->bmisscount = 0;
  1870. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1871. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1872. sc->imask |= AR5K_INT_BMISS;
  1873. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1874. /*
  1875. * In IBSS mode we use a self-linked tx descriptor and let the
  1876. * hardware send the beacons automatically. We have to load it
  1877. * only once here.
  1878. * We use the SWBA interrupt only to keep track of the beacon
  1879. * timers in order to detect automatic TSF updates.
  1880. */
  1881. ath5k_beaconq_config(sc);
  1882. sc->imask |= AR5K_INT_SWBA;
  1883. if (ath5k_hw_hasveol(ah)) {
  1884. spin_lock(&sc->block);
  1885. ath5k_beacon_send(sc);
  1886. spin_unlock(&sc->block);
  1887. }
  1888. }
  1889. /* TODO else AP */
  1890. ath5k_hw_set_imr(ah, sc->imask);
  1891. }
  1892. /********************\
  1893. * Interrupt handling *
  1894. \********************/
  1895. static int
  1896. ath5k_init(struct ath5k_softc *sc, bool is_resume)
  1897. {
  1898. struct ath5k_hw *ah = sc->ah;
  1899. int ret, i;
  1900. mutex_lock(&sc->lock);
  1901. if (is_resume && !test_bit(ATH_STAT_STARTED, sc->status))
  1902. goto out_ok;
  1903. __clear_bit(ATH_STAT_STARTED, sc->status);
  1904. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1905. /*
  1906. * Stop anything previously setup. This is safe
  1907. * no matter this is the first time through or not.
  1908. */
  1909. ath5k_stop_locked(sc);
  1910. /*
  1911. * The basic interface to setting the hardware in a good
  1912. * state is ``reset''. On return the hardware is known to
  1913. * be powered up and with interrupts disabled. This must
  1914. * be followed by initialization of the appropriate bits
  1915. * and then setup of the interrupt mask.
  1916. */
  1917. sc->curchan = sc->hw->conf.channel;
  1918. sc->curband = &sc->sbands[sc->curchan->band];
  1919. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1920. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1921. AR5K_INT_MIB;
  1922. ret = ath5k_reset(sc, false, false);
  1923. if (ret)
  1924. goto done;
  1925. /*
  1926. * Reset the key cache since some parts do not reset the
  1927. * contents on initial power up or resume from suspend.
  1928. */
  1929. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1930. ath5k_hw_reset_key(ah, i);
  1931. __set_bit(ATH_STAT_STARTED, sc->status);
  1932. /* Set ack to be sent at low bit-rates */
  1933. ath5k_hw_set_ack_bitrate_high(ah, false);
  1934. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1935. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1936. out_ok:
  1937. ret = 0;
  1938. done:
  1939. mmiowb();
  1940. mutex_unlock(&sc->lock);
  1941. return ret;
  1942. }
  1943. static int
  1944. ath5k_stop_locked(struct ath5k_softc *sc)
  1945. {
  1946. struct ath5k_hw *ah = sc->ah;
  1947. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1948. test_bit(ATH_STAT_INVALID, sc->status));
  1949. /*
  1950. * Shutdown the hardware and driver:
  1951. * stop output from above
  1952. * disable interrupts
  1953. * turn off timers
  1954. * turn off the radio
  1955. * clear transmit machinery
  1956. * clear receive machinery
  1957. * drain and release tx queues
  1958. * reclaim beacon resources
  1959. * power down hardware
  1960. *
  1961. * Note that some of this work is not possible if the
  1962. * hardware is gone (invalid).
  1963. */
  1964. ieee80211_stop_queues(sc->hw);
  1965. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1966. ath5k_led_off(sc);
  1967. ath5k_hw_set_imr(ah, 0);
  1968. synchronize_irq(sc->pdev->irq);
  1969. }
  1970. ath5k_txq_cleanup(sc);
  1971. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1972. ath5k_rx_stop(sc);
  1973. ath5k_hw_phy_disable(ah);
  1974. } else
  1975. sc->rxlink = NULL;
  1976. return 0;
  1977. }
  1978. /*
  1979. * Stop the device, grabbing the top-level lock to protect
  1980. * against concurrent entry through ath5k_init (which can happen
  1981. * if another thread does a system call and the thread doing the
  1982. * stop is preempted).
  1983. */
  1984. static int
  1985. ath5k_stop_hw(struct ath5k_softc *sc, bool is_suspend)
  1986. {
  1987. int ret;
  1988. mutex_lock(&sc->lock);
  1989. ret = ath5k_stop_locked(sc);
  1990. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1991. /*
  1992. * Set the chip in full sleep mode. Note that we are
  1993. * careful to do this only when bringing the interface
  1994. * completely to a stop. When the chip is in this state
  1995. * it must be carefully woken up or references to
  1996. * registers in the PCI clock domain may freeze the bus
  1997. * (and system). This varies by chip and is mostly an
  1998. * issue with newer parts that go to sleep more quickly.
  1999. */
  2000. if (sc->ah->ah_mac_srev >= 0x78) {
  2001. /*
  2002. * XXX
  2003. * don't put newer MAC revisions > 7.8 to sleep because
  2004. * of the above mentioned problems
  2005. */
  2006. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2007. "not putting device to sleep\n");
  2008. } else {
  2009. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2010. "putting device to full sleep\n");
  2011. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2012. }
  2013. }
  2014. ath5k_txbuf_free(sc, sc->bbuf);
  2015. if (!is_suspend)
  2016. __clear_bit(ATH_STAT_STARTED, sc->status);
  2017. mmiowb();
  2018. mutex_unlock(&sc->lock);
  2019. del_timer_sync(&sc->calib_tim);
  2020. tasklet_kill(&sc->rxtq);
  2021. tasklet_kill(&sc->txtq);
  2022. tasklet_kill(&sc->restq);
  2023. return ret;
  2024. }
  2025. static irqreturn_t
  2026. ath5k_intr(int irq, void *dev_id)
  2027. {
  2028. struct ath5k_softc *sc = dev_id;
  2029. struct ath5k_hw *ah = sc->ah;
  2030. enum ath5k_int status;
  2031. unsigned int counter = 1000;
  2032. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2033. !ath5k_hw_is_intr_pending(ah)))
  2034. return IRQ_NONE;
  2035. do {
  2036. /*
  2037. * Figure out the reason(s) for the interrupt. Note
  2038. * that get_isr returns a pseudo-ISR that may include
  2039. * bits we haven't explicitly enabled so we mask the
  2040. * value to insure we only process bits we requested.
  2041. */
  2042. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2043. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2044. status, sc->imask);
  2045. status &= sc->imask; /* discard unasked for bits */
  2046. if (unlikely(status & AR5K_INT_FATAL)) {
  2047. /*
  2048. * Fatal errors are unrecoverable.
  2049. * Typically these are caused by DMA errors.
  2050. */
  2051. tasklet_schedule(&sc->restq);
  2052. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2053. tasklet_schedule(&sc->restq);
  2054. } else {
  2055. if (status & AR5K_INT_SWBA) {
  2056. /*
  2057. * Software beacon alert--time to send a beacon.
  2058. * Handle beacon transmission directly; deferring
  2059. * this is too slow to meet timing constraints
  2060. * under load.
  2061. *
  2062. * In IBSS mode we use this interrupt just to
  2063. * keep track of the next TBTT (target beacon
  2064. * transmission time) in order to detect wether
  2065. * automatic TSF updates happened.
  2066. */
  2067. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2068. /* XXX: only if VEOL suppported */
  2069. u64 tsf = ath5k_hw_get_tsf64(ah);
  2070. sc->nexttbtt += sc->bintval;
  2071. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2072. "SWBA nexttbtt: %x hw_tu: %x "
  2073. "TSF: %llx\n",
  2074. sc->nexttbtt,
  2075. TSF_TO_TU(tsf),
  2076. (unsigned long long) tsf);
  2077. } else {
  2078. spin_lock(&sc->block);
  2079. ath5k_beacon_send(sc);
  2080. spin_unlock(&sc->block);
  2081. }
  2082. }
  2083. if (status & AR5K_INT_RXEOL) {
  2084. /*
  2085. * NB: the hardware should re-read the link when
  2086. * RXE bit is written, but it doesn't work at
  2087. * least on older hardware revs.
  2088. */
  2089. sc->rxlink = NULL;
  2090. }
  2091. if (status & AR5K_INT_TXURN) {
  2092. /* bump tx trigger level */
  2093. ath5k_hw_update_tx_triglevel(ah, true);
  2094. }
  2095. if (status & AR5K_INT_RX)
  2096. tasklet_schedule(&sc->rxtq);
  2097. if (status & AR5K_INT_TX)
  2098. tasklet_schedule(&sc->txtq);
  2099. if (status & AR5K_INT_BMISS) {
  2100. }
  2101. if (status & AR5K_INT_MIB) {
  2102. /*
  2103. * These stats are also used for ANI i think
  2104. * so how about updating them more often ?
  2105. */
  2106. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2107. }
  2108. }
  2109. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2110. if (unlikely(!counter))
  2111. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2112. return IRQ_HANDLED;
  2113. }
  2114. static void
  2115. ath5k_tasklet_reset(unsigned long data)
  2116. {
  2117. struct ath5k_softc *sc = (void *)data;
  2118. ath5k_reset_wake(sc);
  2119. }
  2120. /*
  2121. * Periodically recalibrate the PHY to account
  2122. * for temperature/environment changes.
  2123. */
  2124. static void
  2125. ath5k_calibrate(unsigned long data)
  2126. {
  2127. struct ath5k_softc *sc = (void *)data;
  2128. struct ath5k_hw *ah = sc->ah;
  2129. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2130. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2131. sc->curchan->hw_value);
  2132. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2133. /*
  2134. * Rfgain is out of bounds, reset the chip
  2135. * to load new gain values.
  2136. */
  2137. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2138. ath5k_reset_wake(sc);
  2139. }
  2140. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2141. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2142. ieee80211_frequency_to_channel(
  2143. sc->curchan->center_freq));
  2144. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2145. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2146. }
  2147. /***************\
  2148. * LED functions *
  2149. \***************/
  2150. static void
  2151. ath5k_led_enable(struct ath5k_softc *sc)
  2152. {
  2153. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2154. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2155. ath5k_led_off(sc);
  2156. }
  2157. }
  2158. static void
  2159. ath5k_led_on(struct ath5k_softc *sc)
  2160. {
  2161. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2162. return;
  2163. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2164. }
  2165. static void
  2166. ath5k_led_off(struct ath5k_softc *sc)
  2167. {
  2168. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2169. return;
  2170. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2171. }
  2172. static void
  2173. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2174. enum led_brightness brightness)
  2175. {
  2176. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2177. led_dev);
  2178. if (brightness == LED_OFF)
  2179. ath5k_led_off(led->sc);
  2180. else
  2181. ath5k_led_on(led->sc);
  2182. }
  2183. static int
  2184. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2185. const char *name, char *trigger)
  2186. {
  2187. int err;
  2188. led->sc = sc;
  2189. strncpy(led->name, name, sizeof(led->name));
  2190. led->led_dev.name = led->name;
  2191. led->led_dev.default_trigger = trigger;
  2192. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2193. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2194. if (err)
  2195. {
  2196. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2197. led->sc = NULL;
  2198. }
  2199. return err;
  2200. }
  2201. static void
  2202. ath5k_unregister_led(struct ath5k_led *led)
  2203. {
  2204. if (!led->sc)
  2205. return;
  2206. led_classdev_unregister(&led->led_dev);
  2207. ath5k_led_off(led->sc);
  2208. led->sc = NULL;
  2209. }
  2210. static void
  2211. ath5k_unregister_leds(struct ath5k_softc *sc)
  2212. {
  2213. ath5k_unregister_led(&sc->rx_led);
  2214. ath5k_unregister_led(&sc->tx_led);
  2215. }
  2216. static int
  2217. ath5k_init_leds(struct ath5k_softc *sc)
  2218. {
  2219. int ret = 0;
  2220. struct ieee80211_hw *hw = sc->hw;
  2221. struct pci_dev *pdev = sc->pdev;
  2222. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2223. /*
  2224. * Auto-enable soft led processing for IBM cards and for
  2225. * 5211 minipci cards.
  2226. */
  2227. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2228. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2229. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2230. sc->led_pin = 0;
  2231. sc->led_on = 0; /* active low */
  2232. }
  2233. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2234. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2235. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2236. sc->led_pin = 1;
  2237. sc->led_on = 1; /* active high */
  2238. }
  2239. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2240. goto out;
  2241. ath5k_led_enable(sc);
  2242. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2243. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2244. ieee80211_get_rx_led_name(hw));
  2245. if (ret)
  2246. goto out;
  2247. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2248. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2249. ieee80211_get_tx_led_name(hw));
  2250. out:
  2251. return ret;
  2252. }
  2253. /********************\
  2254. * Mac80211 functions *
  2255. \********************/
  2256. static int
  2257. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2258. {
  2259. struct ath5k_softc *sc = hw->priv;
  2260. struct ath5k_buf *bf;
  2261. unsigned long flags;
  2262. int hdrlen;
  2263. int pad;
  2264. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2265. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2266. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2267. /*
  2268. * the hardware expects the header padded to 4 byte boundaries
  2269. * if this is not the case we add the padding after the header
  2270. */
  2271. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2272. if (hdrlen & 3) {
  2273. pad = hdrlen % 4;
  2274. if (skb_headroom(skb) < pad) {
  2275. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2276. " headroom to pad %d\n", hdrlen, pad);
  2277. return -1;
  2278. }
  2279. skb_push(skb, pad);
  2280. memmove(skb->data, skb->data+pad, hdrlen);
  2281. }
  2282. spin_lock_irqsave(&sc->txbuflock, flags);
  2283. if (list_empty(&sc->txbuf)) {
  2284. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2285. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2286. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2287. return -1;
  2288. }
  2289. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2290. list_del(&bf->list);
  2291. sc->txbuf_len--;
  2292. if (list_empty(&sc->txbuf))
  2293. ieee80211_stop_queues(hw);
  2294. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2295. bf->skb = skb;
  2296. if (ath5k_txbuf_setup(sc, bf)) {
  2297. bf->skb = NULL;
  2298. spin_lock_irqsave(&sc->txbuflock, flags);
  2299. list_add_tail(&bf->list, &sc->txbuf);
  2300. sc->txbuf_len++;
  2301. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2302. dev_kfree_skb_any(skb);
  2303. return 0;
  2304. }
  2305. return 0;
  2306. }
  2307. static int
  2308. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2309. {
  2310. struct ath5k_hw *ah = sc->ah;
  2311. int ret;
  2312. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2313. if (stop) {
  2314. ath5k_hw_set_imr(ah, 0);
  2315. ath5k_txq_cleanup(sc);
  2316. ath5k_rx_stop(sc);
  2317. }
  2318. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2319. if (ret) {
  2320. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2321. goto err;
  2322. }
  2323. /*
  2324. * This is needed only to setup initial state
  2325. * but it's best done after a reset.
  2326. */
  2327. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2328. ret = ath5k_rx_start(sc);
  2329. if (ret) {
  2330. ATH5K_ERR(sc, "can't start recv logic\n");
  2331. goto err;
  2332. }
  2333. /*
  2334. * Change channels and update the h/w rate map if we're switching;
  2335. * e.g. 11a to 11b/g.
  2336. *
  2337. * We may be doing a reset in response to an ioctl that changes the
  2338. * channel so update any state that might change as a result.
  2339. *
  2340. * XXX needed?
  2341. */
  2342. /* ath5k_chan_change(sc, c); */
  2343. ath5k_beacon_config(sc);
  2344. /* intrs are enabled by ath5k_beacon_config */
  2345. return 0;
  2346. err:
  2347. return ret;
  2348. }
  2349. static int
  2350. ath5k_reset_wake(struct ath5k_softc *sc)
  2351. {
  2352. int ret;
  2353. ret = ath5k_reset(sc, true, true);
  2354. if (!ret)
  2355. ieee80211_wake_queues(sc->hw);
  2356. return ret;
  2357. }
  2358. static int ath5k_start(struct ieee80211_hw *hw)
  2359. {
  2360. return ath5k_init(hw->priv, false);
  2361. }
  2362. static void ath5k_stop(struct ieee80211_hw *hw)
  2363. {
  2364. ath5k_stop_hw(hw->priv, false);
  2365. }
  2366. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2367. struct ieee80211_if_init_conf *conf)
  2368. {
  2369. struct ath5k_softc *sc = hw->priv;
  2370. int ret;
  2371. mutex_lock(&sc->lock);
  2372. if (sc->vif) {
  2373. ret = 0;
  2374. goto end;
  2375. }
  2376. sc->vif = conf->vif;
  2377. switch (conf->type) {
  2378. case NL80211_IFTYPE_STATION:
  2379. case NL80211_IFTYPE_ADHOC:
  2380. case NL80211_IFTYPE_MONITOR:
  2381. sc->opmode = conf->type;
  2382. break;
  2383. default:
  2384. ret = -EOPNOTSUPP;
  2385. goto end;
  2386. }
  2387. /* Set to a reasonable value. Note that this will
  2388. * be set to mac80211's value at ath5k_config(). */
  2389. sc->bintval = 1000;
  2390. ret = 0;
  2391. end:
  2392. mutex_unlock(&sc->lock);
  2393. return ret;
  2394. }
  2395. static void
  2396. ath5k_remove_interface(struct ieee80211_hw *hw,
  2397. struct ieee80211_if_init_conf *conf)
  2398. {
  2399. struct ath5k_softc *sc = hw->priv;
  2400. mutex_lock(&sc->lock);
  2401. if (sc->vif != conf->vif)
  2402. goto end;
  2403. sc->vif = NULL;
  2404. end:
  2405. mutex_unlock(&sc->lock);
  2406. }
  2407. /*
  2408. * TODO: Phy disable/diversity etc
  2409. */
  2410. static int
  2411. ath5k_config(struct ieee80211_hw *hw,
  2412. struct ieee80211_conf *conf)
  2413. {
  2414. struct ath5k_softc *sc = hw->priv;
  2415. sc->bintval = conf->beacon_int;
  2416. sc->power_level = conf->power_level;
  2417. return ath5k_chan_set(sc, conf->channel);
  2418. }
  2419. static int
  2420. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2421. struct ieee80211_if_conf *conf)
  2422. {
  2423. struct ath5k_softc *sc = hw->priv;
  2424. struct ath5k_hw *ah = sc->ah;
  2425. int ret;
  2426. mutex_lock(&sc->lock);
  2427. if (sc->vif != vif) {
  2428. ret = -EIO;
  2429. goto unlock;
  2430. }
  2431. if (conf->bssid) {
  2432. /* Cache for later use during resets */
  2433. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2434. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2435. * a clean way of letting us retrieve this yet. */
  2436. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2437. mmiowb();
  2438. }
  2439. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2440. vif->type == NL80211_IFTYPE_ADHOC) {
  2441. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2442. if (!beacon) {
  2443. ret = -ENOMEM;
  2444. goto unlock;
  2445. }
  2446. /* call old handler for now */
  2447. ath5k_beacon_update(hw, beacon);
  2448. }
  2449. mutex_unlock(&sc->lock);
  2450. return ath5k_reset_wake(sc);
  2451. unlock:
  2452. mutex_unlock(&sc->lock);
  2453. return ret;
  2454. }
  2455. #define SUPPORTED_FIF_FLAGS \
  2456. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2457. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2458. FIF_BCN_PRBRESP_PROMISC
  2459. /*
  2460. * o always accept unicast, broadcast, and multicast traffic
  2461. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2462. * says it should be
  2463. * o maintain current state of phy ofdm or phy cck error reception.
  2464. * If the hardware detects any of these type of errors then
  2465. * ath5k_hw_get_rx_filter() will pass to us the respective
  2466. * hardware filters to be able to receive these type of frames.
  2467. * o probe request frames are accepted only when operating in
  2468. * hostap, adhoc, or monitor modes
  2469. * o enable promiscuous mode according to the interface state
  2470. * o accept beacons:
  2471. * - when operating in adhoc mode so the 802.11 layer creates
  2472. * node table entries for peers,
  2473. * - when operating in station mode for collecting rssi data when
  2474. * the station is otherwise quiet, or
  2475. * - when scanning
  2476. */
  2477. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2478. unsigned int changed_flags,
  2479. unsigned int *new_flags,
  2480. int mc_count, struct dev_mc_list *mclist)
  2481. {
  2482. struct ath5k_softc *sc = hw->priv;
  2483. struct ath5k_hw *ah = sc->ah;
  2484. u32 mfilt[2], val, rfilt;
  2485. u8 pos;
  2486. int i;
  2487. mfilt[0] = 0;
  2488. mfilt[1] = 0;
  2489. /* Only deal with supported flags */
  2490. changed_flags &= SUPPORTED_FIF_FLAGS;
  2491. *new_flags &= SUPPORTED_FIF_FLAGS;
  2492. /* If HW detects any phy or radar errors, leave those filters on.
  2493. * Also, always enable Unicast, Broadcasts and Multicast
  2494. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2495. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2496. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2497. AR5K_RX_FILTER_MCAST);
  2498. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2499. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2500. rfilt |= AR5K_RX_FILTER_PROM;
  2501. __set_bit(ATH_STAT_PROMISC, sc->status);
  2502. }
  2503. else
  2504. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2505. }
  2506. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2507. if (*new_flags & FIF_ALLMULTI) {
  2508. mfilt[0] = ~0;
  2509. mfilt[1] = ~0;
  2510. } else {
  2511. for (i = 0; i < mc_count; i++) {
  2512. if (!mclist)
  2513. break;
  2514. /* calculate XOR of eight 6-bit values */
  2515. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2516. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2517. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2518. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2519. pos &= 0x3f;
  2520. mfilt[pos / 32] |= (1 << (pos % 32));
  2521. /* XXX: we might be able to just do this instead,
  2522. * but not sure, needs testing, if we do use this we'd
  2523. * neet to inform below to not reset the mcast */
  2524. /* ath5k_hw_set_mcast_filterindex(ah,
  2525. * mclist->dmi_addr[5]); */
  2526. mclist = mclist->next;
  2527. }
  2528. }
  2529. /* This is the best we can do */
  2530. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2531. rfilt |= AR5K_RX_FILTER_PHYERR;
  2532. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2533. * and probes for any BSSID, this needs testing */
  2534. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2535. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2536. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2537. * set we should only pass on control frames for this
  2538. * station. This needs testing. I believe right now this
  2539. * enables *all* control frames, which is OK.. but
  2540. * but we should see if we can improve on granularity */
  2541. if (*new_flags & FIF_CONTROL)
  2542. rfilt |= AR5K_RX_FILTER_CONTROL;
  2543. /* Additional settings per mode -- this is per ath5k */
  2544. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2545. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2546. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2547. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2548. if (sc->opmode != NL80211_IFTYPE_STATION)
  2549. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2550. if (sc->opmode != NL80211_IFTYPE_AP &&
  2551. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2552. test_bit(ATH_STAT_PROMISC, sc->status))
  2553. rfilt |= AR5K_RX_FILTER_PROM;
  2554. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2555. sc->opmode == NL80211_IFTYPE_ADHOC) {
  2556. rfilt |= AR5K_RX_FILTER_BEACON;
  2557. }
  2558. /* Set filters */
  2559. ath5k_hw_set_rx_filter(ah,rfilt);
  2560. /* Set multicast bits */
  2561. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2562. /* Set the cached hw filter flags, this will alter actually
  2563. * be set in HW */
  2564. sc->filter_flags = rfilt;
  2565. }
  2566. static int
  2567. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2568. const u8 *local_addr, const u8 *addr,
  2569. struct ieee80211_key_conf *key)
  2570. {
  2571. struct ath5k_softc *sc = hw->priv;
  2572. int ret = 0;
  2573. switch(key->alg) {
  2574. case ALG_WEP:
  2575. /* XXX: fix hardware encryption, its not working. For now
  2576. * allow software encryption */
  2577. /* break; */
  2578. case ALG_TKIP:
  2579. case ALG_CCMP:
  2580. return -EOPNOTSUPP;
  2581. default:
  2582. WARN_ON(1);
  2583. return -EINVAL;
  2584. }
  2585. mutex_lock(&sc->lock);
  2586. switch (cmd) {
  2587. case SET_KEY:
  2588. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2589. if (ret) {
  2590. ATH5K_ERR(sc, "can't set the key\n");
  2591. goto unlock;
  2592. }
  2593. __set_bit(key->keyidx, sc->keymap);
  2594. key->hw_key_idx = key->keyidx;
  2595. break;
  2596. case DISABLE_KEY:
  2597. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2598. __clear_bit(key->keyidx, sc->keymap);
  2599. break;
  2600. default:
  2601. ret = -EINVAL;
  2602. goto unlock;
  2603. }
  2604. unlock:
  2605. mmiowb();
  2606. mutex_unlock(&sc->lock);
  2607. return ret;
  2608. }
  2609. static int
  2610. ath5k_get_stats(struct ieee80211_hw *hw,
  2611. struct ieee80211_low_level_stats *stats)
  2612. {
  2613. struct ath5k_softc *sc = hw->priv;
  2614. struct ath5k_hw *ah = sc->ah;
  2615. /* Force update */
  2616. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2617. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2618. return 0;
  2619. }
  2620. static int
  2621. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2622. struct ieee80211_tx_queue_stats *stats)
  2623. {
  2624. struct ath5k_softc *sc = hw->priv;
  2625. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2626. return 0;
  2627. }
  2628. static u64
  2629. ath5k_get_tsf(struct ieee80211_hw *hw)
  2630. {
  2631. struct ath5k_softc *sc = hw->priv;
  2632. return ath5k_hw_get_tsf64(sc->ah);
  2633. }
  2634. static void
  2635. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2636. {
  2637. struct ath5k_softc *sc = hw->priv;
  2638. /*
  2639. * in IBSS mode we need to update the beacon timers too.
  2640. * this will also reset the TSF if we call it with 0
  2641. */
  2642. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2643. ath5k_beacon_update_timers(sc, 0);
  2644. else
  2645. ath5k_hw_reset_tsf(sc->ah);
  2646. }
  2647. static int
  2648. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2649. {
  2650. struct ath5k_softc *sc = hw->priv;
  2651. unsigned long flags;
  2652. int ret;
  2653. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2654. if (sc->opmode != NL80211_IFTYPE_ADHOC) {
  2655. ret = -EIO;
  2656. goto end;
  2657. }
  2658. spin_lock_irqsave(&sc->block, flags);
  2659. ath5k_txbuf_free(sc, sc->bbuf);
  2660. sc->bbuf->skb = skb;
  2661. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2662. if (ret)
  2663. sc->bbuf->skb = NULL;
  2664. spin_unlock_irqrestore(&sc->block, flags);
  2665. if (!ret) {
  2666. ath5k_beacon_config(sc);
  2667. mmiowb();
  2668. }
  2669. end:
  2670. return ret;
  2671. }
  2672. static void
  2673. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2674. {
  2675. struct ath5k_softc *sc = hw->priv;
  2676. struct ath5k_hw *ah = sc->ah;
  2677. u32 rfilt;
  2678. rfilt = ath5k_hw_get_rx_filter(ah);
  2679. if (enable)
  2680. rfilt |= AR5K_RX_FILTER_BEACON;
  2681. else
  2682. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2683. ath5k_hw_set_rx_filter(ah, rfilt);
  2684. sc->filter_flags = rfilt;
  2685. }
  2686. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2687. struct ieee80211_vif *vif,
  2688. struct ieee80211_bss_conf *bss_conf,
  2689. u32 changes)
  2690. {
  2691. struct ath5k_softc *sc = hw->priv;
  2692. if (changes & BSS_CHANGED_ASSOC) {
  2693. mutex_lock(&sc->lock);
  2694. sc->assoc = bss_conf->assoc;
  2695. if (sc->opmode == NL80211_IFTYPE_STATION)
  2696. set_beacon_filter(hw, sc->assoc);
  2697. mutex_unlock(&sc->lock);
  2698. }
  2699. }