spear320.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * arch/arm/mach-spear3xx/spear320.c
  3. *
  4. * SPEAr320 machine source file
  5. *
  6. * Copyright (C) 2009-2012 ST Microelectronics
  7. * Viresh Kumar <viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #define pr_fmt(fmt) "SPEAr320: " fmt
  14. #include <linux/amba/pl022.h>
  15. #include <linux/amba/pl08x.h>
  16. #include <linux/amba/serial.h>
  17. #include <linux/of_platform.h>
  18. #include <asm/hardware/vic.h>
  19. #include <asm/mach/arch.h>
  20. #include <plat/shirq.h>
  21. #include <mach/generic.h>
  22. #include <mach/spear.h>
  23. #define SPEAR320_UART1_BASE UL(0xA3000000)
  24. #define SPEAR320_UART2_BASE UL(0xA4000000)
  25. #define SPEAR320_SSP0_BASE UL(0xA5000000)
  26. #define SPEAR320_SSP1_BASE UL(0xA6000000)
  27. #define SPEAR320_SOC_CONFIG_BASE UL(0xB3000000)
  28. /* Interrupt registers offsets and masks */
  29. #define SPEAR320_INT_STS_MASK_REG 0x04
  30. #define SPEAR320_INT_CLR_MASK_REG 0x04
  31. #define SPEAR320_INT_ENB_MASK_REG 0x08
  32. #define SPEAR320_GPIO_IRQ_MASK (1 << 0)
  33. #define SPEAR320_I2S_PLAY_IRQ_MASK (1 << 1)
  34. #define SPEAR320_I2S_REC_IRQ_MASK (1 << 2)
  35. #define SPEAR320_EMI_IRQ_MASK (1 << 7)
  36. #define SPEAR320_CLCD_IRQ_MASK (1 << 8)
  37. #define SPEAR320_SPP_IRQ_MASK (1 << 9)
  38. #define SPEAR320_SDHCI_IRQ_MASK (1 << 10)
  39. #define SPEAR320_CAN_U_IRQ_MASK (1 << 11)
  40. #define SPEAR320_CAN_L_IRQ_MASK (1 << 12)
  41. #define SPEAR320_UART1_IRQ_MASK (1 << 13)
  42. #define SPEAR320_UART2_IRQ_MASK (1 << 14)
  43. #define SPEAR320_SSP1_IRQ_MASK (1 << 15)
  44. #define SPEAR320_SSP2_IRQ_MASK (1 << 16)
  45. #define SPEAR320_SMII0_IRQ_MASK (1 << 17)
  46. #define SPEAR320_MII1_SMII1_IRQ_MASK (1 << 18)
  47. #define SPEAR320_WAKEUP_SMII0_IRQ_MASK (1 << 19)
  48. #define SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK (1 << 20)
  49. #define SPEAR320_I2C1_IRQ_MASK (1 << 21)
  50. #define SPEAR320_SHIRQ_RAS1_MASK 0x000380
  51. #define SPEAR320_SHIRQ_RAS3_MASK 0x000007
  52. #define SPEAR320_SHIRQ_INTRCOMM_RAS_MASK 0x3FF800
  53. /* SPEAr320 Virtual irq definitions */
  54. /* IRQs sharing IRQ_GEN_RAS_1 */
  55. #define SPEAR320_VIRQ_EMI (SPEAR3XX_VIRQ_START + 0)
  56. #define SPEAR320_VIRQ_CLCD (SPEAR3XX_VIRQ_START + 1)
  57. #define SPEAR320_VIRQ_SPP (SPEAR3XX_VIRQ_START + 2)
  58. /* IRQs sharing IRQ_GEN_RAS_2 */
  59. #define SPEAR320_IRQ_SDHCI SPEAR3XX_IRQ_GEN_RAS_2
  60. /* IRQs sharing IRQ_GEN_RAS_3 */
  61. #define SPEAR320_VIRQ_PLGPIO (SPEAR3XX_VIRQ_START + 3)
  62. #define SPEAR320_VIRQ_I2S_PLAY (SPEAR3XX_VIRQ_START + 4)
  63. #define SPEAR320_VIRQ_I2S_REC (SPEAR3XX_VIRQ_START + 5)
  64. /* IRQs sharing IRQ_INTRCOMM_RAS_ARM */
  65. #define SPEAR320_VIRQ_CANU (SPEAR3XX_VIRQ_START + 6)
  66. #define SPEAR320_VIRQ_CANL (SPEAR3XX_VIRQ_START + 7)
  67. #define SPEAR320_VIRQ_UART1 (SPEAR3XX_VIRQ_START + 8)
  68. #define SPEAR320_VIRQ_UART2 (SPEAR3XX_VIRQ_START + 9)
  69. #define SPEAR320_VIRQ_SSP1 (SPEAR3XX_VIRQ_START + 10)
  70. #define SPEAR320_VIRQ_SSP2 (SPEAR3XX_VIRQ_START + 11)
  71. #define SPEAR320_VIRQ_SMII0 (SPEAR3XX_VIRQ_START + 12)
  72. #define SPEAR320_VIRQ_MII1_SMII1 (SPEAR3XX_VIRQ_START + 13)
  73. #define SPEAR320_VIRQ_WAKEUP_SMII0 (SPEAR3XX_VIRQ_START + 14)
  74. #define SPEAR320_VIRQ_WAKEUP_MII1_SMII1 (SPEAR3XX_VIRQ_START + 15)
  75. #define SPEAR320_VIRQ_I2C1 (SPEAR3XX_VIRQ_START + 16)
  76. /* spear3xx shared irq */
  77. static struct shirq_dev_config shirq_ras1_config[] = {
  78. {
  79. .virq = SPEAR320_VIRQ_EMI,
  80. .status_mask = SPEAR320_EMI_IRQ_MASK,
  81. .clear_mask = SPEAR320_EMI_IRQ_MASK,
  82. }, {
  83. .virq = SPEAR320_VIRQ_CLCD,
  84. .status_mask = SPEAR320_CLCD_IRQ_MASK,
  85. .clear_mask = SPEAR320_CLCD_IRQ_MASK,
  86. }, {
  87. .virq = SPEAR320_VIRQ_SPP,
  88. .status_mask = SPEAR320_SPP_IRQ_MASK,
  89. .clear_mask = SPEAR320_SPP_IRQ_MASK,
  90. },
  91. };
  92. static struct spear_shirq shirq_ras1 = {
  93. .irq = SPEAR3XX_IRQ_GEN_RAS_1,
  94. .dev_config = shirq_ras1_config,
  95. .dev_count = ARRAY_SIZE(shirq_ras1_config),
  96. .regs = {
  97. .enb_reg = -1,
  98. .status_reg = SPEAR320_INT_STS_MASK_REG,
  99. .status_reg_mask = SPEAR320_SHIRQ_RAS1_MASK,
  100. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  101. .reset_to_clear = 1,
  102. },
  103. };
  104. static struct shirq_dev_config shirq_ras3_config[] = {
  105. {
  106. .virq = SPEAR320_VIRQ_PLGPIO,
  107. .enb_mask = SPEAR320_GPIO_IRQ_MASK,
  108. .status_mask = SPEAR320_GPIO_IRQ_MASK,
  109. .clear_mask = SPEAR320_GPIO_IRQ_MASK,
  110. }, {
  111. .virq = SPEAR320_VIRQ_I2S_PLAY,
  112. .enb_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  113. .status_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  114. .clear_mask = SPEAR320_I2S_PLAY_IRQ_MASK,
  115. }, {
  116. .virq = SPEAR320_VIRQ_I2S_REC,
  117. .enb_mask = SPEAR320_I2S_REC_IRQ_MASK,
  118. .status_mask = SPEAR320_I2S_REC_IRQ_MASK,
  119. .clear_mask = SPEAR320_I2S_REC_IRQ_MASK,
  120. },
  121. };
  122. static struct spear_shirq shirq_ras3 = {
  123. .irq = SPEAR3XX_IRQ_GEN_RAS_3,
  124. .dev_config = shirq_ras3_config,
  125. .dev_count = ARRAY_SIZE(shirq_ras3_config),
  126. .regs = {
  127. .enb_reg = SPEAR320_INT_ENB_MASK_REG,
  128. .reset_to_enb = 1,
  129. .status_reg = SPEAR320_INT_STS_MASK_REG,
  130. .status_reg_mask = SPEAR320_SHIRQ_RAS3_MASK,
  131. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  132. .reset_to_clear = 1,
  133. },
  134. };
  135. static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
  136. {
  137. .virq = SPEAR320_VIRQ_CANU,
  138. .status_mask = SPEAR320_CAN_U_IRQ_MASK,
  139. .clear_mask = SPEAR320_CAN_U_IRQ_MASK,
  140. }, {
  141. .virq = SPEAR320_VIRQ_CANL,
  142. .status_mask = SPEAR320_CAN_L_IRQ_MASK,
  143. .clear_mask = SPEAR320_CAN_L_IRQ_MASK,
  144. }, {
  145. .virq = SPEAR320_VIRQ_UART1,
  146. .status_mask = SPEAR320_UART1_IRQ_MASK,
  147. .clear_mask = SPEAR320_UART1_IRQ_MASK,
  148. }, {
  149. .virq = SPEAR320_VIRQ_UART2,
  150. .status_mask = SPEAR320_UART2_IRQ_MASK,
  151. .clear_mask = SPEAR320_UART2_IRQ_MASK,
  152. }, {
  153. .virq = SPEAR320_VIRQ_SSP1,
  154. .status_mask = SPEAR320_SSP1_IRQ_MASK,
  155. .clear_mask = SPEAR320_SSP1_IRQ_MASK,
  156. }, {
  157. .virq = SPEAR320_VIRQ_SSP2,
  158. .status_mask = SPEAR320_SSP2_IRQ_MASK,
  159. .clear_mask = SPEAR320_SSP2_IRQ_MASK,
  160. }, {
  161. .virq = SPEAR320_VIRQ_SMII0,
  162. .status_mask = SPEAR320_SMII0_IRQ_MASK,
  163. .clear_mask = SPEAR320_SMII0_IRQ_MASK,
  164. }, {
  165. .virq = SPEAR320_VIRQ_MII1_SMII1,
  166. .status_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  167. .clear_mask = SPEAR320_MII1_SMII1_IRQ_MASK,
  168. }, {
  169. .virq = SPEAR320_VIRQ_WAKEUP_SMII0,
  170. .status_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  171. .clear_mask = SPEAR320_WAKEUP_SMII0_IRQ_MASK,
  172. }, {
  173. .virq = SPEAR320_VIRQ_WAKEUP_MII1_SMII1,
  174. .status_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  175. .clear_mask = SPEAR320_WAKEUP_MII1_SMII1_IRQ_MASK,
  176. }, {
  177. .virq = SPEAR320_VIRQ_I2C1,
  178. .status_mask = SPEAR320_I2C1_IRQ_MASK,
  179. .clear_mask = SPEAR320_I2C1_IRQ_MASK,
  180. },
  181. };
  182. static struct spear_shirq shirq_intrcomm_ras = {
  183. .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
  184. .dev_config = shirq_intrcomm_ras_config,
  185. .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
  186. .regs = {
  187. .enb_reg = -1,
  188. .status_reg = SPEAR320_INT_STS_MASK_REG,
  189. .status_reg_mask = SPEAR320_SHIRQ_INTRCOMM_RAS_MASK,
  190. .clear_reg = SPEAR320_INT_CLR_MASK_REG,
  191. .reset_to_clear = 1,
  192. },
  193. };
  194. /* DMAC platform data's slave info */
  195. struct pl08x_channel_data spear320_dma_info[] = {
  196. {
  197. .bus_id = "uart0_rx",
  198. .min_signal = 2,
  199. .max_signal = 2,
  200. .muxval = 0,
  201. .cctl = 0,
  202. .periph_buses = PL08X_AHB1,
  203. }, {
  204. .bus_id = "uart0_tx",
  205. .min_signal = 3,
  206. .max_signal = 3,
  207. .muxval = 0,
  208. .cctl = 0,
  209. .periph_buses = PL08X_AHB1,
  210. }, {
  211. .bus_id = "ssp0_rx",
  212. .min_signal = 8,
  213. .max_signal = 8,
  214. .muxval = 0,
  215. .cctl = 0,
  216. .periph_buses = PL08X_AHB1,
  217. }, {
  218. .bus_id = "ssp0_tx",
  219. .min_signal = 9,
  220. .max_signal = 9,
  221. .muxval = 0,
  222. .cctl = 0,
  223. .periph_buses = PL08X_AHB1,
  224. }, {
  225. .bus_id = "i2c0_rx",
  226. .min_signal = 10,
  227. .max_signal = 10,
  228. .muxval = 0,
  229. .cctl = 0,
  230. .periph_buses = PL08X_AHB1,
  231. }, {
  232. .bus_id = "i2c0_tx",
  233. .min_signal = 11,
  234. .max_signal = 11,
  235. .muxval = 0,
  236. .cctl = 0,
  237. .periph_buses = PL08X_AHB1,
  238. }, {
  239. .bus_id = "irda",
  240. .min_signal = 12,
  241. .max_signal = 12,
  242. .muxval = 0,
  243. .cctl = 0,
  244. .periph_buses = PL08X_AHB1,
  245. }, {
  246. .bus_id = "adc",
  247. .min_signal = 13,
  248. .max_signal = 13,
  249. .muxval = 0,
  250. .cctl = 0,
  251. .periph_buses = PL08X_AHB1,
  252. }, {
  253. .bus_id = "to_jpeg",
  254. .min_signal = 14,
  255. .max_signal = 14,
  256. .muxval = 0,
  257. .cctl = 0,
  258. .periph_buses = PL08X_AHB1,
  259. }, {
  260. .bus_id = "from_jpeg",
  261. .min_signal = 15,
  262. .max_signal = 15,
  263. .muxval = 0,
  264. .cctl = 0,
  265. .periph_buses = PL08X_AHB1,
  266. }, {
  267. .bus_id = "ssp1_rx",
  268. .min_signal = 0,
  269. .max_signal = 0,
  270. .muxval = 1,
  271. .cctl = 0,
  272. .periph_buses = PL08X_AHB2,
  273. }, {
  274. .bus_id = "ssp1_tx",
  275. .min_signal = 1,
  276. .max_signal = 1,
  277. .muxval = 1,
  278. .cctl = 0,
  279. .periph_buses = PL08X_AHB2,
  280. }, {
  281. .bus_id = "ssp2_rx",
  282. .min_signal = 2,
  283. .max_signal = 2,
  284. .muxval = 1,
  285. .cctl = 0,
  286. .periph_buses = PL08X_AHB2,
  287. }, {
  288. .bus_id = "ssp2_tx",
  289. .min_signal = 3,
  290. .max_signal = 3,
  291. .muxval = 1,
  292. .cctl = 0,
  293. .periph_buses = PL08X_AHB2,
  294. }, {
  295. .bus_id = "uart1_rx",
  296. .min_signal = 4,
  297. .max_signal = 4,
  298. .muxval = 1,
  299. .cctl = 0,
  300. .periph_buses = PL08X_AHB2,
  301. }, {
  302. .bus_id = "uart1_tx",
  303. .min_signal = 5,
  304. .max_signal = 5,
  305. .muxval = 1,
  306. .cctl = 0,
  307. .periph_buses = PL08X_AHB2,
  308. }, {
  309. .bus_id = "uart2_rx",
  310. .min_signal = 6,
  311. .max_signal = 6,
  312. .muxval = 1,
  313. .cctl = 0,
  314. .periph_buses = PL08X_AHB2,
  315. }, {
  316. .bus_id = "uart2_tx",
  317. .min_signal = 7,
  318. .max_signal = 7,
  319. .muxval = 1,
  320. .cctl = 0,
  321. .periph_buses = PL08X_AHB2,
  322. }, {
  323. .bus_id = "i2c1_rx",
  324. .min_signal = 8,
  325. .max_signal = 8,
  326. .muxval = 1,
  327. .cctl = 0,
  328. .periph_buses = PL08X_AHB2,
  329. }, {
  330. .bus_id = "i2c1_tx",
  331. .min_signal = 9,
  332. .max_signal = 9,
  333. .muxval = 1,
  334. .cctl = 0,
  335. .periph_buses = PL08X_AHB2,
  336. }, {
  337. .bus_id = "i2c2_rx",
  338. .min_signal = 10,
  339. .max_signal = 10,
  340. .muxval = 1,
  341. .cctl = 0,
  342. .periph_buses = PL08X_AHB2,
  343. }, {
  344. .bus_id = "i2c2_tx",
  345. .min_signal = 11,
  346. .max_signal = 11,
  347. .muxval = 1,
  348. .cctl = 0,
  349. .periph_buses = PL08X_AHB2,
  350. }, {
  351. .bus_id = "i2s_rx",
  352. .min_signal = 12,
  353. .max_signal = 12,
  354. .muxval = 1,
  355. .cctl = 0,
  356. .periph_buses = PL08X_AHB2,
  357. }, {
  358. .bus_id = "i2s_tx",
  359. .min_signal = 13,
  360. .max_signal = 13,
  361. .muxval = 1,
  362. .cctl = 0,
  363. .periph_buses = PL08X_AHB2,
  364. }, {
  365. .bus_id = "rs485_rx",
  366. .min_signal = 14,
  367. .max_signal = 14,
  368. .muxval = 1,
  369. .cctl = 0,
  370. .periph_buses = PL08X_AHB2,
  371. }, {
  372. .bus_id = "rs485_tx",
  373. .min_signal = 15,
  374. .max_signal = 15,
  375. .muxval = 1,
  376. .cctl = 0,
  377. .periph_buses = PL08X_AHB2,
  378. },
  379. };
  380. static struct pl022_ssp_controller spear320_ssp_data[] = {
  381. {
  382. .bus_id = 1,
  383. .enable_dma = 1,
  384. .dma_filter = pl08x_filter_id,
  385. .dma_tx_param = "ssp1_tx",
  386. .dma_rx_param = "ssp1_rx",
  387. .num_chipselect = 2,
  388. }, {
  389. .bus_id = 2,
  390. .enable_dma = 1,
  391. .dma_filter = pl08x_filter_id,
  392. .dma_tx_param = "ssp2_tx",
  393. .dma_rx_param = "ssp2_rx",
  394. .num_chipselect = 2,
  395. }
  396. };
  397. static struct amba_pl011_data spear320_uart_data[] = {
  398. {
  399. .dma_filter = pl08x_filter_id,
  400. .dma_tx_param = "uart1_tx",
  401. .dma_rx_param = "uart1_rx",
  402. }, {
  403. .dma_filter = pl08x_filter_id,
  404. .dma_tx_param = "uart2_tx",
  405. .dma_rx_param = "uart2_rx",
  406. },
  407. };
  408. /* Add SPEAr310 auxdata to pass platform data */
  409. static struct of_dev_auxdata spear320_auxdata_lookup[] __initdata = {
  410. OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
  411. &pl022_plat_data),
  412. OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
  413. &pl080_plat_data),
  414. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP0_BASE, NULL,
  415. &spear320_ssp_data[0]),
  416. OF_DEV_AUXDATA("arm,pl022", SPEAR320_SSP1_BASE, NULL,
  417. &spear320_ssp_data[1]),
  418. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART1_BASE, NULL,
  419. &spear320_uart_data[0]),
  420. OF_DEV_AUXDATA("arm,pl011", SPEAR320_UART2_BASE, NULL,
  421. &spear320_uart_data[1]),
  422. {}
  423. };
  424. static void __init spear320_dt_init(void)
  425. {
  426. void __iomem *base;
  427. int ret;
  428. pl080_plat_data.slave_channels = spear320_dma_info;
  429. pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear320_dma_info);
  430. of_platform_populate(NULL, of_default_bus_match_table,
  431. spear320_auxdata_lookup, NULL);
  432. /* shared irq registration */
  433. base = ioremap(SPEAR320_SOC_CONFIG_BASE, SZ_4K);
  434. if (base) {
  435. /* shirq 1 */
  436. shirq_ras1.regs.base = base;
  437. ret = spear_shirq_register(&shirq_ras1);
  438. if (ret)
  439. pr_err("Error registering Shared IRQ 1\n");
  440. /* shirq 3 */
  441. shirq_ras3.regs.base = base;
  442. ret = spear_shirq_register(&shirq_ras3);
  443. if (ret)
  444. pr_err("Error registering Shared IRQ 3\n");
  445. /* shirq 4 */
  446. shirq_intrcomm_ras.regs.base = base;
  447. ret = spear_shirq_register(&shirq_intrcomm_ras);
  448. if (ret)
  449. pr_err("Error registering Shared IRQ 4\n");
  450. }
  451. }
  452. static const char * const spear320_dt_board_compat[] = {
  453. "st,spear320",
  454. "st,spear320-evb",
  455. NULL,
  456. };
  457. static void __init spear320_map_io(void)
  458. {
  459. spear3xx_map_io();
  460. spear320_clk_init();
  461. }
  462. DT_MACHINE_START(SPEAR320_DT, "ST SPEAr320 SoC with Flattened Device Tree")
  463. .map_io = spear320_map_io,
  464. .init_irq = spear3xx_dt_init_irq,
  465. .handle_irq = vic_handle_irq,
  466. .timer = &spear3xx_timer,
  467. .init_machine = spear320_dt_init,
  468. .restart = spear_restart,
  469. .dt_compat = spear320_dt_board_compat,
  470. MACHINE_END