tg3.c 415 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 120
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "August 18, 2011"
  83. #define TG3_DEF_RX_MODE 0
  84. #define TG3_DEF_TX_MODE 0
  85. #define TG3_DEF_MSG_ENABLE \
  86. (NETIF_MSG_DRV | \
  87. NETIF_MSG_PROBE | \
  88. NETIF_MSG_LINK | \
  89. NETIF_MSG_TIMER | \
  90. NETIF_MSG_IFDOWN | \
  91. NETIF_MSG_IFUP | \
  92. NETIF_MSG_RX_ERR | \
  93. NETIF_MSG_TX_ERR)
  94. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  95. /* length of time before we decide the hardware is borked,
  96. * and dev->tx_timeout() should be called to fix the problem
  97. */
  98. #define TG3_TX_TIMEOUT (5 * HZ)
  99. /* hardware minimum and maximum for a single frame's data payload */
  100. #define TG3_MIN_MTU 60
  101. #define TG3_MAX_MTU(tp) \
  102. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  103. /* These numbers seem to be hard coded in the NIC firmware somehow.
  104. * You can't change the ring sizes, but you can change where you place
  105. * them in the NIC onboard memory.
  106. */
  107. #define TG3_RX_STD_RING_SIZE(tp) \
  108. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  109. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  110. #define TG3_DEF_RX_RING_PENDING 200
  111. #define TG3_RX_JMB_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  115. #define TG3_RSS_INDIR_TBL_SIZE 128
  116. /* Do not place this n-ring entries value into the tp struct itself,
  117. * we really want to expose these constants to GCC so that modulo et
  118. * al. operations are done with shifts and masks instead of with
  119. * hw multiply/modulo instructions. Another solution would be to
  120. * replace things like '% foo' with '& (foo - 1)'.
  121. */
  122. #define TG3_TX_RING_SIZE 512
  123. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  124. #define TG3_RX_STD_RING_BYTES(tp) \
  125. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  126. #define TG3_RX_JMB_RING_BYTES(tp) \
  127. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  128. #define TG3_RX_RCB_RING_BYTES(tp) \
  129. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  130. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  131. TG3_TX_RING_SIZE)
  132. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  133. #define TG3_DMA_BYTE_ENAB 64
  134. #define TG3_RX_STD_DMA_SZ 1536
  135. #define TG3_RX_JMB_DMA_SZ 9046
  136. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  137. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  138. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  139. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  140. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  141. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  142. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  143. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  144. * that are at least dword aligned when used in PCIX mode. The driver
  145. * works around this bug by double copying the packet. This workaround
  146. * is built into the normal double copy length check for efficiency.
  147. *
  148. * However, the double copy is only necessary on those architectures
  149. * where unaligned memory accesses are inefficient. For those architectures
  150. * where unaligned memory accesses incur little penalty, we can reintegrate
  151. * the 5701 in the normal rx path. Doing so saves a device structure
  152. * dereference by hardcoding the double copy threshold in place.
  153. */
  154. #define TG3_RX_COPY_THRESHOLD 256
  155. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  156. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  157. #else
  158. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  159. #endif
  160. #if (NET_IP_ALIGN != 0)
  161. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  162. #else
  163. #define TG3_RX_OFFSET(tp) 0
  164. #endif
  165. /* minimum number of free TX descriptors required to wake up TX process */
  166. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  167. #define TG3_TX_BD_DMA_MAX 4096
  168. #define TG3_RAW_IP_ALIGN 2
  169. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  170. #define FIRMWARE_TG3 "tigon/tg3.bin"
  171. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  172. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  173. static char version[] __devinitdata =
  174. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  175. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  176. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  177. MODULE_LICENSE("GPL");
  178. MODULE_VERSION(DRV_MODULE_VERSION);
  179. MODULE_FIRMWARE(FIRMWARE_TG3);
  180. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  181. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  182. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  183. module_param(tg3_debug, int, 0);
  184. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  185. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  266. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  267. {}
  268. };
  269. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  270. static const struct {
  271. const char string[ETH_GSTRING_LEN];
  272. } ethtool_stats_keys[] = {
  273. { "rx_octets" },
  274. { "rx_fragments" },
  275. { "rx_ucast_packets" },
  276. { "rx_mcast_packets" },
  277. { "rx_bcast_packets" },
  278. { "rx_fcs_errors" },
  279. { "rx_align_errors" },
  280. { "rx_xon_pause_rcvd" },
  281. { "rx_xoff_pause_rcvd" },
  282. { "rx_mac_ctrl_rcvd" },
  283. { "rx_xoff_entered" },
  284. { "rx_frame_too_long_errors" },
  285. { "rx_jabbers" },
  286. { "rx_undersize_packets" },
  287. { "rx_in_length_errors" },
  288. { "rx_out_length_errors" },
  289. { "rx_64_or_less_octet_packets" },
  290. { "rx_65_to_127_octet_packets" },
  291. { "rx_128_to_255_octet_packets" },
  292. { "rx_256_to_511_octet_packets" },
  293. { "rx_512_to_1023_octet_packets" },
  294. { "rx_1024_to_1522_octet_packets" },
  295. { "rx_1523_to_2047_octet_packets" },
  296. { "rx_2048_to_4095_octet_packets" },
  297. { "rx_4096_to_8191_octet_packets" },
  298. { "rx_8192_to_9022_octet_packets" },
  299. { "tx_octets" },
  300. { "tx_collisions" },
  301. { "tx_xon_sent" },
  302. { "tx_xoff_sent" },
  303. { "tx_flow_control" },
  304. { "tx_mac_errors" },
  305. { "tx_single_collisions" },
  306. { "tx_mult_collisions" },
  307. { "tx_deferred" },
  308. { "tx_excessive_collisions" },
  309. { "tx_late_collisions" },
  310. { "tx_collide_2times" },
  311. { "tx_collide_3times" },
  312. { "tx_collide_4times" },
  313. { "tx_collide_5times" },
  314. { "tx_collide_6times" },
  315. { "tx_collide_7times" },
  316. { "tx_collide_8times" },
  317. { "tx_collide_9times" },
  318. { "tx_collide_10times" },
  319. { "tx_collide_11times" },
  320. { "tx_collide_12times" },
  321. { "tx_collide_13times" },
  322. { "tx_collide_14times" },
  323. { "tx_collide_15times" },
  324. { "tx_ucast_packets" },
  325. { "tx_mcast_packets" },
  326. { "tx_bcast_packets" },
  327. { "tx_carrier_sense_errors" },
  328. { "tx_discards" },
  329. { "tx_errors" },
  330. { "dma_writeq_full" },
  331. { "dma_write_prioq_full" },
  332. { "rxbds_empty" },
  333. { "rx_discards" },
  334. { "rx_errors" },
  335. { "rx_threshold_hit" },
  336. { "dma_readq_full" },
  337. { "dma_read_prioq_full" },
  338. { "tx_comp_queue_full" },
  339. { "ring_set_send_prod_index" },
  340. { "ring_status_update" },
  341. { "nic_irqs" },
  342. { "nic_avoided_irqs" },
  343. { "nic_tx_threshold_hit" },
  344. { "mbuf_lwm_thresh_hit" },
  345. };
  346. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  347. static const struct {
  348. const char string[ETH_GSTRING_LEN];
  349. } ethtool_test_keys[] = {
  350. { "nvram test (online) " },
  351. { "link test (online) " },
  352. { "register test (offline)" },
  353. { "memory test (offline)" },
  354. { "mac loopback test (offline)" },
  355. { "phy loopback test (offline)" },
  356. { "ext loopback test (offline)" },
  357. { "interrupt test (offline)" },
  358. };
  359. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  360. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  361. {
  362. writel(val, tp->regs + off);
  363. }
  364. static u32 tg3_read32(struct tg3 *tp, u32 off)
  365. {
  366. return readl(tp->regs + off);
  367. }
  368. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  369. {
  370. writel(val, tp->aperegs + off);
  371. }
  372. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  373. {
  374. return readl(tp->aperegs + off);
  375. }
  376. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. unsigned long flags;
  379. spin_lock_irqsave(&tp->indirect_lock, flags);
  380. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  381. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  382. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  383. }
  384. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. writel(val, tp->regs + off);
  387. readl(tp->regs + off);
  388. }
  389. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  390. {
  391. unsigned long flags;
  392. u32 val;
  393. spin_lock_irqsave(&tp->indirect_lock, flags);
  394. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  395. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  396. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  397. return val;
  398. }
  399. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. unsigned long flags;
  402. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  403. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  404. TG3_64BIT_REG_LOW, val);
  405. return;
  406. }
  407. if (off == TG3_RX_STD_PROD_IDX_REG) {
  408. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  409. TG3_64BIT_REG_LOW, val);
  410. return;
  411. }
  412. spin_lock_irqsave(&tp->indirect_lock, flags);
  413. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  414. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  415. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  416. /* In indirect mode when disabling interrupts, we also need
  417. * to clear the interrupt bit in the GRC local ctrl register.
  418. */
  419. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  420. (val == 0x1)) {
  421. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  422. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  423. }
  424. }
  425. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  426. {
  427. unsigned long flags;
  428. u32 val;
  429. spin_lock_irqsave(&tp->indirect_lock, flags);
  430. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  431. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  432. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  433. return val;
  434. }
  435. /* usec_wait specifies the wait time in usec when writing to certain registers
  436. * where it is unsafe to read back the register without some delay.
  437. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  438. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  439. */
  440. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  441. {
  442. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  443. /* Non-posted methods */
  444. tp->write32(tp, off, val);
  445. else {
  446. /* Posted method */
  447. tg3_write32(tp, off, val);
  448. if (usec_wait)
  449. udelay(usec_wait);
  450. tp->read32(tp, off);
  451. }
  452. /* Wait again after the read for the posted method to guarantee that
  453. * the wait time is met.
  454. */
  455. if (usec_wait)
  456. udelay(usec_wait);
  457. }
  458. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. tp->write32_mbox(tp, off, val);
  461. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  462. tp->read32_mbox(tp, off);
  463. }
  464. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. void __iomem *mbox = tp->regs + off;
  467. writel(val, mbox);
  468. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  469. writel(val, mbox);
  470. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  471. readl(mbox);
  472. }
  473. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  474. {
  475. return readl(tp->regs + off + GRCMBOX_BASE);
  476. }
  477. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  478. {
  479. writel(val, tp->regs + off + GRCMBOX_BASE);
  480. }
  481. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  482. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  483. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  484. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  485. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  486. #define tw32(reg, val) tp->write32(tp, reg, val)
  487. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  488. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  489. #define tr32(reg) tp->read32(tp, reg)
  490. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  491. {
  492. unsigned long flags;
  493. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  494. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  495. return;
  496. spin_lock_irqsave(&tp->indirect_lock, flags);
  497. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  498. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  499. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  500. /* Always leave this as zero. */
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  502. } else {
  503. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  504. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  505. /* Always leave this as zero. */
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  507. }
  508. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  509. }
  510. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  511. {
  512. unsigned long flags;
  513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  514. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  515. *val = 0;
  516. return;
  517. }
  518. spin_lock_irqsave(&tp->indirect_lock, flags);
  519. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  520. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  521. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  522. /* Always leave this as zero. */
  523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  524. } else {
  525. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  526. *val = tr32(TG3PCI_MEM_WIN_DATA);
  527. /* Always leave this as zero. */
  528. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  529. }
  530. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  531. }
  532. static void tg3_ape_lock_init(struct tg3 *tp)
  533. {
  534. int i;
  535. u32 regbase, bit;
  536. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  537. regbase = TG3_APE_LOCK_GRANT;
  538. else
  539. regbase = TG3_APE_PER_LOCK_GRANT;
  540. /* Make sure the driver hasn't any stale locks. */
  541. for (i = 0; i < 8; i++) {
  542. if (i == TG3_APE_LOCK_GPIO)
  543. continue;
  544. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  545. }
  546. /* Clear the correct bit of the GPIO lock too. */
  547. if (!tp->pci_fn)
  548. bit = APE_LOCK_GRANT_DRIVER;
  549. else
  550. bit = 1 << tp->pci_fn;
  551. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  552. }
  553. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  554. {
  555. int i, off;
  556. int ret = 0;
  557. u32 status, req, gnt, bit;
  558. if (!tg3_flag(tp, ENABLE_APE))
  559. return 0;
  560. switch (locknum) {
  561. case TG3_APE_LOCK_GPIO:
  562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  563. return 0;
  564. case TG3_APE_LOCK_GRC:
  565. case TG3_APE_LOCK_MEM:
  566. break;
  567. default:
  568. return -EINVAL;
  569. }
  570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  571. req = TG3_APE_LOCK_REQ;
  572. gnt = TG3_APE_LOCK_GRANT;
  573. } else {
  574. req = TG3_APE_PER_LOCK_REQ;
  575. gnt = TG3_APE_PER_LOCK_GRANT;
  576. }
  577. off = 4 * locknum;
  578. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  579. bit = APE_LOCK_REQ_DRIVER;
  580. else
  581. bit = 1 << tp->pci_fn;
  582. tg3_ape_write32(tp, req + off, bit);
  583. /* Wait for up to 1 millisecond to acquire lock. */
  584. for (i = 0; i < 100; i++) {
  585. status = tg3_ape_read32(tp, gnt + off);
  586. if (status == bit)
  587. break;
  588. udelay(10);
  589. }
  590. if (status != bit) {
  591. /* Revoke the lock request. */
  592. tg3_ape_write32(tp, gnt + off, bit);
  593. ret = -EBUSY;
  594. }
  595. return ret;
  596. }
  597. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  598. {
  599. u32 gnt, bit;
  600. if (!tg3_flag(tp, ENABLE_APE))
  601. return;
  602. switch (locknum) {
  603. case TG3_APE_LOCK_GPIO:
  604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  605. return;
  606. case TG3_APE_LOCK_GRC:
  607. case TG3_APE_LOCK_MEM:
  608. break;
  609. default:
  610. return;
  611. }
  612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  613. gnt = TG3_APE_LOCK_GRANT;
  614. else
  615. gnt = TG3_APE_PER_LOCK_GRANT;
  616. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  617. bit = APE_LOCK_GRANT_DRIVER;
  618. else
  619. bit = 1 << tp->pci_fn;
  620. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  621. }
  622. static void tg3_disable_ints(struct tg3 *tp)
  623. {
  624. int i;
  625. tw32(TG3PCI_MISC_HOST_CTRL,
  626. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  627. for (i = 0; i < tp->irq_max; i++)
  628. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  629. }
  630. static void tg3_enable_ints(struct tg3 *tp)
  631. {
  632. int i;
  633. tp->irq_sync = 0;
  634. wmb();
  635. tw32(TG3PCI_MISC_HOST_CTRL,
  636. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  637. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  638. for (i = 0; i < tp->irq_cnt; i++) {
  639. struct tg3_napi *tnapi = &tp->napi[i];
  640. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  641. if (tg3_flag(tp, 1SHOT_MSI))
  642. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  643. tp->coal_now |= tnapi->coal_now;
  644. }
  645. /* Force an initial interrupt */
  646. if (!tg3_flag(tp, TAGGED_STATUS) &&
  647. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  648. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  649. else
  650. tw32(HOSTCC_MODE, tp->coal_now);
  651. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  652. }
  653. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  654. {
  655. struct tg3 *tp = tnapi->tp;
  656. struct tg3_hw_status *sblk = tnapi->hw_status;
  657. unsigned int work_exists = 0;
  658. /* check for phy events */
  659. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  660. if (sblk->status & SD_STATUS_LINK_CHG)
  661. work_exists = 1;
  662. }
  663. /* check for RX/TX work to do */
  664. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  665. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  666. work_exists = 1;
  667. return work_exists;
  668. }
  669. /* tg3_int_reenable
  670. * similar to tg3_enable_ints, but it accurately determines whether there
  671. * is new work pending and can return without flushing the PIO write
  672. * which reenables interrupts
  673. */
  674. static void tg3_int_reenable(struct tg3_napi *tnapi)
  675. {
  676. struct tg3 *tp = tnapi->tp;
  677. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  678. mmiowb();
  679. /* When doing tagged status, this work check is unnecessary.
  680. * The last_tag we write above tells the chip which piece of
  681. * work we've completed.
  682. */
  683. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  684. tw32(HOSTCC_MODE, tp->coalesce_mode |
  685. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  686. }
  687. static void tg3_switch_clocks(struct tg3 *tp)
  688. {
  689. u32 clock_ctrl;
  690. u32 orig_clock_ctrl;
  691. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  692. return;
  693. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  694. orig_clock_ctrl = clock_ctrl;
  695. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  696. CLOCK_CTRL_CLKRUN_OENABLE |
  697. 0x1f);
  698. tp->pci_clock_ctrl = clock_ctrl;
  699. if (tg3_flag(tp, 5705_PLUS)) {
  700. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  701. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  702. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  703. }
  704. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  705. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  706. clock_ctrl |
  707. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  708. 40);
  709. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  710. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  711. 40);
  712. }
  713. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  714. }
  715. #define PHY_BUSY_LOOPS 5000
  716. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  717. {
  718. u32 frame_val;
  719. unsigned int loops;
  720. int ret;
  721. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  722. tw32_f(MAC_MI_MODE,
  723. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  724. udelay(80);
  725. }
  726. *val = 0x0;
  727. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  728. MI_COM_PHY_ADDR_MASK);
  729. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  730. MI_COM_REG_ADDR_MASK);
  731. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  732. tw32_f(MAC_MI_COM, frame_val);
  733. loops = PHY_BUSY_LOOPS;
  734. while (loops != 0) {
  735. udelay(10);
  736. frame_val = tr32(MAC_MI_COM);
  737. if ((frame_val & MI_COM_BUSY) == 0) {
  738. udelay(5);
  739. frame_val = tr32(MAC_MI_COM);
  740. break;
  741. }
  742. loops -= 1;
  743. }
  744. ret = -EBUSY;
  745. if (loops != 0) {
  746. *val = frame_val & MI_COM_DATA_MASK;
  747. ret = 0;
  748. }
  749. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  750. tw32_f(MAC_MI_MODE, tp->mi_mode);
  751. udelay(80);
  752. }
  753. return ret;
  754. }
  755. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  756. {
  757. u32 frame_val;
  758. unsigned int loops;
  759. int ret;
  760. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  761. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  762. return 0;
  763. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  764. tw32_f(MAC_MI_MODE,
  765. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  766. udelay(80);
  767. }
  768. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  769. MI_COM_PHY_ADDR_MASK);
  770. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  771. MI_COM_REG_ADDR_MASK);
  772. frame_val |= (val & MI_COM_DATA_MASK);
  773. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  774. tw32_f(MAC_MI_COM, frame_val);
  775. loops = PHY_BUSY_LOOPS;
  776. while (loops != 0) {
  777. udelay(10);
  778. frame_val = tr32(MAC_MI_COM);
  779. if ((frame_val & MI_COM_BUSY) == 0) {
  780. udelay(5);
  781. frame_val = tr32(MAC_MI_COM);
  782. break;
  783. }
  784. loops -= 1;
  785. }
  786. ret = -EBUSY;
  787. if (loops != 0)
  788. ret = 0;
  789. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  790. tw32_f(MAC_MI_MODE, tp->mi_mode);
  791. udelay(80);
  792. }
  793. return ret;
  794. }
  795. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  796. {
  797. int err;
  798. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  799. if (err)
  800. goto done;
  801. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  802. if (err)
  803. goto done;
  804. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  805. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  806. if (err)
  807. goto done;
  808. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  809. done:
  810. return err;
  811. }
  812. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  813. {
  814. int err;
  815. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  816. if (err)
  817. goto done;
  818. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  819. if (err)
  820. goto done;
  821. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  822. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  823. if (err)
  824. goto done;
  825. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  826. done:
  827. return err;
  828. }
  829. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  830. {
  831. int err;
  832. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  833. if (!err)
  834. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  835. return err;
  836. }
  837. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  838. {
  839. int err;
  840. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  841. if (!err)
  842. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  843. return err;
  844. }
  845. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  846. {
  847. int err;
  848. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  849. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  850. MII_TG3_AUXCTL_SHDWSEL_MISC);
  851. if (!err)
  852. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  853. return err;
  854. }
  855. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  856. {
  857. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  858. set |= MII_TG3_AUXCTL_MISC_WREN;
  859. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  860. }
  861. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  862. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  863. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  864. MII_TG3_AUXCTL_ACTL_TX_6DB)
  865. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  866. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  867. MII_TG3_AUXCTL_ACTL_TX_6DB);
  868. static int tg3_bmcr_reset(struct tg3 *tp)
  869. {
  870. u32 phy_control;
  871. int limit, err;
  872. /* OK, reset it, and poll the BMCR_RESET bit until it
  873. * clears or we time out.
  874. */
  875. phy_control = BMCR_RESET;
  876. err = tg3_writephy(tp, MII_BMCR, phy_control);
  877. if (err != 0)
  878. return -EBUSY;
  879. limit = 5000;
  880. while (limit--) {
  881. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  882. if (err != 0)
  883. return -EBUSY;
  884. if ((phy_control & BMCR_RESET) == 0) {
  885. udelay(40);
  886. break;
  887. }
  888. udelay(10);
  889. }
  890. if (limit < 0)
  891. return -EBUSY;
  892. return 0;
  893. }
  894. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  895. {
  896. struct tg3 *tp = bp->priv;
  897. u32 val;
  898. spin_lock_bh(&tp->lock);
  899. if (tg3_readphy(tp, reg, &val))
  900. val = -EIO;
  901. spin_unlock_bh(&tp->lock);
  902. return val;
  903. }
  904. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  905. {
  906. struct tg3 *tp = bp->priv;
  907. u32 ret = 0;
  908. spin_lock_bh(&tp->lock);
  909. if (tg3_writephy(tp, reg, val))
  910. ret = -EIO;
  911. spin_unlock_bh(&tp->lock);
  912. return ret;
  913. }
  914. static int tg3_mdio_reset(struct mii_bus *bp)
  915. {
  916. return 0;
  917. }
  918. static void tg3_mdio_config_5785(struct tg3 *tp)
  919. {
  920. u32 val;
  921. struct phy_device *phydev;
  922. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  923. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  924. case PHY_ID_BCM50610:
  925. case PHY_ID_BCM50610M:
  926. val = MAC_PHYCFG2_50610_LED_MODES;
  927. break;
  928. case PHY_ID_BCMAC131:
  929. val = MAC_PHYCFG2_AC131_LED_MODES;
  930. break;
  931. case PHY_ID_RTL8211C:
  932. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  933. break;
  934. case PHY_ID_RTL8201E:
  935. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  936. break;
  937. default:
  938. return;
  939. }
  940. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  941. tw32(MAC_PHYCFG2, val);
  942. val = tr32(MAC_PHYCFG1);
  943. val &= ~(MAC_PHYCFG1_RGMII_INT |
  944. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  945. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  946. tw32(MAC_PHYCFG1, val);
  947. return;
  948. }
  949. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  950. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  951. MAC_PHYCFG2_FMODE_MASK_MASK |
  952. MAC_PHYCFG2_GMODE_MASK_MASK |
  953. MAC_PHYCFG2_ACT_MASK_MASK |
  954. MAC_PHYCFG2_QUAL_MASK_MASK |
  955. MAC_PHYCFG2_INBAND_ENABLE;
  956. tw32(MAC_PHYCFG2, val);
  957. val = tr32(MAC_PHYCFG1);
  958. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  959. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  960. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  961. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  962. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  963. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  964. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  965. }
  966. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  967. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  968. tw32(MAC_PHYCFG1, val);
  969. val = tr32(MAC_EXT_RGMII_MODE);
  970. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  971. MAC_RGMII_MODE_RX_QUALITY |
  972. MAC_RGMII_MODE_RX_ACTIVITY |
  973. MAC_RGMII_MODE_RX_ENG_DET |
  974. MAC_RGMII_MODE_TX_ENABLE |
  975. MAC_RGMII_MODE_TX_LOWPWR |
  976. MAC_RGMII_MODE_TX_RESET);
  977. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  978. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  979. val |= MAC_RGMII_MODE_RX_INT_B |
  980. MAC_RGMII_MODE_RX_QUALITY |
  981. MAC_RGMII_MODE_RX_ACTIVITY |
  982. MAC_RGMII_MODE_RX_ENG_DET;
  983. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  984. val |= MAC_RGMII_MODE_TX_ENABLE |
  985. MAC_RGMII_MODE_TX_LOWPWR |
  986. MAC_RGMII_MODE_TX_RESET;
  987. }
  988. tw32(MAC_EXT_RGMII_MODE, val);
  989. }
  990. static void tg3_mdio_start(struct tg3 *tp)
  991. {
  992. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  993. tw32_f(MAC_MI_MODE, tp->mi_mode);
  994. udelay(80);
  995. if (tg3_flag(tp, MDIOBUS_INITED) &&
  996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  997. tg3_mdio_config_5785(tp);
  998. }
  999. static int tg3_mdio_init(struct tg3 *tp)
  1000. {
  1001. int i;
  1002. u32 reg;
  1003. struct phy_device *phydev;
  1004. if (tg3_flag(tp, 5717_PLUS)) {
  1005. u32 is_serdes;
  1006. tp->phy_addr = tp->pci_fn + 1;
  1007. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1008. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1009. else
  1010. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1011. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1012. if (is_serdes)
  1013. tp->phy_addr += 7;
  1014. } else
  1015. tp->phy_addr = TG3_PHY_MII_ADDR;
  1016. tg3_mdio_start(tp);
  1017. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1018. return 0;
  1019. tp->mdio_bus = mdiobus_alloc();
  1020. if (tp->mdio_bus == NULL)
  1021. return -ENOMEM;
  1022. tp->mdio_bus->name = "tg3 mdio bus";
  1023. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1024. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1025. tp->mdio_bus->priv = tp;
  1026. tp->mdio_bus->parent = &tp->pdev->dev;
  1027. tp->mdio_bus->read = &tg3_mdio_read;
  1028. tp->mdio_bus->write = &tg3_mdio_write;
  1029. tp->mdio_bus->reset = &tg3_mdio_reset;
  1030. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1031. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1032. for (i = 0; i < PHY_MAX_ADDR; i++)
  1033. tp->mdio_bus->irq[i] = PHY_POLL;
  1034. /* The bus registration will look for all the PHYs on the mdio bus.
  1035. * Unfortunately, it does not ensure the PHY is powered up before
  1036. * accessing the PHY ID registers. A chip reset is the
  1037. * quickest way to bring the device back to an operational state..
  1038. */
  1039. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1040. tg3_bmcr_reset(tp);
  1041. i = mdiobus_register(tp->mdio_bus);
  1042. if (i) {
  1043. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1044. mdiobus_free(tp->mdio_bus);
  1045. return i;
  1046. }
  1047. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1048. if (!phydev || !phydev->drv) {
  1049. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1050. mdiobus_unregister(tp->mdio_bus);
  1051. mdiobus_free(tp->mdio_bus);
  1052. return -ENODEV;
  1053. }
  1054. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1055. case PHY_ID_BCM57780:
  1056. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1057. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1058. break;
  1059. case PHY_ID_BCM50610:
  1060. case PHY_ID_BCM50610M:
  1061. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1062. PHY_BRCM_RX_REFCLK_UNUSED |
  1063. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1064. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1065. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1066. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1067. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1068. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1069. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1070. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1071. /* fallthru */
  1072. case PHY_ID_RTL8211C:
  1073. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1074. break;
  1075. case PHY_ID_RTL8201E:
  1076. case PHY_ID_BCMAC131:
  1077. phydev->interface = PHY_INTERFACE_MODE_MII;
  1078. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1079. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1080. break;
  1081. }
  1082. tg3_flag_set(tp, MDIOBUS_INITED);
  1083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1084. tg3_mdio_config_5785(tp);
  1085. return 0;
  1086. }
  1087. static void tg3_mdio_fini(struct tg3 *tp)
  1088. {
  1089. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1090. tg3_flag_clear(tp, MDIOBUS_INITED);
  1091. mdiobus_unregister(tp->mdio_bus);
  1092. mdiobus_free(tp->mdio_bus);
  1093. }
  1094. }
  1095. /* tp->lock is held. */
  1096. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1097. {
  1098. u32 val;
  1099. val = tr32(GRC_RX_CPU_EVENT);
  1100. val |= GRC_RX_CPU_DRIVER_EVENT;
  1101. tw32_f(GRC_RX_CPU_EVENT, val);
  1102. tp->last_event_jiffies = jiffies;
  1103. }
  1104. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1105. /* tp->lock is held. */
  1106. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1107. {
  1108. int i;
  1109. unsigned int delay_cnt;
  1110. long time_remain;
  1111. /* If enough time has passed, no wait is necessary. */
  1112. time_remain = (long)(tp->last_event_jiffies + 1 +
  1113. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1114. (long)jiffies;
  1115. if (time_remain < 0)
  1116. return;
  1117. /* Check if we can shorten the wait time. */
  1118. delay_cnt = jiffies_to_usecs(time_remain);
  1119. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1120. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1121. delay_cnt = (delay_cnt >> 3) + 1;
  1122. for (i = 0; i < delay_cnt; i++) {
  1123. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1124. break;
  1125. udelay(8);
  1126. }
  1127. }
  1128. /* tp->lock is held. */
  1129. static void tg3_ump_link_report(struct tg3 *tp)
  1130. {
  1131. u32 reg;
  1132. u32 val;
  1133. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1134. return;
  1135. tg3_wait_for_event_ack(tp);
  1136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1137. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1138. val = 0;
  1139. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1140. val = reg << 16;
  1141. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1142. val |= (reg & 0xffff);
  1143. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1144. val = 0;
  1145. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1146. val = reg << 16;
  1147. if (!tg3_readphy(tp, MII_LPA, &reg))
  1148. val |= (reg & 0xffff);
  1149. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1150. val = 0;
  1151. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1152. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1153. val = reg << 16;
  1154. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1155. val |= (reg & 0xffff);
  1156. }
  1157. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1158. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1159. val = reg << 16;
  1160. else
  1161. val = 0;
  1162. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1163. tg3_generate_fw_event(tp);
  1164. }
  1165. static void tg3_link_report(struct tg3 *tp)
  1166. {
  1167. if (!netif_carrier_ok(tp->dev)) {
  1168. netif_info(tp, link, tp->dev, "Link is down\n");
  1169. tg3_ump_link_report(tp);
  1170. } else if (netif_msg_link(tp)) {
  1171. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1172. (tp->link_config.active_speed == SPEED_1000 ?
  1173. 1000 :
  1174. (tp->link_config.active_speed == SPEED_100 ?
  1175. 100 : 10)),
  1176. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1177. "full" : "half"));
  1178. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1179. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1180. "on" : "off",
  1181. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1182. "on" : "off");
  1183. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1184. netdev_info(tp->dev, "EEE is %s\n",
  1185. tp->setlpicnt ? "enabled" : "disabled");
  1186. tg3_ump_link_report(tp);
  1187. }
  1188. }
  1189. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1190. {
  1191. u16 miireg;
  1192. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1193. miireg = ADVERTISE_PAUSE_CAP;
  1194. else if (flow_ctrl & FLOW_CTRL_TX)
  1195. miireg = ADVERTISE_PAUSE_ASYM;
  1196. else if (flow_ctrl & FLOW_CTRL_RX)
  1197. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1198. else
  1199. miireg = 0;
  1200. return miireg;
  1201. }
  1202. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1203. {
  1204. u16 miireg;
  1205. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1206. miireg = ADVERTISE_1000XPAUSE;
  1207. else if (flow_ctrl & FLOW_CTRL_TX)
  1208. miireg = ADVERTISE_1000XPSE_ASYM;
  1209. else if (flow_ctrl & FLOW_CTRL_RX)
  1210. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1211. else
  1212. miireg = 0;
  1213. return miireg;
  1214. }
  1215. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1216. {
  1217. u8 cap = 0;
  1218. if (lcladv & ADVERTISE_1000XPAUSE) {
  1219. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1220. if (rmtadv & LPA_1000XPAUSE)
  1221. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1222. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1223. cap = FLOW_CTRL_RX;
  1224. } else {
  1225. if (rmtadv & LPA_1000XPAUSE)
  1226. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1227. }
  1228. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1229. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1230. cap = FLOW_CTRL_TX;
  1231. }
  1232. return cap;
  1233. }
  1234. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1235. {
  1236. u8 autoneg;
  1237. u8 flowctrl = 0;
  1238. u32 old_rx_mode = tp->rx_mode;
  1239. u32 old_tx_mode = tp->tx_mode;
  1240. if (tg3_flag(tp, USE_PHYLIB))
  1241. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1242. else
  1243. autoneg = tp->link_config.autoneg;
  1244. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1245. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1246. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1247. else
  1248. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1249. } else
  1250. flowctrl = tp->link_config.flowctrl;
  1251. tp->link_config.active_flowctrl = flowctrl;
  1252. if (flowctrl & FLOW_CTRL_RX)
  1253. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1254. else
  1255. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1256. if (old_rx_mode != tp->rx_mode)
  1257. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1258. if (flowctrl & FLOW_CTRL_TX)
  1259. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1260. else
  1261. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1262. if (old_tx_mode != tp->tx_mode)
  1263. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1264. }
  1265. static void tg3_adjust_link(struct net_device *dev)
  1266. {
  1267. u8 oldflowctrl, linkmesg = 0;
  1268. u32 mac_mode, lcl_adv, rmt_adv;
  1269. struct tg3 *tp = netdev_priv(dev);
  1270. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1271. spin_lock_bh(&tp->lock);
  1272. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1273. MAC_MODE_HALF_DUPLEX);
  1274. oldflowctrl = tp->link_config.active_flowctrl;
  1275. if (phydev->link) {
  1276. lcl_adv = 0;
  1277. rmt_adv = 0;
  1278. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1279. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1280. else if (phydev->speed == SPEED_1000 ||
  1281. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1282. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1283. else
  1284. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1285. if (phydev->duplex == DUPLEX_HALF)
  1286. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1287. else {
  1288. lcl_adv = tg3_advert_flowctrl_1000T(
  1289. tp->link_config.flowctrl);
  1290. if (phydev->pause)
  1291. rmt_adv = LPA_PAUSE_CAP;
  1292. if (phydev->asym_pause)
  1293. rmt_adv |= LPA_PAUSE_ASYM;
  1294. }
  1295. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1296. } else
  1297. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1298. if (mac_mode != tp->mac_mode) {
  1299. tp->mac_mode = mac_mode;
  1300. tw32_f(MAC_MODE, tp->mac_mode);
  1301. udelay(40);
  1302. }
  1303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1304. if (phydev->speed == SPEED_10)
  1305. tw32(MAC_MI_STAT,
  1306. MAC_MI_STAT_10MBPS_MODE |
  1307. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1308. else
  1309. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1310. }
  1311. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1312. tw32(MAC_TX_LENGTHS,
  1313. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1314. (6 << TX_LENGTHS_IPG_SHIFT) |
  1315. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1316. else
  1317. tw32(MAC_TX_LENGTHS,
  1318. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1319. (6 << TX_LENGTHS_IPG_SHIFT) |
  1320. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1321. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1322. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1323. phydev->speed != tp->link_config.active_speed ||
  1324. phydev->duplex != tp->link_config.active_duplex ||
  1325. oldflowctrl != tp->link_config.active_flowctrl)
  1326. linkmesg = 1;
  1327. tp->link_config.active_speed = phydev->speed;
  1328. tp->link_config.active_duplex = phydev->duplex;
  1329. spin_unlock_bh(&tp->lock);
  1330. if (linkmesg)
  1331. tg3_link_report(tp);
  1332. }
  1333. static int tg3_phy_init(struct tg3 *tp)
  1334. {
  1335. struct phy_device *phydev;
  1336. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1337. return 0;
  1338. /* Bring the PHY back to a known state. */
  1339. tg3_bmcr_reset(tp);
  1340. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1341. /* Attach the MAC to the PHY. */
  1342. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1343. phydev->dev_flags, phydev->interface);
  1344. if (IS_ERR(phydev)) {
  1345. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1346. return PTR_ERR(phydev);
  1347. }
  1348. /* Mask with MAC supported features. */
  1349. switch (phydev->interface) {
  1350. case PHY_INTERFACE_MODE_GMII:
  1351. case PHY_INTERFACE_MODE_RGMII:
  1352. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1353. phydev->supported &= (PHY_GBIT_FEATURES |
  1354. SUPPORTED_Pause |
  1355. SUPPORTED_Asym_Pause);
  1356. break;
  1357. }
  1358. /* fallthru */
  1359. case PHY_INTERFACE_MODE_MII:
  1360. phydev->supported &= (PHY_BASIC_FEATURES |
  1361. SUPPORTED_Pause |
  1362. SUPPORTED_Asym_Pause);
  1363. break;
  1364. default:
  1365. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1366. return -EINVAL;
  1367. }
  1368. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1369. phydev->advertising = phydev->supported;
  1370. return 0;
  1371. }
  1372. static void tg3_phy_start(struct tg3 *tp)
  1373. {
  1374. struct phy_device *phydev;
  1375. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1376. return;
  1377. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1378. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1379. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1380. phydev->speed = tp->link_config.orig_speed;
  1381. phydev->duplex = tp->link_config.orig_duplex;
  1382. phydev->autoneg = tp->link_config.orig_autoneg;
  1383. phydev->advertising = tp->link_config.orig_advertising;
  1384. }
  1385. phy_start(phydev);
  1386. phy_start_aneg(phydev);
  1387. }
  1388. static void tg3_phy_stop(struct tg3 *tp)
  1389. {
  1390. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1391. return;
  1392. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1393. }
  1394. static void tg3_phy_fini(struct tg3 *tp)
  1395. {
  1396. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1397. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1398. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1399. }
  1400. }
  1401. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1402. {
  1403. int err;
  1404. u32 val;
  1405. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1406. return 0;
  1407. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1408. /* Cannot do read-modify-write on 5401 */
  1409. err = tg3_phy_auxctl_write(tp,
  1410. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1411. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1412. 0x4c20);
  1413. goto done;
  1414. }
  1415. err = tg3_phy_auxctl_read(tp,
  1416. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1417. if (err)
  1418. return err;
  1419. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1420. err = tg3_phy_auxctl_write(tp,
  1421. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1422. done:
  1423. return err;
  1424. }
  1425. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1426. {
  1427. u32 phytest;
  1428. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1429. u32 phy;
  1430. tg3_writephy(tp, MII_TG3_FET_TEST,
  1431. phytest | MII_TG3_FET_SHADOW_EN);
  1432. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1433. if (enable)
  1434. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1435. else
  1436. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1437. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1438. }
  1439. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1440. }
  1441. }
  1442. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1443. {
  1444. u32 reg;
  1445. if (!tg3_flag(tp, 5705_PLUS) ||
  1446. (tg3_flag(tp, 5717_PLUS) &&
  1447. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1448. return;
  1449. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1450. tg3_phy_fet_toggle_apd(tp, enable);
  1451. return;
  1452. }
  1453. reg = MII_TG3_MISC_SHDW_WREN |
  1454. MII_TG3_MISC_SHDW_SCR5_SEL |
  1455. MII_TG3_MISC_SHDW_SCR5_LPED |
  1456. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1457. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1458. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1459. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1460. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1461. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1462. reg = MII_TG3_MISC_SHDW_WREN |
  1463. MII_TG3_MISC_SHDW_APD_SEL |
  1464. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1465. if (enable)
  1466. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1467. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1468. }
  1469. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1470. {
  1471. u32 phy;
  1472. if (!tg3_flag(tp, 5705_PLUS) ||
  1473. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1474. return;
  1475. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1476. u32 ephy;
  1477. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1478. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1479. tg3_writephy(tp, MII_TG3_FET_TEST,
  1480. ephy | MII_TG3_FET_SHADOW_EN);
  1481. if (!tg3_readphy(tp, reg, &phy)) {
  1482. if (enable)
  1483. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1484. else
  1485. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1486. tg3_writephy(tp, reg, phy);
  1487. }
  1488. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1489. }
  1490. } else {
  1491. int ret;
  1492. ret = tg3_phy_auxctl_read(tp,
  1493. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1494. if (!ret) {
  1495. if (enable)
  1496. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1497. else
  1498. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1499. tg3_phy_auxctl_write(tp,
  1500. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1501. }
  1502. }
  1503. }
  1504. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1505. {
  1506. int ret;
  1507. u32 val;
  1508. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1509. return;
  1510. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1511. if (!ret)
  1512. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1513. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1514. }
  1515. static void tg3_phy_apply_otp(struct tg3 *tp)
  1516. {
  1517. u32 otp, phy;
  1518. if (!tp->phy_otp)
  1519. return;
  1520. otp = tp->phy_otp;
  1521. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1522. return;
  1523. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1524. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1525. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1526. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1527. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1528. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1529. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1530. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1531. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1532. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1533. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1534. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1535. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1536. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1537. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1538. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1539. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1540. }
  1541. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1542. {
  1543. u32 val;
  1544. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1545. return;
  1546. tp->setlpicnt = 0;
  1547. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1548. current_link_up == 1 &&
  1549. tp->link_config.active_duplex == DUPLEX_FULL &&
  1550. (tp->link_config.active_speed == SPEED_100 ||
  1551. tp->link_config.active_speed == SPEED_1000)) {
  1552. u32 eeectl;
  1553. if (tp->link_config.active_speed == SPEED_1000)
  1554. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1555. else
  1556. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1557. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1558. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1559. TG3_CL45_D7_EEERES_STAT, &val);
  1560. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1561. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1562. tp->setlpicnt = 2;
  1563. }
  1564. if (!tp->setlpicnt) {
  1565. if (current_link_up == 1 &&
  1566. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1567. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1568. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1569. }
  1570. val = tr32(TG3_CPMU_EEE_MODE);
  1571. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1572. }
  1573. }
  1574. static void tg3_phy_eee_enable(struct tg3 *tp)
  1575. {
  1576. u32 val;
  1577. if (tp->link_config.active_speed == SPEED_1000 &&
  1578. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1581. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1582. val = MII_TG3_DSP_TAP26_ALNOKO |
  1583. MII_TG3_DSP_TAP26_RMRXSTO;
  1584. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1585. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1586. }
  1587. val = tr32(TG3_CPMU_EEE_MODE);
  1588. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1589. }
  1590. static int tg3_wait_macro_done(struct tg3 *tp)
  1591. {
  1592. int limit = 100;
  1593. while (limit--) {
  1594. u32 tmp32;
  1595. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1596. if ((tmp32 & 0x1000) == 0)
  1597. break;
  1598. }
  1599. }
  1600. if (limit < 0)
  1601. return -EBUSY;
  1602. return 0;
  1603. }
  1604. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1605. {
  1606. static const u32 test_pat[4][6] = {
  1607. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1608. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1609. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1610. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1611. };
  1612. int chan;
  1613. for (chan = 0; chan < 4; chan++) {
  1614. int i;
  1615. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1616. (chan * 0x2000) | 0x0200);
  1617. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1618. for (i = 0; i < 6; i++)
  1619. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1620. test_pat[chan][i]);
  1621. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1622. if (tg3_wait_macro_done(tp)) {
  1623. *resetp = 1;
  1624. return -EBUSY;
  1625. }
  1626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1627. (chan * 0x2000) | 0x0200);
  1628. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1629. if (tg3_wait_macro_done(tp)) {
  1630. *resetp = 1;
  1631. return -EBUSY;
  1632. }
  1633. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1634. if (tg3_wait_macro_done(tp)) {
  1635. *resetp = 1;
  1636. return -EBUSY;
  1637. }
  1638. for (i = 0; i < 6; i += 2) {
  1639. u32 low, high;
  1640. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1641. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1642. tg3_wait_macro_done(tp)) {
  1643. *resetp = 1;
  1644. return -EBUSY;
  1645. }
  1646. low &= 0x7fff;
  1647. high &= 0x000f;
  1648. if (low != test_pat[chan][i] ||
  1649. high != test_pat[chan][i+1]) {
  1650. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1651. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1652. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1653. return -EBUSY;
  1654. }
  1655. }
  1656. }
  1657. return 0;
  1658. }
  1659. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1660. {
  1661. int chan;
  1662. for (chan = 0; chan < 4; chan++) {
  1663. int i;
  1664. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1665. (chan * 0x2000) | 0x0200);
  1666. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1667. for (i = 0; i < 6; i++)
  1668. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1669. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1670. if (tg3_wait_macro_done(tp))
  1671. return -EBUSY;
  1672. }
  1673. return 0;
  1674. }
  1675. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1676. {
  1677. u32 reg32, phy9_orig;
  1678. int retries, do_phy_reset, err;
  1679. retries = 10;
  1680. do_phy_reset = 1;
  1681. do {
  1682. if (do_phy_reset) {
  1683. err = tg3_bmcr_reset(tp);
  1684. if (err)
  1685. return err;
  1686. do_phy_reset = 0;
  1687. }
  1688. /* Disable transmitter and interrupt. */
  1689. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1690. continue;
  1691. reg32 |= 0x3000;
  1692. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1693. /* Set full-duplex, 1000 mbps. */
  1694. tg3_writephy(tp, MII_BMCR,
  1695. BMCR_FULLDPLX | BMCR_SPEED1000);
  1696. /* Set to master mode. */
  1697. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1698. continue;
  1699. tg3_writephy(tp, MII_CTRL1000,
  1700. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1701. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1702. if (err)
  1703. return err;
  1704. /* Block the PHY control access. */
  1705. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1706. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1707. if (!err)
  1708. break;
  1709. } while (--retries);
  1710. err = tg3_phy_reset_chanpat(tp);
  1711. if (err)
  1712. return err;
  1713. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1714. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1715. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1716. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1717. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1718. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1719. reg32 &= ~0x3000;
  1720. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1721. } else if (!err)
  1722. err = -EBUSY;
  1723. return err;
  1724. }
  1725. /* This will reset the tigon3 PHY if there is no valid
  1726. * link unless the FORCE argument is non-zero.
  1727. */
  1728. static int tg3_phy_reset(struct tg3 *tp)
  1729. {
  1730. u32 val, cpmuctrl;
  1731. int err;
  1732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1733. val = tr32(GRC_MISC_CFG);
  1734. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1735. udelay(40);
  1736. }
  1737. err = tg3_readphy(tp, MII_BMSR, &val);
  1738. err |= tg3_readphy(tp, MII_BMSR, &val);
  1739. if (err != 0)
  1740. return -EBUSY;
  1741. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1742. netif_carrier_off(tp->dev);
  1743. tg3_link_report(tp);
  1744. }
  1745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1748. err = tg3_phy_reset_5703_4_5(tp);
  1749. if (err)
  1750. return err;
  1751. goto out;
  1752. }
  1753. cpmuctrl = 0;
  1754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1755. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1756. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1757. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1758. tw32(TG3_CPMU_CTRL,
  1759. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1760. }
  1761. err = tg3_bmcr_reset(tp);
  1762. if (err)
  1763. return err;
  1764. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1765. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1766. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1767. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1768. }
  1769. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1770. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1771. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1772. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1773. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1774. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1775. udelay(40);
  1776. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1777. }
  1778. }
  1779. if (tg3_flag(tp, 5717_PLUS) &&
  1780. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1781. return 0;
  1782. tg3_phy_apply_otp(tp);
  1783. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1784. tg3_phy_toggle_apd(tp, true);
  1785. else
  1786. tg3_phy_toggle_apd(tp, false);
  1787. out:
  1788. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1789. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1790. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1791. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1792. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1793. }
  1794. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1795. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1796. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1797. }
  1798. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1799. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1800. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1801. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1802. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1803. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1804. }
  1805. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1806. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1807. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1808. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1809. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1810. tg3_writephy(tp, MII_TG3_TEST1,
  1811. MII_TG3_TEST1_TRIM_EN | 0x4);
  1812. } else
  1813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1814. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1815. }
  1816. }
  1817. /* Set Extended packet length bit (bit 14) on all chips that */
  1818. /* support jumbo frames */
  1819. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1820. /* Cannot do read-modify-write on 5401 */
  1821. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1822. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1823. /* Set bit 14 with read-modify-write to preserve other bits */
  1824. err = tg3_phy_auxctl_read(tp,
  1825. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1826. if (!err)
  1827. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1828. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1829. }
  1830. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1831. * jumbo frames transmission.
  1832. */
  1833. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1834. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1835. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1836. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1837. }
  1838. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1839. /* adjust output voltage */
  1840. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1841. }
  1842. tg3_phy_toggle_automdix(tp, 1);
  1843. tg3_phy_set_wirespeed(tp);
  1844. return 0;
  1845. }
  1846. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1847. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1848. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1849. TG3_GPIO_MSG_NEED_VAUX)
  1850. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1851. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1852. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1853. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1854. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1855. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1856. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1857. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1858. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1859. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1860. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1861. {
  1862. u32 status, shift;
  1863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1865. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1866. else
  1867. status = tr32(TG3_CPMU_DRV_STATUS);
  1868. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1869. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1870. status |= (newstat << shift);
  1871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1873. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1874. else
  1875. tw32(TG3_CPMU_DRV_STATUS, status);
  1876. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1877. }
  1878. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1879. {
  1880. if (!tg3_flag(tp, IS_NIC))
  1881. return 0;
  1882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1885. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1886. return -EIO;
  1887. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1888. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1889. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1890. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1891. } else {
  1892. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1893. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1894. }
  1895. return 0;
  1896. }
  1897. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1898. {
  1899. u32 grc_local_ctrl;
  1900. if (!tg3_flag(tp, IS_NIC) ||
  1901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1903. return;
  1904. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1905. tw32_wait_f(GRC_LOCAL_CTRL,
  1906. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1907. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1908. tw32_wait_f(GRC_LOCAL_CTRL,
  1909. grc_local_ctrl,
  1910. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1911. tw32_wait_f(GRC_LOCAL_CTRL,
  1912. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1913. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1914. }
  1915. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1916. {
  1917. if (!tg3_flag(tp, IS_NIC))
  1918. return;
  1919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1921. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1922. (GRC_LCLCTRL_GPIO_OE0 |
  1923. GRC_LCLCTRL_GPIO_OE1 |
  1924. GRC_LCLCTRL_GPIO_OE2 |
  1925. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1926. GRC_LCLCTRL_GPIO_OUTPUT1),
  1927. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1928. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1929. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1930. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1931. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1932. GRC_LCLCTRL_GPIO_OE1 |
  1933. GRC_LCLCTRL_GPIO_OE2 |
  1934. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1935. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1936. tp->grc_local_ctrl;
  1937. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1938. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1939. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1940. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1941. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1942. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1943. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1944. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1945. } else {
  1946. u32 no_gpio2;
  1947. u32 grc_local_ctrl = 0;
  1948. /* Workaround to prevent overdrawing Amps. */
  1949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1950. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1951. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1952. grc_local_ctrl,
  1953. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1954. }
  1955. /* On 5753 and variants, GPIO2 cannot be used. */
  1956. no_gpio2 = tp->nic_sram_data_cfg &
  1957. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1958. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1959. GRC_LCLCTRL_GPIO_OE1 |
  1960. GRC_LCLCTRL_GPIO_OE2 |
  1961. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1962. GRC_LCLCTRL_GPIO_OUTPUT2;
  1963. if (no_gpio2) {
  1964. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1965. GRC_LCLCTRL_GPIO_OUTPUT2);
  1966. }
  1967. tw32_wait_f(GRC_LOCAL_CTRL,
  1968. tp->grc_local_ctrl | grc_local_ctrl,
  1969. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1970. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1971. tw32_wait_f(GRC_LOCAL_CTRL,
  1972. tp->grc_local_ctrl | grc_local_ctrl,
  1973. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1974. if (!no_gpio2) {
  1975. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1976. tw32_wait_f(GRC_LOCAL_CTRL,
  1977. tp->grc_local_ctrl | grc_local_ctrl,
  1978. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1979. }
  1980. }
  1981. }
  1982. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1983. {
  1984. u32 msg = 0;
  1985. /* Serialize power state transitions */
  1986. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1987. return;
  1988. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1989. msg = TG3_GPIO_MSG_NEED_VAUX;
  1990. msg = tg3_set_function_status(tp, msg);
  1991. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1992. goto done;
  1993. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1994. tg3_pwrsrc_switch_to_vaux(tp);
  1995. else
  1996. tg3_pwrsrc_die_with_vmain(tp);
  1997. done:
  1998. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1999. }
  2000. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2001. {
  2002. bool need_vaux = false;
  2003. /* The GPIOs do something completely different on 57765. */
  2004. if (!tg3_flag(tp, IS_NIC) ||
  2005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  2006. return;
  2007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2010. tg3_frob_aux_power_5717(tp, include_wol ?
  2011. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2012. return;
  2013. }
  2014. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2015. struct net_device *dev_peer;
  2016. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2017. /* remove_one() may have been run on the peer. */
  2018. if (dev_peer) {
  2019. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2020. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2021. return;
  2022. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2023. tg3_flag(tp_peer, ENABLE_ASF))
  2024. need_vaux = true;
  2025. }
  2026. }
  2027. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2028. tg3_flag(tp, ENABLE_ASF))
  2029. need_vaux = true;
  2030. if (need_vaux)
  2031. tg3_pwrsrc_switch_to_vaux(tp);
  2032. else
  2033. tg3_pwrsrc_die_with_vmain(tp);
  2034. }
  2035. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2036. {
  2037. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2038. return 1;
  2039. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2040. if (speed != SPEED_10)
  2041. return 1;
  2042. } else if (speed == SPEED_10)
  2043. return 1;
  2044. return 0;
  2045. }
  2046. static int tg3_setup_phy(struct tg3 *, int);
  2047. #define RESET_KIND_SHUTDOWN 0
  2048. #define RESET_KIND_INIT 1
  2049. #define RESET_KIND_SUSPEND 2
  2050. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2051. static int tg3_halt_cpu(struct tg3 *, u32);
  2052. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2053. {
  2054. u32 val;
  2055. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2057. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2058. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2059. sg_dig_ctrl |=
  2060. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2061. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2062. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2063. }
  2064. return;
  2065. }
  2066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2067. tg3_bmcr_reset(tp);
  2068. val = tr32(GRC_MISC_CFG);
  2069. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2070. udelay(40);
  2071. return;
  2072. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2073. u32 phytest;
  2074. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2075. u32 phy;
  2076. tg3_writephy(tp, MII_ADVERTISE, 0);
  2077. tg3_writephy(tp, MII_BMCR,
  2078. BMCR_ANENABLE | BMCR_ANRESTART);
  2079. tg3_writephy(tp, MII_TG3_FET_TEST,
  2080. phytest | MII_TG3_FET_SHADOW_EN);
  2081. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2082. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2083. tg3_writephy(tp,
  2084. MII_TG3_FET_SHDW_AUXMODE4,
  2085. phy);
  2086. }
  2087. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2088. }
  2089. return;
  2090. } else if (do_low_power) {
  2091. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2092. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2093. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2094. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2095. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2096. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2097. }
  2098. /* The PHY should not be powered down on some chips because
  2099. * of bugs.
  2100. */
  2101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2103. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2104. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2105. return;
  2106. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2107. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2108. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2109. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2110. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2111. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2112. }
  2113. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2114. }
  2115. /* tp->lock is held. */
  2116. static int tg3_nvram_lock(struct tg3 *tp)
  2117. {
  2118. if (tg3_flag(tp, NVRAM)) {
  2119. int i;
  2120. if (tp->nvram_lock_cnt == 0) {
  2121. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2122. for (i = 0; i < 8000; i++) {
  2123. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2124. break;
  2125. udelay(20);
  2126. }
  2127. if (i == 8000) {
  2128. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2129. return -ENODEV;
  2130. }
  2131. }
  2132. tp->nvram_lock_cnt++;
  2133. }
  2134. return 0;
  2135. }
  2136. /* tp->lock is held. */
  2137. static void tg3_nvram_unlock(struct tg3 *tp)
  2138. {
  2139. if (tg3_flag(tp, NVRAM)) {
  2140. if (tp->nvram_lock_cnt > 0)
  2141. tp->nvram_lock_cnt--;
  2142. if (tp->nvram_lock_cnt == 0)
  2143. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2144. }
  2145. }
  2146. /* tp->lock is held. */
  2147. static void tg3_enable_nvram_access(struct tg3 *tp)
  2148. {
  2149. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2150. u32 nvaccess = tr32(NVRAM_ACCESS);
  2151. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2152. }
  2153. }
  2154. /* tp->lock is held. */
  2155. static void tg3_disable_nvram_access(struct tg3 *tp)
  2156. {
  2157. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2158. u32 nvaccess = tr32(NVRAM_ACCESS);
  2159. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2160. }
  2161. }
  2162. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2163. u32 offset, u32 *val)
  2164. {
  2165. u32 tmp;
  2166. int i;
  2167. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2168. return -EINVAL;
  2169. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2170. EEPROM_ADDR_DEVID_MASK |
  2171. EEPROM_ADDR_READ);
  2172. tw32(GRC_EEPROM_ADDR,
  2173. tmp |
  2174. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2175. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2176. EEPROM_ADDR_ADDR_MASK) |
  2177. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2178. for (i = 0; i < 1000; i++) {
  2179. tmp = tr32(GRC_EEPROM_ADDR);
  2180. if (tmp & EEPROM_ADDR_COMPLETE)
  2181. break;
  2182. msleep(1);
  2183. }
  2184. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2185. return -EBUSY;
  2186. tmp = tr32(GRC_EEPROM_DATA);
  2187. /*
  2188. * The data will always be opposite the native endian
  2189. * format. Perform a blind byteswap to compensate.
  2190. */
  2191. *val = swab32(tmp);
  2192. return 0;
  2193. }
  2194. #define NVRAM_CMD_TIMEOUT 10000
  2195. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2196. {
  2197. int i;
  2198. tw32(NVRAM_CMD, nvram_cmd);
  2199. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2200. udelay(10);
  2201. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2202. udelay(10);
  2203. break;
  2204. }
  2205. }
  2206. if (i == NVRAM_CMD_TIMEOUT)
  2207. return -EBUSY;
  2208. return 0;
  2209. }
  2210. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2211. {
  2212. if (tg3_flag(tp, NVRAM) &&
  2213. tg3_flag(tp, NVRAM_BUFFERED) &&
  2214. tg3_flag(tp, FLASH) &&
  2215. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2216. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2217. addr = ((addr / tp->nvram_pagesize) <<
  2218. ATMEL_AT45DB0X1B_PAGE_POS) +
  2219. (addr % tp->nvram_pagesize);
  2220. return addr;
  2221. }
  2222. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2223. {
  2224. if (tg3_flag(tp, NVRAM) &&
  2225. tg3_flag(tp, NVRAM_BUFFERED) &&
  2226. tg3_flag(tp, FLASH) &&
  2227. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2228. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2229. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2230. tp->nvram_pagesize) +
  2231. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2232. return addr;
  2233. }
  2234. /* NOTE: Data read in from NVRAM is byteswapped according to
  2235. * the byteswapping settings for all other register accesses.
  2236. * tg3 devices are BE devices, so on a BE machine, the data
  2237. * returned will be exactly as it is seen in NVRAM. On a LE
  2238. * machine, the 32-bit value will be byteswapped.
  2239. */
  2240. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2241. {
  2242. int ret;
  2243. if (!tg3_flag(tp, NVRAM))
  2244. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2245. offset = tg3_nvram_phys_addr(tp, offset);
  2246. if (offset > NVRAM_ADDR_MSK)
  2247. return -EINVAL;
  2248. ret = tg3_nvram_lock(tp);
  2249. if (ret)
  2250. return ret;
  2251. tg3_enable_nvram_access(tp);
  2252. tw32(NVRAM_ADDR, offset);
  2253. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2254. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2255. if (ret == 0)
  2256. *val = tr32(NVRAM_RDDATA);
  2257. tg3_disable_nvram_access(tp);
  2258. tg3_nvram_unlock(tp);
  2259. return ret;
  2260. }
  2261. /* Ensures NVRAM data is in bytestream format. */
  2262. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2263. {
  2264. u32 v;
  2265. int res = tg3_nvram_read(tp, offset, &v);
  2266. if (!res)
  2267. *val = cpu_to_be32(v);
  2268. return res;
  2269. }
  2270. /* tp->lock is held. */
  2271. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2272. {
  2273. u32 addr_high, addr_low;
  2274. int i;
  2275. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2276. tp->dev->dev_addr[1]);
  2277. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2278. (tp->dev->dev_addr[3] << 16) |
  2279. (tp->dev->dev_addr[4] << 8) |
  2280. (tp->dev->dev_addr[5] << 0));
  2281. for (i = 0; i < 4; i++) {
  2282. if (i == 1 && skip_mac_1)
  2283. continue;
  2284. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2285. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2286. }
  2287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2289. for (i = 0; i < 12; i++) {
  2290. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2291. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2292. }
  2293. }
  2294. addr_high = (tp->dev->dev_addr[0] +
  2295. tp->dev->dev_addr[1] +
  2296. tp->dev->dev_addr[2] +
  2297. tp->dev->dev_addr[3] +
  2298. tp->dev->dev_addr[4] +
  2299. tp->dev->dev_addr[5]) &
  2300. TX_BACKOFF_SEED_MASK;
  2301. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2302. }
  2303. static void tg3_enable_register_access(struct tg3 *tp)
  2304. {
  2305. /*
  2306. * Make sure register accesses (indirect or otherwise) will function
  2307. * correctly.
  2308. */
  2309. pci_write_config_dword(tp->pdev,
  2310. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2311. }
  2312. static int tg3_power_up(struct tg3 *tp)
  2313. {
  2314. int err;
  2315. tg3_enable_register_access(tp);
  2316. err = pci_set_power_state(tp->pdev, PCI_D0);
  2317. if (!err) {
  2318. /* Switch out of Vaux if it is a NIC */
  2319. tg3_pwrsrc_switch_to_vmain(tp);
  2320. } else {
  2321. netdev_err(tp->dev, "Transition to D0 failed\n");
  2322. }
  2323. return err;
  2324. }
  2325. static int tg3_power_down_prepare(struct tg3 *tp)
  2326. {
  2327. u32 misc_host_ctrl;
  2328. bool device_should_wake, do_low_power;
  2329. tg3_enable_register_access(tp);
  2330. /* Restore the CLKREQ setting. */
  2331. if (tg3_flag(tp, CLKREQ_BUG)) {
  2332. u16 lnkctl;
  2333. pci_read_config_word(tp->pdev,
  2334. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2335. &lnkctl);
  2336. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2337. pci_write_config_word(tp->pdev,
  2338. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2339. lnkctl);
  2340. }
  2341. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2342. tw32(TG3PCI_MISC_HOST_CTRL,
  2343. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2344. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2345. tg3_flag(tp, WOL_ENABLE);
  2346. if (tg3_flag(tp, USE_PHYLIB)) {
  2347. do_low_power = false;
  2348. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2349. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2350. struct phy_device *phydev;
  2351. u32 phyid, advertising;
  2352. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2353. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2354. tp->link_config.orig_speed = phydev->speed;
  2355. tp->link_config.orig_duplex = phydev->duplex;
  2356. tp->link_config.orig_autoneg = phydev->autoneg;
  2357. tp->link_config.orig_advertising = phydev->advertising;
  2358. advertising = ADVERTISED_TP |
  2359. ADVERTISED_Pause |
  2360. ADVERTISED_Autoneg |
  2361. ADVERTISED_10baseT_Half;
  2362. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2363. if (tg3_flag(tp, WOL_SPEED_100MB))
  2364. advertising |=
  2365. ADVERTISED_100baseT_Half |
  2366. ADVERTISED_100baseT_Full |
  2367. ADVERTISED_10baseT_Full;
  2368. else
  2369. advertising |= ADVERTISED_10baseT_Full;
  2370. }
  2371. phydev->advertising = advertising;
  2372. phy_start_aneg(phydev);
  2373. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2374. if (phyid != PHY_ID_BCMAC131) {
  2375. phyid &= PHY_BCM_OUI_MASK;
  2376. if (phyid == PHY_BCM_OUI_1 ||
  2377. phyid == PHY_BCM_OUI_2 ||
  2378. phyid == PHY_BCM_OUI_3)
  2379. do_low_power = true;
  2380. }
  2381. }
  2382. } else {
  2383. do_low_power = true;
  2384. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2385. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2386. tp->link_config.orig_speed = tp->link_config.speed;
  2387. tp->link_config.orig_duplex = tp->link_config.duplex;
  2388. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2389. }
  2390. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2391. tp->link_config.speed = SPEED_10;
  2392. tp->link_config.duplex = DUPLEX_HALF;
  2393. tp->link_config.autoneg = AUTONEG_ENABLE;
  2394. tg3_setup_phy(tp, 0);
  2395. }
  2396. }
  2397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2398. u32 val;
  2399. val = tr32(GRC_VCPU_EXT_CTRL);
  2400. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2401. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2402. int i;
  2403. u32 val;
  2404. for (i = 0; i < 200; i++) {
  2405. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2406. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2407. break;
  2408. msleep(1);
  2409. }
  2410. }
  2411. if (tg3_flag(tp, WOL_CAP))
  2412. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2413. WOL_DRV_STATE_SHUTDOWN |
  2414. WOL_DRV_WOL |
  2415. WOL_SET_MAGIC_PKT);
  2416. if (device_should_wake) {
  2417. u32 mac_mode;
  2418. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2419. if (do_low_power &&
  2420. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2421. tg3_phy_auxctl_write(tp,
  2422. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2423. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2424. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2425. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2426. udelay(40);
  2427. }
  2428. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2429. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2430. else
  2431. mac_mode = MAC_MODE_PORT_MODE_MII;
  2432. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2433. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2434. ASIC_REV_5700) {
  2435. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2436. SPEED_100 : SPEED_10;
  2437. if (tg3_5700_link_polarity(tp, speed))
  2438. mac_mode |= MAC_MODE_LINK_POLARITY;
  2439. else
  2440. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2441. }
  2442. } else {
  2443. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2444. }
  2445. if (!tg3_flag(tp, 5750_PLUS))
  2446. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2447. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2448. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2449. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2450. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2451. if (tg3_flag(tp, ENABLE_APE))
  2452. mac_mode |= MAC_MODE_APE_TX_EN |
  2453. MAC_MODE_APE_RX_EN |
  2454. MAC_MODE_TDE_ENABLE;
  2455. tw32_f(MAC_MODE, mac_mode);
  2456. udelay(100);
  2457. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2458. udelay(10);
  2459. }
  2460. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2461. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2462. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2463. u32 base_val;
  2464. base_val = tp->pci_clock_ctrl;
  2465. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2466. CLOCK_CTRL_TXCLK_DISABLE);
  2467. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2468. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2469. } else if (tg3_flag(tp, 5780_CLASS) ||
  2470. tg3_flag(tp, CPMU_PRESENT) ||
  2471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2472. /* do nothing */
  2473. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2474. u32 newbits1, newbits2;
  2475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2476. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2477. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2478. CLOCK_CTRL_TXCLK_DISABLE |
  2479. CLOCK_CTRL_ALTCLK);
  2480. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2481. } else if (tg3_flag(tp, 5705_PLUS)) {
  2482. newbits1 = CLOCK_CTRL_625_CORE;
  2483. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2484. } else {
  2485. newbits1 = CLOCK_CTRL_ALTCLK;
  2486. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2487. }
  2488. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2489. 40);
  2490. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2491. 40);
  2492. if (!tg3_flag(tp, 5705_PLUS)) {
  2493. u32 newbits3;
  2494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2496. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2497. CLOCK_CTRL_TXCLK_DISABLE |
  2498. CLOCK_CTRL_44MHZ_CORE);
  2499. } else {
  2500. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2501. }
  2502. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2503. tp->pci_clock_ctrl | newbits3, 40);
  2504. }
  2505. }
  2506. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2507. tg3_power_down_phy(tp, do_low_power);
  2508. tg3_frob_aux_power(tp, true);
  2509. /* Workaround for unstable PLL clock */
  2510. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2511. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2512. u32 val = tr32(0x7d00);
  2513. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2514. tw32(0x7d00, val);
  2515. if (!tg3_flag(tp, ENABLE_ASF)) {
  2516. int err;
  2517. err = tg3_nvram_lock(tp);
  2518. tg3_halt_cpu(tp, RX_CPU_BASE);
  2519. if (!err)
  2520. tg3_nvram_unlock(tp);
  2521. }
  2522. }
  2523. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2524. return 0;
  2525. }
  2526. static void tg3_power_down(struct tg3 *tp)
  2527. {
  2528. tg3_power_down_prepare(tp);
  2529. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2530. pci_set_power_state(tp->pdev, PCI_D3hot);
  2531. }
  2532. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2533. {
  2534. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2535. case MII_TG3_AUX_STAT_10HALF:
  2536. *speed = SPEED_10;
  2537. *duplex = DUPLEX_HALF;
  2538. break;
  2539. case MII_TG3_AUX_STAT_10FULL:
  2540. *speed = SPEED_10;
  2541. *duplex = DUPLEX_FULL;
  2542. break;
  2543. case MII_TG3_AUX_STAT_100HALF:
  2544. *speed = SPEED_100;
  2545. *duplex = DUPLEX_HALF;
  2546. break;
  2547. case MII_TG3_AUX_STAT_100FULL:
  2548. *speed = SPEED_100;
  2549. *duplex = DUPLEX_FULL;
  2550. break;
  2551. case MII_TG3_AUX_STAT_1000HALF:
  2552. *speed = SPEED_1000;
  2553. *duplex = DUPLEX_HALF;
  2554. break;
  2555. case MII_TG3_AUX_STAT_1000FULL:
  2556. *speed = SPEED_1000;
  2557. *duplex = DUPLEX_FULL;
  2558. break;
  2559. default:
  2560. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2561. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2562. SPEED_10;
  2563. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2564. DUPLEX_HALF;
  2565. break;
  2566. }
  2567. *speed = SPEED_INVALID;
  2568. *duplex = DUPLEX_INVALID;
  2569. break;
  2570. }
  2571. }
  2572. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2573. {
  2574. int err = 0;
  2575. u32 val, new_adv;
  2576. new_adv = ADVERTISE_CSMA;
  2577. if (advertise & ADVERTISED_10baseT_Half)
  2578. new_adv |= ADVERTISE_10HALF;
  2579. if (advertise & ADVERTISED_10baseT_Full)
  2580. new_adv |= ADVERTISE_10FULL;
  2581. if (advertise & ADVERTISED_100baseT_Half)
  2582. new_adv |= ADVERTISE_100HALF;
  2583. if (advertise & ADVERTISED_100baseT_Full)
  2584. new_adv |= ADVERTISE_100FULL;
  2585. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2586. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2587. if (err)
  2588. goto done;
  2589. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2590. goto done;
  2591. new_adv = 0;
  2592. if (advertise & ADVERTISED_1000baseT_Half)
  2593. new_adv |= ADVERTISE_1000HALF;
  2594. if (advertise & ADVERTISED_1000baseT_Full)
  2595. new_adv |= ADVERTISE_1000FULL;
  2596. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2597. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2598. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2599. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2600. if (err)
  2601. goto done;
  2602. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2603. goto done;
  2604. tw32(TG3_CPMU_EEE_MODE,
  2605. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2606. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2607. if (!err) {
  2608. u32 err2;
  2609. val = 0;
  2610. /* Advertise 100-BaseTX EEE ability */
  2611. if (advertise & ADVERTISED_100baseT_Full)
  2612. val |= MDIO_AN_EEE_ADV_100TX;
  2613. /* Advertise 1000-BaseT EEE ability */
  2614. if (advertise & ADVERTISED_1000baseT_Full)
  2615. val |= MDIO_AN_EEE_ADV_1000T;
  2616. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2617. if (err)
  2618. val = 0;
  2619. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2620. case ASIC_REV_5717:
  2621. case ASIC_REV_57765:
  2622. case ASIC_REV_5719:
  2623. /* If we advertised any eee advertisements above... */
  2624. if (val)
  2625. val = MII_TG3_DSP_TAP26_ALNOKO |
  2626. MII_TG3_DSP_TAP26_RMRXSTO |
  2627. MII_TG3_DSP_TAP26_OPCSINPT;
  2628. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2629. /* Fall through */
  2630. case ASIC_REV_5720:
  2631. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2632. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2633. MII_TG3_DSP_CH34TP2_HIBW01);
  2634. }
  2635. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2636. if (!err)
  2637. err = err2;
  2638. }
  2639. done:
  2640. return err;
  2641. }
  2642. static void tg3_phy_copper_begin(struct tg3 *tp)
  2643. {
  2644. u32 new_adv;
  2645. int i;
  2646. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2647. new_adv = ADVERTISED_10baseT_Half |
  2648. ADVERTISED_10baseT_Full;
  2649. if (tg3_flag(tp, WOL_SPEED_100MB))
  2650. new_adv |= ADVERTISED_100baseT_Half |
  2651. ADVERTISED_100baseT_Full;
  2652. tg3_phy_autoneg_cfg(tp, new_adv,
  2653. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2654. } else if (tp->link_config.speed == SPEED_INVALID) {
  2655. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2656. tp->link_config.advertising &=
  2657. ~(ADVERTISED_1000baseT_Half |
  2658. ADVERTISED_1000baseT_Full);
  2659. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2660. tp->link_config.flowctrl);
  2661. } else {
  2662. /* Asking for a specific link mode. */
  2663. if (tp->link_config.speed == SPEED_1000) {
  2664. if (tp->link_config.duplex == DUPLEX_FULL)
  2665. new_adv = ADVERTISED_1000baseT_Full;
  2666. else
  2667. new_adv = ADVERTISED_1000baseT_Half;
  2668. } else if (tp->link_config.speed == SPEED_100) {
  2669. if (tp->link_config.duplex == DUPLEX_FULL)
  2670. new_adv = ADVERTISED_100baseT_Full;
  2671. else
  2672. new_adv = ADVERTISED_100baseT_Half;
  2673. } else {
  2674. if (tp->link_config.duplex == DUPLEX_FULL)
  2675. new_adv = ADVERTISED_10baseT_Full;
  2676. else
  2677. new_adv = ADVERTISED_10baseT_Half;
  2678. }
  2679. tg3_phy_autoneg_cfg(tp, new_adv,
  2680. tp->link_config.flowctrl);
  2681. }
  2682. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2683. tp->link_config.speed != SPEED_INVALID) {
  2684. u32 bmcr, orig_bmcr;
  2685. tp->link_config.active_speed = tp->link_config.speed;
  2686. tp->link_config.active_duplex = tp->link_config.duplex;
  2687. bmcr = 0;
  2688. switch (tp->link_config.speed) {
  2689. default:
  2690. case SPEED_10:
  2691. break;
  2692. case SPEED_100:
  2693. bmcr |= BMCR_SPEED100;
  2694. break;
  2695. case SPEED_1000:
  2696. bmcr |= BMCR_SPEED1000;
  2697. break;
  2698. }
  2699. if (tp->link_config.duplex == DUPLEX_FULL)
  2700. bmcr |= BMCR_FULLDPLX;
  2701. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2702. (bmcr != orig_bmcr)) {
  2703. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2704. for (i = 0; i < 1500; i++) {
  2705. u32 tmp;
  2706. udelay(10);
  2707. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2708. tg3_readphy(tp, MII_BMSR, &tmp))
  2709. continue;
  2710. if (!(tmp & BMSR_LSTATUS)) {
  2711. udelay(40);
  2712. break;
  2713. }
  2714. }
  2715. tg3_writephy(tp, MII_BMCR, bmcr);
  2716. udelay(40);
  2717. }
  2718. } else {
  2719. tg3_writephy(tp, MII_BMCR,
  2720. BMCR_ANENABLE | BMCR_ANRESTART);
  2721. }
  2722. }
  2723. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2724. {
  2725. int err;
  2726. /* Turn off tap power management. */
  2727. /* Set Extended packet length bit */
  2728. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2729. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2730. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2731. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2732. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2733. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2734. udelay(40);
  2735. return err;
  2736. }
  2737. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2738. {
  2739. u32 adv_reg, all_mask = 0;
  2740. if (mask & ADVERTISED_10baseT_Half)
  2741. all_mask |= ADVERTISE_10HALF;
  2742. if (mask & ADVERTISED_10baseT_Full)
  2743. all_mask |= ADVERTISE_10FULL;
  2744. if (mask & ADVERTISED_100baseT_Half)
  2745. all_mask |= ADVERTISE_100HALF;
  2746. if (mask & ADVERTISED_100baseT_Full)
  2747. all_mask |= ADVERTISE_100FULL;
  2748. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2749. return 0;
  2750. if ((adv_reg & ADVERTISE_ALL) != all_mask)
  2751. return 0;
  2752. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2753. u32 tg3_ctrl;
  2754. all_mask = 0;
  2755. if (mask & ADVERTISED_1000baseT_Half)
  2756. all_mask |= ADVERTISE_1000HALF;
  2757. if (mask & ADVERTISED_1000baseT_Full)
  2758. all_mask |= ADVERTISE_1000FULL;
  2759. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2760. return 0;
  2761. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  2762. if (tg3_ctrl != all_mask)
  2763. return 0;
  2764. }
  2765. return 1;
  2766. }
  2767. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2768. {
  2769. u32 curadv, reqadv;
  2770. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2771. return 1;
  2772. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2773. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2774. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2775. if (curadv != reqadv)
  2776. return 0;
  2777. if (tg3_flag(tp, PAUSE_AUTONEG))
  2778. tg3_readphy(tp, MII_LPA, rmtadv);
  2779. } else {
  2780. /* Reprogram the advertisement register, even if it
  2781. * does not affect the current link. If the link
  2782. * gets renegotiated in the future, we can save an
  2783. * additional renegotiation cycle by advertising
  2784. * it correctly in the first place.
  2785. */
  2786. if (curadv != reqadv) {
  2787. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2788. ADVERTISE_PAUSE_ASYM);
  2789. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2790. }
  2791. }
  2792. return 1;
  2793. }
  2794. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2795. {
  2796. int current_link_up;
  2797. u32 bmsr, val;
  2798. u32 lcl_adv, rmt_adv;
  2799. u16 current_speed;
  2800. u8 current_duplex;
  2801. int i, err;
  2802. tw32(MAC_EVENT, 0);
  2803. tw32_f(MAC_STATUS,
  2804. (MAC_STATUS_SYNC_CHANGED |
  2805. MAC_STATUS_CFG_CHANGED |
  2806. MAC_STATUS_MI_COMPLETION |
  2807. MAC_STATUS_LNKSTATE_CHANGED));
  2808. udelay(40);
  2809. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2810. tw32_f(MAC_MI_MODE,
  2811. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2812. udelay(80);
  2813. }
  2814. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2815. /* Some third-party PHYs need to be reset on link going
  2816. * down.
  2817. */
  2818. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2821. netif_carrier_ok(tp->dev)) {
  2822. tg3_readphy(tp, MII_BMSR, &bmsr);
  2823. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2824. !(bmsr & BMSR_LSTATUS))
  2825. force_reset = 1;
  2826. }
  2827. if (force_reset)
  2828. tg3_phy_reset(tp);
  2829. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2830. tg3_readphy(tp, MII_BMSR, &bmsr);
  2831. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2832. !tg3_flag(tp, INIT_COMPLETE))
  2833. bmsr = 0;
  2834. if (!(bmsr & BMSR_LSTATUS)) {
  2835. err = tg3_init_5401phy_dsp(tp);
  2836. if (err)
  2837. return err;
  2838. tg3_readphy(tp, MII_BMSR, &bmsr);
  2839. for (i = 0; i < 1000; i++) {
  2840. udelay(10);
  2841. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2842. (bmsr & BMSR_LSTATUS)) {
  2843. udelay(40);
  2844. break;
  2845. }
  2846. }
  2847. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2848. TG3_PHY_REV_BCM5401_B0 &&
  2849. !(bmsr & BMSR_LSTATUS) &&
  2850. tp->link_config.active_speed == SPEED_1000) {
  2851. err = tg3_phy_reset(tp);
  2852. if (!err)
  2853. err = tg3_init_5401phy_dsp(tp);
  2854. if (err)
  2855. return err;
  2856. }
  2857. }
  2858. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2859. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2860. /* 5701 {A0,B0} CRC bug workaround */
  2861. tg3_writephy(tp, 0x15, 0x0a75);
  2862. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2863. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2864. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2865. }
  2866. /* Clear pending interrupts... */
  2867. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2868. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2869. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2870. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2871. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2872. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2875. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2876. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2877. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2878. else
  2879. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2880. }
  2881. current_link_up = 0;
  2882. current_speed = SPEED_INVALID;
  2883. current_duplex = DUPLEX_INVALID;
  2884. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2885. err = tg3_phy_auxctl_read(tp,
  2886. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2887. &val);
  2888. if (!err && !(val & (1 << 10))) {
  2889. tg3_phy_auxctl_write(tp,
  2890. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2891. val | (1 << 10));
  2892. goto relink;
  2893. }
  2894. }
  2895. bmsr = 0;
  2896. for (i = 0; i < 100; i++) {
  2897. tg3_readphy(tp, MII_BMSR, &bmsr);
  2898. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2899. (bmsr & BMSR_LSTATUS))
  2900. break;
  2901. udelay(40);
  2902. }
  2903. if (bmsr & BMSR_LSTATUS) {
  2904. u32 aux_stat, bmcr;
  2905. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2906. for (i = 0; i < 2000; i++) {
  2907. udelay(10);
  2908. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2909. aux_stat)
  2910. break;
  2911. }
  2912. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2913. &current_speed,
  2914. &current_duplex);
  2915. bmcr = 0;
  2916. for (i = 0; i < 200; i++) {
  2917. tg3_readphy(tp, MII_BMCR, &bmcr);
  2918. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2919. continue;
  2920. if (bmcr && bmcr != 0x7fff)
  2921. break;
  2922. udelay(10);
  2923. }
  2924. lcl_adv = 0;
  2925. rmt_adv = 0;
  2926. tp->link_config.active_speed = current_speed;
  2927. tp->link_config.active_duplex = current_duplex;
  2928. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2929. if ((bmcr & BMCR_ANENABLE) &&
  2930. tg3_copper_is_advertising_all(tp,
  2931. tp->link_config.advertising)) {
  2932. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2933. &rmt_adv))
  2934. current_link_up = 1;
  2935. }
  2936. } else {
  2937. if (!(bmcr & BMCR_ANENABLE) &&
  2938. tp->link_config.speed == current_speed &&
  2939. tp->link_config.duplex == current_duplex &&
  2940. tp->link_config.flowctrl ==
  2941. tp->link_config.active_flowctrl) {
  2942. current_link_up = 1;
  2943. }
  2944. }
  2945. if (current_link_up == 1 &&
  2946. tp->link_config.active_duplex == DUPLEX_FULL)
  2947. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2948. }
  2949. relink:
  2950. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2951. tg3_phy_copper_begin(tp);
  2952. tg3_readphy(tp, MII_BMSR, &bmsr);
  2953. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2954. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2955. current_link_up = 1;
  2956. }
  2957. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2958. if (current_link_up == 1) {
  2959. if (tp->link_config.active_speed == SPEED_100 ||
  2960. tp->link_config.active_speed == SPEED_10)
  2961. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2962. else
  2963. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2964. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2965. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2966. else
  2967. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2968. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2969. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2970. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2972. if (current_link_up == 1 &&
  2973. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2974. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2975. else
  2976. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2977. }
  2978. /* ??? Without this setting Netgear GA302T PHY does not
  2979. * ??? send/receive packets...
  2980. */
  2981. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2982. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2983. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2984. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2985. udelay(80);
  2986. }
  2987. tw32_f(MAC_MODE, tp->mac_mode);
  2988. udelay(40);
  2989. tg3_phy_eee_adjust(tp, current_link_up);
  2990. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2991. /* Polled via timer. */
  2992. tw32_f(MAC_EVENT, 0);
  2993. } else {
  2994. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2995. }
  2996. udelay(40);
  2997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2998. current_link_up == 1 &&
  2999. tp->link_config.active_speed == SPEED_1000 &&
  3000. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3001. udelay(120);
  3002. tw32_f(MAC_STATUS,
  3003. (MAC_STATUS_SYNC_CHANGED |
  3004. MAC_STATUS_CFG_CHANGED));
  3005. udelay(40);
  3006. tg3_write_mem(tp,
  3007. NIC_SRAM_FIRMWARE_MBOX,
  3008. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3009. }
  3010. /* Prevent send BD corruption. */
  3011. if (tg3_flag(tp, CLKREQ_BUG)) {
  3012. u16 oldlnkctl, newlnkctl;
  3013. pci_read_config_word(tp->pdev,
  3014. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3015. &oldlnkctl);
  3016. if (tp->link_config.active_speed == SPEED_100 ||
  3017. tp->link_config.active_speed == SPEED_10)
  3018. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3019. else
  3020. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3021. if (newlnkctl != oldlnkctl)
  3022. pci_write_config_word(tp->pdev,
  3023. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3024. newlnkctl);
  3025. }
  3026. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3027. if (current_link_up)
  3028. netif_carrier_on(tp->dev);
  3029. else
  3030. netif_carrier_off(tp->dev);
  3031. tg3_link_report(tp);
  3032. }
  3033. return 0;
  3034. }
  3035. struct tg3_fiber_aneginfo {
  3036. int state;
  3037. #define ANEG_STATE_UNKNOWN 0
  3038. #define ANEG_STATE_AN_ENABLE 1
  3039. #define ANEG_STATE_RESTART_INIT 2
  3040. #define ANEG_STATE_RESTART 3
  3041. #define ANEG_STATE_DISABLE_LINK_OK 4
  3042. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3043. #define ANEG_STATE_ABILITY_DETECT 6
  3044. #define ANEG_STATE_ACK_DETECT_INIT 7
  3045. #define ANEG_STATE_ACK_DETECT 8
  3046. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3047. #define ANEG_STATE_COMPLETE_ACK 10
  3048. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3049. #define ANEG_STATE_IDLE_DETECT 12
  3050. #define ANEG_STATE_LINK_OK 13
  3051. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3052. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3053. u32 flags;
  3054. #define MR_AN_ENABLE 0x00000001
  3055. #define MR_RESTART_AN 0x00000002
  3056. #define MR_AN_COMPLETE 0x00000004
  3057. #define MR_PAGE_RX 0x00000008
  3058. #define MR_NP_LOADED 0x00000010
  3059. #define MR_TOGGLE_TX 0x00000020
  3060. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3061. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3062. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3063. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3064. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3065. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3066. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3067. #define MR_TOGGLE_RX 0x00002000
  3068. #define MR_NP_RX 0x00004000
  3069. #define MR_LINK_OK 0x80000000
  3070. unsigned long link_time, cur_time;
  3071. u32 ability_match_cfg;
  3072. int ability_match_count;
  3073. char ability_match, idle_match, ack_match;
  3074. u32 txconfig, rxconfig;
  3075. #define ANEG_CFG_NP 0x00000080
  3076. #define ANEG_CFG_ACK 0x00000040
  3077. #define ANEG_CFG_RF2 0x00000020
  3078. #define ANEG_CFG_RF1 0x00000010
  3079. #define ANEG_CFG_PS2 0x00000001
  3080. #define ANEG_CFG_PS1 0x00008000
  3081. #define ANEG_CFG_HD 0x00004000
  3082. #define ANEG_CFG_FD 0x00002000
  3083. #define ANEG_CFG_INVAL 0x00001f06
  3084. };
  3085. #define ANEG_OK 0
  3086. #define ANEG_DONE 1
  3087. #define ANEG_TIMER_ENAB 2
  3088. #define ANEG_FAILED -1
  3089. #define ANEG_STATE_SETTLE_TIME 10000
  3090. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3091. struct tg3_fiber_aneginfo *ap)
  3092. {
  3093. u16 flowctrl;
  3094. unsigned long delta;
  3095. u32 rx_cfg_reg;
  3096. int ret;
  3097. if (ap->state == ANEG_STATE_UNKNOWN) {
  3098. ap->rxconfig = 0;
  3099. ap->link_time = 0;
  3100. ap->cur_time = 0;
  3101. ap->ability_match_cfg = 0;
  3102. ap->ability_match_count = 0;
  3103. ap->ability_match = 0;
  3104. ap->idle_match = 0;
  3105. ap->ack_match = 0;
  3106. }
  3107. ap->cur_time++;
  3108. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3109. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3110. if (rx_cfg_reg != ap->ability_match_cfg) {
  3111. ap->ability_match_cfg = rx_cfg_reg;
  3112. ap->ability_match = 0;
  3113. ap->ability_match_count = 0;
  3114. } else {
  3115. if (++ap->ability_match_count > 1) {
  3116. ap->ability_match = 1;
  3117. ap->ability_match_cfg = rx_cfg_reg;
  3118. }
  3119. }
  3120. if (rx_cfg_reg & ANEG_CFG_ACK)
  3121. ap->ack_match = 1;
  3122. else
  3123. ap->ack_match = 0;
  3124. ap->idle_match = 0;
  3125. } else {
  3126. ap->idle_match = 1;
  3127. ap->ability_match_cfg = 0;
  3128. ap->ability_match_count = 0;
  3129. ap->ability_match = 0;
  3130. ap->ack_match = 0;
  3131. rx_cfg_reg = 0;
  3132. }
  3133. ap->rxconfig = rx_cfg_reg;
  3134. ret = ANEG_OK;
  3135. switch (ap->state) {
  3136. case ANEG_STATE_UNKNOWN:
  3137. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3138. ap->state = ANEG_STATE_AN_ENABLE;
  3139. /* fallthru */
  3140. case ANEG_STATE_AN_ENABLE:
  3141. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3142. if (ap->flags & MR_AN_ENABLE) {
  3143. ap->link_time = 0;
  3144. ap->cur_time = 0;
  3145. ap->ability_match_cfg = 0;
  3146. ap->ability_match_count = 0;
  3147. ap->ability_match = 0;
  3148. ap->idle_match = 0;
  3149. ap->ack_match = 0;
  3150. ap->state = ANEG_STATE_RESTART_INIT;
  3151. } else {
  3152. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3153. }
  3154. break;
  3155. case ANEG_STATE_RESTART_INIT:
  3156. ap->link_time = ap->cur_time;
  3157. ap->flags &= ~(MR_NP_LOADED);
  3158. ap->txconfig = 0;
  3159. tw32(MAC_TX_AUTO_NEG, 0);
  3160. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3161. tw32_f(MAC_MODE, tp->mac_mode);
  3162. udelay(40);
  3163. ret = ANEG_TIMER_ENAB;
  3164. ap->state = ANEG_STATE_RESTART;
  3165. /* fallthru */
  3166. case ANEG_STATE_RESTART:
  3167. delta = ap->cur_time - ap->link_time;
  3168. if (delta > ANEG_STATE_SETTLE_TIME)
  3169. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3170. else
  3171. ret = ANEG_TIMER_ENAB;
  3172. break;
  3173. case ANEG_STATE_DISABLE_LINK_OK:
  3174. ret = ANEG_DONE;
  3175. break;
  3176. case ANEG_STATE_ABILITY_DETECT_INIT:
  3177. ap->flags &= ~(MR_TOGGLE_TX);
  3178. ap->txconfig = ANEG_CFG_FD;
  3179. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3180. if (flowctrl & ADVERTISE_1000XPAUSE)
  3181. ap->txconfig |= ANEG_CFG_PS1;
  3182. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3183. ap->txconfig |= ANEG_CFG_PS2;
  3184. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3185. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3186. tw32_f(MAC_MODE, tp->mac_mode);
  3187. udelay(40);
  3188. ap->state = ANEG_STATE_ABILITY_DETECT;
  3189. break;
  3190. case ANEG_STATE_ABILITY_DETECT:
  3191. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3192. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3193. break;
  3194. case ANEG_STATE_ACK_DETECT_INIT:
  3195. ap->txconfig |= ANEG_CFG_ACK;
  3196. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3197. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3198. tw32_f(MAC_MODE, tp->mac_mode);
  3199. udelay(40);
  3200. ap->state = ANEG_STATE_ACK_DETECT;
  3201. /* fallthru */
  3202. case ANEG_STATE_ACK_DETECT:
  3203. if (ap->ack_match != 0) {
  3204. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3205. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3206. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3207. } else {
  3208. ap->state = ANEG_STATE_AN_ENABLE;
  3209. }
  3210. } else if (ap->ability_match != 0 &&
  3211. ap->rxconfig == 0) {
  3212. ap->state = ANEG_STATE_AN_ENABLE;
  3213. }
  3214. break;
  3215. case ANEG_STATE_COMPLETE_ACK_INIT:
  3216. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3217. ret = ANEG_FAILED;
  3218. break;
  3219. }
  3220. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3221. MR_LP_ADV_HALF_DUPLEX |
  3222. MR_LP_ADV_SYM_PAUSE |
  3223. MR_LP_ADV_ASYM_PAUSE |
  3224. MR_LP_ADV_REMOTE_FAULT1 |
  3225. MR_LP_ADV_REMOTE_FAULT2 |
  3226. MR_LP_ADV_NEXT_PAGE |
  3227. MR_TOGGLE_RX |
  3228. MR_NP_RX);
  3229. if (ap->rxconfig & ANEG_CFG_FD)
  3230. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3231. if (ap->rxconfig & ANEG_CFG_HD)
  3232. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3233. if (ap->rxconfig & ANEG_CFG_PS1)
  3234. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3235. if (ap->rxconfig & ANEG_CFG_PS2)
  3236. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3237. if (ap->rxconfig & ANEG_CFG_RF1)
  3238. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3239. if (ap->rxconfig & ANEG_CFG_RF2)
  3240. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3241. if (ap->rxconfig & ANEG_CFG_NP)
  3242. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3243. ap->link_time = ap->cur_time;
  3244. ap->flags ^= (MR_TOGGLE_TX);
  3245. if (ap->rxconfig & 0x0008)
  3246. ap->flags |= MR_TOGGLE_RX;
  3247. if (ap->rxconfig & ANEG_CFG_NP)
  3248. ap->flags |= MR_NP_RX;
  3249. ap->flags |= MR_PAGE_RX;
  3250. ap->state = ANEG_STATE_COMPLETE_ACK;
  3251. ret = ANEG_TIMER_ENAB;
  3252. break;
  3253. case ANEG_STATE_COMPLETE_ACK:
  3254. if (ap->ability_match != 0 &&
  3255. ap->rxconfig == 0) {
  3256. ap->state = ANEG_STATE_AN_ENABLE;
  3257. break;
  3258. }
  3259. delta = ap->cur_time - ap->link_time;
  3260. if (delta > ANEG_STATE_SETTLE_TIME) {
  3261. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3262. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3263. } else {
  3264. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3265. !(ap->flags & MR_NP_RX)) {
  3266. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3267. } else {
  3268. ret = ANEG_FAILED;
  3269. }
  3270. }
  3271. }
  3272. break;
  3273. case ANEG_STATE_IDLE_DETECT_INIT:
  3274. ap->link_time = ap->cur_time;
  3275. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3276. tw32_f(MAC_MODE, tp->mac_mode);
  3277. udelay(40);
  3278. ap->state = ANEG_STATE_IDLE_DETECT;
  3279. ret = ANEG_TIMER_ENAB;
  3280. break;
  3281. case ANEG_STATE_IDLE_DETECT:
  3282. if (ap->ability_match != 0 &&
  3283. ap->rxconfig == 0) {
  3284. ap->state = ANEG_STATE_AN_ENABLE;
  3285. break;
  3286. }
  3287. delta = ap->cur_time - ap->link_time;
  3288. if (delta > ANEG_STATE_SETTLE_TIME) {
  3289. /* XXX another gem from the Broadcom driver :( */
  3290. ap->state = ANEG_STATE_LINK_OK;
  3291. }
  3292. break;
  3293. case ANEG_STATE_LINK_OK:
  3294. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3295. ret = ANEG_DONE;
  3296. break;
  3297. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3298. /* ??? unimplemented */
  3299. break;
  3300. case ANEG_STATE_NEXT_PAGE_WAIT:
  3301. /* ??? unimplemented */
  3302. break;
  3303. default:
  3304. ret = ANEG_FAILED;
  3305. break;
  3306. }
  3307. return ret;
  3308. }
  3309. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3310. {
  3311. int res = 0;
  3312. struct tg3_fiber_aneginfo aninfo;
  3313. int status = ANEG_FAILED;
  3314. unsigned int tick;
  3315. u32 tmp;
  3316. tw32_f(MAC_TX_AUTO_NEG, 0);
  3317. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3318. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3319. udelay(40);
  3320. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3321. udelay(40);
  3322. memset(&aninfo, 0, sizeof(aninfo));
  3323. aninfo.flags |= MR_AN_ENABLE;
  3324. aninfo.state = ANEG_STATE_UNKNOWN;
  3325. aninfo.cur_time = 0;
  3326. tick = 0;
  3327. while (++tick < 195000) {
  3328. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3329. if (status == ANEG_DONE || status == ANEG_FAILED)
  3330. break;
  3331. udelay(1);
  3332. }
  3333. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3334. tw32_f(MAC_MODE, tp->mac_mode);
  3335. udelay(40);
  3336. *txflags = aninfo.txconfig;
  3337. *rxflags = aninfo.flags;
  3338. if (status == ANEG_DONE &&
  3339. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3340. MR_LP_ADV_FULL_DUPLEX)))
  3341. res = 1;
  3342. return res;
  3343. }
  3344. static void tg3_init_bcm8002(struct tg3 *tp)
  3345. {
  3346. u32 mac_status = tr32(MAC_STATUS);
  3347. int i;
  3348. /* Reset when initting first time or we have a link. */
  3349. if (tg3_flag(tp, INIT_COMPLETE) &&
  3350. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3351. return;
  3352. /* Set PLL lock range. */
  3353. tg3_writephy(tp, 0x16, 0x8007);
  3354. /* SW reset */
  3355. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3356. /* Wait for reset to complete. */
  3357. /* XXX schedule_timeout() ... */
  3358. for (i = 0; i < 500; i++)
  3359. udelay(10);
  3360. /* Config mode; select PMA/Ch 1 regs. */
  3361. tg3_writephy(tp, 0x10, 0x8411);
  3362. /* Enable auto-lock and comdet, select txclk for tx. */
  3363. tg3_writephy(tp, 0x11, 0x0a10);
  3364. tg3_writephy(tp, 0x18, 0x00a0);
  3365. tg3_writephy(tp, 0x16, 0x41ff);
  3366. /* Assert and deassert POR. */
  3367. tg3_writephy(tp, 0x13, 0x0400);
  3368. udelay(40);
  3369. tg3_writephy(tp, 0x13, 0x0000);
  3370. tg3_writephy(tp, 0x11, 0x0a50);
  3371. udelay(40);
  3372. tg3_writephy(tp, 0x11, 0x0a10);
  3373. /* Wait for signal to stabilize */
  3374. /* XXX schedule_timeout() ... */
  3375. for (i = 0; i < 15000; i++)
  3376. udelay(10);
  3377. /* Deselect the channel register so we can read the PHYID
  3378. * later.
  3379. */
  3380. tg3_writephy(tp, 0x10, 0x8011);
  3381. }
  3382. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3383. {
  3384. u16 flowctrl;
  3385. u32 sg_dig_ctrl, sg_dig_status;
  3386. u32 serdes_cfg, expected_sg_dig_ctrl;
  3387. int workaround, port_a;
  3388. int current_link_up;
  3389. serdes_cfg = 0;
  3390. expected_sg_dig_ctrl = 0;
  3391. workaround = 0;
  3392. port_a = 1;
  3393. current_link_up = 0;
  3394. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3395. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3396. workaround = 1;
  3397. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3398. port_a = 0;
  3399. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3400. /* preserve bits 20-23 for voltage regulator */
  3401. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3402. }
  3403. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3404. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3405. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3406. if (workaround) {
  3407. u32 val = serdes_cfg;
  3408. if (port_a)
  3409. val |= 0xc010000;
  3410. else
  3411. val |= 0x4010000;
  3412. tw32_f(MAC_SERDES_CFG, val);
  3413. }
  3414. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3415. }
  3416. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3417. tg3_setup_flow_control(tp, 0, 0);
  3418. current_link_up = 1;
  3419. }
  3420. goto out;
  3421. }
  3422. /* Want auto-negotiation. */
  3423. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3424. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3425. if (flowctrl & ADVERTISE_1000XPAUSE)
  3426. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3427. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3428. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3429. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3430. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3431. tp->serdes_counter &&
  3432. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3433. MAC_STATUS_RCVD_CFG)) ==
  3434. MAC_STATUS_PCS_SYNCED)) {
  3435. tp->serdes_counter--;
  3436. current_link_up = 1;
  3437. goto out;
  3438. }
  3439. restart_autoneg:
  3440. if (workaround)
  3441. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3442. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3443. udelay(5);
  3444. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3445. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3446. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3447. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3448. MAC_STATUS_SIGNAL_DET)) {
  3449. sg_dig_status = tr32(SG_DIG_STATUS);
  3450. mac_status = tr32(MAC_STATUS);
  3451. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3452. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3453. u32 local_adv = 0, remote_adv = 0;
  3454. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3455. local_adv |= ADVERTISE_1000XPAUSE;
  3456. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3457. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3458. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3459. remote_adv |= LPA_1000XPAUSE;
  3460. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3461. remote_adv |= LPA_1000XPAUSE_ASYM;
  3462. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3463. current_link_up = 1;
  3464. tp->serdes_counter = 0;
  3465. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3466. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3467. if (tp->serdes_counter)
  3468. tp->serdes_counter--;
  3469. else {
  3470. if (workaround) {
  3471. u32 val = serdes_cfg;
  3472. if (port_a)
  3473. val |= 0xc010000;
  3474. else
  3475. val |= 0x4010000;
  3476. tw32_f(MAC_SERDES_CFG, val);
  3477. }
  3478. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3479. udelay(40);
  3480. /* Link parallel detection - link is up */
  3481. /* only if we have PCS_SYNC and not */
  3482. /* receiving config code words */
  3483. mac_status = tr32(MAC_STATUS);
  3484. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3485. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3486. tg3_setup_flow_control(tp, 0, 0);
  3487. current_link_up = 1;
  3488. tp->phy_flags |=
  3489. TG3_PHYFLG_PARALLEL_DETECT;
  3490. tp->serdes_counter =
  3491. SERDES_PARALLEL_DET_TIMEOUT;
  3492. } else
  3493. goto restart_autoneg;
  3494. }
  3495. }
  3496. } else {
  3497. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3498. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3499. }
  3500. out:
  3501. return current_link_up;
  3502. }
  3503. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3504. {
  3505. int current_link_up = 0;
  3506. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3507. goto out;
  3508. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3509. u32 txflags, rxflags;
  3510. int i;
  3511. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3512. u32 local_adv = 0, remote_adv = 0;
  3513. if (txflags & ANEG_CFG_PS1)
  3514. local_adv |= ADVERTISE_1000XPAUSE;
  3515. if (txflags & ANEG_CFG_PS2)
  3516. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3517. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3518. remote_adv |= LPA_1000XPAUSE;
  3519. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3520. remote_adv |= LPA_1000XPAUSE_ASYM;
  3521. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3522. current_link_up = 1;
  3523. }
  3524. for (i = 0; i < 30; i++) {
  3525. udelay(20);
  3526. tw32_f(MAC_STATUS,
  3527. (MAC_STATUS_SYNC_CHANGED |
  3528. MAC_STATUS_CFG_CHANGED));
  3529. udelay(40);
  3530. if ((tr32(MAC_STATUS) &
  3531. (MAC_STATUS_SYNC_CHANGED |
  3532. MAC_STATUS_CFG_CHANGED)) == 0)
  3533. break;
  3534. }
  3535. mac_status = tr32(MAC_STATUS);
  3536. if (current_link_up == 0 &&
  3537. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3538. !(mac_status & MAC_STATUS_RCVD_CFG))
  3539. current_link_up = 1;
  3540. } else {
  3541. tg3_setup_flow_control(tp, 0, 0);
  3542. /* Forcing 1000FD link up. */
  3543. current_link_up = 1;
  3544. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3545. udelay(40);
  3546. tw32_f(MAC_MODE, tp->mac_mode);
  3547. udelay(40);
  3548. }
  3549. out:
  3550. return current_link_up;
  3551. }
  3552. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3553. {
  3554. u32 orig_pause_cfg;
  3555. u16 orig_active_speed;
  3556. u8 orig_active_duplex;
  3557. u32 mac_status;
  3558. int current_link_up;
  3559. int i;
  3560. orig_pause_cfg = tp->link_config.active_flowctrl;
  3561. orig_active_speed = tp->link_config.active_speed;
  3562. orig_active_duplex = tp->link_config.active_duplex;
  3563. if (!tg3_flag(tp, HW_AUTONEG) &&
  3564. netif_carrier_ok(tp->dev) &&
  3565. tg3_flag(tp, INIT_COMPLETE)) {
  3566. mac_status = tr32(MAC_STATUS);
  3567. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3568. MAC_STATUS_SIGNAL_DET |
  3569. MAC_STATUS_CFG_CHANGED |
  3570. MAC_STATUS_RCVD_CFG);
  3571. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3572. MAC_STATUS_SIGNAL_DET)) {
  3573. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3574. MAC_STATUS_CFG_CHANGED));
  3575. return 0;
  3576. }
  3577. }
  3578. tw32_f(MAC_TX_AUTO_NEG, 0);
  3579. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3580. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3581. tw32_f(MAC_MODE, tp->mac_mode);
  3582. udelay(40);
  3583. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3584. tg3_init_bcm8002(tp);
  3585. /* Enable link change event even when serdes polling. */
  3586. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3587. udelay(40);
  3588. current_link_up = 0;
  3589. mac_status = tr32(MAC_STATUS);
  3590. if (tg3_flag(tp, HW_AUTONEG))
  3591. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3592. else
  3593. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3594. tp->napi[0].hw_status->status =
  3595. (SD_STATUS_UPDATED |
  3596. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3597. for (i = 0; i < 100; i++) {
  3598. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3599. MAC_STATUS_CFG_CHANGED));
  3600. udelay(5);
  3601. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3602. MAC_STATUS_CFG_CHANGED |
  3603. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3604. break;
  3605. }
  3606. mac_status = tr32(MAC_STATUS);
  3607. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3608. current_link_up = 0;
  3609. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3610. tp->serdes_counter == 0) {
  3611. tw32_f(MAC_MODE, (tp->mac_mode |
  3612. MAC_MODE_SEND_CONFIGS));
  3613. udelay(1);
  3614. tw32_f(MAC_MODE, tp->mac_mode);
  3615. }
  3616. }
  3617. if (current_link_up == 1) {
  3618. tp->link_config.active_speed = SPEED_1000;
  3619. tp->link_config.active_duplex = DUPLEX_FULL;
  3620. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3621. LED_CTRL_LNKLED_OVERRIDE |
  3622. LED_CTRL_1000MBPS_ON));
  3623. } else {
  3624. tp->link_config.active_speed = SPEED_INVALID;
  3625. tp->link_config.active_duplex = DUPLEX_INVALID;
  3626. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3627. LED_CTRL_LNKLED_OVERRIDE |
  3628. LED_CTRL_TRAFFIC_OVERRIDE));
  3629. }
  3630. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3631. if (current_link_up)
  3632. netif_carrier_on(tp->dev);
  3633. else
  3634. netif_carrier_off(tp->dev);
  3635. tg3_link_report(tp);
  3636. } else {
  3637. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3638. if (orig_pause_cfg != now_pause_cfg ||
  3639. orig_active_speed != tp->link_config.active_speed ||
  3640. orig_active_duplex != tp->link_config.active_duplex)
  3641. tg3_link_report(tp);
  3642. }
  3643. return 0;
  3644. }
  3645. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3646. {
  3647. int current_link_up, err = 0;
  3648. u32 bmsr, bmcr;
  3649. u16 current_speed;
  3650. u8 current_duplex;
  3651. u32 local_adv, remote_adv;
  3652. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3653. tw32_f(MAC_MODE, tp->mac_mode);
  3654. udelay(40);
  3655. tw32(MAC_EVENT, 0);
  3656. tw32_f(MAC_STATUS,
  3657. (MAC_STATUS_SYNC_CHANGED |
  3658. MAC_STATUS_CFG_CHANGED |
  3659. MAC_STATUS_MI_COMPLETION |
  3660. MAC_STATUS_LNKSTATE_CHANGED));
  3661. udelay(40);
  3662. if (force_reset)
  3663. tg3_phy_reset(tp);
  3664. current_link_up = 0;
  3665. current_speed = SPEED_INVALID;
  3666. current_duplex = DUPLEX_INVALID;
  3667. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3668. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3670. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3671. bmsr |= BMSR_LSTATUS;
  3672. else
  3673. bmsr &= ~BMSR_LSTATUS;
  3674. }
  3675. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3676. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3677. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3678. /* do nothing, just check for link up at the end */
  3679. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3680. u32 adv, new_adv;
  3681. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3682. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3683. ADVERTISE_1000XPAUSE |
  3684. ADVERTISE_1000XPSE_ASYM |
  3685. ADVERTISE_SLCT);
  3686. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3687. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3688. new_adv |= ADVERTISE_1000XHALF;
  3689. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3690. new_adv |= ADVERTISE_1000XFULL;
  3691. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3692. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3693. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3694. tg3_writephy(tp, MII_BMCR, bmcr);
  3695. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3696. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3697. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3698. return err;
  3699. }
  3700. } else {
  3701. u32 new_bmcr;
  3702. bmcr &= ~BMCR_SPEED1000;
  3703. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3704. if (tp->link_config.duplex == DUPLEX_FULL)
  3705. new_bmcr |= BMCR_FULLDPLX;
  3706. if (new_bmcr != bmcr) {
  3707. /* BMCR_SPEED1000 is a reserved bit that needs
  3708. * to be set on write.
  3709. */
  3710. new_bmcr |= BMCR_SPEED1000;
  3711. /* Force a linkdown */
  3712. if (netif_carrier_ok(tp->dev)) {
  3713. u32 adv;
  3714. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3715. adv &= ~(ADVERTISE_1000XFULL |
  3716. ADVERTISE_1000XHALF |
  3717. ADVERTISE_SLCT);
  3718. tg3_writephy(tp, MII_ADVERTISE, adv);
  3719. tg3_writephy(tp, MII_BMCR, bmcr |
  3720. BMCR_ANRESTART |
  3721. BMCR_ANENABLE);
  3722. udelay(10);
  3723. netif_carrier_off(tp->dev);
  3724. }
  3725. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3726. bmcr = new_bmcr;
  3727. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3728. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3729. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3730. ASIC_REV_5714) {
  3731. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3732. bmsr |= BMSR_LSTATUS;
  3733. else
  3734. bmsr &= ~BMSR_LSTATUS;
  3735. }
  3736. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3737. }
  3738. }
  3739. if (bmsr & BMSR_LSTATUS) {
  3740. current_speed = SPEED_1000;
  3741. current_link_up = 1;
  3742. if (bmcr & BMCR_FULLDPLX)
  3743. current_duplex = DUPLEX_FULL;
  3744. else
  3745. current_duplex = DUPLEX_HALF;
  3746. local_adv = 0;
  3747. remote_adv = 0;
  3748. if (bmcr & BMCR_ANENABLE) {
  3749. u32 common;
  3750. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3751. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3752. common = local_adv & remote_adv;
  3753. if (common & (ADVERTISE_1000XHALF |
  3754. ADVERTISE_1000XFULL)) {
  3755. if (common & ADVERTISE_1000XFULL)
  3756. current_duplex = DUPLEX_FULL;
  3757. else
  3758. current_duplex = DUPLEX_HALF;
  3759. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3760. /* Link is up via parallel detect */
  3761. } else {
  3762. current_link_up = 0;
  3763. }
  3764. }
  3765. }
  3766. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3767. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3768. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3769. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3770. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3771. tw32_f(MAC_MODE, tp->mac_mode);
  3772. udelay(40);
  3773. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3774. tp->link_config.active_speed = current_speed;
  3775. tp->link_config.active_duplex = current_duplex;
  3776. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3777. if (current_link_up)
  3778. netif_carrier_on(tp->dev);
  3779. else {
  3780. netif_carrier_off(tp->dev);
  3781. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3782. }
  3783. tg3_link_report(tp);
  3784. }
  3785. return err;
  3786. }
  3787. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3788. {
  3789. if (tp->serdes_counter) {
  3790. /* Give autoneg time to complete. */
  3791. tp->serdes_counter--;
  3792. return;
  3793. }
  3794. if (!netif_carrier_ok(tp->dev) &&
  3795. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3796. u32 bmcr;
  3797. tg3_readphy(tp, MII_BMCR, &bmcr);
  3798. if (bmcr & BMCR_ANENABLE) {
  3799. u32 phy1, phy2;
  3800. /* Select shadow register 0x1f */
  3801. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3802. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3803. /* Select expansion interrupt status register */
  3804. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3805. MII_TG3_DSP_EXP1_INT_STAT);
  3806. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3807. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3808. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3809. /* We have signal detect and not receiving
  3810. * config code words, link is up by parallel
  3811. * detection.
  3812. */
  3813. bmcr &= ~BMCR_ANENABLE;
  3814. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3815. tg3_writephy(tp, MII_BMCR, bmcr);
  3816. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3817. }
  3818. }
  3819. } else if (netif_carrier_ok(tp->dev) &&
  3820. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3821. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3822. u32 phy2;
  3823. /* Select expansion interrupt status register */
  3824. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3825. MII_TG3_DSP_EXP1_INT_STAT);
  3826. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3827. if (phy2 & 0x20) {
  3828. u32 bmcr;
  3829. /* Config code words received, turn on autoneg. */
  3830. tg3_readphy(tp, MII_BMCR, &bmcr);
  3831. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3832. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3833. }
  3834. }
  3835. }
  3836. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3837. {
  3838. u32 val;
  3839. int err;
  3840. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3841. err = tg3_setup_fiber_phy(tp, force_reset);
  3842. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3843. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3844. else
  3845. err = tg3_setup_copper_phy(tp, force_reset);
  3846. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3847. u32 scale;
  3848. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3849. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3850. scale = 65;
  3851. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3852. scale = 6;
  3853. else
  3854. scale = 12;
  3855. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3856. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3857. tw32(GRC_MISC_CFG, val);
  3858. }
  3859. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3860. (6 << TX_LENGTHS_IPG_SHIFT);
  3861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3862. val |= tr32(MAC_TX_LENGTHS) &
  3863. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3864. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3865. if (tp->link_config.active_speed == SPEED_1000 &&
  3866. tp->link_config.active_duplex == DUPLEX_HALF)
  3867. tw32(MAC_TX_LENGTHS, val |
  3868. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3869. else
  3870. tw32(MAC_TX_LENGTHS, val |
  3871. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3872. if (!tg3_flag(tp, 5705_PLUS)) {
  3873. if (netif_carrier_ok(tp->dev)) {
  3874. tw32(HOSTCC_STAT_COAL_TICKS,
  3875. tp->coal.stats_block_coalesce_usecs);
  3876. } else {
  3877. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3878. }
  3879. }
  3880. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3881. val = tr32(PCIE_PWR_MGMT_THRESH);
  3882. if (!netif_carrier_ok(tp->dev))
  3883. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3884. tp->pwrmgmt_thresh;
  3885. else
  3886. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3887. tw32(PCIE_PWR_MGMT_THRESH, val);
  3888. }
  3889. return err;
  3890. }
  3891. static inline int tg3_irq_sync(struct tg3 *tp)
  3892. {
  3893. return tp->irq_sync;
  3894. }
  3895. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3896. {
  3897. int i;
  3898. dst = (u32 *)((u8 *)dst + off);
  3899. for (i = 0; i < len; i += sizeof(u32))
  3900. *dst++ = tr32(off + i);
  3901. }
  3902. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3903. {
  3904. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3905. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3906. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3907. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3908. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3909. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3910. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3911. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3912. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3913. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3914. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3915. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3916. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3917. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3918. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3919. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3920. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3921. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3922. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3923. if (tg3_flag(tp, SUPPORT_MSIX))
  3924. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3925. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3926. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3927. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3928. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3929. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3930. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3931. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3932. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3933. if (!tg3_flag(tp, 5705_PLUS)) {
  3934. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3935. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3936. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3937. }
  3938. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3939. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3940. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3941. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3942. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3943. if (tg3_flag(tp, NVRAM))
  3944. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3945. }
  3946. static void tg3_dump_state(struct tg3 *tp)
  3947. {
  3948. int i;
  3949. u32 *regs;
  3950. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3951. if (!regs) {
  3952. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3953. return;
  3954. }
  3955. if (tg3_flag(tp, PCI_EXPRESS)) {
  3956. /* Read up to but not including private PCI registers */
  3957. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3958. regs[i / sizeof(u32)] = tr32(i);
  3959. } else
  3960. tg3_dump_legacy_regs(tp, regs);
  3961. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3962. if (!regs[i + 0] && !regs[i + 1] &&
  3963. !regs[i + 2] && !regs[i + 3])
  3964. continue;
  3965. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3966. i * 4,
  3967. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3968. }
  3969. kfree(regs);
  3970. for (i = 0; i < tp->irq_cnt; i++) {
  3971. struct tg3_napi *tnapi = &tp->napi[i];
  3972. /* SW status block */
  3973. netdev_err(tp->dev,
  3974. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3975. i,
  3976. tnapi->hw_status->status,
  3977. tnapi->hw_status->status_tag,
  3978. tnapi->hw_status->rx_jumbo_consumer,
  3979. tnapi->hw_status->rx_consumer,
  3980. tnapi->hw_status->rx_mini_consumer,
  3981. tnapi->hw_status->idx[0].rx_producer,
  3982. tnapi->hw_status->idx[0].tx_consumer);
  3983. netdev_err(tp->dev,
  3984. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3985. i,
  3986. tnapi->last_tag, tnapi->last_irq_tag,
  3987. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3988. tnapi->rx_rcb_ptr,
  3989. tnapi->prodring.rx_std_prod_idx,
  3990. tnapi->prodring.rx_std_cons_idx,
  3991. tnapi->prodring.rx_jmb_prod_idx,
  3992. tnapi->prodring.rx_jmb_cons_idx);
  3993. }
  3994. }
  3995. /* This is called whenever we suspect that the system chipset is re-
  3996. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3997. * is bogus tx completions. We try to recover by setting the
  3998. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3999. * in the workqueue.
  4000. */
  4001. static void tg3_tx_recover(struct tg3 *tp)
  4002. {
  4003. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4004. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4005. netdev_warn(tp->dev,
  4006. "The system may be re-ordering memory-mapped I/O "
  4007. "cycles to the network device, attempting to recover. "
  4008. "Please report the problem to the driver maintainer "
  4009. "and include system chipset information.\n");
  4010. spin_lock(&tp->lock);
  4011. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4012. spin_unlock(&tp->lock);
  4013. }
  4014. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4015. {
  4016. /* Tell compiler to fetch tx indices from memory. */
  4017. barrier();
  4018. return tnapi->tx_pending -
  4019. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4020. }
  4021. /* Tigon3 never reports partial packet sends. So we do not
  4022. * need special logic to handle SKBs that have not had all
  4023. * of their frags sent yet, like SunGEM does.
  4024. */
  4025. static void tg3_tx(struct tg3_napi *tnapi)
  4026. {
  4027. struct tg3 *tp = tnapi->tp;
  4028. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4029. u32 sw_idx = tnapi->tx_cons;
  4030. struct netdev_queue *txq;
  4031. int index = tnapi - tp->napi;
  4032. if (tg3_flag(tp, ENABLE_TSS))
  4033. index--;
  4034. txq = netdev_get_tx_queue(tp->dev, index);
  4035. while (sw_idx != hw_idx) {
  4036. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4037. struct sk_buff *skb = ri->skb;
  4038. int i, tx_bug = 0;
  4039. if (unlikely(skb == NULL)) {
  4040. tg3_tx_recover(tp);
  4041. return;
  4042. }
  4043. pci_unmap_single(tp->pdev,
  4044. dma_unmap_addr(ri, mapping),
  4045. skb_headlen(skb),
  4046. PCI_DMA_TODEVICE);
  4047. ri->skb = NULL;
  4048. while (ri->fragmented) {
  4049. ri->fragmented = false;
  4050. sw_idx = NEXT_TX(sw_idx);
  4051. ri = &tnapi->tx_buffers[sw_idx];
  4052. }
  4053. sw_idx = NEXT_TX(sw_idx);
  4054. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4055. ri = &tnapi->tx_buffers[sw_idx];
  4056. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4057. tx_bug = 1;
  4058. pci_unmap_page(tp->pdev,
  4059. dma_unmap_addr(ri, mapping),
  4060. skb_shinfo(skb)->frags[i].size,
  4061. PCI_DMA_TODEVICE);
  4062. while (ri->fragmented) {
  4063. ri->fragmented = false;
  4064. sw_idx = NEXT_TX(sw_idx);
  4065. ri = &tnapi->tx_buffers[sw_idx];
  4066. }
  4067. sw_idx = NEXT_TX(sw_idx);
  4068. }
  4069. dev_kfree_skb(skb);
  4070. if (unlikely(tx_bug)) {
  4071. tg3_tx_recover(tp);
  4072. return;
  4073. }
  4074. }
  4075. tnapi->tx_cons = sw_idx;
  4076. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4077. * before checking for netif_queue_stopped(). Without the
  4078. * memory barrier, there is a small possibility that tg3_start_xmit()
  4079. * will miss it and cause the queue to be stopped forever.
  4080. */
  4081. smp_mb();
  4082. if (unlikely(netif_tx_queue_stopped(txq) &&
  4083. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4084. __netif_tx_lock(txq, smp_processor_id());
  4085. if (netif_tx_queue_stopped(txq) &&
  4086. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4087. netif_tx_wake_queue(txq);
  4088. __netif_tx_unlock(txq);
  4089. }
  4090. }
  4091. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4092. {
  4093. if (!ri->skb)
  4094. return;
  4095. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4096. map_sz, PCI_DMA_FROMDEVICE);
  4097. dev_kfree_skb_any(ri->skb);
  4098. ri->skb = NULL;
  4099. }
  4100. /* Returns size of skb allocated or < 0 on error.
  4101. *
  4102. * We only need to fill in the address because the other members
  4103. * of the RX descriptor are invariant, see tg3_init_rings.
  4104. *
  4105. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4106. * posting buffers we only dirty the first cache line of the RX
  4107. * descriptor (containing the address). Whereas for the RX status
  4108. * buffers the cpu only reads the last cacheline of the RX descriptor
  4109. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4110. */
  4111. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4112. u32 opaque_key, u32 dest_idx_unmasked)
  4113. {
  4114. struct tg3_rx_buffer_desc *desc;
  4115. struct ring_info *map;
  4116. struct sk_buff *skb;
  4117. dma_addr_t mapping;
  4118. int skb_size, dest_idx;
  4119. switch (opaque_key) {
  4120. case RXD_OPAQUE_RING_STD:
  4121. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4122. desc = &tpr->rx_std[dest_idx];
  4123. map = &tpr->rx_std_buffers[dest_idx];
  4124. skb_size = tp->rx_pkt_map_sz;
  4125. break;
  4126. case RXD_OPAQUE_RING_JUMBO:
  4127. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4128. desc = &tpr->rx_jmb[dest_idx].std;
  4129. map = &tpr->rx_jmb_buffers[dest_idx];
  4130. skb_size = TG3_RX_JMB_MAP_SZ;
  4131. break;
  4132. default:
  4133. return -EINVAL;
  4134. }
  4135. /* Do not overwrite any of the map or rp information
  4136. * until we are sure we can commit to a new buffer.
  4137. *
  4138. * Callers depend upon this behavior and assume that
  4139. * we leave everything unchanged if we fail.
  4140. */
  4141. skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
  4142. if (skb == NULL)
  4143. return -ENOMEM;
  4144. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4145. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4146. PCI_DMA_FROMDEVICE);
  4147. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4148. dev_kfree_skb(skb);
  4149. return -EIO;
  4150. }
  4151. map->skb = skb;
  4152. dma_unmap_addr_set(map, mapping, mapping);
  4153. desc->addr_hi = ((u64)mapping >> 32);
  4154. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4155. return skb_size;
  4156. }
  4157. /* We only need to move over in the address because the other
  4158. * members of the RX descriptor are invariant. See notes above
  4159. * tg3_alloc_rx_skb for full details.
  4160. */
  4161. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4162. struct tg3_rx_prodring_set *dpr,
  4163. u32 opaque_key, int src_idx,
  4164. u32 dest_idx_unmasked)
  4165. {
  4166. struct tg3 *tp = tnapi->tp;
  4167. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4168. struct ring_info *src_map, *dest_map;
  4169. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4170. int dest_idx;
  4171. switch (opaque_key) {
  4172. case RXD_OPAQUE_RING_STD:
  4173. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4174. dest_desc = &dpr->rx_std[dest_idx];
  4175. dest_map = &dpr->rx_std_buffers[dest_idx];
  4176. src_desc = &spr->rx_std[src_idx];
  4177. src_map = &spr->rx_std_buffers[src_idx];
  4178. break;
  4179. case RXD_OPAQUE_RING_JUMBO:
  4180. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4181. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4182. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4183. src_desc = &spr->rx_jmb[src_idx].std;
  4184. src_map = &spr->rx_jmb_buffers[src_idx];
  4185. break;
  4186. default:
  4187. return;
  4188. }
  4189. dest_map->skb = src_map->skb;
  4190. dma_unmap_addr_set(dest_map, mapping,
  4191. dma_unmap_addr(src_map, mapping));
  4192. dest_desc->addr_hi = src_desc->addr_hi;
  4193. dest_desc->addr_lo = src_desc->addr_lo;
  4194. /* Ensure that the update to the skb happens after the physical
  4195. * addresses have been transferred to the new BD location.
  4196. */
  4197. smp_wmb();
  4198. src_map->skb = NULL;
  4199. }
  4200. /* The RX ring scheme is composed of multiple rings which post fresh
  4201. * buffers to the chip, and one special ring the chip uses to report
  4202. * status back to the host.
  4203. *
  4204. * The special ring reports the status of received packets to the
  4205. * host. The chip does not write into the original descriptor the
  4206. * RX buffer was obtained from. The chip simply takes the original
  4207. * descriptor as provided by the host, updates the status and length
  4208. * field, then writes this into the next status ring entry.
  4209. *
  4210. * Each ring the host uses to post buffers to the chip is described
  4211. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4212. * it is first placed into the on-chip ram. When the packet's length
  4213. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4214. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4215. * which is within the range of the new packet's length is chosen.
  4216. *
  4217. * The "separate ring for rx status" scheme may sound queer, but it makes
  4218. * sense from a cache coherency perspective. If only the host writes
  4219. * to the buffer post rings, and only the chip writes to the rx status
  4220. * rings, then cache lines never move beyond shared-modified state.
  4221. * If both the host and chip were to write into the same ring, cache line
  4222. * eviction could occur since both entities want it in an exclusive state.
  4223. */
  4224. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4225. {
  4226. struct tg3 *tp = tnapi->tp;
  4227. u32 work_mask, rx_std_posted = 0;
  4228. u32 std_prod_idx, jmb_prod_idx;
  4229. u32 sw_idx = tnapi->rx_rcb_ptr;
  4230. u16 hw_idx;
  4231. int received;
  4232. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4233. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4234. /*
  4235. * We need to order the read of hw_idx and the read of
  4236. * the opaque cookie.
  4237. */
  4238. rmb();
  4239. work_mask = 0;
  4240. received = 0;
  4241. std_prod_idx = tpr->rx_std_prod_idx;
  4242. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4243. while (sw_idx != hw_idx && budget > 0) {
  4244. struct ring_info *ri;
  4245. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4246. unsigned int len;
  4247. struct sk_buff *skb;
  4248. dma_addr_t dma_addr;
  4249. u32 opaque_key, desc_idx, *post_ptr;
  4250. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4251. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4252. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4253. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4254. dma_addr = dma_unmap_addr(ri, mapping);
  4255. skb = ri->skb;
  4256. post_ptr = &std_prod_idx;
  4257. rx_std_posted++;
  4258. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4259. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4260. dma_addr = dma_unmap_addr(ri, mapping);
  4261. skb = ri->skb;
  4262. post_ptr = &jmb_prod_idx;
  4263. } else
  4264. goto next_pkt_nopost;
  4265. work_mask |= opaque_key;
  4266. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4267. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4268. drop_it:
  4269. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4270. desc_idx, *post_ptr);
  4271. drop_it_no_recycle:
  4272. /* Other statistics kept track of by card. */
  4273. tp->rx_dropped++;
  4274. goto next_pkt;
  4275. }
  4276. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4277. ETH_FCS_LEN;
  4278. if (len > TG3_RX_COPY_THRESH(tp)) {
  4279. int skb_size;
  4280. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4281. *post_ptr);
  4282. if (skb_size < 0)
  4283. goto drop_it;
  4284. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4285. PCI_DMA_FROMDEVICE);
  4286. /* Ensure that the update to the skb happens
  4287. * after the usage of the old DMA mapping.
  4288. */
  4289. smp_wmb();
  4290. ri->skb = NULL;
  4291. skb_put(skb, len);
  4292. } else {
  4293. struct sk_buff *copy_skb;
  4294. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4295. desc_idx, *post_ptr);
  4296. copy_skb = netdev_alloc_skb(tp->dev, len +
  4297. TG3_RAW_IP_ALIGN);
  4298. if (copy_skb == NULL)
  4299. goto drop_it_no_recycle;
  4300. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4301. skb_put(copy_skb, len);
  4302. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4303. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4304. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4305. /* We'll reuse the original ring buffer. */
  4306. skb = copy_skb;
  4307. }
  4308. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4309. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4310. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4311. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4312. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4313. else
  4314. skb_checksum_none_assert(skb);
  4315. skb->protocol = eth_type_trans(skb, tp->dev);
  4316. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4317. skb->protocol != htons(ETH_P_8021Q)) {
  4318. dev_kfree_skb(skb);
  4319. goto drop_it_no_recycle;
  4320. }
  4321. if (desc->type_flags & RXD_FLAG_VLAN &&
  4322. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4323. __vlan_hwaccel_put_tag(skb,
  4324. desc->err_vlan & RXD_VLAN_MASK);
  4325. napi_gro_receive(&tnapi->napi, skb);
  4326. received++;
  4327. budget--;
  4328. next_pkt:
  4329. (*post_ptr)++;
  4330. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4331. tpr->rx_std_prod_idx = std_prod_idx &
  4332. tp->rx_std_ring_mask;
  4333. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4334. tpr->rx_std_prod_idx);
  4335. work_mask &= ~RXD_OPAQUE_RING_STD;
  4336. rx_std_posted = 0;
  4337. }
  4338. next_pkt_nopost:
  4339. sw_idx++;
  4340. sw_idx &= tp->rx_ret_ring_mask;
  4341. /* Refresh hw_idx to see if there is new work */
  4342. if (sw_idx == hw_idx) {
  4343. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4344. rmb();
  4345. }
  4346. }
  4347. /* ACK the status ring. */
  4348. tnapi->rx_rcb_ptr = sw_idx;
  4349. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4350. /* Refill RX ring(s). */
  4351. if (!tg3_flag(tp, ENABLE_RSS)) {
  4352. if (work_mask & RXD_OPAQUE_RING_STD) {
  4353. tpr->rx_std_prod_idx = std_prod_idx &
  4354. tp->rx_std_ring_mask;
  4355. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4356. tpr->rx_std_prod_idx);
  4357. }
  4358. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4359. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4360. tp->rx_jmb_ring_mask;
  4361. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4362. tpr->rx_jmb_prod_idx);
  4363. }
  4364. mmiowb();
  4365. } else if (work_mask) {
  4366. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4367. * updated before the producer indices can be updated.
  4368. */
  4369. smp_wmb();
  4370. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4371. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4372. if (tnapi != &tp->napi[1])
  4373. napi_schedule(&tp->napi[1].napi);
  4374. }
  4375. return received;
  4376. }
  4377. static void tg3_poll_link(struct tg3 *tp)
  4378. {
  4379. /* handle link change and other phy events */
  4380. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4381. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4382. if (sblk->status & SD_STATUS_LINK_CHG) {
  4383. sblk->status = SD_STATUS_UPDATED |
  4384. (sblk->status & ~SD_STATUS_LINK_CHG);
  4385. spin_lock(&tp->lock);
  4386. if (tg3_flag(tp, USE_PHYLIB)) {
  4387. tw32_f(MAC_STATUS,
  4388. (MAC_STATUS_SYNC_CHANGED |
  4389. MAC_STATUS_CFG_CHANGED |
  4390. MAC_STATUS_MI_COMPLETION |
  4391. MAC_STATUS_LNKSTATE_CHANGED));
  4392. udelay(40);
  4393. } else
  4394. tg3_setup_phy(tp, 0);
  4395. spin_unlock(&tp->lock);
  4396. }
  4397. }
  4398. }
  4399. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4400. struct tg3_rx_prodring_set *dpr,
  4401. struct tg3_rx_prodring_set *spr)
  4402. {
  4403. u32 si, di, cpycnt, src_prod_idx;
  4404. int i, err = 0;
  4405. while (1) {
  4406. src_prod_idx = spr->rx_std_prod_idx;
  4407. /* Make sure updates to the rx_std_buffers[] entries and the
  4408. * standard producer index are seen in the correct order.
  4409. */
  4410. smp_rmb();
  4411. if (spr->rx_std_cons_idx == src_prod_idx)
  4412. break;
  4413. if (spr->rx_std_cons_idx < src_prod_idx)
  4414. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4415. else
  4416. cpycnt = tp->rx_std_ring_mask + 1 -
  4417. spr->rx_std_cons_idx;
  4418. cpycnt = min(cpycnt,
  4419. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4420. si = spr->rx_std_cons_idx;
  4421. di = dpr->rx_std_prod_idx;
  4422. for (i = di; i < di + cpycnt; i++) {
  4423. if (dpr->rx_std_buffers[i].skb) {
  4424. cpycnt = i - di;
  4425. err = -ENOSPC;
  4426. break;
  4427. }
  4428. }
  4429. if (!cpycnt)
  4430. break;
  4431. /* Ensure that updates to the rx_std_buffers ring and the
  4432. * shadowed hardware producer ring from tg3_recycle_skb() are
  4433. * ordered correctly WRT the skb check above.
  4434. */
  4435. smp_rmb();
  4436. memcpy(&dpr->rx_std_buffers[di],
  4437. &spr->rx_std_buffers[si],
  4438. cpycnt * sizeof(struct ring_info));
  4439. for (i = 0; i < cpycnt; i++, di++, si++) {
  4440. struct tg3_rx_buffer_desc *sbd, *dbd;
  4441. sbd = &spr->rx_std[si];
  4442. dbd = &dpr->rx_std[di];
  4443. dbd->addr_hi = sbd->addr_hi;
  4444. dbd->addr_lo = sbd->addr_lo;
  4445. }
  4446. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4447. tp->rx_std_ring_mask;
  4448. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4449. tp->rx_std_ring_mask;
  4450. }
  4451. while (1) {
  4452. src_prod_idx = spr->rx_jmb_prod_idx;
  4453. /* Make sure updates to the rx_jmb_buffers[] entries and
  4454. * the jumbo producer index are seen in the correct order.
  4455. */
  4456. smp_rmb();
  4457. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4458. break;
  4459. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4460. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4461. else
  4462. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4463. spr->rx_jmb_cons_idx;
  4464. cpycnt = min(cpycnt,
  4465. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4466. si = spr->rx_jmb_cons_idx;
  4467. di = dpr->rx_jmb_prod_idx;
  4468. for (i = di; i < di + cpycnt; i++) {
  4469. if (dpr->rx_jmb_buffers[i].skb) {
  4470. cpycnt = i - di;
  4471. err = -ENOSPC;
  4472. break;
  4473. }
  4474. }
  4475. if (!cpycnt)
  4476. break;
  4477. /* Ensure that updates to the rx_jmb_buffers ring and the
  4478. * shadowed hardware producer ring from tg3_recycle_skb() are
  4479. * ordered correctly WRT the skb check above.
  4480. */
  4481. smp_rmb();
  4482. memcpy(&dpr->rx_jmb_buffers[di],
  4483. &spr->rx_jmb_buffers[si],
  4484. cpycnt * sizeof(struct ring_info));
  4485. for (i = 0; i < cpycnt; i++, di++, si++) {
  4486. struct tg3_rx_buffer_desc *sbd, *dbd;
  4487. sbd = &spr->rx_jmb[si].std;
  4488. dbd = &dpr->rx_jmb[di].std;
  4489. dbd->addr_hi = sbd->addr_hi;
  4490. dbd->addr_lo = sbd->addr_lo;
  4491. }
  4492. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4493. tp->rx_jmb_ring_mask;
  4494. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4495. tp->rx_jmb_ring_mask;
  4496. }
  4497. return err;
  4498. }
  4499. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4500. {
  4501. struct tg3 *tp = tnapi->tp;
  4502. /* run TX completion thread */
  4503. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4504. tg3_tx(tnapi);
  4505. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4506. return work_done;
  4507. }
  4508. /* run RX thread, within the bounds set by NAPI.
  4509. * All RX "locking" is done by ensuring outside
  4510. * code synchronizes with tg3->napi.poll()
  4511. */
  4512. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4513. work_done += tg3_rx(tnapi, budget - work_done);
  4514. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4515. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4516. int i, err = 0;
  4517. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4518. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4519. for (i = 1; i < tp->irq_cnt; i++)
  4520. err |= tg3_rx_prodring_xfer(tp, dpr,
  4521. &tp->napi[i].prodring);
  4522. wmb();
  4523. if (std_prod_idx != dpr->rx_std_prod_idx)
  4524. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4525. dpr->rx_std_prod_idx);
  4526. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4527. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4528. dpr->rx_jmb_prod_idx);
  4529. mmiowb();
  4530. if (err)
  4531. tw32_f(HOSTCC_MODE, tp->coal_now);
  4532. }
  4533. return work_done;
  4534. }
  4535. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4536. {
  4537. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4538. struct tg3 *tp = tnapi->tp;
  4539. int work_done = 0;
  4540. struct tg3_hw_status *sblk = tnapi->hw_status;
  4541. while (1) {
  4542. work_done = tg3_poll_work(tnapi, work_done, budget);
  4543. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4544. goto tx_recovery;
  4545. if (unlikely(work_done >= budget))
  4546. break;
  4547. /* tp->last_tag is used in tg3_int_reenable() below
  4548. * to tell the hw how much work has been processed,
  4549. * so we must read it before checking for more work.
  4550. */
  4551. tnapi->last_tag = sblk->status_tag;
  4552. tnapi->last_irq_tag = tnapi->last_tag;
  4553. rmb();
  4554. /* check for RX/TX work to do */
  4555. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4556. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4557. napi_complete(napi);
  4558. /* Reenable interrupts. */
  4559. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4560. mmiowb();
  4561. break;
  4562. }
  4563. }
  4564. return work_done;
  4565. tx_recovery:
  4566. /* work_done is guaranteed to be less than budget. */
  4567. napi_complete(napi);
  4568. schedule_work(&tp->reset_task);
  4569. return work_done;
  4570. }
  4571. static void tg3_process_error(struct tg3 *tp)
  4572. {
  4573. u32 val;
  4574. bool real_error = false;
  4575. if (tg3_flag(tp, ERROR_PROCESSED))
  4576. return;
  4577. /* Check Flow Attention register */
  4578. val = tr32(HOSTCC_FLOW_ATTN);
  4579. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4580. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4581. real_error = true;
  4582. }
  4583. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4584. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4585. real_error = true;
  4586. }
  4587. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4588. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4589. real_error = true;
  4590. }
  4591. if (!real_error)
  4592. return;
  4593. tg3_dump_state(tp);
  4594. tg3_flag_set(tp, ERROR_PROCESSED);
  4595. schedule_work(&tp->reset_task);
  4596. }
  4597. static int tg3_poll(struct napi_struct *napi, int budget)
  4598. {
  4599. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4600. struct tg3 *tp = tnapi->tp;
  4601. int work_done = 0;
  4602. struct tg3_hw_status *sblk = tnapi->hw_status;
  4603. while (1) {
  4604. if (sblk->status & SD_STATUS_ERROR)
  4605. tg3_process_error(tp);
  4606. tg3_poll_link(tp);
  4607. work_done = tg3_poll_work(tnapi, work_done, budget);
  4608. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4609. goto tx_recovery;
  4610. if (unlikely(work_done >= budget))
  4611. break;
  4612. if (tg3_flag(tp, TAGGED_STATUS)) {
  4613. /* tp->last_tag is used in tg3_int_reenable() below
  4614. * to tell the hw how much work has been processed,
  4615. * so we must read it before checking for more work.
  4616. */
  4617. tnapi->last_tag = sblk->status_tag;
  4618. tnapi->last_irq_tag = tnapi->last_tag;
  4619. rmb();
  4620. } else
  4621. sblk->status &= ~SD_STATUS_UPDATED;
  4622. if (likely(!tg3_has_work(tnapi))) {
  4623. napi_complete(napi);
  4624. tg3_int_reenable(tnapi);
  4625. break;
  4626. }
  4627. }
  4628. return work_done;
  4629. tx_recovery:
  4630. /* work_done is guaranteed to be less than budget. */
  4631. napi_complete(napi);
  4632. schedule_work(&tp->reset_task);
  4633. return work_done;
  4634. }
  4635. static void tg3_napi_disable(struct tg3 *tp)
  4636. {
  4637. int i;
  4638. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4639. napi_disable(&tp->napi[i].napi);
  4640. }
  4641. static void tg3_napi_enable(struct tg3 *tp)
  4642. {
  4643. int i;
  4644. for (i = 0; i < tp->irq_cnt; i++)
  4645. napi_enable(&tp->napi[i].napi);
  4646. }
  4647. static void tg3_napi_init(struct tg3 *tp)
  4648. {
  4649. int i;
  4650. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4651. for (i = 1; i < tp->irq_cnt; i++)
  4652. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4653. }
  4654. static void tg3_napi_fini(struct tg3 *tp)
  4655. {
  4656. int i;
  4657. for (i = 0; i < tp->irq_cnt; i++)
  4658. netif_napi_del(&tp->napi[i].napi);
  4659. }
  4660. static inline void tg3_netif_stop(struct tg3 *tp)
  4661. {
  4662. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4663. tg3_napi_disable(tp);
  4664. netif_tx_disable(tp->dev);
  4665. }
  4666. static inline void tg3_netif_start(struct tg3 *tp)
  4667. {
  4668. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4669. * appropriate so long as all callers are assured to
  4670. * have free tx slots (such as after tg3_init_hw)
  4671. */
  4672. netif_tx_wake_all_queues(tp->dev);
  4673. tg3_napi_enable(tp);
  4674. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4675. tg3_enable_ints(tp);
  4676. }
  4677. static void tg3_irq_quiesce(struct tg3 *tp)
  4678. {
  4679. int i;
  4680. BUG_ON(tp->irq_sync);
  4681. tp->irq_sync = 1;
  4682. smp_mb();
  4683. for (i = 0; i < tp->irq_cnt; i++)
  4684. synchronize_irq(tp->napi[i].irq_vec);
  4685. }
  4686. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4687. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4688. * with as well. Most of the time, this is not necessary except when
  4689. * shutting down the device.
  4690. */
  4691. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4692. {
  4693. spin_lock_bh(&tp->lock);
  4694. if (irq_sync)
  4695. tg3_irq_quiesce(tp);
  4696. }
  4697. static inline void tg3_full_unlock(struct tg3 *tp)
  4698. {
  4699. spin_unlock_bh(&tp->lock);
  4700. }
  4701. /* One-shot MSI handler - Chip automatically disables interrupt
  4702. * after sending MSI so driver doesn't have to do it.
  4703. */
  4704. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4705. {
  4706. struct tg3_napi *tnapi = dev_id;
  4707. struct tg3 *tp = tnapi->tp;
  4708. prefetch(tnapi->hw_status);
  4709. if (tnapi->rx_rcb)
  4710. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4711. if (likely(!tg3_irq_sync(tp)))
  4712. napi_schedule(&tnapi->napi);
  4713. return IRQ_HANDLED;
  4714. }
  4715. /* MSI ISR - No need to check for interrupt sharing and no need to
  4716. * flush status block and interrupt mailbox. PCI ordering rules
  4717. * guarantee that MSI will arrive after the status block.
  4718. */
  4719. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4720. {
  4721. struct tg3_napi *tnapi = dev_id;
  4722. struct tg3 *tp = tnapi->tp;
  4723. prefetch(tnapi->hw_status);
  4724. if (tnapi->rx_rcb)
  4725. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4726. /*
  4727. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4728. * chip-internal interrupt pending events.
  4729. * Writing non-zero to intr-mbox-0 additional tells the
  4730. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4731. * event coalescing.
  4732. */
  4733. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4734. if (likely(!tg3_irq_sync(tp)))
  4735. napi_schedule(&tnapi->napi);
  4736. return IRQ_RETVAL(1);
  4737. }
  4738. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4739. {
  4740. struct tg3_napi *tnapi = dev_id;
  4741. struct tg3 *tp = tnapi->tp;
  4742. struct tg3_hw_status *sblk = tnapi->hw_status;
  4743. unsigned int handled = 1;
  4744. /* In INTx mode, it is possible for the interrupt to arrive at
  4745. * the CPU before the status block posted prior to the interrupt.
  4746. * Reading the PCI State register will confirm whether the
  4747. * interrupt is ours and will flush the status block.
  4748. */
  4749. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4750. if (tg3_flag(tp, CHIP_RESETTING) ||
  4751. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4752. handled = 0;
  4753. goto out;
  4754. }
  4755. }
  4756. /*
  4757. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4758. * chip-internal interrupt pending events.
  4759. * Writing non-zero to intr-mbox-0 additional tells the
  4760. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4761. * event coalescing.
  4762. *
  4763. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4764. * spurious interrupts. The flush impacts performance but
  4765. * excessive spurious interrupts can be worse in some cases.
  4766. */
  4767. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4768. if (tg3_irq_sync(tp))
  4769. goto out;
  4770. sblk->status &= ~SD_STATUS_UPDATED;
  4771. if (likely(tg3_has_work(tnapi))) {
  4772. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4773. napi_schedule(&tnapi->napi);
  4774. } else {
  4775. /* No work, shared interrupt perhaps? re-enable
  4776. * interrupts, and flush that PCI write
  4777. */
  4778. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4779. 0x00000000);
  4780. }
  4781. out:
  4782. return IRQ_RETVAL(handled);
  4783. }
  4784. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4785. {
  4786. struct tg3_napi *tnapi = dev_id;
  4787. struct tg3 *tp = tnapi->tp;
  4788. struct tg3_hw_status *sblk = tnapi->hw_status;
  4789. unsigned int handled = 1;
  4790. /* In INTx mode, it is possible for the interrupt to arrive at
  4791. * the CPU before the status block posted prior to the interrupt.
  4792. * Reading the PCI State register will confirm whether the
  4793. * interrupt is ours and will flush the status block.
  4794. */
  4795. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4796. if (tg3_flag(tp, CHIP_RESETTING) ||
  4797. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4798. handled = 0;
  4799. goto out;
  4800. }
  4801. }
  4802. /*
  4803. * writing any value to intr-mbox-0 clears PCI INTA# and
  4804. * chip-internal interrupt pending events.
  4805. * writing non-zero to intr-mbox-0 additional tells the
  4806. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4807. * event coalescing.
  4808. *
  4809. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4810. * spurious interrupts. The flush impacts performance but
  4811. * excessive spurious interrupts can be worse in some cases.
  4812. */
  4813. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4814. /*
  4815. * In a shared interrupt configuration, sometimes other devices'
  4816. * interrupts will scream. We record the current status tag here
  4817. * so that the above check can report that the screaming interrupts
  4818. * are unhandled. Eventually they will be silenced.
  4819. */
  4820. tnapi->last_irq_tag = sblk->status_tag;
  4821. if (tg3_irq_sync(tp))
  4822. goto out;
  4823. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4824. napi_schedule(&tnapi->napi);
  4825. out:
  4826. return IRQ_RETVAL(handled);
  4827. }
  4828. /* ISR for interrupt test */
  4829. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4830. {
  4831. struct tg3_napi *tnapi = dev_id;
  4832. struct tg3 *tp = tnapi->tp;
  4833. struct tg3_hw_status *sblk = tnapi->hw_status;
  4834. if ((sblk->status & SD_STATUS_UPDATED) ||
  4835. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4836. tg3_disable_ints(tp);
  4837. return IRQ_RETVAL(1);
  4838. }
  4839. return IRQ_RETVAL(0);
  4840. }
  4841. static int tg3_init_hw(struct tg3 *, int);
  4842. static int tg3_halt(struct tg3 *, int, int);
  4843. /* Restart hardware after configuration changes, self-test, etc.
  4844. * Invoked with tp->lock held.
  4845. */
  4846. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4847. __releases(tp->lock)
  4848. __acquires(tp->lock)
  4849. {
  4850. int err;
  4851. err = tg3_init_hw(tp, reset_phy);
  4852. if (err) {
  4853. netdev_err(tp->dev,
  4854. "Failed to re-initialize device, aborting\n");
  4855. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4856. tg3_full_unlock(tp);
  4857. del_timer_sync(&tp->timer);
  4858. tp->irq_sync = 0;
  4859. tg3_napi_enable(tp);
  4860. dev_close(tp->dev);
  4861. tg3_full_lock(tp, 0);
  4862. }
  4863. return err;
  4864. }
  4865. #ifdef CONFIG_NET_POLL_CONTROLLER
  4866. static void tg3_poll_controller(struct net_device *dev)
  4867. {
  4868. int i;
  4869. struct tg3 *tp = netdev_priv(dev);
  4870. for (i = 0; i < tp->irq_cnt; i++)
  4871. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4872. }
  4873. #endif
  4874. static void tg3_reset_task(struct work_struct *work)
  4875. {
  4876. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4877. int err;
  4878. unsigned int restart_timer;
  4879. tg3_full_lock(tp, 0);
  4880. if (!netif_running(tp->dev)) {
  4881. tg3_full_unlock(tp);
  4882. return;
  4883. }
  4884. tg3_full_unlock(tp);
  4885. tg3_phy_stop(tp);
  4886. tg3_netif_stop(tp);
  4887. tg3_full_lock(tp, 1);
  4888. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4889. tg3_flag_clear(tp, RESTART_TIMER);
  4890. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4891. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4892. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4893. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4894. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4895. }
  4896. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4897. err = tg3_init_hw(tp, 1);
  4898. if (err)
  4899. goto out;
  4900. tg3_netif_start(tp);
  4901. if (restart_timer)
  4902. mod_timer(&tp->timer, jiffies + 1);
  4903. out:
  4904. tg3_full_unlock(tp);
  4905. if (!err)
  4906. tg3_phy_start(tp);
  4907. }
  4908. static void tg3_tx_timeout(struct net_device *dev)
  4909. {
  4910. struct tg3 *tp = netdev_priv(dev);
  4911. if (netif_msg_tx_err(tp)) {
  4912. netdev_err(dev, "transmit timed out, resetting\n");
  4913. tg3_dump_state(tp);
  4914. }
  4915. schedule_work(&tp->reset_task);
  4916. }
  4917. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4918. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4919. {
  4920. u32 base = (u32) mapping & 0xffffffff;
  4921. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4922. }
  4923. /* Test for DMA addresses > 40-bit */
  4924. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4925. int len)
  4926. {
  4927. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4928. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4929. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4930. return 0;
  4931. #else
  4932. return 0;
  4933. #endif
  4934. }
  4935. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  4936. dma_addr_t mapping, u32 len, u32 flags,
  4937. u32 mss, u32 vlan)
  4938. {
  4939. txbd->addr_hi = ((u64) mapping >> 32);
  4940. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  4941. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  4942. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  4943. }
  4944. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  4945. dma_addr_t map, u32 len, u32 flags,
  4946. u32 mss, u32 vlan)
  4947. {
  4948. struct tg3 *tp = tnapi->tp;
  4949. bool hwbug = false;
  4950. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4951. hwbug = 1;
  4952. if (tg3_4g_overflow_test(map, len))
  4953. hwbug = 1;
  4954. if (tg3_40bit_overflow_test(tp, map, len))
  4955. hwbug = 1;
  4956. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  4957. u32 tmp_flag = flags & ~TXD_FLAG_END;
  4958. while (len > TG3_TX_BD_DMA_MAX) {
  4959. u32 frag_len = TG3_TX_BD_DMA_MAX;
  4960. len -= TG3_TX_BD_DMA_MAX;
  4961. if (len) {
  4962. tnapi->tx_buffers[*entry].fragmented = true;
  4963. /* Avoid the 8byte DMA problem */
  4964. if (len <= 8) {
  4965. len += TG3_TX_BD_DMA_MAX / 2;
  4966. frag_len = TG3_TX_BD_DMA_MAX / 2;
  4967. }
  4968. } else
  4969. tmp_flag = flags;
  4970. if (*budget) {
  4971. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4972. frag_len, tmp_flag, mss, vlan);
  4973. (*budget)--;
  4974. *entry = NEXT_TX(*entry);
  4975. } else {
  4976. hwbug = 1;
  4977. break;
  4978. }
  4979. map += frag_len;
  4980. }
  4981. if (len) {
  4982. if (*budget) {
  4983. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4984. len, flags, mss, vlan);
  4985. (*budget)--;
  4986. *entry = NEXT_TX(*entry);
  4987. } else {
  4988. hwbug = 1;
  4989. }
  4990. }
  4991. } else {
  4992. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4993. len, flags, mss, vlan);
  4994. *entry = NEXT_TX(*entry);
  4995. }
  4996. return hwbug;
  4997. }
  4998. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  4999. {
  5000. int i;
  5001. struct sk_buff *skb;
  5002. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5003. skb = txb->skb;
  5004. txb->skb = NULL;
  5005. pci_unmap_single(tnapi->tp->pdev,
  5006. dma_unmap_addr(txb, mapping),
  5007. skb_headlen(skb),
  5008. PCI_DMA_TODEVICE);
  5009. while (txb->fragmented) {
  5010. txb->fragmented = false;
  5011. entry = NEXT_TX(entry);
  5012. txb = &tnapi->tx_buffers[entry];
  5013. }
  5014. for (i = 0; i < last; i++) {
  5015. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5016. entry = NEXT_TX(entry);
  5017. txb = &tnapi->tx_buffers[entry];
  5018. pci_unmap_page(tnapi->tp->pdev,
  5019. dma_unmap_addr(txb, mapping),
  5020. frag->size, PCI_DMA_TODEVICE);
  5021. while (txb->fragmented) {
  5022. txb->fragmented = false;
  5023. entry = NEXT_TX(entry);
  5024. txb = &tnapi->tx_buffers[entry];
  5025. }
  5026. }
  5027. }
  5028. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5029. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5030. struct sk_buff *skb,
  5031. u32 *entry, u32 *budget,
  5032. u32 base_flags, u32 mss, u32 vlan)
  5033. {
  5034. struct tg3 *tp = tnapi->tp;
  5035. struct sk_buff *new_skb;
  5036. dma_addr_t new_addr = 0;
  5037. int ret = 0;
  5038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5039. new_skb = skb_copy(skb, GFP_ATOMIC);
  5040. else {
  5041. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5042. new_skb = skb_copy_expand(skb,
  5043. skb_headroom(skb) + more_headroom,
  5044. skb_tailroom(skb), GFP_ATOMIC);
  5045. }
  5046. if (!new_skb) {
  5047. ret = -1;
  5048. } else {
  5049. /* New SKB is guaranteed to be linear. */
  5050. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5051. PCI_DMA_TODEVICE);
  5052. /* Make sure the mapping succeeded */
  5053. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5054. dev_kfree_skb(new_skb);
  5055. ret = -1;
  5056. } else {
  5057. base_flags |= TXD_FLAG_END;
  5058. tnapi->tx_buffers[*entry].skb = new_skb;
  5059. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5060. mapping, new_addr);
  5061. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5062. new_skb->len, base_flags,
  5063. mss, vlan)) {
  5064. tg3_tx_skb_unmap(tnapi, *entry, 0);
  5065. dev_kfree_skb(new_skb);
  5066. ret = -1;
  5067. }
  5068. }
  5069. }
  5070. dev_kfree_skb(skb);
  5071. return ret;
  5072. }
  5073. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5074. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5075. * TSO header is greater than 80 bytes.
  5076. */
  5077. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5078. {
  5079. struct sk_buff *segs, *nskb;
  5080. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5081. /* Estimate the number of fragments in the worst case */
  5082. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5083. netif_stop_queue(tp->dev);
  5084. /* netif_tx_stop_queue() must be done before checking
  5085. * checking tx index in tg3_tx_avail() below, because in
  5086. * tg3_tx(), we update tx index before checking for
  5087. * netif_tx_queue_stopped().
  5088. */
  5089. smp_mb();
  5090. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5091. return NETDEV_TX_BUSY;
  5092. netif_wake_queue(tp->dev);
  5093. }
  5094. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5095. if (IS_ERR(segs))
  5096. goto tg3_tso_bug_end;
  5097. do {
  5098. nskb = segs;
  5099. segs = segs->next;
  5100. nskb->next = NULL;
  5101. tg3_start_xmit(nskb, tp->dev);
  5102. } while (segs);
  5103. tg3_tso_bug_end:
  5104. dev_kfree_skb(skb);
  5105. return NETDEV_TX_OK;
  5106. }
  5107. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5108. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5109. */
  5110. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5111. {
  5112. struct tg3 *tp = netdev_priv(dev);
  5113. u32 len, entry, base_flags, mss, vlan = 0;
  5114. u32 budget;
  5115. int i = -1, would_hit_hwbug;
  5116. dma_addr_t mapping;
  5117. struct tg3_napi *tnapi;
  5118. struct netdev_queue *txq;
  5119. unsigned int last;
  5120. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5121. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5122. if (tg3_flag(tp, ENABLE_TSS))
  5123. tnapi++;
  5124. budget = tg3_tx_avail(tnapi);
  5125. /* We are running in BH disabled context with netif_tx_lock
  5126. * and TX reclaim runs via tp->napi.poll inside of a software
  5127. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5128. * no IRQ context deadlocks to worry about either. Rejoice!
  5129. */
  5130. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5131. if (!netif_tx_queue_stopped(txq)) {
  5132. netif_tx_stop_queue(txq);
  5133. /* This is a hard error, log it. */
  5134. netdev_err(dev,
  5135. "BUG! Tx Ring full when queue awake!\n");
  5136. }
  5137. return NETDEV_TX_BUSY;
  5138. }
  5139. entry = tnapi->tx_prod;
  5140. base_flags = 0;
  5141. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5142. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5143. mss = skb_shinfo(skb)->gso_size;
  5144. if (mss) {
  5145. struct iphdr *iph;
  5146. u32 tcp_opt_len, hdr_len;
  5147. if (skb_header_cloned(skb) &&
  5148. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5149. dev_kfree_skb(skb);
  5150. goto out_unlock;
  5151. }
  5152. iph = ip_hdr(skb);
  5153. tcp_opt_len = tcp_optlen(skb);
  5154. if (skb_is_gso_v6(skb)) {
  5155. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5156. } else {
  5157. u32 ip_tcp_len;
  5158. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5159. hdr_len = ip_tcp_len + tcp_opt_len;
  5160. iph->check = 0;
  5161. iph->tot_len = htons(mss + hdr_len);
  5162. }
  5163. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5164. tg3_flag(tp, TSO_BUG))
  5165. return tg3_tso_bug(tp, skb);
  5166. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5167. TXD_FLAG_CPU_POST_DMA);
  5168. if (tg3_flag(tp, HW_TSO_1) ||
  5169. tg3_flag(tp, HW_TSO_2) ||
  5170. tg3_flag(tp, HW_TSO_3)) {
  5171. tcp_hdr(skb)->check = 0;
  5172. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5173. } else
  5174. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5175. iph->daddr, 0,
  5176. IPPROTO_TCP,
  5177. 0);
  5178. if (tg3_flag(tp, HW_TSO_3)) {
  5179. mss |= (hdr_len & 0xc) << 12;
  5180. if (hdr_len & 0x10)
  5181. base_flags |= 0x00000010;
  5182. base_flags |= (hdr_len & 0x3e0) << 5;
  5183. } else if (tg3_flag(tp, HW_TSO_2))
  5184. mss |= hdr_len << 9;
  5185. else if (tg3_flag(tp, HW_TSO_1) ||
  5186. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5187. if (tcp_opt_len || iph->ihl > 5) {
  5188. int tsflags;
  5189. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5190. mss |= (tsflags << 11);
  5191. }
  5192. } else {
  5193. if (tcp_opt_len || iph->ihl > 5) {
  5194. int tsflags;
  5195. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5196. base_flags |= tsflags << 12;
  5197. }
  5198. }
  5199. }
  5200. #ifdef BCM_KERNEL_SUPPORTS_8021Q
  5201. if (vlan_tx_tag_present(skb)) {
  5202. base_flags |= TXD_FLAG_VLAN;
  5203. vlan = vlan_tx_tag_get(skb);
  5204. }
  5205. #endif
  5206. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5207. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5208. base_flags |= TXD_FLAG_JMB_PKT;
  5209. len = skb_headlen(skb);
  5210. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5211. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5212. dev_kfree_skb(skb);
  5213. goto out_unlock;
  5214. }
  5215. tnapi->tx_buffers[entry].skb = skb;
  5216. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5217. would_hit_hwbug = 0;
  5218. if (tg3_flag(tp, 5701_DMA_BUG))
  5219. would_hit_hwbug = 1;
  5220. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5221. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5222. mss, vlan))
  5223. would_hit_hwbug = 1;
  5224. /* Now loop through additional data fragments, and queue them. */
  5225. if (skb_shinfo(skb)->nr_frags > 0) {
  5226. u32 tmp_mss = mss;
  5227. if (!tg3_flag(tp, HW_TSO_1) &&
  5228. !tg3_flag(tp, HW_TSO_2) &&
  5229. !tg3_flag(tp, HW_TSO_3))
  5230. tmp_mss = 0;
  5231. last = skb_shinfo(skb)->nr_frags - 1;
  5232. for (i = 0; i <= last; i++) {
  5233. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5234. len = frag->size;
  5235. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5236. len, PCI_DMA_TODEVICE);
  5237. tnapi->tx_buffers[entry].skb = NULL;
  5238. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5239. mapping);
  5240. if (pci_dma_mapping_error(tp->pdev, mapping))
  5241. goto dma_error;
  5242. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5243. len, base_flags |
  5244. ((i == last) ? TXD_FLAG_END : 0),
  5245. tmp_mss, vlan))
  5246. would_hit_hwbug = 1;
  5247. }
  5248. }
  5249. if (would_hit_hwbug) {
  5250. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5251. /* If the workaround fails due to memory/mapping
  5252. * failure, silently drop this packet.
  5253. */
  5254. entry = tnapi->tx_prod;
  5255. budget = tg3_tx_avail(tnapi);
  5256. if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
  5257. base_flags, mss, vlan))
  5258. goto out_unlock;
  5259. }
  5260. skb_tx_timestamp(skb);
  5261. /* Packets are ready, update Tx producer idx local and on card. */
  5262. tw32_tx_mbox(tnapi->prodmbox, entry);
  5263. tnapi->tx_prod = entry;
  5264. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5265. netif_tx_stop_queue(txq);
  5266. /* netif_tx_stop_queue() must be done before checking
  5267. * checking tx index in tg3_tx_avail() below, because in
  5268. * tg3_tx(), we update tx index before checking for
  5269. * netif_tx_queue_stopped().
  5270. */
  5271. smp_mb();
  5272. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5273. netif_tx_wake_queue(txq);
  5274. }
  5275. out_unlock:
  5276. mmiowb();
  5277. return NETDEV_TX_OK;
  5278. dma_error:
  5279. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5280. dev_kfree_skb(skb);
  5281. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5282. return NETDEV_TX_OK;
  5283. }
  5284. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5285. {
  5286. if (enable) {
  5287. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5288. MAC_MODE_PORT_MODE_MASK);
  5289. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5290. if (!tg3_flag(tp, 5705_PLUS))
  5291. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5292. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5293. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5294. else
  5295. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5296. } else {
  5297. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5298. if (tg3_flag(tp, 5705_PLUS) ||
  5299. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5301. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5302. }
  5303. tw32(MAC_MODE, tp->mac_mode);
  5304. udelay(40);
  5305. }
  5306. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5307. {
  5308. u32 val, bmcr, mac_mode, ptest = 0;
  5309. tg3_phy_toggle_apd(tp, false);
  5310. tg3_phy_toggle_automdix(tp, 0);
  5311. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5312. return -EIO;
  5313. bmcr = BMCR_FULLDPLX;
  5314. switch (speed) {
  5315. case SPEED_10:
  5316. break;
  5317. case SPEED_100:
  5318. bmcr |= BMCR_SPEED100;
  5319. break;
  5320. case SPEED_1000:
  5321. default:
  5322. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5323. speed = SPEED_100;
  5324. bmcr |= BMCR_SPEED100;
  5325. } else {
  5326. speed = SPEED_1000;
  5327. bmcr |= BMCR_SPEED1000;
  5328. }
  5329. }
  5330. if (extlpbk) {
  5331. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5332. tg3_readphy(tp, MII_CTRL1000, &val);
  5333. val |= CTL1000_AS_MASTER |
  5334. CTL1000_ENABLE_MASTER;
  5335. tg3_writephy(tp, MII_CTRL1000, val);
  5336. } else {
  5337. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5338. MII_TG3_FET_PTEST_TRIM_2;
  5339. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5340. }
  5341. } else
  5342. bmcr |= BMCR_LOOPBACK;
  5343. tg3_writephy(tp, MII_BMCR, bmcr);
  5344. /* The write needs to be flushed for the FETs */
  5345. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5346. tg3_readphy(tp, MII_BMCR, &bmcr);
  5347. udelay(40);
  5348. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5349. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5350. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5351. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5352. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5353. /* The write needs to be flushed for the AC131 */
  5354. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5355. }
  5356. /* Reset to prevent losing 1st rx packet intermittently */
  5357. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5358. tg3_flag(tp, 5780_CLASS)) {
  5359. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5360. udelay(10);
  5361. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5362. }
  5363. mac_mode = tp->mac_mode &
  5364. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5365. if (speed == SPEED_1000)
  5366. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5367. else
  5368. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5369. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5370. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5371. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5372. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5373. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5374. mac_mode |= MAC_MODE_LINK_POLARITY;
  5375. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5376. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5377. }
  5378. tw32(MAC_MODE, mac_mode);
  5379. udelay(40);
  5380. return 0;
  5381. }
  5382. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5383. {
  5384. struct tg3 *tp = netdev_priv(dev);
  5385. if (features & NETIF_F_LOOPBACK) {
  5386. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5387. return;
  5388. spin_lock_bh(&tp->lock);
  5389. tg3_mac_loopback(tp, true);
  5390. netif_carrier_on(tp->dev);
  5391. spin_unlock_bh(&tp->lock);
  5392. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5393. } else {
  5394. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5395. return;
  5396. spin_lock_bh(&tp->lock);
  5397. tg3_mac_loopback(tp, false);
  5398. /* Force link status check */
  5399. tg3_setup_phy(tp, 1);
  5400. spin_unlock_bh(&tp->lock);
  5401. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5402. }
  5403. }
  5404. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5405. {
  5406. struct tg3 *tp = netdev_priv(dev);
  5407. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5408. features &= ~NETIF_F_ALL_TSO;
  5409. return features;
  5410. }
  5411. static int tg3_set_features(struct net_device *dev, u32 features)
  5412. {
  5413. u32 changed = dev->features ^ features;
  5414. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5415. tg3_set_loopback(dev, features);
  5416. return 0;
  5417. }
  5418. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5419. int new_mtu)
  5420. {
  5421. dev->mtu = new_mtu;
  5422. if (new_mtu > ETH_DATA_LEN) {
  5423. if (tg3_flag(tp, 5780_CLASS)) {
  5424. netdev_update_features(dev);
  5425. tg3_flag_clear(tp, TSO_CAPABLE);
  5426. } else {
  5427. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5428. }
  5429. } else {
  5430. if (tg3_flag(tp, 5780_CLASS)) {
  5431. tg3_flag_set(tp, TSO_CAPABLE);
  5432. netdev_update_features(dev);
  5433. }
  5434. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5435. }
  5436. }
  5437. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5438. {
  5439. struct tg3 *tp = netdev_priv(dev);
  5440. int err;
  5441. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5442. return -EINVAL;
  5443. if (!netif_running(dev)) {
  5444. /* We'll just catch it later when the
  5445. * device is up'd.
  5446. */
  5447. tg3_set_mtu(dev, tp, new_mtu);
  5448. return 0;
  5449. }
  5450. tg3_phy_stop(tp);
  5451. tg3_netif_stop(tp);
  5452. tg3_full_lock(tp, 1);
  5453. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5454. tg3_set_mtu(dev, tp, new_mtu);
  5455. err = tg3_restart_hw(tp, 0);
  5456. if (!err)
  5457. tg3_netif_start(tp);
  5458. tg3_full_unlock(tp);
  5459. if (!err)
  5460. tg3_phy_start(tp);
  5461. return err;
  5462. }
  5463. static void tg3_rx_prodring_free(struct tg3 *tp,
  5464. struct tg3_rx_prodring_set *tpr)
  5465. {
  5466. int i;
  5467. if (tpr != &tp->napi[0].prodring) {
  5468. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5469. i = (i + 1) & tp->rx_std_ring_mask)
  5470. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5471. tp->rx_pkt_map_sz);
  5472. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5473. for (i = tpr->rx_jmb_cons_idx;
  5474. i != tpr->rx_jmb_prod_idx;
  5475. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5476. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5477. TG3_RX_JMB_MAP_SZ);
  5478. }
  5479. }
  5480. return;
  5481. }
  5482. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5483. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5484. tp->rx_pkt_map_sz);
  5485. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5486. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5487. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5488. TG3_RX_JMB_MAP_SZ);
  5489. }
  5490. }
  5491. /* Initialize rx rings for packet processing.
  5492. *
  5493. * The chip has been shut down and the driver detached from
  5494. * the networking, so no interrupts or new tx packets will
  5495. * end up in the driver. tp->{tx,}lock are held and thus
  5496. * we may not sleep.
  5497. */
  5498. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5499. struct tg3_rx_prodring_set *tpr)
  5500. {
  5501. u32 i, rx_pkt_dma_sz;
  5502. tpr->rx_std_cons_idx = 0;
  5503. tpr->rx_std_prod_idx = 0;
  5504. tpr->rx_jmb_cons_idx = 0;
  5505. tpr->rx_jmb_prod_idx = 0;
  5506. if (tpr != &tp->napi[0].prodring) {
  5507. memset(&tpr->rx_std_buffers[0], 0,
  5508. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5509. if (tpr->rx_jmb_buffers)
  5510. memset(&tpr->rx_jmb_buffers[0], 0,
  5511. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5512. goto done;
  5513. }
  5514. /* Zero out all descriptors. */
  5515. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5516. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5517. if (tg3_flag(tp, 5780_CLASS) &&
  5518. tp->dev->mtu > ETH_DATA_LEN)
  5519. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5520. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5521. /* Initialize invariants of the rings, we only set this
  5522. * stuff once. This works because the card does not
  5523. * write into the rx buffer posting rings.
  5524. */
  5525. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5526. struct tg3_rx_buffer_desc *rxd;
  5527. rxd = &tpr->rx_std[i];
  5528. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5529. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5530. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5531. (i << RXD_OPAQUE_INDEX_SHIFT));
  5532. }
  5533. /* Now allocate fresh SKBs for each rx ring. */
  5534. for (i = 0; i < tp->rx_pending; i++) {
  5535. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5536. netdev_warn(tp->dev,
  5537. "Using a smaller RX standard ring. Only "
  5538. "%d out of %d buffers were allocated "
  5539. "successfully\n", i, tp->rx_pending);
  5540. if (i == 0)
  5541. goto initfail;
  5542. tp->rx_pending = i;
  5543. break;
  5544. }
  5545. }
  5546. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5547. goto done;
  5548. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5549. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5550. goto done;
  5551. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5552. struct tg3_rx_buffer_desc *rxd;
  5553. rxd = &tpr->rx_jmb[i].std;
  5554. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5555. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5556. RXD_FLAG_JUMBO;
  5557. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5558. (i << RXD_OPAQUE_INDEX_SHIFT));
  5559. }
  5560. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5561. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5562. netdev_warn(tp->dev,
  5563. "Using a smaller RX jumbo ring. Only %d "
  5564. "out of %d buffers were allocated "
  5565. "successfully\n", i, tp->rx_jumbo_pending);
  5566. if (i == 0)
  5567. goto initfail;
  5568. tp->rx_jumbo_pending = i;
  5569. break;
  5570. }
  5571. }
  5572. done:
  5573. return 0;
  5574. initfail:
  5575. tg3_rx_prodring_free(tp, tpr);
  5576. return -ENOMEM;
  5577. }
  5578. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5579. struct tg3_rx_prodring_set *tpr)
  5580. {
  5581. kfree(tpr->rx_std_buffers);
  5582. tpr->rx_std_buffers = NULL;
  5583. kfree(tpr->rx_jmb_buffers);
  5584. tpr->rx_jmb_buffers = NULL;
  5585. if (tpr->rx_std) {
  5586. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5587. tpr->rx_std, tpr->rx_std_mapping);
  5588. tpr->rx_std = NULL;
  5589. }
  5590. if (tpr->rx_jmb) {
  5591. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5592. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5593. tpr->rx_jmb = NULL;
  5594. }
  5595. }
  5596. static int tg3_rx_prodring_init(struct tg3 *tp,
  5597. struct tg3_rx_prodring_set *tpr)
  5598. {
  5599. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5600. GFP_KERNEL);
  5601. if (!tpr->rx_std_buffers)
  5602. return -ENOMEM;
  5603. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5604. TG3_RX_STD_RING_BYTES(tp),
  5605. &tpr->rx_std_mapping,
  5606. GFP_KERNEL);
  5607. if (!tpr->rx_std)
  5608. goto err_out;
  5609. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5610. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5611. GFP_KERNEL);
  5612. if (!tpr->rx_jmb_buffers)
  5613. goto err_out;
  5614. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5615. TG3_RX_JMB_RING_BYTES(tp),
  5616. &tpr->rx_jmb_mapping,
  5617. GFP_KERNEL);
  5618. if (!tpr->rx_jmb)
  5619. goto err_out;
  5620. }
  5621. return 0;
  5622. err_out:
  5623. tg3_rx_prodring_fini(tp, tpr);
  5624. return -ENOMEM;
  5625. }
  5626. /* Free up pending packets in all rx/tx rings.
  5627. *
  5628. * The chip has been shut down and the driver detached from
  5629. * the networking, so no interrupts or new tx packets will
  5630. * end up in the driver. tp->{tx,}lock is not held and we are not
  5631. * in an interrupt context and thus may sleep.
  5632. */
  5633. static void tg3_free_rings(struct tg3 *tp)
  5634. {
  5635. int i, j;
  5636. for (j = 0; j < tp->irq_cnt; j++) {
  5637. struct tg3_napi *tnapi = &tp->napi[j];
  5638. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5639. if (!tnapi->tx_buffers)
  5640. continue;
  5641. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  5642. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  5643. if (!skb)
  5644. continue;
  5645. tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
  5646. dev_kfree_skb_any(skb);
  5647. }
  5648. }
  5649. }
  5650. /* Initialize tx/rx rings for packet processing.
  5651. *
  5652. * The chip has been shut down and the driver detached from
  5653. * the networking, so no interrupts or new tx packets will
  5654. * end up in the driver. tp->{tx,}lock are held and thus
  5655. * we may not sleep.
  5656. */
  5657. static int tg3_init_rings(struct tg3 *tp)
  5658. {
  5659. int i;
  5660. /* Free up all the SKBs. */
  5661. tg3_free_rings(tp);
  5662. for (i = 0; i < tp->irq_cnt; i++) {
  5663. struct tg3_napi *tnapi = &tp->napi[i];
  5664. tnapi->last_tag = 0;
  5665. tnapi->last_irq_tag = 0;
  5666. tnapi->hw_status->status = 0;
  5667. tnapi->hw_status->status_tag = 0;
  5668. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5669. tnapi->tx_prod = 0;
  5670. tnapi->tx_cons = 0;
  5671. if (tnapi->tx_ring)
  5672. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5673. tnapi->rx_rcb_ptr = 0;
  5674. if (tnapi->rx_rcb)
  5675. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5676. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5677. tg3_free_rings(tp);
  5678. return -ENOMEM;
  5679. }
  5680. }
  5681. return 0;
  5682. }
  5683. /*
  5684. * Must not be invoked with interrupt sources disabled and
  5685. * the hardware shutdown down.
  5686. */
  5687. static void tg3_free_consistent(struct tg3 *tp)
  5688. {
  5689. int i;
  5690. for (i = 0; i < tp->irq_cnt; i++) {
  5691. struct tg3_napi *tnapi = &tp->napi[i];
  5692. if (tnapi->tx_ring) {
  5693. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5694. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5695. tnapi->tx_ring = NULL;
  5696. }
  5697. kfree(tnapi->tx_buffers);
  5698. tnapi->tx_buffers = NULL;
  5699. if (tnapi->rx_rcb) {
  5700. dma_free_coherent(&tp->pdev->dev,
  5701. TG3_RX_RCB_RING_BYTES(tp),
  5702. tnapi->rx_rcb,
  5703. tnapi->rx_rcb_mapping);
  5704. tnapi->rx_rcb = NULL;
  5705. }
  5706. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5707. if (tnapi->hw_status) {
  5708. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5709. tnapi->hw_status,
  5710. tnapi->status_mapping);
  5711. tnapi->hw_status = NULL;
  5712. }
  5713. }
  5714. if (tp->hw_stats) {
  5715. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5716. tp->hw_stats, tp->stats_mapping);
  5717. tp->hw_stats = NULL;
  5718. }
  5719. }
  5720. /*
  5721. * Must not be invoked with interrupt sources disabled and
  5722. * the hardware shutdown down. Can sleep.
  5723. */
  5724. static int tg3_alloc_consistent(struct tg3 *tp)
  5725. {
  5726. int i;
  5727. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5728. sizeof(struct tg3_hw_stats),
  5729. &tp->stats_mapping,
  5730. GFP_KERNEL);
  5731. if (!tp->hw_stats)
  5732. goto err_out;
  5733. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5734. for (i = 0; i < tp->irq_cnt; i++) {
  5735. struct tg3_napi *tnapi = &tp->napi[i];
  5736. struct tg3_hw_status *sblk;
  5737. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5738. TG3_HW_STATUS_SIZE,
  5739. &tnapi->status_mapping,
  5740. GFP_KERNEL);
  5741. if (!tnapi->hw_status)
  5742. goto err_out;
  5743. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5744. sblk = tnapi->hw_status;
  5745. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5746. goto err_out;
  5747. /* If multivector TSS is enabled, vector 0 does not handle
  5748. * tx interrupts. Don't allocate any resources for it.
  5749. */
  5750. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5751. (i && tg3_flag(tp, ENABLE_TSS))) {
  5752. tnapi->tx_buffers = kzalloc(
  5753. sizeof(struct tg3_tx_ring_info) *
  5754. TG3_TX_RING_SIZE, GFP_KERNEL);
  5755. if (!tnapi->tx_buffers)
  5756. goto err_out;
  5757. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5758. TG3_TX_RING_BYTES,
  5759. &tnapi->tx_desc_mapping,
  5760. GFP_KERNEL);
  5761. if (!tnapi->tx_ring)
  5762. goto err_out;
  5763. }
  5764. /*
  5765. * When RSS is enabled, the status block format changes
  5766. * slightly. The "rx_jumbo_consumer", "reserved",
  5767. * and "rx_mini_consumer" members get mapped to the
  5768. * other three rx return ring producer indexes.
  5769. */
  5770. switch (i) {
  5771. default:
  5772. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5773. break;
  5774. case 2:
  5775. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5776. break;
  5777. case 3:
  5778. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5779. break;
  5780. case 4:
  5781. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5782. break;
  5783. }
  5784. /*
  5785. * If multivector RSS is enabled, vector 0 does not handle
  5786. * rx or tx interrupts. Don't allocate any resources for it.
  5787. */
  5788. if (!i && tg3_flag(tp, ENABLE_RSS))
  5789. continue;
  5790. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5791. TG3_RX_RCB_RING_BYTES(tp),
  5792. &tnapi->rx_rcb_mapping,
  5793. GFP_KERNEL);
  5794. if (!tnapi->rx_rcb)
  5795. goto err_out;
  5796. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5797. }
  5798. return 0;
  5799. err_out:
  5800. tg3_free_consistent(tp);
  5801. return -ENOMEM;
  5802. }
  5803. #define MAX_WAIT_CNT 1000
  5804. /* To stop a block, clear the enable bit and poll till it
  5805. * clears. tp->lock is held.
  5806. */
  5807. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5808. {
  5809. unsigned int i;
  5810. u32 val;
  5811. if (tg3_flag(tp, 5705_PLUS)) {
  5812. switch (ofs) {
  5813. case RCVLSC_MODE:
  5814. case DMAC_MODE:
  5815. case MBFREE_MODE:
  5816. case BUFMGR_MODE:
  5817. case MEMARB_MODE:
  5818. /* We can't enable/disable these bits of the
  5819. * 5705/5750, just say success.
  5820. */
  5821. return 0;
  5822. default:
  5823. break;
  5824. }
  5825. }
  5826. val = tr32(ofs);
  5827. val &= ~enable_bit;
  5828. tw32_f(ofs, val);
  5829. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5830. udelay(100);
  5831. val = tr32(ofs);
  5832. if ((val & enable_bit) == 0)
  5833. break;
  5834. }
  5835. if (i == MAX_WAIT_CNT && !silent) {
  5836. dev_err(&tp->pdev->dev,
  5837. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5838. ofs, enable_bit);
  5839. return -ENODEV;
  5840. }
  5841. return 0;
  5842. }
  5843. /* tp->lock is held. */
  5844. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5845. {
  5846. int i, err;
  5847. tg3_disable_ints(tp);
  5848. tp->rx_mode &= ~RX_MODE_ENABLE;
  5849. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5850. udelay(10);
  5851. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5852. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5853. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5854. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5855. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5856. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5857. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5858. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5859. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5860. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5861. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5862. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5863. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5864. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5865. tw32_f(MAC_MODE, tp->mac_mode);
  5866. udelay(40);
  5867. tp->tx_mode &= ~TX_MODE_ENABLE;
  5868. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5869. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5870. udelay(100);
  5871. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5872. break;
  5873. }
  5874. if (i >= MAX_WAIT_CNT) {
  5875. dev_err(&tp->pdev->dev,
  5876. "%s timed out, TX_MODE_ENABLE will not clear "
  5877. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5878. err |= -ENODEV;
  5879. }
  5880. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5881. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5882. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5883. tw32(FTQ_RESET, 0xffffffff);
  5884. tw32(FTQ_RESET, 0x00000000);
  5885. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5886. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5887. for (i = 0; i < tp->irq_cnt; i++) {
  5888. struct tg3_napi *tnapi = &tp->napi[i];
  5889. if (tnapi->hw_status)
  5890. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5891. }
  5892. if (tp->hw_stats)
  5893. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5894. return err;
  5895. }
  5896. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5897. {
  5898. int i;
  5899. u32 apedata;
  5900. /* NCSI does not support APE events */
  5901. if (tg3_flag(tp, APE_HAS_NCSI))
  5902. return;
  5903. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5904. if (apedata != APE_SEG_SIG_MAGIC)
  5905. return;
  5906. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5907. if (!(apedata & APE_FW_STATUS_READY))
  5908. return;
  5909. /* Wait for up to 1 millisecond for APE to service previous event. */
  5910. for (i = 0; i < 10; i++) {
  5911. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5912. return;
  5913. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5914. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5915. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5916. event | APE_EVENT_STATUS_EVENT_PENDING);
  5917. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5918. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5919. break;
  5920. udelay(100);
  5921. }
  5922. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5923. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5924. }
  5925. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5926. {
  5927. u32 event;
  5928. u32 apedata;
  5929. if (!tg3_flag(tp, ENABLE_APE))
  5930. return;
  5931. switch (kind) {
  5932. case RESET_KIND_INIT:
  5933. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5934. APE_HOST_SEG_SIG_MAGIC);
  5935. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5936. APE_HOST_SEG_LEN_MAGIC);
  5937. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5938. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5939. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5940. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5941. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5942. APE_HOST_BEHAV_NO_PHYLOCK);
  5943. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5944. TG3_APE_HOST_DRVR_STATE_START);
  5945. event = APE_EVENT_STATUS_STATE_START;
  5946. break;
  5947. case RESET_KIND_SHUTDOWN:
  5948. /* With the interface we are currently using,
  5949. * APE does not track driver state. Wiping
  5950. * out the HOST SEGMENT SIGNATURE forces
  5951. * the APE to assume OS absent status.
  5952. */
  5953. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5954. if (device_may_wakeup(&tp->pdev->dev) &&
  5955. tg3_flag(tp, WOL_ENABLE)) {
  5956. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5957. TG3_APE_HOST_WOL_SPEED_AUTO);
  5958. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5959. } else
  5960. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5961. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5962. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5963. break;
  5964. case RESET_KIND_SUSPEND:
  5965. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5966. break;
  5967. default:
  5968. return;
  5969. }
  5970. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5971. tg3_ape_send_event(tp, event);
  5972. }
  5973. /* tp->lock is held. */
  5974. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5975. {
  5976. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5977. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5978. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5979. switch (kind) {
  5980. case RESET_KIND_INIT:
  5981. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5982. DRV_STATE_START);
  5983. break;
  5984. case RESET_KIND_SHUTDOWN:
  5985. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5986. DRV_STATE_UNLOAD);
  5987. break;
  5988. case RESET_KIND_SUSPEND:
  5989. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5990. DRV_STATE_SUSPEND);
  5991. break;
  5992. default:
  5993. break;
  5994. }
  5995. }
  5996. if (kind == RESET_KIND_INIT ||
  5997. kind == RESET_KIND_SUSPEND)
  5998. tg3_ape_driver_state_change(tp, kind);
  5999. }
  6000. /* tp->lock is held. */
  6001. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  6002. {
  6003. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  6004. switch (kind) {
  6005. case RESET_KIND_INIT:
  6006. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  6007. DRV_STATE_START_DONE);
  6008. break;
  6009. case RESET_KIND_SHUTDOWN:
  6010. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  6011. DRV_STATE_UNLOAD_DONE);
  6012. break;
  6013. default:
  6014. break;
  6015. }
  6016. }
  6017. if (kind == RESET_KIND_SHUTDOWN)
  6018. tg3_ape_driver_state_change(tp, kind);
  6019. }
  6020. /* tp->lock is held. */
  6021. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  6022. {
  6023. if (tg3_flag(tp, ENABLE_ASF)) {
  6024. switch (kind) {
  6025. case RESET_KIND_INIT:
  6026. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  6027. DRV_STATE_START);
  6028. break;
  6029. case RESET_KIND_SHUTDOWN:
  6030. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  6031. DRV_STATE_UNLOAD);
  6032. break;
  6033. case RESET_KIND_SUSPEND:
  6034. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  6035. DRV_STATE_SUSPEND);
  6036. break;
  6037. default:
  6038. break;
  6039. }
  6040. }
  6041. }
  6042. static int tg3_poll_fw(struct tg3 *tp)
  6043. {
  6044. int i;
  6045. u32 val;
  6046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6047. /* Wait up to 20ms for init done. */
  6048. for (i = 0; i < 200; i++) {
  6049. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  6050. return 0;
  6051. udelay(100);
  6052. }
  6053. return -ENODEV;
  6054. }
  6055. /* Wait for firmware initialization to complete. */
  6056. for (i = 0; i < 100000; i++) {
  6057. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  6058. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  6059. break;
  6060. udelay(10);
  6061. }
  6062. /* Chip might not be fitted with firmware. Some Sun onboard
  6063. * parts are configured like that. So don't signal the timeout
  6064. * of the above loop as an error, but do report the lack of
  6065. * running firmware once.
  6066. */
  6067. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  6068. tg3_flag_set(tp, NO_FWARE_REPORTED);
  6069. netdev_info(tp->dev, "No firmware running\n");
  6070. }
  6071. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6072. /* The 57765 A0 needs a little more
  6073. * time to do some important work.
  6074. */
  6075. mdelay(10);
  6076. }
  6077. return 0;
  6078. }
  6079. /* Save PCI command register before chip reset */
  6080. static void tg3_save_pci_state(struct tg3 *tp)
  6081. {
  6082. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6083. }
  6084. /* Restore PCI state after chip reset */
  6085. static void tg3_restore_pci_state(struct tg3 *tp)
  6086. {
  6087. u32 val;
  6088. /* Re-enable indirect register accesses. */
  6089. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6090. tp->misc_host_ctrl);
  6091. /* Set MAX PCI retry to zero. */
  6092. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6093. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6094. tg3_flag(tp, PCIX_MODE))
  6095. val |= PCISTATE_RETRY_SAME_DMA;
  6096. /* Allow reads and writes to the APE register and memory space. */
  6097. if (tg3_flag(tp, ENABLE_APE))
  6098. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6099. PCISTATE_ALLOW_APE_SHMEM_WR |
  6100. PCISTATE_ALLOW_APE_PSPACE_WR;
  6101. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6102. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6103. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6104. if (tg3_flag(tp, PCI_EXPRESS))
  6105. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6106. else {
  6107. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6108. tp->pci_cacheline_sz);
  6109. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6110. tp->pci_lat_timer);
  6111. }
  6112. }
  6113. /* Make sure PCI-X relaxed ordering bit is clear. */
  6114. if (tg3_flag(tp, PCIX_MODE)) {
  6115. u16 pcix_cmd;
  6116. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6117. &pcix_cmd);
  6118. pcix_cmd &= ~PCI_X_CMD_ERO;
  6119. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6120. pcix_cmd);
  6121. }
  6122. if (tg3_flag(tp, 5780_CLASS)) {
  6123. /* Chip reset on 5780 will reset MSI enable bit,
  6124. * so need to restore it.
  6125. */
  6126. if (tg3_flag(tp, USING_MSI)) {
  6127. u16 ctrl;
  6128. pci_read_config_word(tp->pdev,
  6129. tp->msi_cap + PCI_MSI_FLAGS,
  6130. &ctrl);
  6131. pci_write_config_word(tp->pdev,
  6132. tp->msi_cap + PCI_MSI_FLAGS,
  6133. ctrl | PCI_MSI_FLAGS_ENABLE);
  6134. val = tr32(MSGINT_MODE);
  6135. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6136. }
  6137. }
  6138. }
  6139. static void tg3_stop_fw(struct tg3 *);
  6140. /* tp->lock is held. */
  6141. static int tg3_chip_reset(struct tg3 *tp)
  6142. {
  6143. u32 val;
  6144. void (*write_op)(struct tg3 *, u32, u32);
  6145. int i, err;
  6146. tg3_nvram_lock(tp);
  6147. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6148. /* No matching tg3_nvram_unlock() after this because
  6149. * chip reset below will undo the nvram lock.
  6150. */
  6151. tp->nvram_lock_cnt = 0;
  6152. /* GRC_MISC_CFG core clock reset will clear the memory
  6153. * enable bit in PCI register 4 and the MSI enable bit
  6154. * on some chips, so we save relevant registers here.
  6155. */
  6156. tg3_save_pci_state(tp);
  6157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6158. tg3_flag(tp, 5755_PLUS))
  6159. tw32(GRC_FASTBOOT_PC, 0);
  6160. /*
  6161. * We must avoid the readl() that normally takes place.
  6162. * It locks machines, causes machine checks, and other
  6163. * fun things. So, temporarily disable the 5701
  6164. * hardware workaround, while we do the reset.
  6165. */
  6166. write_op = tp->write32;
  6167. if (write_op == tg3_write_flush_reg32)
  6168. tp->write32 = tg3_write32;
  6169. /* Prevent the irq handler from reading or writing PCI registers
  6170. * during chip reset when the memory enable bit in the PCI command
  6171. * register may be cleared. The chip does not generate interrupt
  6172. * at this time, but the irq handler may still be called due to irq
  6173. * sharing or irqpoll.
  6174. */
  6175. tg3_flag_set(tp, CHIP_RESETTING);
  6176. for (i = 0; i < tp->irq_cnt; i++) {
  6177. struct tg3_napi *tnapi = &tp->napi[i];
  6178. if (tnapi->hw_status) {
  6179. tnapi->hw_status->status = 0;
  6180. tnapi->hw_status->status_tag = 0;
  6181. }
  6182. tnapi->last_tag = 0;
  6183. tnapi->last_irq_tag = 0;
  6184. }
  6185. smp_mb();
  6186. for (i = 0; i < tp->irq_cnt; i++)
  6187. synchronize_irq(tp->napi[i].irq_vec);
  6188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6189. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6190. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6191. }
  6192. /* do the reset */
  6193. val = GRC_MISC_CFG_CORECLK_RESET;
  6194. if (tg3_flag(tp, PCI_EXPRESS)) {
  6195. /* Force PCIe 1.0a mode */
  6196. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6197. !tg3_flag(tp, 57765_PLUS) &&
  6198. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6199. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6200. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6201. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6202. tw32(GRC_MISC_CFG, (1 << 29));
  6203. val |= (1 << 29);
  6204. }
  6205. }
  6206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6207. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6208. tw32(GRC_VCPU_EXT_CTRL,
  6209. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6210. }
  6211. /* Manage gphy power for all CPMU absent PCIe devices. */
  6212. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6213. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6214. tw32(GRC_MISC_CFG, val);
  6215. /* restore 5701 hardware bug workaround write method */
  6216. tp->write32 = write_op;
  6217. /* Unfortunately, we have to delay before the PCI read back.
  6218. * Some 575X chips even will not respond to a PCI cfg access
  6219. * when the reset command is given to the chip.
  6220. *
  6221. * How do these hardware designers expect things to work
  6222. * properly if the PCI write is posted for a long period
  6223. * of time? It is always necessary to have some method by
  6224. * which a register read back can occur to push the write
  6225. * out which does the reset.
  6226. *
  6227. * For most tg3 variants the trick below was working.
  6228. * Ho hum...
  6229. */
  6230. udelay(120);
  6231. /* Flush PCI posted writes. The normal MMIO registers
  6232. * are inaccessible at this time so this is the only
  6233. * way to make this reliably (actually, this is no longer
  6234. * the case, see above). I tried to use indirect
  6235. * register read/write but this upset some 5701 variants.
  6236. */
  6237. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6238. udelay(120);
  6239. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6240. u16 val16;
  6241. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6242. int i;
  6243. u32 cfg_val;
  6244. /* Wait for link training to complete. */
  6245. for (i = 0; i < 5000; i++)
  6246. udelay(100);
  6247. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6248. pci_write_config_dword(tp->pdev, 0xc4,
  6249. cfg_val | (1 << 15));
  6250. }
  6251. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6252. pci_read_config_word(tp->pdev,
  6253. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6254. &val16);
  6255. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6256. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6257. /*
  6258. * Older PCIe devices only support the 128 byte
  6259. * MPS setting. Enforce the restriction.
  6260. */
  6261. if (!tg3_flag(tp, CPMU_PRESENT))
  6262. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6263. pci_write_config_word(tp->pdev,
  6264. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6265. val16);
  6266. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6267. /* Clear error status */
  6268. pci_write_config_word(tp->pdev,
  6269. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6270. PCI_EXP_DEVSTA_CED |
  6271. PCI_EXP_DEVSTA_NFED |
  6272. PCI_EXP_DEVSTA_FED |
  6273. PCI_EXP_DEVSTA_URD);
  6274. }
  6275. tg3_restore_pci_state(tp);
  6276. tg3_flag_clear(tp, CHIP_RESETTING);
  6277. tg3_flag_clear(tp, ERROR_PROCESSED);
  6278. val = 0;
  6279. if (tg3_flag(tp, 5780_CLASS))
  6280. val = tr32(MEMARB_MODE);
  6281. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6282. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6283. tg3_stop_fw(tp);
  6284. tw32(0x5000, 0x400);
  6285. }
  6286. tw32(GRC_MODE, tp->grc_mode);
  6287. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6288. val = tr32(0xc4);
  6289. tw32(0xc4, val | (1 << 15));
  6290. }
  6291. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6293. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6294. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6295. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6296. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6297. }
  6298. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6299. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6300. val = tp->mac_mode;
  6301. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6302. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6303. val = tp->mac_mode;
  6304. } else
  6305. val = 0;
  6306. tw32_f(MAC_MODE, val);
  6307. udelay(40);
  6308. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6309. err = tg3_poll_fw(tp);
  6310. if (err)
  6311. return err;
  6312. tg3_mdio_start(tp);
  6313. if (tg3_flag(tp, PCI_EXPRESS) &&
  6314. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6315. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6316. !tg3_flag(tp, 57765_PLUS)) {
  6317. val = tr32(0x7c00);
  6318. tw32(0x7c00, val | (1 << 25));
  6319. }
  6320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6321. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6322. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6323. }
  6324. /* Reprobe ASF enable state. */
  6325. tg3_flag_clear(tp, ENABLE_ASF);
  6326. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6327. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6328. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6329. u32 nic_cfg;
  6330. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6331. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6332. tg3_flag_set(tp, ENABLE_ASF);
  6333. tp->last_event_jiffies = jiffies;
  6334. if (tg3_flag(tp, 5750_PLUS))
  6335. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6336. }
  6337. }
  6338. return 0;
  6339. }
  6340. /* tp->lock is held. */
  6341. static void tg3_stop_fw(struct tg3 *tp)
  6342. {
  6343. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6344. /* Wait for RX cpu to ACK the previous event. */
  6345. tg3_wait_for_event_ack(tp);
  6346. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6347. tg3_generate_fw_event(tp);
  6348. /* Wait for RX cpu to ACK this event. */
  6349. tg3_wait_for_event_ack(tp);
  6350. }
  6351. }
  6352. /* tp->lock is held. */
  6353. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6354. {
  6355. int err;
  6356. tg3_stop_fw(tp);
  6357. tg3_write_sig_pre_reset(tp, kind);
  6358. tg3_abort_hw(tp, silent);
  6359. err = tg3_chip_reset(tp);
  6360. __tg3_set_mac_addr(tp, 0);
  6361. tg3_write_sig_legacy(tp, kind);
  6362. tg3_write_sig_post_reset(tp, kind);
  6363. if (err)
  6364. return err;
  6365. return 0;
  6366. }
  6367. #define RX_CPU_SCRATCH_BASE 0x30000
  6368. #define RX_CPU_SCRATCH_SIZE 0x04000
  6369. #define TX_CPU_SCRATCH_BASE 0x34000
  6370. #define TX_CPU_SCRATCH_SIZE 0x04000
  6371. /* tp->lock is held. */
  6372. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6373. {
  6374. int i;
  6375. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6377. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6378. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6379. return 0;
  6380. }
  6381. if (offset == RX_CPU_BASE) {
  6382. for (i = 0; i < 10000; i++) {
  6383. tw32(offset + CPU_STATE, 0xffffffff);
  6384. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6385. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6386. break;
  6387. }
  6388. tw32(offset + CPU_STATE, 0xffffffff);
  6389. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6390. udelay(10);
  6391. } else {
  6392. for (i = 0; i < 10000; i++) {
  6393. tw32(offset + CPU_STATE, 0xffffffff);
  6394. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6395. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6396. break;
  6397. }
  6398. }
  6399. if (i >= 10000) {
  6400. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6401. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6402. return -ENODEV;
  6403. }
  6404. /* Clear firmware's nvram arbitration. */
  6405. if (tg3_flag(tp, NVRAM))
  6406. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6407. return 0;
  6408. }
  6409. struct fw_info {
  6410. unsigned int fw_base;
  6411. unsigned int fw_len;
  6412. const __be32 *fw_data;
  6413. };
  6414. /* tp->lock is held. */
  6415. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6416. int cpu_scratch_size, struct fw_info *info)
  6417. {
  6418. int err, lock_err, i;
  6419. void (*write_op)(struct tg3 *, u32, u32);
  6420. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6421. netdev_err(tp->dev,
  6422. "%s: Trying to load TX cpu firmware which is 5705\n",
  6423. __func__);
  6424. return -EINVAL;
  6425. }
  6426. if (tg3_flag(tp, 5705_PLUS))
  6427. write_op = tg3_write_mem;
  6428. else
  6429. write_op = tg3_write_indirect_reg32;
  6430. /* It is possible that bootcode is still loading at this point.
  6431. * Get the nvram lock first before halting the cpu.
  6432. */
  6433. lock_err = tg3_nvram_lock(tp);
  6434. err = tg3_halt_cpu(tp, cpu_base);
  6435. if (!lock_err)
  6436. tg3_nvram_unlock(tp);
  6437. if (err)
  6438. goto out;
  6439. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6440. write_op(tp, cpu_scratch_base + i, 0);
  6441. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6442. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6443. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6444. write_op(tp, (cpu_scratch_base +
  6445. (info->fw_base & 0xffff) +
  6446. (i * sizeof(u32))),
  6447. be32_to_cpu(info->fw_data[i]));
  6448. err = 0;
  6449. out:
  6450. return err;
  6451. }
  6452. /* tp->lock is held. */
  6453. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6454. {
  6455. struct fw_info info;
  6456. const __be32 *fw_data;
  6457. int err, i;
  6458. fw_data = (void *)tp->fw->data;
  6459. /* Firmware blob starts with version numbers, followed by
  6460. start address and length. We are setting complete length.
  6461. length = end_address_of_bss - start_address_of_text.
  6462. Remainder is the blob to be loaded contiguously
  6463. from start address. */
  6464. info.fw_base = be32_to_cpu(fw_data[1]);
  6465. info.fw_len = tp->fw->size - 12;
  6466. info.fw_data = &fw_data[3];
  6467. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6468. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6469. &info);
  6470. if (err)
  6471. return err;
  6472. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6473. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6474. &info);
  6475. if (err)
  6476. return err;
  6477. /* Now startup only the RX cpu. */
  6478. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6479. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6480. for (i = 0; i < 5; i++) {
  6481. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6482. break;
  6483. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6484. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6485. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6486. udelay(1000);
  6487. }
  6488. if (i >= 5) {
  6489. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6490. "should be %08x\n", __func__,
  6491. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6492. return -ENODEV;
  6493. }
  6494. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6495. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6496. return 0;
  6497. }
  6498. /* tp->lock is held. */
  6499. static int tg3_load_tso_firmware(struct tg3 *tp)
  6500. {
  6501. struct fw_info info;
  6502. const __be32 *fw_data;
  6503. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6504. int err, i;
  6505. if (tg3_flag(tp, HW_TSO_1) ||
  6506. tg3_flag(tp, HW_TSO_2) ||
  6507. tg3_flag(tp, HW_TSO_3))
  6508. return 0;
  6509. fw_data = (void *)tp->fw->data;
  6510. /* Firmware blob starts with version numbers, followed by
  6511. start address and length. We are setting complete length.
  6512. length = end_address_of_bss - start_address_of_text.
  6513. Remainder is the blob to be loaded contiguously
  6514. from start address. */
  6515. info.fw_base = be32_to_cpu(fw_data[1]);
  6516. cpu_scratch_size = tp->fw_len;
  6517. info.fw_len = tp->fw->size - 12;
  6518. info.fw_data = &fw_data[3];
  6519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6520. cpu_base = RX_CPU_BASE;
  6521. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6522. } else {
  6523. cpu_base = TX_CPU_BASE;
  6524. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6525. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6526. }
  6527. err = tg3_load_firmware_cpu(tp, cpu_base,
  6528. cpu_scratch_base, cpu_scratch_size,
  6529. &info);
  6530. if (err)
  6531. return err;
  6532. /* Now startup the cpu. */
  6533. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6534. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6535. for (i = 0; i < 5; i++) {
  6536. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6537. break;
  6538. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6539. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6540. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6541. udelay(1000);
  6542. }
  6543. if (i >= 5) {
  6544. netdev_err(tp->dev,
  6545. "%s fails to set CPU PC, is %08x should be %08x\n",
  6546. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6547. return -ENODEV;
  6548. }
  6549. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6550. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6551. return 0;
  6552. }
  6553. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6554. {
  6555. struct tg3 *tp = netdev_priv(dev);
  6556. struct sockaddr *addr = p;
  6557. int err = 0, skip_mac_1 = 0;
  6558. if (!is_valid_ether_addr(addr->sa_data))
  6559. return -EINVAL;
  6560. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6561. if (!netif_running(dev))
  6562. return 0;
  6563. if (tg3_flag(tp, ENABLE_ASF)) {
  6564. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6565. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6566. addr0_low = tr32(MAC_ADDR_0_LOW);
  6567. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6568. addr1_low = tr32(MAC_ADDR_1_LOW);
  6569. /* Skip MAC addr 1 if ASF is using it. */
  6570. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6571. !(addr1_high == 0 && addr1_low == 0))
  6572. skip_mac_1 = 1;
  6573. }
  6574. spin_lock_bh(&tp->lock);
  6575. __tg3_set_mac_addr(tp, skip_mac_1);
  6576. spin_unlock_bh(&tp->lock);
  6577. return err;
  6578. }
  6579. /* tp->lock is held. */
  6580. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6581. dma_addr_t mapping, u32 maxlen_flags,
  6582. u32 nic_addr)
  6583. {
  6584. tg3_write_mem(tp,
  6585. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6586. ((u64) mapping >> 32));
  6587. tg3_write_mem(tp,
  6588. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6589. ((u64) mapping & 0xffffffff));
  6590. tg3_write_mem(tp,
  6591. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6592. maxlen_flags);
  6593. if (!tg3_flag(tp, 5705_PLUS))
  6594. tg3_write_mem(tp,
  6595. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6596. nic_addr);
  6597. }
  6598. static void __tg3_set_rx_mode(struct net_device *);
  6599. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6600. {
  6601. int i;
  6602. if (!tg3_flag(tp, ENABLE_TSS)) {
  6603. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6604. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6605. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6606. } else {
  6607. tw32(HOSTCC_TXCOL_TICKS, 0);
  6608. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6609. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6610. }
  6611. if (!tg3_flag(tp, ENABLE_RSS)) {
  6612. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6613. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6614. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6615. } else {
  6616. tw32(HOSTCC_RXCOL_TICKS, 0);
  6617. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6618. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6619. }
  6620. if (!tg3_flag(tp, 5705_PLUS)) {
  6621. u32 val = ec->stats_block_coalesce_usecs;
  6622. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6623. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6624. if (!netif_carrier_ok(tp->dev))
  6625. val = 0;
  6626. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6627. }
  6628. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6629. u32 reg;
  6630. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6631. tw32(reg, ec->rx_coalesce_usecs);
  6632. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6633. tw32(reg, ec->rx_max_coalesced_frames);
  6634. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6635. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6636. if (tg3_flag(tp, ENABLE_TSS)) {
  6637. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6638. tw32(reg, ec->tx_coalesce_usecs);
  6639. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6640. tw32(reg, ec->tx_max_coalesced_frames);
  6641. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6642. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6643. }
  6644. }
  6645. for (; i < tp->irq_max - 1; i++) {
  6646. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6647. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6648. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6649. if (tg3_flag(tp, ENABLE_TSS)) {
  6650. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6651. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6652. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6653. }
  6654. }
  6655. }
  6656. /* tp->lock is held. */
  6657. static void tg3_rings_reset(struct tg3 *tp)
  6658. {
  6659. int i;
  6660. u32 stblk, txrcb, rxrcb, limit;
  6661. struct tg3_napi *tnapi = &tp->napi[0];
  6662. /* Disable all transmit rings but the first. */
  6663. if (!tg3_flag(tp, 5705_PLUS))
  6664. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6665. else if (tg3_flag(tp, 5717_PLUS))
  6666. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6667. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6668. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6669. else
  6670. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6671. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6672. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6673. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6674. BDINFO_FLAGS_DISABLED);
  6675. /* Disable all receive return rings but the first. */
  6676. if (tg3_flag(tp, 5717_PLUS))
  6677. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6678. else if (!tg3_flag(tp, 5705_PLUS))
  6679. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6680. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6682. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6683. else
  6684. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6685. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6686. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6687. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6688. BDINFO_FLAGS_DISABLED);
  6689. /* Disable interrupts */
  6690. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6691. tp->napi[0].chk_msi_cnt = 0;
  6692. tp->napi[0].last_rx_cons = 0;
  6693. tp->napi[0].last_tx_cons = 0;
  6694. /* Zero mailbox registers. */
  6695. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6696. for (i = 1; i < tp->irq_max; i++) {
  6697. tp->napi[i].tx_prod = 0;
  6698. tp->napi[i].tx_cons = 0;
  6699. if (tg3_flag(tp, ENABLE_TSS))
  6700. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6701. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6702. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6703. tp->napi[i].chk_msi_cnt = 0;
  6704. tp->napi[i].last_rx_cons = 0;
  6705. tp->napi[i].last_tx_cons = 0;
  6706. }
  6707. if (!tg3_flag(tp, ENABLE_TSS))
  6708. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6709. } else {
  6710. tp->napi[0].tx_prod = 0;
  6711. tp->napi[0].tx_cons = 0;
  6712. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6713. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6714. }
  6715. /* Make sure the NIC-based send BD rings are disabled. */
  6716. if (!tg3_flag(tp, 5705_PLUS)) {
  6717. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6718. for (i = 0; i < 16; i++)
  6719. tw32_tx_mbox(mbox + i * 8, 0);
  6720. }
  6721. txrcb = NIC_SRAM_SEND_RCB;
  6722. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6723. /* Clear status block in ram. */
  6724. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6725. /* Set status block DMA address */
  6726. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6727. ((u64) tnapi->status_mapping >> 32));
  6728. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6729. ((u64) tnapi->status_mapping & 0xffffffff));
  6730. if (tnapi->tx_ring) {
  6731. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6732. (TG3_TX_RING_SIZE <<
  6733. BDINFO_FLAGS_MAXLEN_SHIFT),
  6734. NIC_SRAM_TX_BUFFER_DESC);
  6735. txrcb += TG3_BDINFO_SIZE;
  6736. }
  6737. if (tnapi->rx_rcb) {
  6738. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6739. (tp->rx_ret_ring_mask + 1) <<
  6740. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6741. rxrcb += TG3_BDINFO_SIZE;
  6742. }
  6743. stblk = HOSTCC_STATBLCK_RING1;
  6744. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6745. u64 mapping = (u64)tnapi->status_mapping;
  6746. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6747. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6748. /* Clear status block in ram. */
  6749. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6750. if (tnapi->tx_ring) {
  6751. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6752. (TG3_TX_RING_SIZE <<
  6753. BDINFO_FLAGS_MAXLEN_SHIFT),
  6754. NIC_SRAM_TX_BUFFER_DESC);
  6755. txrcb += TG3_BDINFO_SIZE;
  6756. }
  6757. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6758. ((tp->rx_ret_ring_mask + 1) <<
  6759. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6760. stblk += 8;
  6761. rxrcb += TG3_BDINFO_SIZE;
  6762. }
  6763. }
  6764. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6765. {
  6766. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6767. if (!tg3_flag(tp, 5750_PLUS) ||
  6768. tg3_flag(tp, 5780_CLASS) ||
  6769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6771. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6772. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6774. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6775. else
  6776. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6777. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6778. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6779. val = min(nic_rep_thresh, host_rep_thresh);
  6780. tw32(RCVBDI_STD_THRESH, val);
  6781. if (tg3_flag(tp, 57765_PLUS))
  6782. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6783. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6784. return;
  6785. if (!tg3_flag(tp, 5705_PLUS))
  6786. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6787. else
  6788. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6789. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6790. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6791. tw32(RCVBDI_JUMBO_THRESH, val);
  6792. if (tg3_flag(tp, 57765_PLUS))
  6793. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6794. }
  6795. /* tp->lock is held. */
  6796. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6797. {
  6798. u32 val, rdmac_mode;
  6799. int i, err, limit;
  6800. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6801. tg3_disable_ints(tp);
  6802. tg3_stop_fw(tp);
  6803. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6804. if (tg3_flag(tp, INIT_COMPLETE))
  6805. tg3_abort_hw(tp, 1);
  6806. /* Enable MAC control of LPI */
  6807. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6808. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6809. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6810. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6811. tw32_f(TG3_CPMU_EEE_CTRL,
  6812. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6813. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6814. TG3_CPMU_EEEMD_LPI_IN_TX |
  6815. TG3_CPMU_EEEMD_LPI_IN_RX |
  6816. TG3_CPMU_EEEMD_EEE_ENABLE;
  6817. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6818. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6819. if (tg3_flag(tp, ENABLE_APE))
  6820. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6821. tw32_f(TG3_CPMU_EEE_MODE, val);
  6822. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6823. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6824. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6825. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6826. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6827. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6828. }
  6829. if (reset_phy)
  6830. tg3_phy_reset(tp);
  6831. err = tg3_chip_reset(tp);
  6832. if (err)
  6833. return err;
  6834. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6835. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6836. val = tr32(TG3_CPMU_CTRL);
  6837. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6838. tw32(TG3_CPMU_CTRL, val);
  6839. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6840. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6841. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6842. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6843. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6844. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6845. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6846. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6847. val = tr32(TG3_CPMU_HST_ACC);
  6848. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6849. val |= CPMU_HST_ACC_MACCLK_6_25;
  6850. tw32(TG3_CPMU_HST_ACC, val);
  6851. }
  6852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6853. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6854. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6855. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6856. tw32(PCIE_PWR_MGMT_THRESH, val);
  6857. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6858. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6859. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6860. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6861. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6862. }
  6863. if (tg3_flag(tp, L1PLLPD_EN)) {
  6864. u32 grc_mode = tr32(GRC_MODE);
  6865. /* Access the lower 1K of PL PCIE block registers. */
  6866. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6867. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6868. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6869. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6870. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6871. tw32(GRC_MODE, grc_mode);
  6872. }
  6873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6874. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6875. u32 grc_mode = tr32(GRC_MODE);
  6876. /* Access the lower 1K of PL PCIE block registers. */
  6877. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6878. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6879. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6880. TG3_PCIE_PL_LO_PHYCTL5);
  6881. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6882. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6883. tw32(GRC_MODE, grc_mode);
  6884. }
  6885. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6886. u32 grc_mode = tr32(GRC_MODE);
  6887. /* Access the lower 1K of DL PCIE block registers. */
  6888. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6889. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6890. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6891. TG3_PCIE_DL_LO_FTSMAX);
  6892. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6893. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6894. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6895. tw32(GRC_MODE, grc_mode);
  6896. }
  6897. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6898. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6899. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6900. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6901. }
  6902. /* This works around an issue with Athlon chipsets on
  6903. * B3 tigon3 silicon. This bit has no effect on any
  6904. * other revision. But do not set this on PCI Express
  6905. * chips and don't even touch the clocks if the CPMU is present.
  6906. */
  6907. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6908. if (!tg3_flag(tp, PCI_EXPRESS))
  6909. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6910. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6911. }
  6912. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6913. tg3_flag(tp, PCIX_MODE)) {
  6914. val = tr32(TG3PCI_PCISTATE);
  6915. val |= PCISTATE_RETRY_SAME_DMA;
  6916. tw32(TG3PCI_PCISTATE, val);
  6917. }
  6918. if (tg3_flag(tp, ENABLE_APE)) {
  6919. /* Allow reads and writes to the
  6920. * APE register and memory space.
  6921. */
  6922. val = tr32(TG3PCI_PCISTATE);
  6923. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6924. PCISTATE_ALLOW_APE_SHMEM_WR |
  6925. PCISTATE_ALLOW_APE_PSPACE_WR;
  6926. tw32(TG3PCI_PCISTATE, val);
  6927. }
  6928. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6929. /* Enable some hw fixes. */
  6930. val = tr32(TG3PCI_MSI_DATA);
  6931. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6932. tw32(TG3PCI_MSI_DATA, val);
  6933. }
  6934. /* Descriptor ring init may make accesses to the
  6935. * NIC SRAM area to setup the TX descriptors, so we
  6936. * can only do this after the hardware has been
  6937. * successfully reset.
  6938. */
  6939. err = tg3_init_rings(tp);
  6940. if (err)
  6941. return err;
  6942. if (tg3_flag(tp, 57765_PLUS)) {
  6943. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6944. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6945. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6946. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6947. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6948. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6949. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6950. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6951. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6952. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6953. /* This value is determined during the probe time DMA
  6954. * engine test, tg3_test_dma.
  6955. */
  6956. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6957. }
  6958. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6959. GRC_MODE_4X_NIC_SEND_RINGS |
  6960. GRC_MODE_NO_TX_PHDR_CSUM |
  6961. GRC_MODE_NO_RX_PHDR_CSUM);
  6962. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6963. /* Pseudo-header checksum is done by hardware logic and not
  6964. * the offload processers, so make the chip do the pseudo-
  6965. * header checksums on receive. For transmit it is more
  6966. * convenient to do the pseudo-header checksum in software
  6967. * as Linux does that on transmit for us in all cases.
  6968. */
  6969. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6970. tw32(GRC_MODE,
  6971. tp->grc_mode |
  6972. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6973. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6974. val = tr32(GRC_MISC_CFG);
  6975. val &= ~0xff;
  6976. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6977. tw32(GRC_MISC_CFG, val);
  6978. /* Initialize MBUF/DESC pool. */
  6979. if (tg3_flag(tp, 5750_PLUS)) {
  6980. /* Do nothing. */
  6981. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6982. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6983. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6984. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6985. else
  6986. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6987. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6988. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6989. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6990. int fw_len;
  6991. fw_len = tp->fw_len;
  6992. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6993. tw32(BUFMGR_MB_POOL_ADDR,
  6994. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6995. tw32(BUFMGR_MB_POOL_SIZE,
  6996. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6997. }
  6998. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6999. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7000. tp->bufmgr_config.mbuf_read_dma_low_water);
  7001. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7002. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7003. tw32(BUFMGR_MB_HIGH_WATER,
  7004. tp->bufmgr_config.mbuf_high_water);
  7005. } else {
  7006. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7007. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7008. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7009. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7010. tw32(BUFMGR_MB_HIGH_WATER,
  7011. tp->bufmgr_config.mbuf_high_water_jumbo);
  7012. }
  7013. tw32(BUFMGR_DMA_LOW_WATER,
  7014. tp->bufmgr_config.dma_low_water);
  7015. tw32(BUFMGR_DMA_HIGH_WATER,
  7016. tp->bufmgr_config.dma_high_water);
  7017. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7019. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7021. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7022. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7023. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7024. tw32(BUFMGR_MODE, val);
  7025. for (i = 0; i < 2000; i++) {
  7026. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7027. break;
  7028. udelay(10);
  7029. }
  7030. if (i >= 2000) {
  7031. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7032. return -ENODEV;
  7033. }
  7034. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7035. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7036. tg3_setup_rxbd_thresholds(tp);
  7037. /* Initialize TG3_BDINFO's at:
  7038. * RCVDBDI_STD_BD: standard eth size rx ring
  7039. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7040. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7041. *
  7042. * like so:
  7043. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7044. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7045. * ring attribute flags
  7046. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7047. *
  7048. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7049. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7050. *
  7051. * The size of each ring is fixed in the firmware, but the location is
  7052. * configurable.
  7053. */
  7054. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7055. ((u64) tpr->rx_std_mapping >> 32));
  7056. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7057. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7058. if (!tg3_flag(tp, 5717_PLUS))
  7059. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7060. NIC_SRAM_RX_BUFFER_DESC);
  7061. /* Disable the mini ring */
  7062. if (!tg3_flag(tp, 5705_PLUS))
  7063. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7064. BDINFO_FLAGS_DISABLED);
  7065. /* Program the jumbo buffer descriptor ring control
  7066. * blocks on those devices that have them.
  7067. */
  7068. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7069. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7070. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7071. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7072. ((u64) tpr->rx_jmb_mapping >> 32));
  7073. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7074. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7075. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7076. BDINFO_FLAGS_MAXLEN_SHIFT;
  7077. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7078. val | BDINFO_FLAGS_USE_EXT_RECV);
  7079. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7081. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7082. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7083. } else {
  7084. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7085. BDINFO_FLAGS_DISABLED);
  7086. }
  7087. if (tg3_flag(tp, 57765_PLUS)) {
  7088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7089. val = TG3_RX_STD_MAX_SIZE_5700;
  7090. else
  7091. val = TG3_RX_STD_MAX_SIZE_5717;
  7092. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7093. val |= (TG3_RX_STD_DMA_SZ << 2);
  7094. } else
  7095. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7096. } else
  7097. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7098. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7099. tpr->rx_std_prod_idx = tp->rx_pending;
  7100. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7101. tpr->rx_jmb_prod_idx =
  7102. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7103. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7104. tg3_rings_reset(tp);
  7105. /* Initialize MAC address and backoff seed. */
  7106. __tg3_set_mac_addr(tp, 0);
  7107. /* MTU + ethernet header + FCS + optional VLAN tag */
  7108. tw32(MAC_RX_MTU_SIZE,
  7109. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7110. /* The slot time is changed by tg3_setup_phy if we
  7111. * run at gigabit with half duplex.
  7112. */
  7113. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7114. (6 << TX_LENGTHS_IPG_SHIFT) |
  7115. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7117. val |= tr32(MAC_TX_LENGTHS) &
  7118. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7119. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7120. tw32(MAC_TX_LENGTHS, val);
  7121. /* Receive rules. */
  7122. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7123. tw32(RCVLPC_CONFIG, 0x0181);
  7124. /* Calculate RDMAC_MODE setting early, we need it to determine
  7125. * the RCVLPC_STATE_ENABLE mask.
  7126. */
  7127. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7128. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7129. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7130. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7131. RDMAC_MODE_LNGREAD_ENAB);
  7132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7133. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7137. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7138. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7139. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7141. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7142. if (tg3_flag(tp, TSO_CAPABLE) &&
  7143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7144. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7145. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7146. !tg3_flag(tp, IS_5788)) {
  7147. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7148. }
  7149. }
  7150. if (tg3_flag(tp, PCI_EXPRESS))
  7151. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7152. if (tg3_flag(tp, HW_TSO_1) ||
  7153. tg3_flag(tp, HW_TSO_2) ||
  7154. tg3_flag(tp, HW_TSO_3))
  7155. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7156. if (tg3_flag(tp, 57765_PLUS) ||
  7157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7159. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7161. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7166. tg3_flag(tp, 57765_PLUS)) {
  7167. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7170. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7171. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7172. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7173. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7174. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7175. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7176. }
  7177. tw32(TG3_RDMA_RSRVCTRL_REG,
  7178. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7179. }
  7180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7182. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7183. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7184. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7185. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7186. }
  7187. /* Receive/send statistics. */
  7188. if (tg3_flag(tp, 5750_PLUS)) {
  7189. val = tr32(RCVLPC_STATS_ENABLE);
  7190. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7191. tw32(RCVLPC_STATS_ENABLE, val);
  7192. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7193. tg3_flag(tp, TSO_CAPABLE)) {
  7194. val = tr32(RCVLPC_STATS_ENABLE);
  7195. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7196. tw32(RCVLPC_STATS_ENABLE, val);
  7197. } else {
  7198. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7199. }
  7200. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7201. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7202. tw32(SNDDATAI_STATSCTRL,
  7203. (SNDDATAI_SCTRL_ENABLE |
  7204. SNDDATAI_SCTRL_FASTUPD));
  7205. /* Setup host coalescing engine. */
  7206. tw32(HOSTCC_MODE, 0);
  7207. for (i = 0; i < 2000; i++) {
  7208. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7209. break;
  7210. udelay(10);
  7211. }
  7212. __tg3_set_coalesce(tp, &tp->coal);
  7213. if (!tg3_flag(tp, 5705_PLUS)) {
  7214. /* Status/statistics block address. See tg3_timer,
  7215. * the tg3_periodic_fetch_stats call there, and
  7216. * tg3_get_stats to see how this works for 5705/5750 chips.
  7217. */
  7218. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7219. ((u64) tp->stats_mapping >> 32));
  7220. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7221. ((u64) tp->stats_mapping & 0xffffffff));
  7222. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7223. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7224. /* Clear statistics and status block memory areas */
  7225. for (i = NIC_SRAM_STATS_BLK;
  7226. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7227. i += sizeof(u32)) {
  7228. tg3_write_mem(tp, i, 0);
  7229. udelay(40);
  7230. }
  7231. }
  7232. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7233. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7234. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7235. if (!tg3_flag(tp, 5705_PLUS))
  7236. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7237. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7238. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7239. /* reset to prevent losing 1st rx packet intermittently */
  7240. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7241. udelay(10);
  7242. }
  7243. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7244. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7245. MAC_MODE_FHDE_ENABLE;
  7246. if (tg3_flag(tp, ENABLE_APE))
  7247. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7248. if (!tg3_flag(tp, 5705_PLUS) &&
  7249. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7250. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7251. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7252. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7253. udelay(40);
  7254. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7255. * If TG3_FLAG_IS_NIC is zero, we should read the
  7256. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7257. * whether used as inputs or outputs, are set by boot code after
  7258. * reset.
  7259. */
  7260. if (!tg3_flag(tp, IS_NIC)) {
  7261. u32 gpio_mask;
  7262. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7263. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7264. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7266. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7267. GRC_LCLCTRL_GPIO_OUTPUT3;
  7268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7269. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7270. tp->grc_local_ctrl &= ~gpio_mask;
  7271. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7272. /* GPIO1 must be driven high for eeprom write protect */
  7273. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7274. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7275. GRC_LCLCTRL_GPIO_OUTPUT1);
  7276. }
  7277. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7278. udelay(100);
  7279. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7280. val = tr32(MSGINT_MODE);
  7281. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7282. tw32(MSGINT_MODE, val);
  7283. }
  7284. if (!tg3_flag(tp, 5705_PLUS)) {
  7285. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7286. udelay(40);
  7287. }
  7288. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7289. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7290. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7291. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7292. WDMAC_MODE_LNGREAD_ENAB);
  7293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7294. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7295. if (tg3_flag(tp, TSO_CAPABLE) &&
  7296. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7297. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7298. /* nothing */
  7299. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7300. !tg3_flag(tp, IS_5788)) {
  7301. val |= WDMAC_MODE_RX_ACCEL;
  7302. }
  7303. }
  7304. /* Enable host coalescing bug fix */
  7305. if (tg3_flag(tp, 5755_PLUS))
  7306. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7308. val |= WDMAC_MODE_BURST_ALL_DATA;
  7309. tw32_f(WDMAC_MODE, val);
  7310. udelay(40);
  7311. if (tg3_flag(tp, PCIX_MODE)) {
  7312. u16 pcix_cmd;
  7313. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7314. &pcix_cmd);
  7315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7316. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7317. pcix_cmd |= PCI_X_CMD_READ_2K;
  7318. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7319. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7320. pcix_cmd |= PCI_X_CMD_READ_2K;
  7321. }
  7322. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7323. pcix_cmd);
  7324. }
  7325. tw32_f(RDMAC_MODE, rdmac_mode);
  7326. udelay(40);
  7327. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7328. if (!tg3_flag(tp, 5705_PLUS))
  7329. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7331. tw32(SNDDATAC_MODE,
  7332. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7333. else
  7334. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7335. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7336. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7337. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7338. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7339. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7340. tw32(RCVDBDI_MODE, val);
  7341. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7342. if (tg3_flag(tp, HW_TSO_1) ||
  7343. tg3_flag(tp, HW_TSO_2) ||
  7344. tg3_flag(tp, HW_TSO_3))
  7345. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7346. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7347. if (tg3_flag(tp, ENABLE_TSS))
  7348. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7349. tw32(SNDBDI_MODE, val);
  7350. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7351. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7352. err = tg3_load_5701_a0_firmware_fix(tp);
  7353. if (err)
  7354. return err;
  7355. }
  7356. if (tg3_flag(tp, TSO_CAPABLE)) {
  7357. err = tg3_load_tso_firmware(tp);
  7358. if (err)
  7359. return err;
  7360. }
  7361. tp->tx_mode = TX_MODE_ENABLE;
  7362. if (tg3_flag(tp, 5755_PLUS) ||
  7363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7364. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7366. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7367. tp->tx_mode &= ~val;
  7368. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7369. }
  7370. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7371. udelay(100);
  7372. if (tg3_flag(tp, ENABLE_RSS)) {
  7373. int i = 0;
  7374. u32 reg = MAC_RSS_INDIR_TBL_0;
  7375. if (tp->irq_cnt == 2) {
  7376. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7377. tw32(reg, 0x0);
  7378. reg += 4;
  7379. }
  7380. } else {
  7381. u32 val;
  7382. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7383. val = i % (tp->irq_cnt - 1);
  7384. i++;
  7385. for (; i % 8; i++) {
  7386. val <<= 4;
  7387. val |= (i % (tp->irq_cnt - 1));
  7388. }
  7389. tw32(reg, val);
  7390. reg += 4;
  7391. }
  7392. }
  7393. /* Setup the "secret" hash key. */
  7394. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7395. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7396. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7397. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7398. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7399. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7400. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7401. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7402. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7403. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7404. }
  7405. tp->rx_mode = RX_MODE_ENABLE;
  7406. if (tg3_flag(tp, 5755_PLUS))
  7407. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7408. if (tg3_flag(tp, ENABLE_RSS))
  7409. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7410. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7411. RX_MODE_RSS_IPV6_HASH_EN |
  7412. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7413. RX_MODE_RSS_IPV4_HASH_EN |
  7414. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7415. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7416. udelay(10);
  7417. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7418. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7419. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7420. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7421. udelay(10);
  7422. }
  7423. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7424. udelay(10);
  7425. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7426. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7427. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7428. /* Set drive transmission level to 1.2V */
  7429. /* only if the signal pre-emphasis bit is not set */
  7430. val = tr32(MAC_SERDES_CFG);
  7431. val &= 0xfffff000;
  7432. val |= 0x880;
  7433. tw32(MAC_SERDES_CFG, val);
  7434. }
  7435. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7436. tw32(MAC_SERDES_CFG, 0x616000);
  7437. }
  7438. /* Prevent chip from dropping frames when flow control
  7439. * is enabled.
  7440. */
  7441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7442. val = 1;
  7443. else
  7444. val = 2;
  7445. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7447. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7448. /* Use hardware link auto-negotiation */
  7449. tg3_flag_set(tp, HW_AUTONEG);
  7450. }
  7451. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7453. u32 tmp;
  7454. tmp = tr32(SERDES_RX_CTRL);
  7455. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7456. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7457. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7458. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7459. }
  7460. if (!tg3_flag(tp, USE_PHYLIB)) {
  7461. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7462. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7463. tp->link_config.speed = tp->link_config.orig_speed;
  7464. tp->link_config.duplex = tp->link_config.orig_duplex;
  7465. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7466. }
  7467. err = tg3_setup_phy(tp, 0);
  7468. if (err)
  7469. return err;
  7470. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7471. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7472. u32 tmp;
  7473. /* Clear CRC stats. */
  7474. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7475. tg3_writephy(tp, MII_TG3_TEST1,
  7476. tmp | MII_TG3_TEST1_CRC_EN);
  7477. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7478. }
  7479. }
  7480. }
  7481. __tg3_set_rx_mode(tp->dev);
  7482. /* Initialize receive rules. */
  7483. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7484. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7485. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7486. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7487. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7488. limit = 8;
  7489. else
  7490. limit = 16;
  7491. if (tg3_flag(tp, ENABLE_ASF))
  7492. limit -= 4;
  7493. switch (limit) {
  7494. case 16:
  7495. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7496. case 15:
  7497. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7498. case 14:
  7499. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7500. case 13:
  7501. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7502. case 12:
  7503. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7504. case 11:
  7505. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7506. case 10:
  7507. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7508. case 9:
  7509. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7510. case 8:
  7511. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7512. case 7:
  7513. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7514. case 6:
  7515. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7516. case 5:
  7517. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7518. case 4:
  7519. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7520. case 3:
  7521. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7522. case 2:
  7523. case 1:
  7524. default:
  7525. break;
  7526. }
  7527. if (tg3_flag(tp, ENABLE_APE))
  7528. /* Write our heartbeat update interval to APE. */
  7529. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7530. APE_HOST_HEARTBEAT_INT_DISABLE);
  7531. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7532. return 0;
  7533. }
  7534. /* Called at device open time to get the chip ready for
  7535. * packet processing. Invoked with tp->lock held.
  7536. */
  7537. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7538. {
  7539. tg3_switch_clocks(tp);
  7540. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7541. return tg3_reset_hw(tp, reset_phy);
  7542. }
  7543. #define TG3_STAT_ADD32(PSTAT, REG) \
  7544. do { u32 __val = tr32(REG); \
  7545. (PSTAT)->low += __val; \
  7546. if ((PSTAT)->low < __val) \
  7547. (PSTAT)->high += 1; \
  7548. } while (0)
  7549. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7550. {
  7551. struct tg3_hw_stats *sp = tp->hw_stats;
  7552. if (!netif_carrier_ok(tp->dev))
  7553. return;
  7554. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7555. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7556. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7557. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7558. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7559. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7560. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7561. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7562. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7563. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7564. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7565. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7566. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7567. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7568. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7569. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7570. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7571. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7572. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7573. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7574. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7575. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7576. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7577. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7578. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7579. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7580. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7581. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7582. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7583. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7584. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7585. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7586. } else {
  7587. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7588. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7589. if (val) {
  7590. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7591. sp->rx_discards.low += val;
  7592. if (sp->rx_discards.low < val)
  7593. sp->rx_discards.high += 1;
  7594. }
  7595. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7596. }
  7597. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7598. }
  7599. static void tg3_chk_missed_msi(struct tg3 *tp)
  7600. {
  7601. u32 i;
  7602. for (i = 0; i < tp->irq_cnt; i++) {
  7603. struct tg3_napi *tnapi = &tp->napi[i];
  7604. if (tg3_has_work(tnapi)) {
  7605. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7606. tnapi->last_tx_cons == tnapi->tx_cons) {
  7607. if (tnapi->chk_msi_cnt < 1) {
  7608. tnapi->chk_msi_cnt++;
  7609. return;
  7610. }
  7611. tg3_msi(0, tnapi);
  7612. }
  7613. }
  7614. tnapi->chk_msi_cnt = 0;
  7615. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7616. tnapi->last_tx_cons = tnapi->tx_cons;
  7617. }
  7618. }
  7619. static void tg3_timer(unsigned long __opaque)
  7620. {
  7621. struct tg3 *tp = (struct tg3 *) __opaque;
  7622. if (tp->irq_sync)
  7623. goto restart_timer;
  7624. spin_lock(&tp->lock);
  7625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7627. tg3_chk_missed_msi(tp);
  7628. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7629. /* All of this garbage is because when using non-tagged
  7630. * IRQ status the mailbox/status_block protocol the chip
  7631. * uses with the cpu is race prone.
  7632. */
  7633. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7634. tw32(GRC_LOCAL_CTRL,
  7635. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7636. } else {
  7637. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7638. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7639. }
  7640. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7641. tg3_flag_set(tp, RESTART_TIMER);
  7642. spin_unlock(&tp->lock);
  7643. schedule_work(&tp->reset_task);
  7644. return;
  7645. }
  7646. }
  7647. /* This part only runs once per second. */
  7648. if (!--tp->timer_counter) {
  7649. if (tg3_flag(tp, 5705_PLUS))
  7650. tg3_periodic_fetch_stats(tp);
  7651. if (tp->setlpicnt && !--tp->setlpicnt)
  7652. tg3_phy_eee_enable(tp);
  7653. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7654. u32 mac_stat;
  7655. int phy_event;
  7656. mac_stat = tr32(MAC_STATUS);
  7657. phy_event = 0;
  7658. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7659. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7660. phy_event = 1;
  7661. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7662. phy_event = 1;
  7663. if (phy_event)
  7664. tg3_setup_phy(tp, 0);
  7665. } else if (tg3_flag(tp, POLL_SERDES)) {
  7666. u32 mac_stat = tr32(MAC_STATUS);
  7667. int need_setup = 0;
  7668. if (netif_carrier_ok(tp->dev) &&
  7669. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7670. need_setup = 1;
  7671. }
  7672. if (!netif_carrier_ok(tp->dev) &&
  7673. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7674. MAC_STATUS_SIGNAL_DET))) {
  7675. need_setup = 1;
  7676. }
  7677. if (need_setup) {
  7678. if (!tp->serdes_counter) {
  7679. tw32_f(MAC_MODE,
  7680. (tp->mac_mode &
  7681. ~MAC_MODE_PORT_MODE_MASK));
  7682. udelay(40);
  7683. tw32_f(MAC_MODE, tp->mac_mode);
  7684. udelay(40);
  7685. }
  7686. tg3_setup_phy(tp, 0);
  7687. }
  7688. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7689. tg3_flag(tp, 5780_CLASS)) {
  7690. tg3_serdes_parallel_detect(tp);
  7691. }
  7692. tp->timer_counter = tp->timer_multiplier;
  7693. }
  7694. /* Heartbeat is only sent once every 2 seconds.
  7695. *
  7696. * The heartbeat is to tell the ASF firmware that the host
  7697. * driver is still alive. In the event that the OS crashes,
  7698. * ASF needs to reset the hardware to free up the FIFO space
  7699. * that may be filled with rx packets destined for the host.
  7700. * If the FIFO is full, ASF will no longer function properly.
  7701. *
  7702. * Unintended resets have been reported on real time kernels
  7703. * where the timer doesn't run on time. Netpoll will also have
  7704. * same problem.
  7705. *
  7706. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7707. * to check the ring condition when the heartbeat is expiring
  7708. * before doing the reset. This will prevent most unintended
  7709. * resets.
  7710. */
  7711. if (!--tp->asf_counter) {
  7712. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7713. tg3_wait_for_event_ack(tp);
  7714. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7715. FWCMD_NICDRV_ALIVE3);
  7716. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7717. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7718. TG3_FW_UPDATE_TIMEOUT_SEC);
  7719. tg3_generate_fw_event(tp);
  7720. }
  7721. tp->asf_counter = tp->asf_multiplier;
  7722. }
  7723. spin_unlock(&tp->lock);
  7724. restart_timer:
  7725. tp->timer.expires = jiffies + tp->timer_offset;
  7726. add_timer(&tp->timer);
  7727. }
  7728. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7729. {
  7730. irq_handler_t fn;
  7731. unsigned long flags;
  7732. char *name;
  7733. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7734. if (tp->irq_cnt == 1)
  7735. name = tp->dev->name;
  7736. else {
  7737. name = &tnapi->irq_lbl[0];
  7738. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7739. name[IFNAMSIZ-1] = 0;
  7740. }
  7741. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7742. fn = tg3_msi;
  7743. if (tg3_flag(tp, 1SHOT_MSI))
  7744. fn = tg3_msi_1shot;
  7745. flags = 0;
  7746. } else {
  7747. fn = tg3_interrupt;
  7748. if (tg3_flag(tp, TAGGED_STATUS))
  7749. fn = tg3_interrupt_tagged;
  7750. flags = IRQF_SHARED;
  7751. }
  7752. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7753. }
  7754. static int tg3_test_interrupt(struct tg3 *tp)
  7755. {
  7756. struct tg3_napi *tnapi = &tp->napi[0];
  7757. struct net_device *dev = tp->dev;
  7758. int err, i, intr_ok = 0;
  7759. u32 val;
  7760. if (!netif_running(dev))
  7761. return -ENODEV;
  7762. tg3_disable_ints(tp);
  7763. free_irq(tnapi->irq_vec, tnapi);
  7764. /*
  7765. * Turn off MSI one shot mode. Otherwise this test has no
  7766. * observable way to know whether the interrupt was delivered.
  7767. */
  7768. if (tg3_flag(tp, 57765_PLUS)) {
  7769. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7770. tw32(MSGINT_MODE, val);
  7771. }
  7772. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7773. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7774. if (err)
  7775. return err;
  7776. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7777. tg3_enable_ints(tp);
  7778. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7779. tnapi->coal_now);
  7780. for (i = 0; i < 5; i++) {
  7781. u32 int_mbox, misc_host_ctrl;
  7782. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7783. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7784. if ((int_mbox != 0) ||
  7785. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7786. intr_ok = 1;
  7787. break;
  7788. }
  7789. if (tg3_flag(tp, 57765_PLUS) &&
  7790. tnapi->hw_status->status_tag != tnapi->last_tag)
  7791. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7792. msleep(10);
  7793. }
  7794. tg3_disable_ints(tp);
  7795. free_irq(tnapi->irq_vec, tnapi);
  7796. err = tg3_request_irq(tp, 0);
  7797. if (err)
  7798. return err;
  7799. if (intr_ok) {
  7800. /* Reenable MSI one shot mode. */
  7801. if (tg3_flag(tp, 57765_PLUS)) {
  7802. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7803. tw32(MSGINT_MODE, val);
  7804. }
  7805. return 0;
  7806. }
  7807. return -EIO;
  7808. }
  7809. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7810. * successfully restored
  7811. */
  7812. static int tg3_test_msi(struct tg3 *tp)
  7813. {
  7814. int err;
  7815. u16 pci_cmd;
  7816. if (!tg3_flag(tp, USING_MSI))
  7817. return 0;
  7818. /* Turn off SERR reporting in case MSI terminates with Master
  7819. * Abort.
  7820. */
  7821. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7822. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7823. pci_cmd & ~PCI_COMMAND_SERR);
  7824. err = tg3_test_interrupt(tp);
  7825. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7826. if (!err)
  7827. return 0;
  7828. /* other failures */
  7829. if (err != -EIO)
  7830. return err;
  7831. /* MSI test failed, go back to INTx mode */
  7832. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7833. "to INTx mode. Please report this failure to the PCI "
  7834. "maintainer and include system chipset information\n");
  7835. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7836. pci_disable_msi(tp->pdev);
  7837. tg3_flag_clear(tp, USING_MSI);
  7838. tp->napi[0].irq_vec = tp->pdev->irq;
  7839. err = tg3_request_irq(tp, 0);
  7840. if (err)
  7841. return err;
  7842. /* Need to reset the chip because the MSI cycle may have terminated
  7843. * with Master Abort.
  7844. */
  7845. tg3_full_lock(tp, 1);
  7846. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7847. err = tg3_init_hw(tp, 1);
  7848. tg3_full_unlock(tp);
  7849. if (err)
  7850. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7851. return err;
  7852. }
  7853. static int tg3_request_firmware(struct tg3 *tp)
  7854. {
  7855. const __be32 *fw_data;
  7856. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7857. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7858. tp->fw_needed);
  7859. return -ENOENT;
  7860. }
  7861. fw_data = (void *)tp->fw->data;
  7862. /* Firmware blob starts with version numbers, followed by
  7863. * start address and _full_ length including BSS sections
  7864. * (which must be longer than the actual data, of course
  7865. */
  7866. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7867. if (tp->fw_len < (tp->fw->size - 12)) {
  7868. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7869. tp->fw_len, tp->fw_needed);
  7870. release_firmware(tp->fw);
  7871. tp->fw = NULL;
  7872. return -EINVAL;
  7873. }
  7874. /* We no longer need firmware; we have it. */
  7875. tp->fw_needed = NULL;
  7876. return 0;
  7877. }
  7878. static bool tg3_enable_msix(struct tg3 *tp)
  7879. {
  7880. int i, rc, cpus = num_online_cpus();
  7881. struct msix_entry msix_ent[tp->irq_max];
  7882. if (cpus == 1)
  7883. /* Just fallback to the simpler MSI mode. */
  7884. return false;
  7885. /*
  7886. * We want as many rx rings enabled as there are cpus.
  7887. * The first MSIX vector only deals with link interrupts, etc,
  7888. * so we add one to the number of vectors we are requesting.
  7889. */
  7890. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7891. for (i = 0; i < tp->irq_max; i++) {
  7892. msix_ent[i].entry = i;
  7893. msix_ent[i].vector = 0;
  7894. }
  7895. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7896. if (rc < 0) {
  7897. return false;
  7898. } else if (rc != 0) {
  7899. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7900. return false;
  7901. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7902. tp->irq_cnt, rc);
  7903. tp->irq_cnt = rc;
  7904. }
  7905. for (i = 0; i < tp->irq_max; i++)
  7906. tp->napi[i].irq_vec = msix_ent[i].vector;
  7907. netif_set_real_num_tx_queues(tp->dev, 1);
  7908. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7909. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7910. pci_disable_msix(tp->pdev);
  7911. return false;
  7912. }
  7913. if (tp->irq_cnt > 1) {
  7914. tg3_flag_set(tp, ENABLE_RSS);
  7915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7917. tg3_flag_set(tp, ENABLE_TSS);
  7918. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7919. }
  7920. }
  7921. return true;
  7922. }
  7923. static void tg3_ints_init(struct tg3 *tp)
  7924. {
  7925. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7926. !tg3_flag(tp, TAGGED_STATUS)) {
  7927. /* All MSI supporting chips should support tagged
  7928. * status. Assert that this is the case.
  7929. */
  7930. netdev_warn(tp->dev,
  7931. "MSI without TAGGED_STATUS? Not using MSI\n");
  7932. goto defcfg;
  7933. }
  7934. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7935. tg3_flag_set(tp, USING_MSIX);
  7936. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7937. tg3_flag_set(tp, USING_MSI);
  7938. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7939. u32 msi_mode = tr32(MSGINT_MODE);
  7940. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7941. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7942. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7943. }
  7944. defcfg:
  7945. if (!tg3_flag(tp, USING_MSIX)) {
  7946. tp->irq_cnt = 1;
  7947. tp->napi[0].irq_vec = tp->pdev->irq;
  7948. netif_set_real_num_tx_queues(tp->dev, 1);
  7949. netif_set_real_num_rx_queues(tp->dev, 1);
  7950. }
  7951. }
  7952. static void tg3_ints_fini(struct tg3 *tp)
  7953. {
  7954. if (tg3_flag(tp, USING_MSIX))
  7955. pci_disable_msix(tp->pdev);
  7956. else if (tg3_flag(tp, USING_MSI))
  7957. pci_disable_msi(tp->pdev);
  7958. tg3_flag_clear(tp, USING_MSI);
  7959. tg3_flag_clear(tp, USING_MSIX);
  7960. tg3_flag_clear(tp, ENABLE_RSS);
  7961. tg3_flag_clear(tp, ENABLE_TSS);
  7962. }
  7963. static int tg3_open(struct net_device *dev)
  7964. {
  7965. struct tg3 *tp = netdev_priv(dev);
  7966. int i, err;
  7967. if (tp->fw_needed) {
  7968. err = tg3_request_firmware(tp);
  7969. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7970. if (err)
  7971. return err;
  7972. } else if (err) {
  7973. netdev_warn(tp->dev, "TSO capability disabled\n");
  7974. tg3_flag_clear(tp, TSO_CAPABLE);
  7975. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7976. netdev_notice(tp->dev, "TSO capability restored\n");
  7977. tg3_flag_set(tp, TSO_CAPABLE);
  7978. }
  7979. }
  7980. netif_carrier_off(tp->dev);
  7981. err = tg3_power_up(tp);
  7982. if (err)
  7983. return err;
  7984. tg3_full_lock(tp, 0);
  7985. tg3_disable_ints(tp);
  7986. tg3_flag_clear(tp, INIT_COMPLETE);
  7987. tg3_full_unlock(tp);
  7988. /*
  7989. * Setup interrupts first so we know how
  7990. * many NAPI resources to allocate
  7991. */
  7992. tg3_ints_init(tp);
  7993. /* The placement of this call is tied
  7994. * to the setup and use of Host TX descriptors.
  7995. */
  7996. err = tg3_alloc_consistent(tp);
  7997. if (err)
  7998. goto err_out1;
  7999. tg3_napi_init(tp);
  8000. tg3_napi_enable(tp);
  8001. for (i = 0; i < tp->irq_cnt; i++) {
  8002. struct tg3_napi *tnapi = &tp->napi[i];
  8003. err = tg3_request_irq(tp, i);
  8004. if (err) {
  8005. for (i--; i >= 0; i--)
  8006. free_irq(tnapi->irq_vec, tnapi);
  8007. break;
  8008. }
  8009. }
  8010. if (err)
  8011. goto err_out2;
  8012. tg3_full_lock(tp, 0);
  8013. err = tg3_init_hw(tp, 1);
  8014. if (err) {
  8015. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8016. tg3_free_rings(tp);
  8017. } else {
  8018. if (tg3_flag(tp, TAGGED_STATUS) &&
  8019. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8020. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  8021. tp->timer_offset = HZ;
  8022. else
  8023. tp->timer_offset = HZ / 10;
  8024. BUG_ON(tp->timer_offset > HZ);
  8025. tp->timer_counter = tp->timer_multiplier =
  8026. (HZ / tp->timer_offset);
  8027. tp->asf_counter = tp->asf_multiplier =
  8028. ((HZ / tp->timer_offset) * 2);
  8029. init_timer(&tp->timer);
  8030. tp->timer.expires = jiffies + tp->timer_offset;
  8031. tp->timer.data = (unsigned long) tp;
  8032. tp->timer.function = tg3_timer;
  8033. }
  8034. tg3_full_unlock(tp);
  8035. if (err)
  8036. goto err_out3;
  8037. if (tg3_flag(tp, USING_MSI)) {
  8038. err = tg3_test_msi(tp);
  8039. if (err) {
  8040. tg3_full_lock(tp, 0);
  8041. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8042. tg3_free_rings(tp);
  8043. tg3_full_unlock(tp);
  8044. goto err_out2;
  8045. }
  8046. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8047. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8048. tw32(PCIE_TRANSACTION_CFG,
  8049. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8050. }
  8051. }
  8052. tg3_phy_start(tp);
  8053. tg3_full_lock(tp, 0);
  8054. add_timer(&tp->timer);
  8055. tg3_flag_set(tp, INIT_COMPLETE);
  8056. tg3_enable_ints(tp);
  8057. tg3_full_unlock(tp);
  8058. netif_tx_start_all_queues(dev);
  8059. /*
  8060. * Reset loopback feature if it was turned on while the device was down
  8061. * make sure that it's installed properly now.
  8062. */
  8063. if (dev->features & NETIF_F_LOOPBACK)
  8064. tg3_set_loopback(dev, dev->features);
  8065. return 0;
  8066. err_out3:
  8067. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8068. struct tg3_napi *tnapi = &tp->napi[i];
  8069. free_irq(tnapi->irq_vec, tnapi);
  8070. }
  8071. err_out2:
  8072. tg3_napi_disable(tp);
  8073. tg3_napi_fini(tp);
  8074. tg3_free_consistent(tp);
  8075. err_out1:
  8076. tg3_ints_fini(tp);
  8077. tg3_frob_aux_power(tp, false);
  8078. pci_set_power_state(tp->pdev, PCI_D3hot);
  8079. return err;
  8080. }
  8081. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  8082. struct rtnl_link_stats64 *);
  8083. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  8084. static int tg3_close(struct net_device *dev)
  8085. {
  8086. int i;
  8087. struct tg3 *tp = netdev_priv(dev);
  8088. tg3_napi_disable(tp);
  8089. cancel_work_sync(&tp->reset_task);
  8090. netif_tx_stop_all_queues(dev);
  8091. del_timer_sync(&tp->timer);
  8092. tg3_phy_stop(tp);
  8093. tg3_full_lock(tp, 1);
  8094. tg3_disable_ints(tp);
  8095. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8096. tg3_free_rings(tp);
  8097. tg3_flag_clear(tp, INIT_COMPLETE);
  8098. tg3_full_unlock(tp);
  8099. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8100. struct tg3_napi *tnapi = &tp->napi[i];
  8101. free_irq(tnapi->irq_vec, tnapi);
  8102. }
  8103. tg3_ints_fini(tp);
  8104. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  8105. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  8106. sizeof(tp->estats_prev));
  8107. tg3_napi_fini(tp);
  8108. tg3_free_consistent(tp);
  8109. tg3_power_down(tp);
  8110. netif_carrier_off(tp->dev);
  8111. return 0;
  8112. }
  8113. static inline u64 get_stat64(tg3_stat64_t *val)
  8114. {
  8115. return ((u64)val->high << 32) | ((u64)val->low);
  8116. }
  8117. static u64 calc_crc_errors(struct tg3 *tp)
  8118. {
  8119. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8120. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8121. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8123. u32 val;
  8124. spin_lock_bh(&tp->lock);
  8125. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8126. tg3_writephy(tp, MII_TG3_TEST1,
  8127. val | MII_TG3_TEST1_CRC_EN);
  8128. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8129. } else
  8130. val = 0;
  8131. spin_unlock_bh(&tp->lock);
  8132. tp->phy_crc_errors += val;
  8133. return tp->phy_crc_errors;
  8134. }
  8135. return get_stat64(&hw_stats->rx_fcs_errors);
  8136. }
  8137. #define ESTAT_ADD(member) \
  8138. estats->member = old_estats->member + \
  8139. get_stat64(&hw_stats->member)
  8140. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8141. {
  8142. struct tg3_ethtool_stats *estats = &tp->estats;
  8143. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8144. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8145. if (!hw_stats)
  8146. return old_estats;
  8147. ESTAT_ADD(rx_octets);
  8148. ESTAT_ADD(rx_fragments);
  8149. ESTAT_ADD(rx_ucast_packets);
  8150. ESTAT_ADD(rx_mcast_packets);
  8151. ESTAT_ADD(rx_bcast_packets);
  8152. ESTAT_ADD(rx_fcs_errors);
  8153. ESTAT_ADD(rx_align_errors);
  8154. ESTAT_ADD(rx_xon_pause_rcvd);
  8155. ESTAT_ADD(rx_xoff_pause_rcvd);
  8156. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8157. ESTAT_ADD(rx_xoff_entered);
  8158. ESTAT_ADD(rx_frame_too_long_errors);
  8159. ESTAT_ADD(rx_jabbers);
  8160. ESTAT_ADD(rx_undersize_packets);
  8161. ESTAT_ADD(rx_in_length_errors);
  8162. ESTAT_ADD(rx_out_length_errors);
  8163. ESTAT_ADD(rx_64_or_less_octet_packets);
  8164. ESTAT_ADD(rx_65_to_127_octet_packets);
  8165. ESTAT_ADD(rx_128_to_255_octet_packets);
  8166. ESTAT_ADD(rx_256_to_511_octet_packets);
  8167. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8168. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8169. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8170. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8171. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8172. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8173. ESTAT_ADD(tx_octets);
  8174. ESTAT_ADD(tx_collisions);
  8175. ESTAT_ADD(tx_xon_sent);
  8176. ESTAT_ADD(tx_xoff_sent);
  8177. ESTAT_ADD(tx_flow_control);
  8178. ESTAT_ADD(tx_mac_errors);
  8179. ESTAT_ADD(tx_single_collisions);
  8180. ESTAT_ADD(tx_mult_collisions);
  8181. ESTAT_ADD(tx_deferred);
  8182. ESTAT_ADD(tx_excessive_collisions);
  8183. ESTAT_ADD(tx_late_collisions);
  8184. ESTAT_ADD(tx_collide_2times);
  8185. ESTAT_ADD(tx_collide_3times);
  8186. ESTAT_ADD(tx_collide_4times);
  8187. ESTAT_ADD(tx_collide_5times);
  8188. ESTAT_ADD(tx_collide_6times);
  8189. ESTAT_ADD(tx_collide_7times);
  8190. ESTAT_ADD(tx_collide_8times);
  8191. ESTAT_ADD(tx_collide_9times);
  8192. ESTAT_ADD(tx_collide_10times);
  8193. ESTAT_ADD(tx_collide_11times);
  8194. ESTAT_ADD(tx_collide_12times);
  8195. ESTAT_ADD(tx_collide_13times);
  8196. ESTAT_ADD(tx_collide_14times);
  8197. ESTAT_ADD(tx_collide_15times);
  8198. ESTAT_ADD(tx_ucast_packets);
  8199. ESTAT_ADD(tx_mcast_packets);
  8200. ESTAT_ADD(tx_bcast_packets);
  8201. ESTAT_ADD(tx_carrier_sense_errors);
  8202. ESTAT_ADD(tx_discards);
  8203. ESTAT_ADD(tx_errors);
  8204. ESTAT_ADD(dma_writeq_full);
  8205. ESTAT_ADD(dma_write_prioq_full);
  8206. ESTAT_ADD(rxbds_empty);
  8207. ESTAT_ADD(rx_discards);
  8208. ESTAT_ADD(rx_errors);
  8209. ESTAT_ADD(rx_threshold_hit);
  8210. ESTAT_ADD(dma_readq_full);
  8211. ESTAT_ADD(dma_read_prioq_full);
  8212. ESTAT_ADD(tx_comp_queue_full);
  8213. ESTAT_ADD(ring_set_send_prod_index);
  8214. ESTAT_ADD(ring_status_update);
  8215. ESTAT_ADD(nic_irqs);
  8216. ESTAT_ADD(nic_avoided_irqs);
  8217. ESTAT_ADD(nic_tx_threshold_hit);
  8218. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8219. return estats;
  8220. }
  8221. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8222. struct rtnl_link_stats64 *stats)
  8223. {
  8224. struct tg3 *tp = netdev_priv(dev);
  8225. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8226. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8227. if (!hw_stats)
  8228. return old_stats;
  8229. stats->rx_packets = old_stats->rx_packets +
  8230. get_stat64(&hw_stats->rx_ucast_packets) +
  8231. get_stat64(&hw_stats->rx_mcast_packets) +
  8232. get_stat64(&hw_stats->rx_bcast_packets);
  8233. stats->tx_packets = old_stats->tx_packets +
  8234. get_stat64(&hw_stats->tx_ucast_packets) +
  8235. get_stat64(&hw_stats->tx_mcast_packets) +
  8236. get_stat64(&hw_stats->tx_bcast_packets);
  8237. stats->rx_bytes = old_stats->rx_bytes +
  8238. get_stat64(&hw_stats->rx_octets);
  8239. stats->tx_bytes = old_stats->tx_bytes +
  8240. get_stat64(&hw_stats->tx_octets);
  8241. stats->rx_errors = old_stats->rx_errors +
  8242. get_stat64(&hw_stats->rx_errors);
  8243. stats->tx_errors = old_stats->tx_errors +
  8244. get_stat64(&hw_stats->tx_errors) +
  8245. get_stat64(&hw_stats->tx_mac_errors) +
  8246. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8247. get_stat64(&hw_stats->tx_discards);
  8248. stats->multicast = old_stats->multicast +
  8249. get_stat64(&hw_stats->rx_mcast_packets);
  8250. stats->collisions = old_stats->collisions +
  8251. get_stat64(&hw_stats->tx_collisions);
  8252. stats->rx_length_errors = old_stats->rx_length_errors +
  8253. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8254. get_stat64(&hw_stats->rx_undersize_packets);
  8255. stats->rx_over_errors = old_stats->rx_over_errors +
  8256. get_stat64(&hw_stats->rxbds_empty);
  8257. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8258. get_stat64(&hw_stats->rx_align_errors);
  8259. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8260. get_stat64(&hw_stats->tx_discards);
  8261. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8262. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8263. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8264. calc_crc_errors(tp);
  8265. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8266. get_stat64(&hw_stats->rx_discards);
  8267. stats->rx_dropped = tp->rx_dropped;
  8268. return stats;
  8269. }
  8270. static inline u32 calc_crc(unsigned char *buf, int len)
  8271. {
  8272. u32 reg;
  8273. u32 tmp;
  8274. int j, k;
  8275. reg = 0xffffffff;
  8276. for (j = 0; j < len; j++) {
  8277. reg ^= buf[j];
  8278. for (k = 0; k < 8; k++) {
  8279. tmp = reg & 0x01;
  8280. reg >>= 1;
  8281. if (tmp)
  8282. reg ^= 0xedb88320;
  8283. }
  8284. }
  8285. return ~reg;
  8286. }
  8287. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8288. {
  8289. /* accept or reject all multicast frames */
  8290. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8291. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8292. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8293. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8294. }
  8295. static void __tg3_set_rx_mode(struct net_device *dev)
  8296. {
  8297. struct tg3 *tp = netdev_priv(dev);
  8298. u32 rx_mode;
  8299. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8300. RX_MODE_KEEP_VLAN_TAG);
  8301. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8302. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8303. * flag clear.
  8304. */
  8305. if (!tg3_flag(tp, ENABLE_ASF))
  8306. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8307. #endif
  8308. if (dev->flags & IFF_PROMISC) {
  8309. /* Promiscuous mode. */
  8310. rx_mode |= RX_MODE_PROMISC;
  8311. } else if (dev->flags & IFF_ALLMULTI) {
  8312. /* Accept all multicast. */
  8313. tg3_set_multi(tp, 1);
  8314. } else if (netdev_mc_empty(dev)) {
  8315. /* Reject all multicast. */
  8316. tg3_set_multi(tp, 0);
  8317. } else {
  8318. /* Accept one or more multicast(s). */
  8319. struct netdev_hw_addr *ha;
  8320. u32 mc_filter[4] = { 0, };
  8321. u32 regidx;
  8322. u32 bit;
  8323. u32 crc;
  8324. netdev_for_each_mc_addr(ha, dev) {
  8325. crc = calc_crc(ha->addr, ETH_ALEN);
  8326. bit = ~crc & 0x7f;
  8327. regidx = (bit & 0x60) >> 5;
  8328. bit &= 0x1f;
  8329. mc_filter[regidx] |= (1 << bit);
  8330. }
  8331. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8332. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8333. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8334. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8335. }
  8336. if (rx_mode != tp->rx_mode) {
  8337. tp->rx_mode = rx_mode;
  8338. tw32_f(MAC_RX_MODE, rx_mode);
  8339. udelay(10);
  8340. }
  8341. }
  8342. static void tg3_set_rx_mode(struct net_device *dev)
  8343. {
  8344. struct tg3 *tp = netdev_priv(dev);
  8345. if (!netif_running(dev))
  8346. return;
  8347. tg3_full_lock(tp, 0);
  8348. __tg3_set_rx_mode(dev);
  8349. tg3_full_unlock(tp);
  8350. }
  8351. static int tg3_get_regs_len(struct net_device *dev)
  8352. {
  8353. return TG3_REG_BLK_SIZE;
  8354. }
  8355. static void tg3_get_regs(struct net_device *dev,
  8356. struct ethtool_regs *regs, void *_p)
  8357. {
  8358. struct tg3 *tp = netdev_priv(dev);
  8359. regs->version = 0;
  8360. memset(_p, 0, TG3_REG_BLK_SIZE);
  8361. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8362. return;
  8363. tg3_full_lock(tp, 0);
  8364. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8365. tg3_full_unlock(tp);
  8366. }
  8367. static int tg3_get_eeprom_len(struct net_device *dev)
  8368. {
  8369. struct tg3 *tp = netdev_priv(dev);
  8370. return tp->nvram_size;
  8371. }
  8372. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8373. {
  8374. struct tg3 *tp = netdev_priv(dev);
  8375. int ret;
  8376. u8 *pd;
  8377. u32 i, offset, len, b_offset, b_count;
  8378. __be32 val;
  8379. if (tg3_flag(tp, NO_NVRAM))
  8380. return -EINVAL;
  8381. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8382. return -EAGAIN;
  8383. offset = eeprom->offset;
  8384. len = eeprom->len;
  8385. eeprom->len = 0;
  8386. eeprom->magic = TG3_EEPROM_MAGIC;
  8387. if (offset & 3) {
  8388. /* adjustments to start on required 4 byte boundary */
  8389. b_offset = offset & 3;
  8390. b_count = 4 - b_offset;
  8391. if (b_count > len) {
  8392. /* i.e. offset=1 len=2 */
  8393. b_count = len;
  8394. }
  8395. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8396. if (ret)
  8397. return ret;
  8398. memcpy(data, ((char *)&val) + b_offset, b_count);
  8399. len -= b_count;
  8400. offset += b_count;
  8401. eeprom->len += b_count;
  8402. }
  8403. /* read bytes up to the last 4 byte boundary */
  8404. pd = &data[eeprom->len];
  8405. for (i = 0; i < (len - (len & 3)); i += 4) {
  8406. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8407. if (ret) {
  8408. eeprom->len += i;
  8409. return ret;
  8410. }
  8411. memcpy(pd + i, &val, 4);
  8412. }
  8413. eeprom->len += i;
  8414. if (len & 3) {
  8415. /* read last bytes not ending on 4 byte boundary */
  8416. pd = &data[eeprom->len];
  8417. b_count = len & 3;
  8418. b_offset = offset + len - b_count;
  8419. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8420. if (ret)
  8421. return ret;
  8422. memcpy(pd, &val, b_count);
  8423. eeprom->len += b_count;
  8424. }
  8425. return 0;
  8426. }
  8427. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8428. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8429. {
  8430. struct tg3 *tp = netdev_priv(dev);
  8431. int ret;
  8432. u32 offset, len, b_offset, odd_len;
  8433. u8 *buf;
  8434. __be32 start, end;
  8435. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8436. return -EAGAIN;
  8437. if (tg3_flag(tp, NO_NVRAM) ||
  8438. eeprom->magic != TG3_EEPROM_MAGIC)
  8439. return -EINVAL;
  8440. offset = eeprom->offset;
  8441. len = eeprom->len;
  8442. if ((b_offset = (offset & 3))) {
  8443. /* adjustments to start on required 4 byte boundary */
  8444. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8445. if (ret)
  8446. return ret;
  8447. len += b_offset;
  8448. offset &= ~3;
  8449. if (len < 4)
  8450. len = 4;
  8451. }
  8452. odd_len = 0;
  8453. if (len & 3) {
  8454. /* adjustments to end on required 4 byte boundary */
  8455. odd_len = 1;
  8456. len = (len + 3) & ~3;
  8457. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8458. if (ret)
  8459. return ret;
  8460. }
  8461. buf = data;
  8462. if (b_offset || odd_len) {
  8463. buf = kmalloc(len, GFP_KERNEL);
  8464. if (!buf)
  8465. return -ENOMEM;
  8466. if (b_offset)
  8467. memcpy(buf, &start, 4);
  8468. if (odd_len)
  8469. memcpy(buf+len-4, &end, 4);
  8470. memcpy(buf + b_offset, data, eeprom->len);
  8471. }
  8472. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8473. if (buf != data)
  8474. kfree(buf);
  8475. return ret;
  8476. }
  8477. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8478. {
  8479. struct tg3 *tp = netdev_priv(dev);
  8480. if (tg3_flag(tp, USE_PHYLIB)) {
  8481. struct phy_device *phydev;
  8482. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8483. return -EAGAIN;
  8484. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8485. return phy_ethtool_gset(phydev, cmd);
  8486. }
  8487. cmd->supported = (SUPPORTED_Autoneg);
  8488. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8489. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8490. SUPPORTED_1000baseT_Full);
  8491. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8492. cmd->supported |= (SUPPORTED_100baseT_Half |
  8493. SUPPORTED_100baseT_Full |
  8494. SUPPORTED_10baseT_Half |
  8495. SUPPORTED_10baseT_Full |
  8496. SUPPORTED_TP);
  8497. cmd->port = PORT_TP;
  8498. } else {
  8499. cmd->supported |= SUPPORTED_FIBRE;
  8500. cmd->port = PORT_FIBRE;
  8501. }
  8502. cmd->advertising = tp->link_config.advertising;
  8503. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8504. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8505. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8506. cmd->advertising |= ADVERTISED_Pause;
  8507. } else {
  8508. cmd->advertising |= ADVERTISED_Pause |
  8509. ADVERTISED_Asym_Pause;
  8510. }
  8511. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8512. cmd->advertising |= ADVERTISED_Asym_Pause;
  8513. }
  8514. }
  8515. if (netif_running(dev)) {
  8516. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8517. cmd->duplex = tp->link_config.active_duplex;
  8518. } else {
  8519. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8520. cmd->duplex = DUPLEX_INVALID;
  8521. }
  8522. cmd->phy_address = tp->phy_addr;
  8523. cmd->transceiver = XCVR_INTERNAL;
  8524. cmd->autoneg = tp->link_config.autoneg;
  8525. cmd->maxtxpkt = 0;
  8526. cmd->maxrxpkt = 0;
  8527. return 0;
  8528. }
  8529. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8530. {
  8531. struct tg3 *tp = netdev_priv(dev);
  8532. u32 speed = ethtool_cmd_speed(cmd);
  8533. if (tg3_flag(tp, USE_PHYLIB)) {
  8534. struct phy_device *phydev;
  8535. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8536. return -EAGAIN;
  8537. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8538. return phy_ethtool_sset(phydev, cmd);
  8539. }
  8540. if (cmd->autoneg != AUTONEG_ENABLE &&
  8541. cmd->autoneg != AUTONEG_DISABLE)
  8542. return -EINVAL;
  8543. if (cmd->autoneg == AUTONEG_DISABLE &&
  8544. cmd->duplex != DUPLEX_FULL &&
  8545. cmd->duplex != DUPLEX_HALF)
  8546. return -EINVAL;
  8547. if (cmd->autoneg == AUTONEG_ENABLE) {
  8548. u32 mask = ADVERTISED_Autoneg |
  8549. ADVERTISED_Pause |
  8550. ADVERTISED_Asym_Pause;
  8551. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8552. mask |= ADVERTISED_1000baseT_Half |
  8553. ADVERTISED_1000baseT_Full;
  8554. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8555. mask |= ADVERTISED_100baseT_Half |
  8556. ADVERTISED_100baseT_Full |
  8557. ADVERTISED_10baseT_Half |
  8558. ADVERTISED_10baseT_Full |
  8559. ADVERTISED_TP;
  8560. else
  8561. mask |= ADVERTISED_FIBRE;
  8562. if (cmd->advertising & ~mask)
  8563. return -EINVAL;
  8564. mask &= (ADVERTISED_1000baseT_Half |
  8565. ADVERTISED_1000baseT_Full |
  8566. ADVERTISED_100baseT_Half |
  8567. ADVERTISED_100baseT_Full |
  8568. ADVERTISED_10baseT_Half |
  8569. ADVERTISED_10baseT_Full);
  8570. cmd->advertising &= mask;
  8571. } else {
  8572. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8573. if (speed != SPEED_1000)
  8574. return -EINVAL;
  8575. if (cmd->duplex != DUPLEX_FULL)
  8576. return -EINVAL;
  8577. } else {
  8578. if (speed != SPEED_100 &&
  8579. speed != SPEED_10)
  8580. return -EINVAL;
  8581. }
  8582. }
  8583. tg3_full_lock(tp, 0);
  8584. tp->link_config.autoneg = cmd->autoneg;
  8585. if (cmd->autoneg == AUTONEG_ENABLE) {
  8586. tp->link_config.advertising = (cmd->advertising |
  8587. ADVERTISED_Autoneg);
  8588. tp->link_config.speed = SPEED_INVALID;
  8589. tp->link_config.duplex = DUPLEX_INVALID;
  8590. } else {
  8591. tp->link_config.advertising = 0;
  8592. tp->link_config.speed = speed;
  8593. tp->link_config.duplex = cmd->duplex;
  8594. }
  8595. tp->link_config.orig_speed = tp->link_config.speed;
  8596. tp->link_config.orig_duplex = tp->link_config.duplex;
  8597. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8598. if (netif_running(dev))
  8599. tg3_setup_phy(tp, 1);
  8600. tg3_full_unlock(tp);
  8601. return 0;
  8602. }
  8603. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8604. {
  8605. struct tg3 *tp = netdev_priv(dev);
  8606. strcpy(info->driver, DRV_MODULE_NAME);
  8607. strcpy(info->version, DRV_MODULE_VERSION);
  8608. strcpy(info->fw_version, tp->fw_ver);
  8609. strcpy(info->bus_info, pci_name(tp->pdev));
  8610. }
  8611. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8612. {
  8613. struct tg3 *tp = netdev_priv(dev);
  8614. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8615. wol->supported = WAKE_MAGIC;
  8616. else
  8617. wol->supported = 0;
  8618. wol->wolopts = 0;
  8619. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8620. wol->wolopts = WAKE_MAGIC;
  8621. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8622. }
  8623. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8624. {
  8625. struct tg3 *tp = netdev_priv(dev);
  8626. struct device *dp = &tp->pdev->dev;
  8627. if (wol->wolopts & ~WAKE_MAGIC)
  8628. return -EINVAL;
  8629. if ((wol->wolopts & WAKE_MAGIC) &&
  8630. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8631. return -EINVAL;
  8632. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8633. spin_lock_bh(&tp->lock);
  8634. if (device_may_wakeup(dp))
  8635. tg3_flag_set(tp, WOL_ENABLE);
  8636. else
  8637. tg3_flag_clear(tp, WOL_ENABLE);
  8638. spin_unlock_bh(&tp->lock);
  8639. return 0;
  8640. }
  8641. static u32 tg3_get_msglevel(struct net_device *dev)
  8642. {
  8643. struct tg3 *tp = netdev_priv(dev);
  8644. return tp->msg_enable;
  8645. }
  8646. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8647. {
  8648. struct tg3 *tp = netdev_priv(dev);
  8649. tp->msg_enable = value;
  8650. }
  8651. static int tg3_nway_reset(struct net_device *dev)
  8652. {
  8653. struct tg3 *tp = netdev_priv(dev);
  8654. int r;
  8655. if (!netif_running(dev))
  8656. return -EAGAIN;
  8657. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8658. return -EINVAL;
  8659. if (tg3_flag(tp, USE_PHYLIB)) {
  8660. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8661. return -EAGAIN;
  8662. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8663. } else {
  8664. u32 bmcr;
  8665. spin_lock_bh(&tp->lock);
  8666. r = -EINVAL;
  8667. tg3_readphy(tp, MII_BMCR, &bmcr);
  8668. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8669. ((bmcr & BMCR_ANENABLE) ||
  8670. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8671. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8672. BMCR_ANENABLE);
  8673. r = 0;
  8674. }
  8675. spin_unlock_bh(&tp->lock);
  8676. }
  8677. return r;
  8678. }
  8679. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8680. {
  8681. struct tg3 *tp = netdev_priv(dev);
  8682. ering->rx_max_pending = tp->rx_std_ring_mask;
  8683. ering->rx_mini_max_pending = 0;
  8684. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8685. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8686. else
  8687. ering->rx_jumbo_max_pending = 0;
  8688. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8689. ering->rx_pending = tp->rx_pending;
  8690. ering->rx_mini_pending = 0;
  8691. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8692. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8693. else
  8694. ering->rx_jumbo_pending = 0;
  8695. ering->tx_pending = tp->napi[0].tx_pending;
  8696. }
  8697. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8698. {
  8699. struct tg3 *tp = netdev_priv(dev);
  8700. int i, irq_sync = 0, err = 0;
  8701. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8702. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8703. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8704. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8705. (tg3_flag(tp, TSO_BUG) &&
  8706. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8707. return -EINVAL;
  8708. if (netif_running(dev)) {
  8709. tg3_phy_stop(tp);
  8710. tg3_netif_stop(tp);
  8711. irq_sync = 1;
  8712. }
  8713. tg3_full_lock(tp, irq_sync);
  8714. tp->rx_pending = ering->rx_pending;
  8715. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8716. tp->rx_pending > 63)
  8717. tp->rx_pending = 63;
  8718. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8719. for (i = 0; i < tp->irq_max; i++)
  8720. tp->napi[i].tx_pending = ering->tx_pending;
  8721. if (netif_running(dev)) {
  8722. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8723. err = tg3_restart_hw(tp, 1);
  8724. if (!err)
  8725. tg3_netif_start(tp);
  8726. }
  8727. tg3_full_unlock(tp);
  8728. if (irq_sync && !err)
  8729. tg3_phy_start(tp);
  8730. return err;
  8731. }
  8732. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8733. {
  8734. struct tg3 *tp = netdev_priv(dev);
  8735. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8736. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8737. epause->rx_pause = 1;
  8738. else
  8739. epause->rx_pause = 0;
  8740. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8741. epause->tx_pause = 1;
  8742. else
  8743. epause->tx_pause = 0;
  8744. }
  8745. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8746. {
  8747. struct tg3 *tp = netdev_priv(dev);
  8748. int err = 0;
  8749. if (tg3_flag(tp, USE_PHYLIB)) {
  8750. u32 newadv;
  8751. struct phy_device *phydev;
  8752. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8753. if (!(phydev->supported & SUPPORTED_Pause) ||
  8754. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8755. (epause->rx_pause != epause->tx_pause)))
  8756. return -EINVAL;
  8757. tp->link_config.flowctrl = 0;
  8758. if (epause->rx_pause) {
  8759. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8760. if (epause->tx_pause) {
  8761. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8762. newadv = ADVERTISED_Pause;
  8763. } else
  8764. newadv = ADVERTISED_Pause |
  8765. ADVERTISED_Asym_Pause;
  8766. } else if (epause->tx_pause) {
  8767. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8768. newadv = ADVERTISED_Asym_Pause;
  8769. } else
  8770. newadv = 0;
  8771. if (epause->autoneg)
  8772. tg3_flag_set(tp, PAUSE_AUTONEG);
  8773. else
  8774. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8775. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8776. u32 oldadv = phydev->advertising &
  8777. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8778. if (oldadv != newadv) {
  8779. phydev->advertising &=
  8780. ~(ADVERTISED_Pause |
  8781. ADVERTISED_Asym_Pause);
  8782. phydev->advertising |= newadv;
  8783. if (phydev->autoneg) {
  8784. /*
  8785. * Always renegotiate the link to
  8786. * inform our link partner of our
  8787. * flow control settings, even if the
  8788. * flow control is forced. Let
  8789. * tg3_adjust_link() do the final
  8790. * flow control setup.
  8791. */
  8792. return phy_start_aneg(phydev);
  8793. }
  8794. }
  8795. if (!epause->autoneg)
  8796. tg3_setup_flow_control(tp, 0, 0);
  8797. } else {
  8798. tp->link_config.orig_advertising &=
  8799. ~(ADVERTISED_Pause |
  8800. ADVERTISED_Asym_Pause);
  8801. tp->link_config.orig_advertising |= newadv;
  8802. }
  8803. } else {
  8804. int irq_sync = 0;
  8805. if (netif_running(dev)) {
  8806. tg3_netif_stop(tp);
  8807. irq_sync = 1;
  8808. }
  8809. tg3_full_lock(tp, irq_sync);
  8810. if (epause->autoneg)
  8811. tg3_flag_set(tp, PAUSE_AUTONEG);
  8812. else
  8813. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8814. if (epause->rx_pause)
  8815. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8816. else
  8817. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8818. if (epause->tx_pause)
  8819. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8820. else
  8821. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8822. if (netif_running(dev)) {
  8823. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8824. err = tg3_restart_hw(tp, 1);
  8825. if (!err)
  8826. tg3_netif_start(tp);
  8827. }
  8828. tg3_full_unlock(tp);
  8829. }
  8830. return err;
  8831. }
  8832. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8833. {
  8834. switch (sset) {
  8835. case ETH_SS_TEST:
  8836. return TG3_NUM_TEST;
  8837. case ETH_SS_STATS:
  8838. return TG3_NUM_STATS;
  8839. default:
  8840. return -EOPNOTSUPP;
  8841. }
  8842. }
  8843. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8844. {
  8845. switch (stringset) {
  8846. case ETH_SS_STATS:
  8847. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8848. break;
  8849. case ETH_SS_TEST:
  8850. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8851. break;
  8852. default:
  8853. WARN_ON(1); /* we need a WARN() */
  8854. break;
  8855. }
  8856. }
  8857. static int tg3_set_phys_id(struct net_device *dev,
  8858. enum ethtool_phys_id_state state)
  8859. {
  8860. struct tg3 *tp = netdev_priv(dev);
  8861. if (!netif_running(tp->dev))
  8862. return -EAGAIN;
  8863. switch (state) {
  8864. case ETHTOOL_ID_ACTIVE:
  8865. return 1; /* cycle on/off once per second */
  8866. case ETHTOOL_ID_ON:
  8867. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8868. LED_CTRL_1000MBPS_ON |
  8869. LED_CTRL_100MBPS_ON |
  8870. LED_CTRL_10MBPS_ON |
  8871. LED_CTRL_TRAFFIC_OVERRIDE |
  8872. LED_CTRL_TRAFFIC_BLINK |
  8873. LED_CTRL_TRAFFIC_LED);
  8874. break;
  8875. case ETHTOOL_ID_OFF:
  8876. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8877. LED_CTRL_TRAFFIC_OVERRIDE);
  8878. break;
  8879. case ETHTOOL_ID_INACTIVE:
  8880. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8881. break;
  8882. }
  8883. return 0;
  8884. }
  8885. static void tg3_get_ethtool_stats(struct net_device *dev,
  8886. struct ethtool_stats *estats, u64 *tmp_stats)
  8887. {
  8888. struct tg3 *tp = netdev_priv(dev);
  8889. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8890. }
  8891. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8892. {
  8893. int i;
  8894. __be32 *buf;
  8895. u32 offset = 0, len = 0;
  8896. u32 magic, val;
  8897. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8898. return NULL;
  8899. if (magic == TG3_EEPROM_MAGIC) {
  8900. for (offset = TG3_NVM_DIR_START;
  8901. offset < TG3_NVM_DIR_END;
  8902. offset += TG3_NVM_DIRENT_SIZE) {
  8903. if (tg3_nvram_read(tp, offset, &val))
  8904. return NULL;
  8905. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8906. TG3_NVM_DIRTYPE_EXTVPD)
  8907. break;
  8908. }
  8909. if (offset != TG3_NVM_DIR_END) {
  8910. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8911. if (tg3_nvram_read(tp, offset + 4, &offset))
  8912. return NULL;
  8913. offset = tg3_nvram_logical_addr(tp, offset);
  8914. }
  8915. }
  8916. if (!offset || !len) {
  8917. offset = TG3_NVM_VPD_OFF;
  8918. len = TG3_NVM_VPD_LEN;
  8919. }
  8920. buf = kmalloc(len, GFP_KERNEL);
  8921. if (buf == NULL)
  8922. return NULL;
  8923. if (magic == TG3_EEPROM_MAGIC) {
  8924. for (i = 0; i < len; i += 4) {
  8925. /* The data is in little-endian format in NVRAM.
  8926. * Use the big-endian read routines to preserve
  8927. * the byte order as it exists in NVRAM.
  8928. */
  8929. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8930. goto error;
  8931. }
  8932. } else {
  8933. u8 *ptr;
  8934. ssize_t cnt;
  8935. unsigned int pos = 0;
  8936. ptr = (u8 *)&buf[0];
  8937. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8938. cnt = pci_read_vpd(tp->pdev, pos,
  8939. len - pos, ptr);
  8940. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8941. cnt = 0;
  8942. else if (cnt < 0)
  8943. goto error;
  8944. }
  8945. if (pos != len)
  8946. goto error;
  8947. }
  8948. *vpdlen = len;
  8949. return buf;
  8950. error:
  8951. kfree(buf);
  8952. return NULL;
  8953. }
  8954. #define NVRAM_TEST_SIZE 0x100
  8955. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8956. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8957. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8958. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8959. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8960. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8961. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8962. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8963. static int tg3_test_nvram(struct tg3 *tp)
  8964. {
  8965. u32 csum, magic, len;
  8966. __be32 *buf;
  8967. int i, j, k, err = 0, size;
  8968. if (tg3_flag(tp, NO_NVRAM))
  8969. return 0;
  8970. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8971. return -EIO;
  8972. if (magic == TG3_EEPROM_MAGIC)
  8973. size = NVRAM_TEST_SIZE;
  8974. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8975. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8976. TG3_EEPROM_SB_FORMAT_1) {
  8977. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8978. case TG3_EEPROM_SB_REVISION_0:
  8979. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8980. break;
  8981. case TG3_EEPROM_SB_REVISION_2:
  8982. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8983. break;
  8984. case TG3_EEPROM_SB_REVISION_3:
  8985. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8986. break;
  8987. case TG3_EEPROM_SB_REVISION_4:
  8988. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8989. break;
  8990. case TG3_EEPROM_SB_REVISION_5:
  8991. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8992. break;
  8993. case TG3_EEPROM_SB_REVISION_6:
  8994. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8995. break;
  8996. default:
  8997. return -EIO;
  8998. }
  8999. } else
  9000. return 0;
  9001. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9002. size = NVRAM_SELFBOOT_HW_SIZE;
  9003. else
  9004. return -EIO;
  9005. buf = kmalloc(size, GFP_KERNEL);
  9006. if (buf == NULL)
  9007. return -ENOMEM;
  9008. err = -EIO;
  9009. for (i = 0, j = 0; i < size; i += 4, j++) {
  9010. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9011. if (err)
  9012. break;
  9013. }
  9014. if (i < size)
  9015. goto out;
  9016. /* Selfboot format */
  9017. magic = be32_to_cpu(buf[0]);
  9018. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9019. TG3_EEPROM_MAGIC_FW) {
  9020. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9021. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9022. TG3_EEPROM_SB_REVISION_2) {
  9023. /* For rev 2, the csum doesn't include the MBA. */
  9024. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9025. csum8 += buf8[i];
  9026. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9027. csum8 += buf8[i];
  9028. } else {
  9029. for (i = 0; i < size; i++)
  9030. csum8 += buf8[i];
  9031. }
  9032. if (csum8 == 0) {
  9033. err = 0;
  9034. goto out;
  9035. }
  9036. err = -EIO;
  9037. goto out;
  9038. }
  9039. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9040. TG3_EEPROM_MAGIC_HW) {
  9041. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9042. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9043. u8 *buf8 = (u8 *) buf;
  9044. /* Separate the parity bits and the data bytes. */
  9045. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9046. if ((i == 0) || (i == 8)) {
  9047. int l;
  9048. u8 msk;
  9049. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9050. parity[k++] = buf8[i] & msk;
  9051. i++;
  9052. } else if (i == 16) {
  9053. int l;
  9054. u8 msk;
  9055. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9056. parity[k++] = buf8[i] & msk;
  9057. i++;
  9058. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9059. parity[k++] = buf8[i] & msk;
  9060. i++;
  9061. }
  9062. data[j++] = buf8[i];
  9063. }
  9064. err = -EIO;
  9065. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9066. u8 hw8 = hweight8(data[i]);
  9067. if ((hw8 & 0x1) && parity[i])
  9068. goto out;
  9069. else if (!(hw8 & 0x1) && !parity[i])
  9070. goto out;
  9071. }
  9072. err = 0;
  9073. goto out;
  9074. }
  9075. err = -EIO;
  9076. /* Bootstrap checksum at offset 0x10 */
  9077. csum = calc_crc((unsigned char *) buf, 0x10);
  9078. if (csum != le32_to_cpu(buf[0x10/4]))
  9079. goto out;
  9080. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9081. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9082. if (csum != le32_to_cpu(buf[0xfc/4]))
  9083. goto out;
  9084. kfree(buf);
  9085. buf = tg3_vpd_readblock(tp, &len);
  9086. if (!buf)
  9087. return -ENOMEM;
  9088. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9089. if (i > 0) {
  9090. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9091. if (j < 0)
  9092. goto out;
  9093. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9094. goto out;
  9095. i += PCI_VPD_LRDT_TAG_SIZE;
  9096. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9097. PCI_VPD_RO_KEYWORD_CHKSUM);
  9098. if (j > 0) {
  9099. u8 csum8 = 0;
  9100. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9101. for (i = 0; i <= j; i++)
  9102. csum8 += ((u8 *)buf)[i];
  9103. if (csum8)
  9104. goto out;
  9105. }
  9106. }
  9107. err = 0;
  9108. out:
  9109. kfree(buf);
  9110. return err;
  9111. }
  9112. #define TG3_SERDES_TIMEOUT_SEC 2
  9113. #define TG3_COPPER_TIMEOUT_SEC 6
  9114. static int tg3_test_link(struct tg3 *tp)
  9115. {
  9116. int i, max;
  9117. if (!netif_running(tp->dev))
  9118. return -ENODEV;
  9119. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9120. max = TG3_SERDES_TIMEOUT_SEC;
  9121. else
  9122. max = TG3_COPPER_TIMEOUT_SEC;
  9123. for (i = 0; i < max; i++) {
  9124. if (netif_carrier_ok(tp->dev))
  9125. return 0;
  9126. if (msleep_interruptible(1000))
  9127. break;
  9128. }
  9129. return -EIO;
  9130. }
  9131. /* Only test the commonly used registers */
  9132. static int tg3_test_registers(struct tg3 *tp)
  9133. {
  9134. int i, is_5705, is_5750;
  9135. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9136. static struct {
  9137. u16 offset;
  9138. u16 flags;
  9139. #define TG3_FL_5705 0x1
  9140. #define TG3_FL_NOT_5705 0x2
  9141. #define TG3_FL_NOT_5788 0x4
  9142. #define TG3_FL_NOT_5750 0x8
  9143. u32 read_mask;
  9144. u32 write_mask;
  9145. } reg_tbl[] = {
  9146. /* MAC Control Registers */
  9147. { MAC_MODE, TG3_FL_NOT_5705,
  9148. 0x00000000, 0x00ef6f8c },
  9149. { MAC_MODE, TG3_FL_5705,
  9150. 0x00000000, 0x01ef6b8c },
  9151. { MAC_STATUS, TG3_FL_NOT_5705,
  9152. 0x03800107, 0x00000000 },
  9153. { MAC_STATUS, TG3_FL_5705,
  9154. 0x03800100, 0x00000000 },
  9155. { MAC_ADDR_0_HIGH, 0x0000,
  9156. 0x00000000, 0x0000ffff },
  9157. { MAC_ADDR_0_LOW, 0x0000,
  9158. 0x00000000, 0xffffffff },
  9159. { MAC_RX_MTU_SIZE, 0x0000,
  9160. 0x00000000, 0x0000ffff },
  9161. { MAC_TX_MODE, 0x0000,
  9162. 0x00000000, 0x00000070 },
  9163. { MAC_TX_LENGTHS, 0x0000,
  9164. 0x00000000, 0x00003fff },
  9165. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9166. 0x00000000, 0x000007fc },
  9167. { MAC_RX_MODE, TG3_FL_5705,
  9168. 0x00000000, 0x000007dc },
  9169. { MAC_HASH_REG_0, 0x0000,
  9170. 0x00000000, 0xffffffff },
  9171. { MAC_HASH_REG_1, 0x0000,
  9172. 0x00000000, 0xffffffff },
  9173. { MAC_HASH_REG_2, 0x0000,
  9174. 0x00000000, 0xffffffff },
  9175. { MAC_HASH_REG_3, 0x0000,
  9176. 0x00000000, 0xffffffff },
  9177. /* Receive Data and Receive BD Initiator Control Registers. */
  9178. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9179. 0x00000000, 0xffffffff },
  9180. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9181. 0x00000000, 0xffffffff },
  9182. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9183. 0x00000000, 0x00000003 },
  9184. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9185. 0x00000000, 0xffffffff },
  9186. { RCVDBDI_STD_BD+0, 0x0000,
  9187. 0x00000000, 0xffffffff },
  9188. { RCVDBDI_STD_BD+4, 0x0000,
  9189. 0x00000000, 0xffffffff },
  9190. { RCVDBDI_STD_BD+8, 0x0000,
  9191. 0x00000000, 0xffff0002 },
  9192. { RCVDBDI_STD_BD+0xc, 0x0000,
  9193. 0x00000000, 0xffffffff },
  9194. /* Receive BD Initiator Control Registers. */
  9195. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9196. 0x00000000, 0xffffffff },
  9197. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9198. 0x00000000, 0x000003ff },
  9199. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9200. 0x00000000, 0xffffffff },
  9201. /* Host Coalescing Control Registers. */
  9202. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9203. 0x00000000, 0x00000004 },
  9204. { HOSTCC_MODE, TG3_FL_5705,
  9205. 0x00000000, 0x000000f6 },
  9206. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9207. 0x00000000, 0xffffffff },
  9208. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9209. 0x00000000, 0x000003ff },
  9210. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9211. 0x00000000, 0xffffffff },
  9212. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9213. 0x00000000, 0x000003ff },
  9214. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9215. 0x00000000, 0xffffffff },
  9216. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9217. 0x00000000, 0x000000ff },
  9218. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9219. 0x00000000, 0xffffffff },
  9220. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9221. 0x00000000, 0x000000ff },
  9222. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9223. 0x00000000, 0xffffffff },
  9224. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9225. 0x00000000, 0xffffffff },
  9226. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9227. 0x00000000, 0xffffffff },
  9228. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9229. 0x00000000, 0x000000ff },
  9230. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9231. 0x00000000, 0xffffffff },
  9232. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9233. 0x00000000, 0x000000ff },
  9234. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9235. 0x00000000, 0xffffffff },
  9236. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9237. 0x00000000, 0xffffffff },
  9238. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9239. 0x00000000, 0xffffffff },
  9240. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9241. 0x00000000, 0xffffffff },
  9242. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9243. 0x00000000, 0xffffffff },
  9244. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9245. 0xffffffff, 0x00000000 },
  9246. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9247. 0xffffffff, 0x00000000 },
  9248. /* Buffer Manager Control Registers. */
  9249. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9250. 0x00000000, 0x007fff80 },
  9251. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9252. 0x00000000, 0x007fffff },
  9253. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9254. 0x00000000, 0x0000003f },
  9255. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9256. 0x00000000, 0x000001ff },
  9257. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9258. 0x00000000, 0x000001ff },
  9259. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9260. 0xffffffff, 0x00000000 },
  9261. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9262. 0xffffffff, 0x00000000 },
  9263. /* Mailbox Registers */
  9264. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9265. 0x00000000, 0x000001ff },
  9266. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9267. 0x00000000, 0x000001ff },
  9268. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9269. 0x00000000, 0x000007ff },
  9270. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9271. 0x00000000, 0x000001ff },
  9272. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9273. };
  9274. is_5705 = is_5750 = 0;
  9275. if (tg3_flag(tp, 5705_PLUS)) {
  9276. is_5705 = 1;
  9277. if (tg3_flag(tp, 5750_PLUS))
  9278. is_5750 = 1;
  9279. }
  9280. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9281. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9282. continue;
  9283. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9284. continue;
  9285. if (tg3_flag(tp, IS_5788) &&
  9286. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9287. continue;
  9288. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9289. continue;
  9290. offset = (u32) reg_tbl[i].offset;
  9291. read_mask = reg_tbl[i].read_mask;
  9292. write_mask = reg_tbl[i].write_mask;
  9293. /* Save the original register content */
  9294. save_val = tr32(offset);
  9295. /* Determine the read-only value. */
  9296. read_val = save_val & read_mask;
  9297. /* Write zero to the register, then make sure the read-only bits
  9298. * are not changed and the read/write bits are all zeros.
  9299. */
  9300. tw32(offset, 0);
  9301. val = tr32(offset);
  9302. /* Test the read-only and read/write bits. */
  9303. if (((val & read_mask) != read_val) || (val & write_mask))
  9304. goto out;
  9305. /* Write ones to all the bits defined by RdMask and WrMask, then
  9306. * make sure the read-only bits are not changed and the
  9307. * read/write bits are all ones.
  9308. */
  9309. tw32(offset, read_mask | write_mask);
  9310. val = tr32(offset);
  9311. /* Test the read-only bits. */
  9312. if ((val & read_mask) != read_val)
  9313. goto out;
  9314. /* Test the read/write bits. */
  9315. if ((val & write_mask) != write_mask)
  9316. goto out;
  9317. tw32(offset, save_val);
  9318. }
  9319. return 0;
  9320. out:
  9321. if (netif_msg_hw(tp))
  9322. netdev_err(tp->dev,
  9323. "Register test failed at offset %x\n", offset);
  9324. tw32(offset, save_val);
  9325. return -EIO;
  9326. }
  9327. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9328. {
  9329. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9330. int i;
  9331. u32 j;
  9332. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9333. for (j = 0; j < len; j += 4) {
  9334. u32 val;
  9335. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9336. tg3_read_mem(tp, offset + j, &val);
  9337. if (val != test_pattern[i])
  9338. return -EIO;
  9339. }
  9340. }
  9341. return 0;
  9342. }
  9343. static int tg3_test_memory(struct tg3 *tp)
  9344. {
  9345. static struct mem_entry {
  9346. u32 offset;
  9347. u32 len;
  9348. } mem_tbl_570x[] = {
  9349. { 0x00000000, 0x00b50},
  9350. { 0x00002000, 0x1c000},
  9351. { 0xffffffff, 0x00000}
  9352. }, mem_tbl_5705[] = {
  9353. { 0x00000100, 0x0000c},
  9354. { 0x00000200, 0x00008},
  9355. { 0x00004000, 0x00800},
  9356. { 0x00006000, 0x01000},
  9357. { 0x00008000, 0x02000},
  9358. { 0x00010000, 0x0e000},
  9359. { 0xffffffff, 0x00000}
  9360. }, mem_tbl_5755[] = {
  9361. { 0x00000200, 0x00008},
  9362. { 0x00004000, 0x00800},
  9363. { 0x00006000, 0x00800},
  9364. { 0x00008000, 0x02000},
  9365. { 0x00010000, 0x0c000},
  9366. { 0xffffffff, 0x00000}
  9367. }, mem_tbl_5906[] = {
  9368. { 0x00000200, 0x00008},
  9369. { 0x00004000, 0x00400},
  9370. { 0x00006000, 0x00400},
  9371. { 0x00008000, 0x01000},
  9372. { 0x00010000, 0x01000},
  9373. { 0xffffffff, 0x00000}
  9374. }, mem_tbl_5717[] = {
  9375. { 0x00000200, 0x00008},
  9376. { 0x00010000, 0x0a000},
  9377. { 0x00020000, 0x13c00},
  9378. { 0xffffffff, 0x00000}
  9379. }, mem_tbl_57765[] = {
  9380. { 0x00000200, 0x00008},
  9381. { 0x00004000, 0x00800},
  9382. { 0x00006000, 0x09800},
  9383. { 0x00010000, 0x0a000},
  9384. { 0xffffffff, 0x00000}
  9385. };
  9386. struct mem_entry *mem_tbl;
  9387. int err = 0;
  9388. int i;
  9389. if (tg3_flag(tp, 5717_PLUS))
  9390. mem_tbl = mem_tbl_5717;
  9391. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9392. mem_tbl = mem_tbl_57765;
  9393. else if (tg3_flag(tp, 5755_PLUS))
  9394. mem_tbl = mem_tbl_5755;
  9395. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9396. mem_tbl = mem_tbl_5906;
  9397. else if (tg3_flag(tp, 5705_PLUS))
  9398. mem_tbl = mem_tbl_5705;
  9399. else
  9400. mem_tbl = mem_tbl_570x;
  9401. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9402. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9403. if (err)
  9404. break;
  9405. }
  9406. return err;
  9407. }
  9408. #define TG3_TSO_MSS 500
  9409. #define TG3_TSO_IP_HDR_LEN 20
  9410. #define TG3_TSO_TCP_HDR_LEN 20
  9411. #define TG3_TSO_TCP_OPT_LEN 12
  9412. static const u8 tg3_tso_header[] = {
  9413. 0x08, 0x00,
  9414. 0x45, 0x00, 0x00, 0x00,
  9415. 0x00, 0x00, 0x40, 0x00,
  9416. 0x40, 0x06, 0x00, 0x00,
  9417. 0x0a, 0x00, 0x00, 0x01,
  9418. 0x0a, 0x00, 0x00, 0x02,
  9419. 0x0d, 0x00, 0xe0, 0x00,
  9420. 0x00, 0x00, 0x01, 0x00,
  9421. 0x00, 0x00, 0x02, 0x00,
  9422. 0x80, 0x10, 0x10, 0x00,
  9423. 0x14, 0x09, 0x00, 0x00,
  9424. 0x01, 0x01, 0x08, 0x0a,
  9425. 0x11, 0x11, 0x11, 0x11,
  9426. 0x11, 0x11, 0x11, 0x11,
  9427. };
  9428. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9429. {
  9430. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9431. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9432. u32 budget;
  9433. struct sk_buff *skb, *rx_skb;
  9434. u8 *tx_data;
  9435. dma_addr_t map;
  9436. int num_pkts, tx_len, rx_len, i, err;
  9437. struct tg3_rx_buffer_desc *desc;
  9438. struct tg3_napi *tnapi, *rnapi;
  9439. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9440. tnapi = &tp->napi[0];
  9441. rnapi = &tp->napi[0];
  9442. if (tp->irq_cnt > 1) {
  9443. if (tg3_flag(tp, ENABLE_RSS))
  9444. rnapi = &tp->napi[1];
  9445. if (tg3_flag(tp, ENABLE_TSS))
  9446. tnapi = &tp->napi[1];
  9447. }
  9448. coal_now = tnapi->coal_now | rnapi->coal_now;
  9449. err = -EIO;
  9450. tx_len = pktsz;
  9451. skb = netdev_alloc_skb(tp->dev, tx_len);
  9452. if (!skb)
  9453. return -ENOMEM;
  9454. tx_data = skb_put(skb, tx_len);
  9455. memcpy(tx_data, tp->dev->dev_addr, 6);
  9456. memset(tx_data + 6, 0x0, 8);
  9457. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9458. if (tso_loopback) {
  9459. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9460. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9461. TG3_TSO_TCP_OPT_LEN;
  9462. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9463. sizeof(tg3_tso_header));
  9464. mss = TG3_TSO_MSS;
  9465. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9466. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9467. /* Set the total length field in the IP header */
  9468. iph->tot_len = htons((u16)(mss + hdr_len));
  9469. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9470. TXD_FLAG_CPU_POST_DMA);
  9471. if (tg3_flag(tp, HW_TSO_1) ||
  9472. tg3_flag(tp, HW_TSO_2) ||
  9473. tg3_flag(tp, HW_TSO_3)) {
  9474. struct tcphdr *th;
  9475. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9476. th = (struct tcphdr *)&tx_data[val];
  9477. th->check = 0;
  9478. } else
  9479. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9480. if (tg3_flag(tp, HW_TSO_3)) {
  9481. mss |= (hdr_len & 0xc) << 12;
  9482. if (hdr_len & 0x10)
  9483. base_flags |= 0x00000010;
  9484. base_flags |= (hdr_len & 0x3e0) << 5;
  9485. } else if (tg3_flag(tp, HW_TSO_2))
  9486. mss |= hdr_len << 9;
  9487. else if (tg3_flag(tp, HW_TSO_1) ||
  9488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9489. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9490. } else {
  9491. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9492. }
  9493. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9494. } else {
  9495. num_pkts = 1;
  9496. data_off = ETH_HLEN;
  9497. }
  9498. for (i = data_off; i < tx_len; i++)
  9499. tx_data[i] = (u8) (i & 0xff);
  9500. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9501. if (pci_dma_mapping_error(tp->pdev, map)) {
  9502. dev_kfree_skb(skb);
  9503. return -EIO;
  9504. }
  9505. val = tnapi->tx_prod;
  9506. tnapi->tx_buffers[val].skb = skb;
  9507. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9508. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9509. rnapi->coal_now);
  9510. udelay(10);
  9511. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9512. budget = tg3_tx_avail(tnapi);
  9513. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9514. base_flags | TXD_FLAG_END, mss, 0)) {
  9515. tnapi->tx_buffers[val].skb = NULL;
  9516. dev_kfree_skb(skb);
  9517. return -EIO;
  9518. }
  9519. tnapi->tx_prod++;
  9520. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9521. tr32_mailbox(tnapi->prodmbox);
  9522. udelay(10);
  9523. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9524. for (i = 0; i < 35; i++) {
  9525. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9526. coal_now);
  9527. udelay(10);
  9528. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9529. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9530. if ((tx_idx == tnapi->tx_prod) &&
  9531. (rx_idx == (rx_start_idx + num_pkts)))
  9532. break;
  9533. }
  9534. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
  9535. dev_kfree_skb(skb);
  9536. if (tx_idx != tnapi->tx_prod)
  9537. goto out;
  9538. if (rx_idx != rx_start_idx + num_pkts)
  9539. goto out;
  9540. val = data_off;
  9541. while (rx_idx != rx_start_idx) {
  9542. desc = &rnapi->rx_rcb[rx_start_idx++];
  9543. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9544. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9545. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9546. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9547. goto out;
  9548. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9549. - ETH_FCS_LEN;
  9550. if (!tso_loopback) {
  9551. if (rx_len != tx_len)
  9552. goto out;
  9553. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9554. if (opaque_key != RXD_OPAQUE_RING_STD)
  9555. goto out;
  9556. } else {
  9557. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9558. goto out;
  9559. }
  9560. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9561. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9562. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9563. goto out;
  9564. }
  9565. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9566. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9567. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9568. mapping);
  9569. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9570. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9571. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9572. mapping);
  9573. } else
  9574. goto out;
  9575. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9576. PCI_DMA_FROMDEVICE);
  9577. for (i = data_off; i < rx_len; i++, val++) {
  9578. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9579. goto out;
  9580. }
  9581. }
  9582. err = 0;
  9583. /* tg3_free_rings will unmap and free the rx_skb */
  9584. out:
  9585. return err;
  9586. }
  9587. #define TG3_STD_LOOPBACK_FAILED 1
  9588. #define TG3_JMB_LOOPBACK_FAILED 2
  9589. #define TG3_TSO_LOOPBACK_FAILED 4
  9590. #define TG3_LOOPBACK_FAILED \
  9591. (TG3_STD_LOOPBACK_FAILED | \
  9592. TG3_JMB_LOOPBACK_FAILED | \
  9593. TG3_TSO_LOOPBACK_FAILED)
  9594. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9595. {
  9596. int err = -EIO;
  9597. u32 eee_cap;
  9598. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9599. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9600. if (!netif_running(tp->dev)) {
  9601. data[0] = TG3_LOOPBACK_FAILED;
  9602. data[1] = TG3_LOOPBACK_FAILED;
  9603. if (do_extlpbk)
  9604. data[2] = TG3_LOOPBACK_FAILED;
  9605. goto done;
  9606. }
  9607. err = tg3_reset_hw(tp, 1);
  9608. if (err) {
  9609. data[0] = TG3_LOOPBACK_FAILED;
  9610. data[1] = TG3_LOOPBACK_FAILED;
  9611. if (do_extlpbk)
  9612. data[2] = TG3_LOOPBACK_FAILED;
  9613. goto done;
  9614. }
  9615. if (tg3_flag(tp, ENABLE_RSS)) {
  9616. int i;
  9617. /* Reroute all rx packets to the 1st queue */
  9618. for (i = MAC_RSS_INDIR_TBL_0;
  9619. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9620. tw32(i, 0x0);
  9621. }
  9622. /* HW errata - mac loopback fails in some cases on 5780.
  9623. * Normal traffic and PHY loopback are not affected by
  9624. * errata. Also, the MAC loopback test is deprecated for
  9625. * all newer ASIC revisions.
  9626. */
  9627. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9628. !tg3_flag(tp, CPMU_PRESENT)) {
  9629. tg3_mac_loopback(tp, true);
  9630. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9631. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9632. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9633. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9634. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9635. tg3_mac_loopback(tp, false);
  9636. }
  9637. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9638. !tg3_flag(tp, USE_PHYLIB)) {
  9639. int i;
  9640. tg3_phy_lpbk_set(tp, 0, false);
  9641. /* Wait for link */
  9642. for (i = 0; i < 100; i++) {
  9643. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9644. break;
  9645. mdelay(1);
  9646. }
  9647. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9648. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9649. if (tg3_flag(tp, TSO_CAPABLE) &&
  9650. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9651. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9652. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9653. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9654. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9655. if (do_extlpbk) {
  9656. tg3_phy_lpbk_set(tp, 0, true);
  9657. /* All link indications report up, but the hardware
  9658. * isn't really ready for about 20 msec. Double it
  9659. * to be sure.
  9660. */
  9661. mdelay(40);
  9662. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9663. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9664. if (tg3_flag(tp, TSO_CAPABLE) &&
  9665. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9666. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9667. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9668. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9669. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9670. }
  9671. /* Re-enable gphy autopowerdown. */
  9672. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9673. tg3_phy_toggle_apd(tp, true);
  9674. }
  9675. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9676. done:
  9677. tp->phy_flags |= eee_cap;
  9678. return err;
  9679. }
  9680. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9681. u64 *data)
  9682. {
  9683. struct tg3 *tp = netdev_priv(dev);
  9684. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9685. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9686. tg3_power_up(tp)) {
  9687. etest->flags |= ETH_TEST_FL_FAILED;
  9688. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9689. return;
  9690. }
  9691. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9692. if (tg3_test_nvram(tp) != 0) {
  9693. etest->flags |= ETH_TEST_FL_FAILED;
  9694. data[0] = 1;
  9695. }
  9696. if (!doextlpbk && tg3_test_link(tp)) {
  9697. etest->flags |= ETH_TEST_FL_FAILED;
  9698. data[1] = 1;
  9699. }
  9700. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9701. int err, err2 = 0, irq_sync = 0;
  9702. if (netif_running(dev)) {
  9703. tg3_phy_stop(tp);
  9704. tg3_netif_stop(tp);
  9705. irq_sync = 1;
  9706. }
  9707. tg3_full_lock(tp, irq_sync);
  9708. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9709. err = tg3_nvram_lock(tp);
  9710. tg3_halt_cpu(tp, RX_CPU_BASE);
  9711. if (!tg3_flag(tp, 5705_PLUS))
  9712. tg3_halt_cpu(tp, TX_CPU_BASE);
  9713. if (!err)
  9714. tg3_nvram_unlock(tp);
  9715. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9716. tg3_phy_reset(tp);
  9717. if (tg3_test_registers(tp) != 0) {
  9718. etest->flags |= ETH_TEST_FL_FAILED;
  9719. data[2] = 1;
  9720. }
  9721. if (tg3_test_memory(tp) != 0) {
  9722. etest->flags |= ETH_TEST_FL_FAILED;
  9723. data[3] = 1;
  9724. }
  9725. if (doextlpbk)
  9726. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9727. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9728. etest->flags |= ETH_TEST_FL_FAILED;
  9729. tg3_full_unlock(tp);
  9730. if (tg3_test_interrupt(tp) != 0) {
  9731. etest->flags |= ETH_TEST_FL_FAILED;
  9732. data[7] = 1;
  9733. }
  9734. tg3_full_lock(tp, 0);
  9735. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9736. if (netif_running(dev)) {
  9737. tg3_flag_set(tp, INIT_COMPLETE);
  9738. err2 = tg3_restart_hw(tp, 1);
  9739. if (!err2)
  9740. tg3_netif_start(tp);
  9741. }
  9742. tg3_full_unlock(tp);
  9743. if (irq_sync && !err2)
  9744. tg3_phy_start(tp);
  9745. }
  9746. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9747. tg3_power_down(tp);
  9748. }
  9749. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9750. {
  9751. struct mii_ioctl_data *data = if_mii(ifr);
  9752. struct tg3 *tp = netdev_priv(dev);
  9753. int err;
  9754. if (tg3_flag(tp, USE_PHYLIB)) {
  9755. struct phy_device *phydev;
  9756. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9757. return -EAGAIN;
  9758. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9759. return phy_mii_ioctl(phydev, ifr, cmd);
  9760. }
  9761. switch (cmd) {
  9762. case SIOCGMIIPHY:
  9763. data->phy_id = tp->phy_addr;
  9764. /* fallthru */
  9765. case SIOCGMIIREG: {
  9766. u32 mii_regval;
  9767. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9768. break; /* We have no PHY */
  9769. if (!netif_running(dev))
  9770. return -EAGAIN;
  9771. spin_lock_bh(&tp->lock);
  9772. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9773. spin_unlock_bh(&tp->lock);
  9774. data->val_out = mii_regval;
  9775. return err;
  9776. }
  9777. case SIOCSMIIREG:
  9778. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9779. break; /* We have no PHY */
  9780. if (!netif_running(dev))
  9781. return -EAGAIN;
  9782. spin_lock_bh(&tp->lock);
  9783. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9784. spin_unlock_bh(&tp->lock);
  9785. return err;
  9786. default:
  9787. /* do nothing */
  9788. break;
  9789. }
  9790. return -EOPNOTSUPP;
  9791. }
  9792. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9793. {
  9794. struct tg3 *tp = netdev_priv(dev);
  9795. memcpy(ec, &tp->coal, sizeof(*ec));
  9796. return 0;
  9797. }
  9798. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9799. {
  9800. struct tg3 *tp = netdev_priv(dev);
  9801. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9802. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9803. if (!tg3_flag(tp, 5705_PLUS)) {
  9804. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9805. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9806. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9807. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9808. }
  9809. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9810. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9811. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9812. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9813. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9814. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9815. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9816. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9817. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9818. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9819. return -EINVAL;
  9820. /* No rx interrupts will be generated if both are zero */
  9821. if ((ec->rx_coalesce_usecs == 0) &&
  9822. (ec->rx_max_coalesced_frames == 0))
  9823. return -EINVAL;
  9824. /* No tx interrupts will be generated if both are zero */
  9825. if ((ec->tx_coalesce_usecs == 0) &&
  9826. (ec->tx_max_coalesced_frames == 0))
  9827. return -EINVAL;
  9828. /* Only copy relevant parameters, ignore all others. */
  9829. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9830. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9831. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9832. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9833. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9834. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9835. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9836. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9837. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9838. if (netif_running(dev)) {
  9839. tg3_full_lock(tp, 0);
  9840. __tg3_set_coalesce(tp, &tp->coal);
  9841. tg3_full_unlock(tp);
  9842. }
  9843. return 0;
  9844. }
  9845. static const struct ethtool_ops tg3_ethtool_ops = {
  9846. .get_settings = tg3_get_settings,
  9847. .set_settings = tg3_set_settings,
  9848. .get_drvinfo = tg3_get_drvinfo,
  9849. .get_regs_len = tg3_get_regs_len,
  9850. .get_regs = tg3_get_regs,
  9851. .get_wol = tg3_get_wol,
  9852. .set_wol = tg3_set_wol,
  9853. .get_msglevel = tg3_get_msglevel,
  9854. .set_msglevel = tg3_set_msglevel,
  9855. .nway_reset = tg3_nway_reset,
  9856. .get_link = ethtool_op_get_link,
  9857. .get_eeprom_len = tg3_get_eeprom_len,
  9858. .get_eeprom = tg3_get_eeprom,
  9859. .set_eeprom = tg3_set_eeprom,
  9860. .get_ringparam = tg3_get_ringparam,
  9861. .set_ringparam = tg3_set_ringparam,
  9862. .get_pauseparam = tg3_get_pauseparam,
  9863. .set_pauseparam = tg3_set_pauseparam,
  9864. .self_test = tg3_self_test,
  9865. .get_strings = tg3_get_strings,
  9866. .set_phys_id = tg3_set_phys_id,
  9867. .get_ethtool_stats = tg3_get_ethtool_stats,
  9868. .get_coalesce = tg3_get_coalesce,
  9869. .set_coalesce = tg3_set_coalesce,
  9870. .get_sset_count = tg3_get_sset_count,
  9871. };
  9872. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9873. {
  9874. u32 cursize, val, magic;
  9875. tp->nvram_size = EEPROM_CHIP_SIZE;
  9876. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9877. return;
  9878. if ((magic != TG3_EEPROM_MAGIC) &&
  9879. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9880. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9881. return;
  9882. /*
  9883. * Size the chip by reading offsets at increasing powers of two.
  9884. * When we encounter our validation signature, we know the addressing
  9885. * has wrapped around, and thus have our chip size.
  9886. */
  9887. cursize = 0x10;
  9888. while (cursize < tp->nvram_size) {
  9889. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9890. return;
  9891. if (val == magic)
  9892. break;
  9893. cursize <<= 1;
  9894. }
  9895. tp->nvram_size = cursize;
  9896. }
  9897. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9898. {
  9899. u32 val;
  9900. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9901. return;
  9902. /* Selfboot format */
  9903. if (val != TG3_EEPROM_MAGIC) {
  9904. tg3_get_eeprom_size(tp);
  9905. return;
  9906. }
  9907. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9908. if (val != 0) {
  9909. /* This is confusing. We want to operate on the
  9910. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9911. * call will read from NVRAM and byteswap the data
  9912. * according to the byteswapping settings for all
  9913. * other register accesses. This ensures the data we
  9914. * want will always reside in the lower 16-bits.
  9915. * However, the data in NVRAM is in LE format, which
  9916. * means the data from the NVRAM read will always be
  9917. * opposite the endianness of the CPU. The 16-bit
  9918. * byteswap then brings the data to CPU endianness.
  9919. */
  9920. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9921. return;
  9922. }
  9923. }
  9924. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9925. }
  9926. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9927. {
  9928. u32 nvcfg1;
  9929. nvcfg1 = tr32(NVRAM_CFG1);
  9930. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9931. tg3_flag_set(tp, FLASH);
  9932. } else {
  9933. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9934. tw32(NVRAM_CFG1, nvcfg1);
  9935. }
  9936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9937. tg3_flag(tp, 5780_CLASS)) {
  9938. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9939. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9940. tp->nvram_jedecnum = JEDEC_ATMEL;
  9941. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9942. tg3_flag_set(tp, NVRAM_BUFFERED);
  9943. break;
  9944. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9945. tp->nvram_jedecnum = JEDEC_ATMEL;
  9946. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9947. break;
  9948. case FLASH_VENDOR_ATMEL_EEPROM:
  9949. tp->nvram_jedecnum = JEDEC_ATMEL;
  9950. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9951. tg3_flag_set(tp, NVRAM_BUFFERED);
  9952. break;
  9953. case FLASH_VENDOR_ST:
  9954. tp->nvram_jedecnum = JEDEC_ST;
  9955. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9956. tg3_flag_set(tp, NVRAM_BUFFERED);
  9957. break;
  9958. case FLASH_VENDOR_SAIFUN:
  9959. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9960. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9961. break;
  9962. case FLASH_VENDOR_SST_SMALL:
  9963. case FLASH_VENDOR_SST_LARGE:
  9964. tp->nvram_jedecnum = JEDEC_SST;
  9965. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9966. break;
  9967. }
  9968. } else {
  9969. tp->nvram_jedecnum = JEDEC_ATMEL;
  9970. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9971. tg3_flag_set(tp, NVRAM_BUFFERED);
  9972. }
  9973. }
  9974. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9975. {
  9976. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9977. case FLASH_5752PAGE_SIZE_256:
  9978. tp->nvram_pagesize = 256;
  9979. break;
  9980. case FLASH_5752PAGE_SIZE_512:
  9981. tp->nvram_pagesize = 512;
  9982. break;
  9983. case FLASH_5752PAGE_SIZE_1K:
  9984. tp->nvram_pagesize = 1024;
  9985. break;
  9986. case FLASH_5752PAGE_SIZE_2K:
  9987. tp->nvram_pagesize = 2048;
  9988. break;
  9989. case FLASH_5752PAGE_SIZE_4K:
  9990. tp->nvram_pagesize = 4096;
  9991. break;
  9992. case FLASH_5752PAGE_SIZE_264:
  9993. tp->nvram_pagesize = 264;
  9994. break;
  9995. case FLASH_5752PAGE_SIZE_528:
  9996. tp->nvram_pagesize = 528;
  9997. break;
  9998. }
  9999. }
  10000. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10001. {
  10002. u32 nvcfg1;
  10003. nvcfg1 = tr32(NVRAM_CFG1);
  10004. /* NVRAM protection for TPM */
  10005. if (nvcfg1 & (1 << 27))
  10006. tg3_flag_set(tp, PROTECTED_NVRAM);
  10007. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10008. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10009. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10010. tp->nvram_jedecnum = JEDEC_ATMEL;
  10011. tg3_flag_set(tp, NVRAM_BUFFERED);
  10012. break;
  10013. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10014. tp->nvram_jedecnum = JEDEC_ATMEL;
  10015. tg3_flag_set(tp, NVRAM_BUFFERED);
  10016. tg3_flag_set(tp, FLASH);
  10017. break;
  10018. case FLASH_5752VENDOR_ST_M45PE10:
  10019. case FLASH_5752VENDOR_ST_M45PE20:
  10020. case FLASH_5752VENDOR_ST_M45PE40:
  10021. tp->nvram_jedecnum = JEDEC_ST;
  10022. tg3_flag_set(tp, NVRAM_BUFFERED);
  10023. tg3_flag_set(tp, FLASH);
  10024. break;
  10025. }
  10026. if (tg3_flag(tp, FLASH)) {
  10027. tg3_nvram_get_pagesize(tp, nvcfg1);
  10028. } else {
  10029. /* For eeprom, set pagesize to maximum eeprom size */
  10030. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10031. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10032. tw32(NVRAM_CFG1, nvcfg1);
  10033. }
  10034. }
  10035. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10036. {
  10037. u32 nvcfg1, protect = 0;
  10038. nvcfg1 = tr32(NVRAM_CFG1);
  10039. /* NVRAM protection for TPM */
  10040. if (nvcfg1 & (1 << 27)) {
  10041. tg3_flag_set(tp, PROTECTED_NVRAM);
  10042. protect = 1;
  10043. }
  10044. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10045. switch (nvcfg1) {
  10046. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10047. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10048. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10049. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10050. tp->nvram_jedecnum = JEDEC_ATMEL;
  10051. tg3_flag_set(tp, NVRAM_BUFFERED);
  10052. tg3_flag_set(tp, FLASH);
  10053. tp->nvram_pagesize = 264;
  10054. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10055. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10056. tp->nvram_size = (protect ? 0x3e200 :
  10057. TG3_NVRAM_SIZE_512KB);
  10058. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10059. tp->nvram_size = (protect ? 0x1f200 :
  10060. TG3_NVRAM_SIZE_256KB);
  10061. else
  10062. tp->nvram_size = (protect ? 0x1f200 :
  10063. TG3_NVRAM_SIZE_128KB);
  10064. break;
  10065. case FLASH_5752VENDOR_ST_M45PE10:
  10066. case FLASH_5752VENDOR_ST_M45PE20:
  10067. case FLASH_5752VENDOR_ST_M45PE40:
  10068. tp->nvram_jedecnum = JEDEC_ST;
  10069. tg3_flag_set(tp, NVRAM_BUFFERED);
  10070. tg3_flag_set(tp, FLASH);
  10071. tp->nvram_pagesize = 256;
  10072. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10073. tp->nvram_size = (protect ?
  10074. TG3_NVRAM_SIZE_64KB :
  10075. TG3_NVRAM_SIZE_128KB);
  10076. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10077. tp->nvram_size = (protect ?
  10078. TG3_NVRAM_SIZE_64KB :
  10079. TG3_NVRAM_SIZE_256KB);
  10080. else
  10081. tp->nvram_size = (protect ?
  10082. TG3_NVRAM_SIZE_128KB :
  10083. TG3_NVRAM_SIZE_512KB);
  10084. break;
  10085. }
  10086. }
  10087. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10088. {
  10089. u32 nvcfg1;
  10090. nvcfg1 = tr32(NVRAM_CFG1);
  10091. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10092. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10093. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10094. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10095. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10096. tp->nvram_jedecnum = JEDEC_ATMEL;
  10097. tg3_flag_set(tp, NVRAM_BUFFERED);
  10098. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10099. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10100. tw32(NVRAM_CFG1, nvcfg1);
  10101. break;
  10102. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10103. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10104. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10105. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10106. tp->nvram_jedecnum = JEDEC_ATMEL;
  10107. tg3_flag_set(tp, NVRAM_BUFFERED);
  10108. tg3_flag_set(tp, FLASH);
  10109. tp->nvram_pagesize = 264;
  10110. break;
  10111. case FLASH_5752VENDOR_ST_M45PE10:
  10112. case FLASH_5752VENDOR_ST_M45PE20:
  10113. case FLASH_5752VENDOR_ST_M45PE40:
  10114. tp->nvram_jedecnum = JEDEC_ST;
  10115. tg3_flag_set(tp, NVRAM_BUFFERED);
  10116. tg3_flag_set(tp, FLASH);
  10117. tp->nvram_pagesize = 256;
  10118. break;
  10119. }
  10120. }
  10121. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10122. {
  10123. u32 nvcfg1, protect = 0;
  10124. nvcfg1 = tr32(NVRAM_CFG1);
  10125. /* NVRAM protection for TPM */
  10126. if (nvcfg1 & (1 << 27)) {
  10127. tg3_flag_set(tp, PROTECTED_NVRAM);
  10128. protect = 1;
  10129. }
  10130. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10131. switch (nvcfg1) {
  10132. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10133. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10134. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10135. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10136. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10137. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10138. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10139. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10140. tp->nvram_jedecnum = JEDEC_ATMEL;
  10141. tg3_flag_set(tp, NVRAM_BUFFERED);
  10142. tg3_flag_set(tp, FLASH);
  10143. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10144. tp->nvram_pagesize = 256;
  10145. break;
  10146. case FLASH_5761VENDOR_ST_A_M45PE20:
  10147. case FLASH_5761VENDOR_ST_A_M45PE40:
  10148. case FLASH_5761VENDOR_ST_A_M45PE80:
  10149. case FLASH_5761VENDOR_ST_A_M45PE16:
  10150. case FLASH_5761VENDOR_ST_M_M45PE20:
  10151. case FLASH_5761VENDOR_ST_M_M45PE40:
  10152. case FLASH_5761VENDOR_ST_M_M45PE80:
  10153. case FLASH_5761VENDOR_ST_M_M45PE16:
  10154. tp->nvram_jedecnum = JEDEC_ST;
  10155. tg3_flag_set(tp, NVRAM_BUFFERED);
  10156. tg3_flag_set(tp, FLASH);
  10157. tp->nvram_pagesize = 256;
  10158. break;
  10159. }
  10160. if (protect) {
  10161. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10162. } else {
  10163. switch (nvcfg1) {
  10164. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10165. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10166. case FLASH_5761VENDOR_ST_A_M45PE16:
  10167. case FLASH_5761VENDOR_ST_M_M45PE16:
  10168. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10169. break;
  10170. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10171. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10172. case FLASH_5761VENDOR_ST_A_M45PE80:
  10173. case FLASH_5761VENDOR_ST_M_M45PE80:
  10174. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10175. break;
  10176. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10177. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10178. case FLASH_5761VENDOR_ST_A_M45PE40:
  10179. case FLASH_5761VENDOR_ST_M_M45PE40:
  10180. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10181. break;
  10182. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10183. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10184. case FLASH_5761VENDOR_ST_A_M45PE20:
  10185. case FLASH_5761VENDOR_ST_M_M45PE20:
  10186. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10187. break;
  10188. }
  10189. }
  10190. }
  10191. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10192. {
  10193. tp->nvram_jedecnum = JEDEC_ATMEL;
  10194. tg3_flag_set(tp, NVRAM_BUFFERED);
  10195. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10196. }
  10197. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10198. {
  10199. u32 nvcfg1;
  10200. nvcfg1 = tr32(NVRAM_CFG1);
  10201. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10202. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10203. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10204. tp->nvram_jedecnum = JEDEC_ATMEL;
  10205. tg3_flag_set(tp, NVRAM_BUFFERED);
  10206. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10207. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10208. tw32(NVRAM_CFG1, nvcfg1);
  10209. return;
  10210. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10211. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10212. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10213. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10214. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10215. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10216. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10217. tp->nvram_jedecnum = JEDEC_ATMEL;
  10218. tg3_flag_set(tp, NVRAM_BUFFERED);
  10219. tg3_flag_set(tp, FLASH);
  10220. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10221. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10222. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10223. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10224. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10225. break;
  10226. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10227. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10228. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10229. break;
  10230. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10231. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10232. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10233. break;
  10234. }
  10235. break;
  10236. case FLASH_5752VENDOR_ST_M45PE10:
  10237. case FLASH_5752VENDOR_ST_M45PE20:
  10238. case FLASH_5752VENDOR_ST_M45PE40:
  10239. tp->nvram_jedecnum = JEDEC_ST;
  10240. tg3_flag_set(tp, NVRAM_BUFFERED);
  10241. tg3_flag_set(tp, FLASH);
  10242. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10243. case FLASH_5752VENDOR_ST_M45PE10:
  10244. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10245. break;
  10246. case FLASH_5752VENDOR_ST_M45PE20:
  10247. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10248. break;
  10249. case FLASH_5752VENDOR_ST_M45PE40:
  10250. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10251. break;
  10252. }
  10253. break;
  10254. default:
  10255. tg3_flag_set(tp, NO_NVRAM);
  10256. return;
  10257. }
  10258. tg3_nvram_get_pagesize(tp, nvcfg1);
  10259. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10260. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10261. }
  10262. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10263. {
  10264. u32 nvcfg1;
  10265. nvcfg1 = tr32(NVRAM_CFG1);
  10266. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10267. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10268. case FLASH_5717VENDOR_MICRO_EEPROM:
  10269. tp->nvram_jedecnum = JEDEC_ATMEL;
  10270. tg3_flag_set(tp, NVRAM_BUFFERED);
  10271. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10272. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10273. tw32(NVRAM_CFG1, nvcfg1);
  10274. return;
  10275. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10276. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10277. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10278. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10279. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10280. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10281. case FLASH_5717VENDOR_ATMEL_45USPT:
  10282. tp->nvram_jedecnum = JEDEC_ATMEL;
  10283. tg3_flag_set(tp, NVRAM_BUFFERED);
  10284. tg3_flag_set(tp, FLASH);
  10285. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10286. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10287. /* Detect size with tg3_nvram_get_size() */
  10288. break;
  10289. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10290. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10291. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10292. break;
  10293. default:
  10294. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10295. break;
  10296. }
  10297. break;
  10298. case FLASH_5717VENDOR_ST_M_M25PE10:
  10299. case FLASH_5717VENDOR_ST_A_M25PE10:
  10300. case FLASH_5717VENDOR_ST_M_M45PE10:
  10301. case FLASH_5717VENDOR_ST_A_M45PE10:
  10302. case FLASH_5717VENDOR_ST_M_M25PE20:
  10303. case FLASH_5717VENDOR_ST_A_M25PE20:
  10304. case FLASH_5717VENDOR_ST_M_M45PE20:
  10305. case FLASH_5717VENDOR_ST_A_M45PE20:
  10306. case FLASH_5717VENDOR_ST_25USPT:
  10307. case FLASH_5717VENDOR_ST_45USPT:
  10308. tp->nvram_jedecnum = JEDEC_ST;
  10309. tg3_flag_set(tp, NVRAM_BUFFERED);
  10310. tg3_flag_set(tp, FLASH);
  10311. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10312. case FLASH_5717VENDOR_ST_M_M25PE20:
  10313. case FLASH_5717VENDOR_ST_M_M45PE20:
  10314. /* Detect size with tg3_nvram_get_size() */
  10315. break;
  10316. case FLASH_5717VENDOR_ST_A_M25PE20:
  10317. case FLASH_5717VENDOR_ST_A_M45PE20:
  10318. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10319. break;
  10320. default:
  10321. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10322. break;
  10323. }
  10324. break;
  10325. default:
  10326. tg3_flag_set(tp, NO_NVRAM);
  10327. return;
  10328. }
  10329. tg3_nvram_get_pagesize(tp, nvcfg1);
  10330. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10331. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10332. }
  10333. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10334. {
  10335. u32 nvcfg1, nvmpinstrp;
  10336. nvcfg1 = tr32(NVRAM_CFG1);
  10337. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10338. switch (nvmpinstrp) {
  10339. case FLASH_5720_EEPROM_HD:
  10340. case FLASH_5720_EEPROM_LD:
  10341. tp->nvram_jedecnum = JEDEC_ATMEL;
  10342. tg3_flag_set(tp, NVRAM_BUFFERED);
  10343. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10344. tw32(NVRAM_CFG1, nvcfg1);
  10345. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10346. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10347. else
  10348. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10349. return;
  10350. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10351. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10352. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10353. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10354. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10355. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10356. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10357. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10358. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10359. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10360. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10361. case FLASH_5720VENDOR_ATMEL_45USPT:
  10362. tp->nvram_jedecnum = JEDEC_ATMEL;
  10363. tg3_flag_set(tp, NVRAM_BUFFERED);
  10364. tg3_flag_set(tp, FLASH);
  10365. switch (nvmpinstrp) {
  10366. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10367. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10368. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10369. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10370. break;
  10371. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10372. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10373. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10374. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10375. break;
  10376. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10377. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10378. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10379. break;
  10380. default:
  10381. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10382. break;
  10383. }
  10384. break;
  10385. case FLASH_5720VENDOR_M_ST_M25PE10:
  10386. case FLASH_5720VENDOR_M_ST_M45PE10:
  10387. case FLASH_5720VENDOR_A_ST_M25PE10:
  10388. case FLASH_5720VENDOR_A_ST_M45PE10:
  10389. case FLASH_5720VENDOR_M_ST_M25PE20:
  10390. case FLASH_5720VENDOR_M_ST_M45PE20:
  10391. case FLASH_5720VENDOR_A_ST_M25PE20:
  10392. case FLASH_5720VENDOR_A_ST_M45PE20:
  10393. case FLASH_5720VENDOR_M_ST_M25PE40:
  10394. case FLASH_5720VENDOR_M_ST_M45PE40:
  10395. case FLASH_5720VENDOR_A_ST_M25PE40:
  10396. case FLASH_5720VENDOR_A_ST_M45PE40:
  10397. case FLASH_5720VENDOR_M_ST_M25PE80:
  10398. case FLASH_5720VENDOR_M_ST_M45PE80:
  10399. case FLASH_5720VENDOR_A_ST_M25PE80:
  10400. case FLASH_5720VENDOR_A_ST_M45PE80:
  10401. case FLASH_5720VENDOR_ST_25USPT:
  10402. case FLASH_5720VENDOR_ST_45USPT:
  10403. tp->nvram_jedecnum = JEDEC_ST;
  10404. tg3_flag_set(tp, NVRAM_BUFFERED);
  10405. tg3_flag_set(tp, FLASH);
  10406. switch (nvmpinstrp) {
  10407. case FLASH_5720VENDOR_M_ST_M25PE20:
  10408. case FLASH_5720VENDOR_M_ST_M45PE20:
  10409. case FLASH_5720VENDOR_A_ST_M25PE20:
  10410. case FLASH_5720VENDOR_A_ST_M45PE20:
  10411. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10412. break;
  10413. case FLASH_5720VENDOR_M_ST_M25PE40:
  10414. case FLASH_5720VENDOR_M_ST_M45PE40:
  10415. case FLASH_5720VENDOR_A_ST_M25PE40:
  10416. case FLASH_5720VENDOR_A_ST_M45PE40:
  10417. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10418. break;
  10419. case FLASH_5720VENDOR_M_ST_M25PE80:
  10420. case FLASH_5720VENDOR_M_ST_M45PE80:
  10421. case FLASH_5720VENDOR_A_ST_M25PE80:
  10422. case FLASH_5720VENDOR_A_ST_M45PE80:
  10423. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10424. break;
  10425. default:
  10426. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10427. break;
  10428. }
  10429. break;
  10430. default:
  10431. tg3_flag_set(tp, NO_NVRAM);
  10432. return;
  10433. }
  10434. tg3_nvram_get_pagesize(tp, nvcfg1);
  10435. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10436. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10437. }
  10438. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10439. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10440. {
  10441. tw32_f(GRC_EEPROM_ADDR,
  10442. (EEPROM_ADDR_FSM_RESET |
  10443. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10444. EEPROM_ADDR_CLKPERD_SHIFT)));
  10445. msleep(1);
  10446. /* Enable seeprom accesses. */
  10447. tw32_f(GRC_LOCAL_CTRL,
  10448. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10449. udelay(100);
  10450. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10451. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10452. tg3_flag_set(tp, NVRAM);
  10453. if (tg3_nvram_lock(tp)) {
  10454. netdev_warn(tp->dev,
  10455. "Cannot get nvram lock, %s failed\n",
  10456. __func__);
  10457. return;
  10458. }
  10459. tg3_enable_nvram_access(tp);
  10460. tp->nvram_size = 0;
  10461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10462. tg3_get_5752_nvram_info(tp);
  10463. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10464. tg3_get_5755_nvram_info(tp);
  10465. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10467. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10468. tg3_get_5787_nvram_info(tp);
  10469. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10470. tg3_get_5761_nvram_info(tp);
  10471. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10472. tg3_get_5906_nvram_info(tp);
  10473. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10475. tg3_get_57780_nvram_info(tp);
  10476. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10478. tg3_get_5717_nvram_info(tp);
  10479. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10480. tg3_get_5720_nvram_info(tp);
  10481. else
  10482. tg3_get_nvram_info(tp);
  10483. if (tp->nvram_size == 0)
  10484. tg3_get_nvram_size(tp);
  10485. tg3_disable_nvram_access(tp);
  10486. tg3_nvram_unlock(tp);
  10487. } else {
  10488. tg3_flag_clear(tp, NVRAM);
  10489. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10490. tg3_get_eeprom_size(tp);
  10491. }
  10492. }
  10493. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10494. u32 offset, u32 len, u8 *buf)
  10495. {
  10496. int i, j, rc = 0;
  10497. u32 val;
  10498. for (i = 0; i < len; i += 4) {
  10499. u32 addr;
  10500. __be32 data;
  10501. addr = offset + i;
  10502. memcpy(&data, buf + i, 4);
  10503. /*
  10504. * The SEEPROM interface expects the data to always be opposite
  10505. * the native endian format. We accomplish this by reversing
  10506. * all the operations that would have been performed on the
  10507. * data from a call to tg3_nvram_read_be32().
  10508. */
  10509. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10510. val = tr32(GRC_EEPROM_ADDR);
  10511. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10512. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10513. EEPROM_ADDR_READ);
  10514. tw32(GRC_EEPROM_ADDR, val |
  10515. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10516. (addr & EEPROM_ADDR_ADDR_MASK) |
  10517. EEPROM_ADDR_START |
  10518. EEPROM_ADDR_WRITE);
  10519. for (j = 0; j < 1000; j++) {
  10520. val = tr32(GRC_EEPROM_ADDR);
  10521. if (val & EEPROM_ADDR_COMPLETE)
  10522. break;
  10523. msleep(1);
  10524. }
  10525. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10526. rc = -EBUSY;
  10527. break;
  10528. }
  10529. }
  10530. return rc;
  10531. }
  10532. /* offset and length are dword aligned */
  10533. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10534. u8 *buf)
  10535. {
  10536. int ret = 0;
  10537. u32 pagesize = tp->nvram_pagesize;
  10538. u32 pagemask = pagesize - 1;
  10539. u32 nvram_cmd;
  10540. u8 *tmp;
  10541. tmp = kmalloc(pagesize, GFP_KERNEL);
  10542. if (tmp == NULL)
  10543. return -ENOMEM;
  10544. while (len) {
  10545. int j;
  10546. u32 phy_addr, page_off, size;
  10547. phy_addr = offset & ~pagemask;
  10548. for (j = 0; j < pagesize; j += 4) {
  10549. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10550. (__be32 *) (tmp + j));
  10551. if (ret)
  10552. break;
  10553. }
  10554. if (ret)
  10555. break;
  10556. page_off = offset & pagemask;
  10557. size = pagesize;
  10558. if (len < size)
  10559. size = len;
  10560. len -= size;
  10561. memcpy(tmp + page_off, buf, size);
  10562. offset = offset + (pagesize - page_off);
  10563. tg3_enable_nvram_access(tp);
  10564. /*
  10565. * Before we can erase the flash page, we need
  10566. * to issue a special "write enable" command.
  10567. */
  10568. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10569. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10570. break;
  10571. /* Erase the target page */
  10572. tw32(NVRAM_ADDR, phy_addr);
  10573. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10574. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10575. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10576. break;
  10577. /* Issue another write enable to start the write. */
  10578. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10579. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10580. break;
  10581. for (j = 0; j < pagesize; j += 4) {
  10582. __be32 data;
  10583. data = *((__be32 *) (tmp + j));
  10584. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10585. tw32(NVRAM_ADDR, phy_addr + j);
  10586. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10587. NVRAM_CMD_WR;
  10588. if (j == 0)
  10589. nvram_cmd |= NVRAM_CMD_FIRST;
  10590. else if (j == (pagesize - 4))
  10591. nvram_cmd |= NVRAM_CMD_LAST;
  10592. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10593. break;
  10594. }
  10595. if (ret)
  10596. break;
  10597. }
  10598. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10599. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10600. kfree(tmp);
  10601. return ret;
  10602. }
  10603. /* offset and length are dword aligned */
  10604. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10605. u8 *buf)
  10606. {
  10607. int i, ret = 0;
  10608. for (i = 0; i < len; i += 4, offset += 4) {
  10609. u32 page_off, phy_addr, nvram_cmd;
  10610. __be32 data;
  10611. memcpy(&data, buf + i, 4);
  10612. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10613. page_off = offset % tp->nvram_pagesize;
  10614. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10615. tw32(NVRAM_ADDR, phy_addr);
  10616. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10617. if (page_off == 0 || i == 0)
  10618. nvram_cmd |= NVRAM_CMD_FIRST;
  10619. if (page_off == (tp->nvram_pagesize - 4))
  10620. nvram_cmd |= NVRAM_CMD_LAST;
  10621. if (i == (len - 4))
  10622. nvram_cmd |= NVRAM_CMD_LAST;
  10623. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10624. !tg3_flag(tp, 5755_PLUS) &&
  10625. (tp->nvram_jedecnum == JEDEC_ST) &&
  10626. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10627. if ((ret = tg3_nvram_exec_cmd(tp,
  10628. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10629. NVRAM_CMD_DONE)))
  10630. break;
  10631. }
  10632. if (!tg3_flag(tp, FLASH)) {
  10633. /* We always do complete word writes to eeprom. */
  10634. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10635. }
  10636. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10637. break;
  10638. }
  10639. return ret;
  10640. }
  10641. /* offset and length are dword aligned */
  10642. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10643. {
  10644. int ret;
  10645. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10646. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10647. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10648. udelay(40);
  10649. }
  10650. if (!tg3_flag(tp, NVRAM)) {
  10651. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10652. } else {
  10653. u32 grc_mode;
  10654. ret = tg3_nvram_lock(tp);
  10655. if (ret)
  10656. return ret;
  10657. tg3_enable_nvram_access(tp);
  10658. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10659. tw32(NVRAM_WRITE1, 0x406);
  10660. grc_mode = tr32(GRC_MODE);
  10661. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10662. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10663. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10664. buf);
  10665. } else {
  10666. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10667. buf);
  10668. }
  10669. grc_mode = tr32(GRC_MODE);
  10670. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10671. tg3_disable_nvram_access(tp);
  10672. tg3_nvram_unlock(tp);
  10673. }
  10674. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10675. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10676. udelay(40);
  10677. }
  10678. return ret;
  10679. }
  10680. struct subsys_tbl_ent {
  10681. u16 subsys_vendor, subsys_devid;
  10682. u32 phy_id;
  10683. };
  10684. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10685. /* Broadcom boards. */
  10686. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10687. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10688. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10689. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10690. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10691. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10692. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10693. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10694. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10695. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10696. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10697. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10698. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10699. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10700. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10701. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10702. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10703. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10704. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10705. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10706. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10707. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10708. /* 3com boards. */
  10709. { TG3PCI_SUBVENDOR_ID_3COM,
  10710. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10711. { TG3PCI_SUBVENDOR_ID_3COM,
  10712. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10713. { TG3PCI_SUBVENDOR_ID_3COM,
  10714. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10715. { TG3PCI_SUBVENDOR_ID_3COM,
  10716. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10717. { TG3PCI_SUBVENDOR_ID_3COM,
  10718. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10719. /* DELL boards. */
  10720. { TG3PCI_SUBVENDOR_ID_DELL,
  10721. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10722. { TG3PCI_SUBVENDOR_ID_DELL,
  10723. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10724. { TG3PCI_SUBVENDOR_ID_DELL,
  10725. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10726. { TG3PCI_SUBVENDOR_ID_DELL,
  10727. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10728. /* Compaq boards. */
  10729. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10730. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10731. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10732. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10733. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10734. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10735. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10736. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10737. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10738. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10739. /* IBM boards. */
  10740. { TG3PCI_SUBVENDOR_ID_IBM,
  10741. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10742. };
  10743. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10744. {
  10745. int i;
  10746. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10747. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10748. tp->pdev->subsystem_vendor) &&
  10749. (subsys_id_to_phy_id[i].subsys_devid ==
  10750. tp->pdev->subsystem_device))
  10751. return &subsys_id_to_phy_id[i];
  10752. }
  10753. return NULL;
  10754. }
  10755. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10756. {
  10757. u32 val;
  10758. tp->phy_id = TG3_PHY_ID_INVALID;
  10759. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10760. /* Assume an onboard device and WOL capable by default. */
  10761. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10762. tg3_flag_set(tp, WOL_CAP);
  10763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10764. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10765. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10766. tg3_flag_set(tp, IS_NIC);
  10767. }
  10768. val = tr32(VCPU_CFGSHDW);
  10769. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10770. tg3_flag_set(tp, ASPM_WORKAROUND);
  10771. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10772. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10773. tg3_flag_set(tp, WOL_ENABLE);
  10774. device_set_wakeup_enable(&tp->pdev->dev, true);
  10775. }
  10776. goto done;
  10777. }
  10778. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10779. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10780. u32 nic_cfg, led_cfg;
  10781. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10782. int eeprom_phy_serdes = 0;
  10783. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10784. tp->nic_sram_data_cfg = nic_cfg;
  10785. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10786. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10787. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10788. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10790. (ver > 0) && (ver < 0x100))
  10791. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10793. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10794. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10795. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10796. eeprom_phy_serdes = 1;
  10797. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10798. if (nic_phy_id != 0) {
  10799. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10800. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10801. eeprom_phy_id = (id1 >> 16) << 10;
  10802. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10803. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10804. } else
  10805. eeprom_phy_id = 0;
  10806. tp->phy_id = eeprom_phy_id;
  10807. if (eeprom_phy_serdes) {
  10808. if (!tg3_flag(tp, 5705_PLUS))
  10809. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10810. else
  10811. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10812. }
  10813. if (tg3_flag(tp, 5750_PLUS))
  10814. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10815. SHASTA_EXT_LED_MODE_MASK);
  10816. else
  10817. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10818. switch (led_cfg) {
  10819. default:
  10820. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10821. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10822. break;
  10823. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10824. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10825. break;
  10826. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10827. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10828. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10829. * read on some older 5700/5701 bootcode.
  10830. */
  10831. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10832. ASIC_REV_5700 ||
  10833. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10834. ASIC_REV_5701)
  10835. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10836. break;
  10837. case SHASTA_EXT_LED_SHARED:
  10838. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10839. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10840. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10841. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10842. LED_CTRL_MODE_PHY_2);
  10843. break;
  10844. case SHASTA_EXT_LED_MAC:
  10845. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10846. break;
  10847. case SHASTA_EXT_LED_COMBO:
  10848. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10849. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10850. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10851. LED_CTRL_MODE_PHY_2);
  10852. break;
  10853. }
  10854. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10856. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10857. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10858. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10859. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10860. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10861. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10862. if ((tp->pdev->subsystem_vendor ==
  10863. PCI_VENDOR_ID_ARIMA) &&
  10864. (tp->pdev->subsystem_device == 0x205a ||
  10865. tp->pdev->subsystem_device == 0x2063))
  10866. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10867. } else {
  10868. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10869. tg3_flag_set(tp, IS_NIC);
  10870. }
  10871. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10872. tg3_flag_set(tp, ENABLE_ASF);
  10873. if (tg3_flag(tp, 5750_PLUS))
  10874. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10875. }
  10876. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10877. tg3_flag(tp, 5750_PLUS))
  10878. tg3_flag_set(tp, ENABLE_APE);
  10879. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10880. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10881. tg3_flag_clear(tp, WOL_CAP);
  10882. if (tg3_flag(tp, WOL_CAP) &&
  10883. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10884. tg3_flag_set(tp, WOL_ENABLE);
  10885. device_set_wakeup_enable(&tp->pdev->dev, true);
  10886. }
  10887. if (cfg2 & (1 << 17))
  10888. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10889. /* serdes signal pre-emphasis in register 0x590 set by */
  10890. /* bootcode if bit 18 is set */
  10891. if (cfg2 & (1 << 18))
  10892. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10893. if ((tg3_flag(tp, 57765_PLUS) ||
  10894. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10895. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10896. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10897. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10898. if (tg3_flag(tp, PCI_EXPRESS) &&
  10899. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10900. !tg3_flag(tp, 57765_PLUS)) {
  10901. u32 cfg3;
  10902. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10903. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10904. tg3_flag_set(tp, ASPM_WORKAROUND);
  10905. }
  10906. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10907. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10908. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10909. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10910. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10911. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10912. }
  10913. done:
  10914. if (tg3_flag(tp, WOL_CAP))
  10915. device_set_wakeup_enable(&tp->pdev->dev,
  10916. tg3_flag(tp, WOL_ENABLE));
  10917. else
  10918. device_set_wakeup_capable(&tp->pdev->dev, false);
  10919. }
  10920. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10921. {
  10922. int i;
  10923. u32 val;
  10924. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10925. tw32(OTP_CTRL, cmd);
  10926. /* Wait for up to 1 ms for command to execute. */
  10927. for (i = 0; i < 100; i++) {
  10928. val = tr32(OTP_STATUS);
  10929. if (val & OTP_STATUS_CMD_DONE)
  10930. break;
  10931. udelay(10);
  10932. }
  10933. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10934. }
  10935. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10936. * configuration is a 32-bit value that straddles the alignment boundary.
  10937. * We do two 32-bit reads and then shift and merge the results.
  10938. */
  10939. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10940. {
  10941. u32 bhalf_otp, thalf_otp;
  10942. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10943. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10944. return 0;
  10945. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10946. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10947. return 0;
  10948. thalf_otp = tr32(OTP_READ_DATA);
  10949. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10950. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10951. return 0;
  10952. bhalf_otp = tr32(OTP_READ_DATA);
  10953. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10954. }
  10955. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10956. {
  10957. u32 adv = ADVERTISED_Autoneg |
  10958. ADVERTISED_Pause;
  10959. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10960. adv |= ADVERTISED_1000baseT_Half |
  10961. ADVERTISED_1000baseT_Full;
  10962. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10963. adv |= ADVERTISED_100baseT_Half |
  10964. ADVERTISED_100baseT_Full |
  10965. ADVERTISED_10baseT_Half |
  10966. ADVERTISED_10baseT_Full |
  10967. ADVERTISED_TP;
  10968. else
  10969. adv |= ADVERTISED_FIBRE;
  10970. tp->link_config.advertising = adv;
  10971. tp->link_config.speed = SPEED_INVALID;
  10972. tp->link_config.duplex = DUPLEX_INVALID;
  10973. tp->link_config.autoneg = AUTONEG_ENABLE;
  10974. tp->link_config.active_speed = SPEED_INVALID;
  10975. tp->link_config.active_duplex = DUPLEX_INVALID;
  10976. tp->link_config.orig_speed = SPEED_INVALID;
  10977. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10978. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10979. }
  10980. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10981. {
  10982. u32 hw_phy_id_1, hw_phy_id_2;
  10983. u32 hw_phy_id, hw_phy_id_masked;
  10984. int err;
  10985. /* flow control autonegotiation is default behavior */
  10986. tg3_flag_set(tp, PAUSE_AUTONEG);
  10987. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10988. if (tg3_flag(tp, USE_PHYLIB))
  10989. return tg3_phy_init(tp);
  10990. /* Reading the PHY ID register can conflict with ASF
  10991. * firmware access to the PHY hardware.
  10992. */
  10993. err = 0;
  10994. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10995. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10996. } else {
  10997. /* Now read the physical PHY_ID from the chip and verify
  10998. * that it is sane. If it doesn't look good, we fall back
  10999. * to either the hard-coded table based PHY_ID and failing
  11000. * that the value found in the eeprom area.
  11001. */
  11002. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11003. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11004. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11005. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11006. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11007. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11008. }
  11009. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11010. tp->phy_id = hw_phy_id;
  11011. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11012. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11013. else
  11014. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11015. } else {
  11016. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11017. /* Do nothing, phy ID already set up in
  11018. * tg3_get_eeprom_hw_cfg().
  11019. */
  11020. } else {
  11021. struct subsys_tbl_ent *p;
  11022. /* No eeprom signature? Try the hardcoded
  11023. * subsys device table.
  11024. */
  11025. p = tg3_lookup_by_subsys(tp);
  11026. if (!p)
  11027. return -ENODEV;
  11028. tp->phy_id = p->phy_id;
  11029. if (!tp->phy_id ||
  11030. tp->phy_id == TG3_PHY_ID_BCM8002)
  11031. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11032. }
  11033. }
  11034. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11035. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11037. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11038. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11039. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11040. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11041. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11042. tg3_phy_init_link_config(tp);
  11043. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11044. !tg3_flag(tp, ENABLE_APE) &&
  11045. !tg3_flag(tp, ENABLE_ASF)) {
  11046. u32 bmsr, mask;
  11047. tg3_readphy(tp, MII_BMSR, &bmsr);
  11048. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11049. (bmsr & BMSR_LSTATUS))
  11050. goto skip_phy_reset;
  11051. err = tg3_phy_reset(tp);
  11052. if (err)
  11053. return err;
  11054. tg3_phy_set_wirespeed(tp);
  11055. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11056. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11057. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  11058. if (!tg3_copper_is_advertising_all(tp, mask)) {
  11059. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11060. tp->link_config.flowctrl);
  11061. tg3_writephy(tp, MII_BMCR,
  11062. BMCR_ANENABLE | BMCR_ANRESTART);
  11063. }
  11064. }
  11065. skip_phy_reset:
  11066. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11067. err = tg3_init_5401phy_dsp(tp);
  11068. if (err)
  11069. return err;
  11070. err = tg3_init_5401phy_dsp(tp);
  11071. }
  11072. return err;
  11073. }
  11074. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11075. {
  11076. u8 *vpd_data;
  11077. unsigned int block_end, rosize, len;
  11078. u32 vpdlen;
  11079. int j, i = 0;
  11080. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11081. if (!vpd_data)
  11082. goto out_no_vpd;
  11083. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11084. if (i < 0)
  11085. goto out_not_found;
  11086. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11087. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11088. i += PCI_VPD_LRDT_TAG_SIZE;
  11089. if (block_end > vpdlen)
  11090. goto out_not_found;
  11091. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11092. PCI_VPD_RO_KEYWORD_MFR_ID);
  11093. if (j > 0) {
  11094. len = pci_vpd_info_field_size(&vpd_data[j]);
  11095. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11096. if (j + len > block_end || len != 4 ||
  11097. memcmp(&vpd_data[j], "1028", 4))
  11098. goto partno;
  11099. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11100. PCI_VPD_RO_KEYWORD_VENDOR0);
  11101. if (j < 0)
  11102. goto partno;
  11103. len = pci_vpd_info_field_size(&vpd_data[j]);
  11104. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11105. if (j + len > block_end)
  11106. goto partno;
  11107. memcpy(tp->fw_ver, &vpd_data[j], len);
  11108. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11109. }
  11110. partno:
  11111. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11112. PCI_VPD_RO_KEYWORD_PARTNO);
  11113. if (i < 0)
  11114. goto out_not_found;
  11115. len = pci_vpd_info_field_size(&vpd_data[i]);
  11116. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11117. if (len > TG3_BPN_SIZE ||
  11118. (len + i) > vpdlen)
  11119. goto out_not_found;
  11120. memcpy(tp->board_part_number, &vpd_data[i], len);
  11121. out_not_found:
  11122. kfree(vpd_data);
  11123. if (tp->board_part_number[0])
  11124. return;
  11125. out_no_vpd:
  11126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11127. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11128. strcpy(tp->board_part_number, "BCM5717");
  11129. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11130. strcpy(tp->board_part_number, "BCM5718");
  11131. else
  11132. goto nomatch;
  11133. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11134. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11135. strcpy(tp->board_part_number, "BCM57780");
  11136. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11137. strcpy(tp->board_part_number, "BCM57760");
  11138. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11139. strcpy(tp->board_part_number, "BCM57790");
  11140. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11141. strcpy(tp->board_part_number, "BCM57788");
  11142. else
  11143. goto nomatch;
  11144. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11145. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11146. strcpy(tp->board_part_number, "BCM57761");
  11147. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11148. strcpy(tp->board_part_number, "BCM57765");
  11149. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11150. strcpy(tp->board_part_number, "BCM57781");
  11151. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11152. strcpy(tp->board_part_number, "BCM57785");
  11153. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11154. strcpy(tp->board_part_number, "BCM57791");
  11155. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11156. strcpy(tp->board_part_number, "BCM57795");
  11157. else
  11158. goto nomatch;
  11159. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11160. strcpy(tp->board_part_number, "BCM95906");
  11161. } else {
  11162. nomatch:
  11163. strcpy(tp->board_part_number, "none");
  11164. }
  11165. }
  11166. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11167. {
  11168. u32 val;
  11169. if (tg3_nvram_read(tp, offset, &val) ||
  11170. (val & 0xfc000000) != 0x0c000000 ||
  11171. tg3_nvram_read(tp, offset + 4, &val) ||
  11172. val != 0)
  11173. return 0;
  11174. return 1;
  11175. }
  11176. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11177. {
  11178. u32 val, offset, start, ver_offset;
  11179. int i, dst_off;
  11180. bool newver = false;
  11181. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11182. tg3_nvram_read(tp, 0x4, &start))
  11183. return;
  11184. offset = tg3_nvram_logical_addr(tp, offset);
  11185. if (tg3_nvram_read(tp, offset, &val))
  11186. return;
  11187. if ((val & 0xfc000000) == 0x0c000000) {
  11188. if (tg3_nvram_read(tp, offset + 4, &val))
  11189. return;
  11190. if (val == 0)
  11191. newver = true;
  11192. }
  11193. dst_off = strlen(tp->fw_ver);
  11194. if (newver) {
  11195. if (TG3_VER_SIZE - dst_off < 16 ||
  11196. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11197. return;
  11198. offset = offset + ver_offset - start;
  11199. for (i = 0; i < 16; i += 4) {
  11200. __be32 v;
  11201. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11202. return;
  11203. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11204. }
  11205. } else {
  11206. u32 major, minor;
  11207. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11208. return;
  11209. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11210. TG3_NVM_BCVER_MAJSFT;
  11211. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11212. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11213. "v%d.%02d", major, minor);
  11214. }
  11215. }
  11216. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11217. {
  11218. u32 val, major, minor;
  11219. /* Use native endian representation */
  11220. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11221. return;
  11222. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11223. TG3_NVM_HWSB_CFG1_MAJSFT;
  11224. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11225. TG3_NVM_HWSB_CFG1_MINSFT;
  11226. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11227. }
  11228. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11229. {
  11230. u32 offset, major, minor, build;
  11231. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11232. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11233. return;
  11234. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11235. case TG3_EEPROM_SB_REVISION_0:
  11236. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11237. break;
  11238. case TG3_EEPROM_SB_REVISION_2:
  11239. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11240. break;
  11241. case TG3_EEPROM_SB_REVISION_3:
  11242. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11243. break;
  11244. case TG3_EEPROM_SB_REVISION_4:
  11245. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11246. break;
  11247. case TG3_EEPROM_SB_REVISION_5:
  11248. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11249. break;
  11250. case TG3_EEPROM_SB_REVISION_6:
  11251. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11252. break;
  11253. default:
  11254. return;
  11255. }
  11256. if (tg3_nvram_read(tp, offset, &val))
  11257. return;
  11258. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11259. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11260. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11261. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11262. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11263. if (minor > 99 || build > 26)
  11264. return;
  11265. offset = strlen(tp->fw_ver);
  11266. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11267. " v%d.%02d", major, minor);
  11268. if (build > 0) {
  11269. offset = strlen(tp->fw_ver);
  11270. if (offset < TG3_VER_SIZE - 1)
  11271. tp->fw_ver[offset] = 'a' + build - 1;
  11272. }
  11273. }
  11274. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11275. {
  11276. u32 val, offset, start;
  11277. int i, vlen;
  11278. for (offset = TG3_NVM_DIR_START;
  11279. offset < TG3_NVM_DIR_END;
  11280. offset += TG3_NVM_DIRENT_SIZE) {
  11281. if (tg3_nvram_read(tp, offset, &val))
  11282. return;
  11283. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11284. break;
  11285. }
  11286. if (offset == TG3_NVM_DIR_END)
  11287. return;
  11288. if (!tg3_flag(tp, 5705_PLUS))
  11289. start = 0x08000000;
  11290. else if (tg3_nvram_read(tp, offset - 4, &start))
  11291. return;
  11292. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11293. !tg3_fw_img_is_valid(tp, offset) ||
  11294. tg3_nvram_read(tp, offset + 8, &val))
  11295. return;
  11296. offset += val - start;
  11297. vlen = strlen(tp->fw_ver);
  11298. tp->fw_ver[vlen++] = ',';
  11299. tp->fw_ver[vlen++] = ' ';
  11300. for (i = 0; i < 4; i++) {
  11301. __be32 v;
  11302. if (tg3_nvram_read_be32(tp, offset, &v))
  11303. return;
  11304. offset += sizeof(v);
  11305. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11306. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11307. break;
  11308. }
  11309. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11310. vlen += sizeof(v);
  11311. }
  11312. }
  11313. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11314. {
  11315. int vlen;
  11316. u32 apedata;
  11317. char *fwtype;
  11318. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11319. return;
  11320. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11321. if (apedata != APE_SEG_SIG_MAGIC)
  11322. return;
  11323. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11324. if (!(apedata & APE_FW_STATUS_READY))
  11325. return;
  11326. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11327. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11328. tg3_flag_set(tp, APE_HAS_NCSI);
  11329. fwtype = "NCSI";
  11330. } else {
  11331. fwtype = "DASH";
  11332. }
  11333. vlen = strlen(tp->fw_ver);
  11334. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11335. fwtype,
  11336. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11337. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11338. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11339. (apedata & APE_FW_VERSION_BLDMSK));
  11340. }
  11341. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11342. {
  11343. u32 val;
  11344. bool vpd_vers = false;
  11345. if (tp->fw_ver[0] != 0)
  11346. vpd_vers = true;
  11347. if (tg3_flag(tp, NO_NVRAM)) {
  11348. strcat(tp->fw_ver, "sb");
  11349. return;
  11350. }
  11351. if (tg3_nvram_read(tp, 0, &val))
  11352. return;
  11353. if (val == TG3_EEPROM_MAGIC)
  11354. tg3_read_bc_ver(tp);
  11355. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11356. tg3_read_sb_ver(tp, val);
  11357. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11358. tg3_read_hwsb_ver(tp);
  11359. else
  11360. return;
  11361. if (vpd_vers)
  11362. goto done;
  11363. if (tg3_flag(tp, ENABLE_APE)) {
  11364. if (tg3_flag(tp, ENABLE_ASF))
  11365. tg3_read_dash_ver(tp);
  11366. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11367. tg3_read_mgmtfw_ver(tp);
  11368. }
  11369. done:
  11370. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11371. }
  11372. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11373. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11374. {
  11375. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11376. return TG3_RX_RET_MAX_SIZE_5717;
  11377. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11378. return TG3_RX_RET_MAX_SIZE_5700;
  11379. else
  11380. return TG3_RX_RET_MAX_SIZE_5705;
  11381. }
  11382. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11383. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11384. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11385. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11386. { },
  11387. };
  11388. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11389. {
  11390. u32 misc_ctrl_reg;
  11391. u32 pci_state_reg, grc_misc_cfg;
  11392. u32 val;
  11393. u16 pci_cmd;
  11394. int err;
  11395. /* Force memory write invalidate off. If we leave it on,
  11396. * then on 5700_BX chips we have to enable a workaround.
  11397. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11398. * to match the cacheline size. The Broadcom driver have this
  11399. * workaround but turns MWI off all the times so never uses
  11400. * it. This seems to suggest that the workaround is insufficient.
  11401. */
  11402. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11403. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11404. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11405. /* Important! -- Make sure register accesses are byteswapped
  11406. * correctly. Also, for those chips that require it, make
  11407. * sure that indirect register accesses are enabled before
  11408. * the first operation.
  11409. */
  11410. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11411. &misc_ctrl_reg);
  11412. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11413. MISC_HOST_CTRL_CHIPREV);
  11414. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11415. tp->misc_host_ctrl);
  11416. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11417. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11419. u32 prod_id_asic_rev;
  11420. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11421. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11422. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11423. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11424. pci_read_config_dword(tp->pdev,
  11425. TG3PCI_GEN2_PRODID_ASICREV,
  11426. &prod_id_asic_rev);
  11427. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11428. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11429. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11430. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11431. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11432. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11433. pci_read_config_dword(tp->pdev,
  11434. TG3PCI_GEN15_PRODID_ASICREV,
  11435. &prod_id_asic_rev);
  11436. else
  11437. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11438. &prod_id_asic_rev);
  11439. tp->pci_chip_rev_id = prod_id_asic_rev;
  11440. }
  11441. /* Wrong chip ID in 5752 A0. This code can be removed later
  11442. * as A0 is not in production.
  11443. */
  11444. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11445. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11446. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11447. * we need to disable memory and use config. cycles
  11448. * only to access all registers. The 5702/03 chips
  11449. * can mistakenly decode the special cycles from the
  11450. * ICH chipsets as memory write cycles, causing corruption
  11451. * of register and memory space. Only certain ICH bridges
  11452. * will drive special cycles with non-zero data during the
  11453. * address phase which can fall within the 5703's address
  11454. * range. This is not an ICH bug as the PCI spec allows
  11455. * non-zero address during special cycles. However, only
  11456. * these ICH bridges are known to drive non-zero addresses
  11457. * during special cycles.
  11458. *
  11459. * Since special cycles do not cross PCI bridges, we only
  11460. * enable this workaround if the 5703 is on the secondary
  11461. * bus of these ICH bridges.
  11462. */
  11463. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11464. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11465. static struct tg3_dev_id {
  11466. u32 vendor;
  11467. u32 device;
  11468. u32 rev;
  11469. } ich_chipsets[] = {
  11470. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11471. PCI_ANY_ID },
  11472. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11473. PCI_ANY_ID },
  11474. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11475. 0xa },
  11476. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11477. PCI_ANY_ID },
  11478. { },
  11479. };
  11480. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11481. struct pci_dev *bridge = NULL;
  11482. while (pci_id->vendor != 0) {
  11483. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11484. bridge);
  11485. if (!bridge) {
  11486. pci_id++;
  11487. continue;
  11488. }
  11489. if (pci_id->rev != PCI_ANY_ID) {
  11490. if (bridge->revision > pci_id->rev)
  11491. continue;
  11492. }
  11493. if (bridge->subordinate &&
  11494. (bridge->subordinate->number ==
  11495. tp->pdev->bus->number)) {
  11496. tg3_flag_set(tp, ICH_WORKAROUND);
  11497. pci_dev_put(bridge);
  11498. break;
  11499. }
  11500. }
  11501. }
  11502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11503. static struct tg3_dev_id {
  11504. u32 vendor;
  11505. u32 device;
  11506. } bridge_chipsets[] = {
  11507. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11508. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11509. { },
  11510. };
  11511. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11512. struct pci_dev *bridge = NULL;
  11513. while (pci_id->vendor != 0) {
  11514. bridge = pci_get_device(pci_id->vendor,
  11515. pci_id->device,
  11516. bridge);
  11517. if (!bridge) {
  11518. pci_id++;
  11519. continue;
  11520. }
  11521. if (bridge->subordinate &&
  11522. (bridge->subordinate->number <=
  11523. tp->pdev->bus->number) &&
  11524. (bridge->subordinate->subordinate >=
  11525. tp->pdev->bus->number)) {
  11526. tg3_flag_set(tp, 5701_DMA_BUG);
  11527. pci_dev_put(bridge);
  11528. break;
  11529. }
  11530. }
  11531. }
  11532. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11533. * DMA addresses > 40-bit. This bridge may have other additional
  11534. * 57xx devices behind it in some 4-port NIC designs for example.
  11535. * Any tg3 device found behind the bridge will also need the 40-bit
  11536. * DMA workaround.
  11537. */
  11538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11540. tg3_flag_set(tp, 5780_CLASS);
  11541. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11542. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11543. } else {
  11544. struct pci_dev *bridge = NULL;
  11545. do {
  11546. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11547. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11548. bridge);
  11549. if (bridge && bridge->subordinate &&
  11550. (bridge->subordinate->number <=
  11551. tp->pdev->bus->number) &&
  11552. (bridge->subordinate->subordinate >=
  11553. tp->pdev->bus->number)) {
  11554. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11555. pci_dev_put(bridge);
  11556. break;
  11557. }
  11558. } while (bridge);
  11559. }
  11560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11562. tp->pdev_peer = tg3_find_peer(tp);
  11563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11566. tg3_flag_set(tp, 5717_PLUS);
  11567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11568. tg3_flag(tp, 5717_PLUS))
  11569. tg3_flag_set(tp, 57765_PLUS);
  11570. /* Intentionally exclude ASIC_REV_5906 */
  11571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11577. tg3_flag(tp, 57765_PLUS))
  11578. tg3_flag_set(tp, 5755_PLUS);
  11579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11582. tg3_flag(tp, 5755_PLUS) ||
  11583. tg3_flag(tp, 5780_CLASS))
  11584. tg3_flag_set(tp, 5750_PLUS);
  11585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11586. tg3_flag(tp, 5750_PLUS))
  11587. tg3_flag_set(tp, 5705_PLUS);
  11588. /* Determine TSO capabilities */
  11589. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11590. ; /* Do nothing. HW bug. */
  11591. else if (tg3_flag(tp, 57765_PLUS))
  11592. tg3_flag_set(tp, HW_TSO_3);
  11593. else if (tg3_flag(tp, 5755_PLUS) ||
  11594. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11595. tg3_flag_set(tp, HW_TSO_2);
  11596. else if (tg3_flag(tp, 5750_PLUS)) {
  11597. tg3_flag_set(tp, HW_TSO_1);
  11598. tg3_flag_set(tp, TSO_BUG);
  11599. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11600. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11601. tg3_flag_clear(tp, TSO_BUG);
  11602. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11603. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11604. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11605. tg3_flag_set(tp, TSO_BUG);
  11606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11607. tp->fw_needed = FIRMWARE_TG3TSO5;
  11608. else
  11609. tp->fw_needed = FIRMWARE_TG3TSO;
  11610. }
  11611. /* Selectively allow TSO based on operating conditions */
  11612. if (tg3_flag(tp, HW_TSO_1) ||
  11613. tg3_flag(tp, HW_TSO_2) ||
  11614. tg3_flag(tp, HW_TSO_3) ||
  11615. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11616. tg3_flag_set(tp, TSO_CAPABLE);
  11617. else {
  11618. tg3_flag_clear(tp, TSO_CAPABLE);
  11619. tg3_flag_clear(tp, TSO_BUG);
  11620. tp->fw_needed = NULL;
  11621. }
  11622. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11623. tp->fw_needed = FIRMWARE_TG3;
  11624. tp->irq_max = 1;
  11625. if (tg3_flag(tp, 5750_PLUS)) {
  11626. tg3_flag_set(tp, SUPPORT_MSI);
  11627. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11628. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11629. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11630. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11631. tp->pdev_peer == tp->pdev))
  11632. tg3_flag_clear(tp, SUPPORT_MSI);
  11633. if (tg3_flag(tp, 5755_PLUS) ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11635. tg3_flag_set(tp, 1SHOT_MSI);
  11636. }
  11637. if (tg3_flag(tp, 57765_PLUS)) {
  11638. tg3_flag_set(tp, SUPPORT_MSIX);
  11639. tp->irq_max = TG3_IRQ_MAX_VECS;
  11640. }
  11641. }
  11642. if (tg3_flag(tp, 5755_PLUS))
  11643. tg3_flag_set(tp, SHORT_DMA_BUG);
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11645. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11646. if (tg3_flag(tp, 5717_PLUS))
  11647. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11648. if (tg3_flag(tp, 57765_PLUS) &&
  11649. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11650. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11651. if (!tg3_flag(tp, 5705_PLUS) ||
  11652. tg3_flag(tp, 5780_CLASS) ||
  11653. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11654. tg3_flag_set(tp, JUMBO_CAPABLE);
  11655. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11656. &pci_state_reg);
  11657. if (pci_is_pcie(tp->pdev)) {
  11658. u16 lnkctl;
  11659. tg3_flag_set(tp, PCI_EXPRESS);
  11660. tp->pcie_readrq = 4096;
  11661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11663. tp->pcie_readrq = 2048;
  11664. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11665. pci_read_config_word(tp->pdev,
  11666. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11667. &lnkctl);
  11668. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11669. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11670. ASIC_REV_5906) {
  11671. tg3_flag_clear(tp, HW_TSO_2);
  11672. tg3_flag_clear(tp, TSO_CAPABLE);
  11673. }
  11674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11676. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11677. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11678. tg3_flag_set(tp, CLKREQ_BUG);
  11679. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11680. tg3_flag_set(tp, L1PLLPD_EN);
  11681. }
  11682. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11683. /* BCM5785 devices are effectively PCIe devices, and should
  11684. * follow PCIe codepaths, but do not have a PCIe capabilities
  11685. * section.
  11686. */
  11687. tg3_flag_set(tp, PCI_EXPRESS);
  11688. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11689. tg3_flag(tp, 5780_CLASS)) {
  11690. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11691. if (!tp->pcix_cap) {
  11692. dev_err(&tp->pdev->dev,
  11693. "Cannot find PCI-X capability, aborting\n");
  11694. return -EIO;
  11695. }
  11696. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11697. tg3_flag_set(tp, PCIX_MODE);
  11698. }
  11699. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11700. * reordering to the mailbox registers done by the host
  11701. * controller can cause major troubles. We read back from
  11702. * every mailbox register write to force the writes to be
  11703. * posted to the chip in order.
  11704. */
  11705. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11706. !tg3_flag(tp, PCI_EXPRESS))
  11707. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11708. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11709. &tp->pci_cacheline_sz);
  11710. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11711. &tp->pci_lat_timer);
  11712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11713. tp->pci_lat_timer < 64) {
  11714. tp->pci_lat_timer = 64;
  11715. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11716. tp->pci_lat_timer);
  11717. }
  11718. /* Important! -- It is critical that the PCI-X hw workaround
  11719. * situation is decided before the first MMIO register access.
  11720. */
  11721. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11722. /* 5700 BX chips need to have their TX producer index
  11723. * mailboxes written twice to workaround a bug.
  11724. */
  11725. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11726. /* If we are in PCI-X mode, enable register write workaround.
  11727. *
  11728. * The workaround is to use indirect register accesses
  11729. * for all chip writes not to mailbox registers.
  11730. */
  11731. if (tg3_flag(tp, PCIX_MODE)) {
  11732. u32 pm_reg;
  11733. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11734. /* The chip can have it's power management PCI config
  11735. * space registers clobbered due to this bug.
  11736. * So explicitly force the chip into D0 here.
  11737. */
  11738. pci_read_config_dword(tp->pdev,
  11739. tp->pm_cap + PCI_PM_CTRL,
  11740. &pm_reg);
  11741. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11742. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11743. pci_write_config_dword(tp->pdev,
  11744. tp->pm_cap + PCI_PM_CTRL,
  11745. pm_reg);
  11746. /* Also, force SERR#/PERR# in PCI command. */
  11747. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11748. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11749. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11750. }
  11751. }
  11752. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11753. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11754. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11755. tg3_flag_set(tp, PCI_32BIT);
  11756. /* Chip-specific fixup from Broadcom driver */
  11757. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11758. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11759. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11760. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11761. }
  11762. /* Default fast path register access methods */
  11763. tp->read32 = tg3_read32;
  11764. tp->write32 = tg3_write32;
  11765. tp->read32_mbox = tg3_read32;
  11766. tp->write32_mbox = tg3_write32;
  11767. tp->write32_tx_mbox = tg3_write32;
  11768. tp->write32_rx_mbox = tg3_write32;
  11769. /* Various workaround register access methods */
  11770. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11771. tp->write32 = tg3_write_indirect_reg32;
  11772. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11773. (tg3_flag(tp, PCI_EXPRESS) &&
  11774. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11775. /*
  11776. * Back to back register writes can cause problems on these
  11777. * chips, the workaround is to read back all reg writes
  11778. * except those to mailbox regs.
  11779. *
  11780. * See tg3_write_indirect_reg32().
  11781. */
  11782. tp->write32 = tg3_write_flush_reg32;
  11783. }
  11784. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11785. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11786. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11787. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11788. }
  11789. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11790. tp->read32 = tg3_read_indirect_reg32;
  11791. tp->write32 = tg3_write_indirect_reg32;
  11792. tp->read32_mbox = tg3_read_indirect_mbox;
  11793. tp->write32_mbox = tg3_write_indirect_mbox;
  11794. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11795. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11796. iounmap(tp->regs);
  11797. tp->regs = NULL;
  11798. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11799. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11800. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11801. }
  11802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11803. tp->read32_mbox = tg3_read32_mbox_5906;
  11804. tp->write32_mbox = tg3_write32_mbox_5906;
  11805. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11806. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11807. }
  11808. if (tp->write32 == tg3_write_indirect_reg32 ||
  11809. (tg3_flag(tp, PCIX_MODE) &&
  11810. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11812. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11813. /* The memory arbiter has to be enabled in order for SRAM accesses
  11814. * to succeed. Normally on powerup the tg3 chip firmware will make
  11815. * sure it is enabled, but other entities such as system netboot
  11816. * code might disable it.
  11817. */
  11818. val = tr32(MEMARB_MODE);
  11819. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11820. if (tg3_flag(tp, PCIX_MODE)) {
  11821. pci_read_config_dword(tp->pdev,
  11822. tp->pcix_cap + PCI_X_STATUS, &val);
  11823. tp->pci_fn = val & 0x7;
  11824. } else {
  11825. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11826. }
  11827. /* Get eeprom hw config before calling tg3_set_power_state().
  11828. * In particular, the TG3_FLAG_IS_NIC flag must be
  11829. * determined before calling tg3_set_power_state() so that
  11830. * we know whether or not to switch out of Vaux power.
  11831. * When the flag is set, it means that GPIO1 is used for eeprom
  11832. * write protect and also implies that it is a LOM where GPIOs
  11833. * are not used to switch power.
  11834. */
  11835. tg3_get_eeprom_hw_cfg(tp);
  11836. if (tg3_flag(tp, ENABLE_APE)) {
  11837. /* Allow reads and writes to the
  11838. * APE register and memory space.
  11839. */
  11840. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11841. PCISTATE_ALLOW_APE_SHMEM_WR |
  11842. PCISTATE_ALLOW_APE_PSPACE_WR;
  11843. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11844. pci_state_reg);
  11845. tg3_ape_lock_init(tp);
  11846. }
  11847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11851. tg3_flag(tp, 57765_PLUS))
  11852. tg3_flag_set(tp, CPMU_PRESENT);
  11853. /* Set up tp->grc_local_ctrl before calling
  11854. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11855. * will bring 5700's external PHY out of reset.
  11856. * It is also used as eeprom write protect on LOMs.
  11857. */
  11858. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11860. tg3_flag(tp, EEPROM_WRITE_PROT))
  11861. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11862. GRC_LCLCTRL_GPIO_OUTPUT1);
  11863. /* Unused GPIO3 must be driven as output on 5752 because there
  11864. * are no pull-up resistors on unused GPIO pins.
  11865. */
  11866. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11867. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11871. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11872. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11873. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11874. /* Turn off the debug UART. */
  11875. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11876. if (tg3_flag(tp, IS_NIC))
  11877. /* Keep VMain power. */
  11878. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11879. GRC_LCLCTRL_GPIO_OUTPUT0;
  11880. }
  11881. /* Switch out of Vaux if it is a NIC */
  11882. tg3_pwrsrc_switch_to_vmain(tp);
  11883. /* Derive initial jumbo mode from MTU assigned in
  11884. * ether_setup() via the alloc_etherdev() call
  11885. */
  11886. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11887. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11888. /* Determine WakeOnLan speed to use. */
  11889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11890. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11891. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11892. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11893. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11894. } else {
  11895. tg3_flag_set(tp, WOL_SPEED_100MB);
  11896. }
  11897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11898. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11899. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11901. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11902. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11903. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11904. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11905. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11906. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11907. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11908. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11909. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11910. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11911. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11912. if (tg3_flag(tp, 5705_PLUS) &&
  11913. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11914. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11915. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11916. !tg3_flag(tp, 57765_PLUS)) {
  11917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11921. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11922. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11923. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11924. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11925. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11926. } else
  11927. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11928. }
  11929. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11930. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11931. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11932. if (tp->phy_otp == 0)
  11933. tp->phy_otp = TG3_OTP_DEFAULT;
  11934. }
  11935. if (tg3_flag(tp, CPMU_PRESENT))
  11936. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11937. else
  11938. tp->mi_mode = MAC_MI_MODE_BASE;
  11939. tp->coalesce_mode = 0;
  11940. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11941. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11942. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11943. /* Set these bits to enable statistics workaround. */
  11944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11945. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11946. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11947. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11948. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11949. }
  11950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11952. tg3_flag_set(tp, USE_PHYLIB);
  11953. err = tg3_mdio_init(tp);
  11954. if (err)
  11955. return err;
  11956. /* Initialize data/descriptor byte/word swapping. */
  11957. val = tr32(GRC_MODE);
  11958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11959. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11960. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11961. GRC_MODE_B2HRX_ENABLE |
  11962. GRC_MODE_HTX2B_ENABLE |
  11963. GRC_MODE_HOST_STACKUP);
  11964. else
  11965. val &= GRC_MODE_HOST_STACKUP;
  11966. tw32(GRC_MODE, val | tp->grc_mode);
  11967. tg3_switch_clocks(tp);
  11968. /* Clear this out for sanity. */
  11969. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11970. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11971. &pci_state_reg);
  11972. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11973. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11974. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11975. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11976. chiprevid == CHIPREV_ID_5701_B0 ||
  11977. chiprevid == CHIPREV_ID_5701_B2 ||
  11978. chiprevid == CHIPREV_ID_5701_B5) {
  11979. void __iomem *sram_base;
  11980. /* Write some dummy words into the SRAM status block
  11981. * area, see if it reads back correctly. If the return
  11982. * value is bad, force enable the PCIX workaround.
  11983. */
  11984. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11985. writel(0x00000000, sram_base);
  11986. writel(0x00000000, sram_base + 4);
  11987. writel(0xffffffff, sram_base + 4);
  11988. if (readl(sram_base) != 0x00000000)
  11989. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11990. }
  11991. }
  11992. udelay(50);
  11993. tg3_nvram_init(tp);
  11994. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11995. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11997. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11998. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11999. tg3_flag_set(tp, IS_5788);
  12000. if (!tg3_flag(tp, IS_5788) &&
  12001. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12002. tg3_flag_set(tp, TAGGED_STATUS);
  12003. if (tg3_flag(tp, TAGGED_STATUS)) {
  12004. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12005. HOSTCC_MODE_CLRTICK_TXBD);
  12006. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12007. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12008. tp->misc_host_ctrl);
  12009. }
  12010. /* Preserve the APE MAC_MODE bits */
  12011. if (tg3_flag(tp, ENABLE_APE))
  12012. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12013. else
  12014. tp->mac_mode = 0;
  12015. /* these are limited to 10/100 only */
  12016. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12017. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12018. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12019. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12020. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12021. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12022. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12023. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12024. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12025. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12026. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12027. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12028. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12029. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12030. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12031. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12032. err = tg3_phy_probe(tp);
  12033. if (err) {
  12034. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12035. /* ... but do not return immediately ... */
  12036. tg3_mdio_fini(tp);
  12037. }
  12038. tg3_read_vpd(tp);
  12039. tg3_read_fw_ver(tp);
  12040. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12041. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12042. } else {
  12043. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12044. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12045. else
  12046. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12047. }
  12048. /* 5700 {AX,BX} chips have a broken status block link
  12049. * change bit implementation, so we must use the
  12050. * status register in those cases.
  12051. */
  12052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12053. tg3_flag_set(tp, USE_LINKCHG_REG);
  12054. else
  12055. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12056. /* The led_ctrl is set during tg3_phy_probe, here we might
  12057. * have to force the link status polling mechanism based
  12058. * upon subsystem IDs.
  12059. */
  12060. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12062. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12063. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12064. tg3_flag_set(tp, USE_LINKCHG_REG);
  12065. }
  12066. /* For all SERDES we poll the MAC status register. */
  12067. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12068. tg3_flag_set(tp, POLL_SERDES);
  12069. else
  12070. tg3_flag_clear(tp, POLL_SERDES);
  12071. tp->rx_offset = NET_IP_ALIGN;
  12072. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12074. tg3_flag(tp, PCIX_MODE)) {
  12075. tp->rx_offset = 0;
  12076. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12077. tp->rx_copy_thresh = ~(u16)0;
  12078. #endif
  12079. }
  12080. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12081. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12082. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12083. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12084. /* Increment the rx prod index on the rx std ring by at most
  12085. * 8 for these chips to workaround hw errata.
  12086. */
  12087. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12089. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12090. tp->rx_std_max_post = 8;
  12091. if (tg3_flag(tp, ASPM_WORKAROUND))
  12092. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12093. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12094. return err;
  12095. }
  12096. #ifdef CONFIG_SPARC
  12097. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12098. {
  12099. struct net_device *dev = tp->dev;
  12100. struct pci_dev *pdev = tp->pdev;
  12101. struct device_node *dp = pci_device_to_OF_node(pdev);
  12102. const unsigned char *addr;
  12103. int len;
  12104. addr = of_get_property(dp, "local-mac-address", &len);
  12105. if (addr && len == 6) {
  12106. memcpy(dev->dev_addr, addr, 6);
  12107. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12108. return 0;
  12109. }
  12110. return -ENODEV;
  12111. }
  12112. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12113. {
  12114. struct net_device *dev = tp->dev;
  12115. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12116. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12117. return 0;
  12118. }
  12119. #endif
  12120. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12121. {
  12122. struct net_device *dev = tp->dev;
  12123. u32 hi, lo, mac_offset;
  12124. int addr_ok = 0;
  12125. #ifdef CONFIG_SPARC
  12126. if (!tg3_get_macaddr_sparc(tp))
  12127. return 0;
  12128. #endif
  12129. mac_offset = 0x7c;
  12130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12131. tg3_flag(tp, 5780_CLASS)) {
  12132. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12133. mac_offset = 0xcc;
  12134. if (tg3_nvram_lock(tp))
  12135. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12136. else
  12137. tg3_nvram_unlock(tp);
  12138. } else if (tg3_flag(tp, 5717_PLUS)) {
  12139. if (tp->pci_fn & 1)
  12140. mac_offset = 0xcc;
  12141. if (tp->pci_fn > 1)
  12142. mac_offset += 0x18c;
  12143. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12144. mac_offset = 0x10;
  12145. /* First try to get it from MAC address mailbox. */
  12146. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12147. if ((hi >> 16) == 0x484b) {
  12148. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12149. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12150. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12151. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12152. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12153. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12154. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12155. /* Some old bootcode may report a 0 MAC address in SRAM */
  12156. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12157. }
  12158. if (!addr_ok) {
  12159. /* Next, try NVRAM. */
  12160. if (!tg3_flag(tp, NO_NVRAM) &&
  12161. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12162. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12163. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12164. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12165. }
  12166. /* Finally just fetch it out of the MAC control regs. */
  12167. else {
  12168. hi = tr32(MAC_ADDR_0_HIGH);
  12169. lo = tr32(MAC_ADDR_0_LOW);
  12170. dev->dev_addr[5] = lo & 0xff;
  12171. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12172. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12173. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12174. dev->dev_addr[1] = hi & 0xff;
  12175. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12176. }
  12177. }
  12178. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12179. #ifdef CONFIG_SPARC
  12180. if (!tg3_get_default_macaddr_sparc(tp))
  12181. return 0;
  12182. #endif
  12183. return -EINVAL;
  12184. }
  12185. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12186. return 0;
  12187. }
  12188. #define BOUNDARY_SINGLE_CACHELINE 1
  12189. #define BOUNDARY_MULTI_CACHELINE 2
  12190. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12191. {
  12192. int cacheline_size;
  12193. u8 byte;
  12194. int goal;
  12195. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12196. if (byte == 0)
  12197. cacheline_size = 1024;
  12198. else
  12199. cacheline_size = (int) byte * 4;
  12200. /* On 5703 and later chips, the boundary bits have no
  12201. * effect.
  12202. */
  12203. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12204. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12205. !tg3_flag(tp, PCI_EXPRESS))
  12206. goto out;
  12207. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12208. goal = BOUNDARY_MULTI_CACHELINE;
  12209. #else
  12210. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12211. goal = BOUNDARY_SINGLE_CACHELINE;
  12212. #else
  12213. goal = 0;
  12214. #endif
  12215. #endif
  12216. if (tg3_flag(tp, 57765_PLUS)) {
  12217. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12218. goto out;
  12219. }
  12220. if (!goal)
  12221. goto out;
  12222. /* PCI controllers on most RISC systems tend to disconnect
  12223. * when a device tries to burst across a cache-line boundary.
  12224. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12225. *
  12226. * Unfortunately, for PCI-E there are only limited
  12227. * write-side controls for this, and thus for reads
  12228. * we will still get the disconnects. We'll also waste
  12229. * these PCI cycles for both read and write for chips
  12230. * other than 5700 and 5701 which do not implement the
  12231. * boundary bits.
  12232. */
  12233. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12234. switch (cacheline_size) {
  12235. case 16:
  12236. case 32:
  12237. case 64:
  12238. case 128:
  12239. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12240. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12241. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12242. } else {
  12243. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12244. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12245. }
  12246. break;
  12247. case 256:
  12248. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12249. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12250. break;
  12251. default:
  12252. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12253. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12254. break;
  12255. }
  12256. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12257. switch (cacheline_size) {
  12258. case 16:
  12259. case 32:
  12260. case 64:
  12261. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12262. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12263. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12264. break;
  12265. }
  12266. /* fallthrough */
  12267. case 128:
  12268. default:
  12269. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12270. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12271. break;
  12272. }
  12273. } else {
  12274. switch (cacheline_size) {
  12275. case 16:
  12276. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12277. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12278. DMA_RWCTRL_WRITE_BNDRY_16);
  12279. break;
  12280. }
  12281. /* fallthrough */
  12282. case 32:
  12283. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12284. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12285. DMA_RWCTRL_WRITE_BNDRY_32);
  12286. break;
  12287. }
  12288. /* fallthrough */
  12289. case 64:
  12290. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12291. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12292. DMA_RWCTRL_WRITE_BNDRY_64);
  12293. break;
  12294. }
  12295. /* fallthrough */
  12296. case 128:
  12297. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12298. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12299. DMA_RWCTRL_WRITE_BNDRY_128);
  12300. break;
  12301. }
  12302. /* fallthrough */
  12303. case 256:
  12304. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12305. DMA_RWCTRL_WRITE_BNDRY_256);
  12306. break;
  12307. case 512:
  12308. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12309. DMA_RWCTRL_WRITE_BNDRY_512);
  12310. break;
  12311. case 1024:
  12312. default:
  12313. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12314. DMA_RWCTRL_WRITE_BNDRY_1024);
  12315. break;
  12316. }
  12317. }
  12318. out:
  12319. return val;
  12320. }
  12321. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12322. {
  12323. struct tg3_internal_buffer_desc test_desc;
  12324. u32 sram_dma_descs;
  12325. int i, ret;
  12326. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12327. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12328. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12329. tw32(RDMAC_STATUS, 0);
  12330. tw32(WDMAC_STATUS, 0);
  12331. tw32(BUFMGR_MODE, 0);
  12332. tw32(FTQ_RESET, 0);
  12333. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12334. test_desc.addr_lo = buf_dma & 0xffffffff;
  12335. test_desc.nic_mbuf = 0x00002100;
  12336. test_desc.len = size;
  12337. /*
  12338. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12339. * the *second* time the tg3 driver was getting loaded after an
  12340. * initial scan.
  12341. *
  12342. * Broadcom tells me:
  12343. * ...the DMA engine is connected to the GRC block and a DMA
  12344. * reset may affect the GRC block in some unpredictable way...
  12345. * The behavior of resets to individual blocks has not been tested.
  12346. *
  12347. * Broadcom noted the GRC reset will also reset all sub-components.
  12348. */
  12349. if (to_device) {
  12350. test_desc.cqid_sqid = (13 << 8) | 2;
  12351. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12352. udelay(40);
  12353. } else {
  12354. test_desc.cqid_sqid = (16 << 8) | 7;
  12355. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12356. udelay(40);
  12357. }
  12358. test_desc.flags = 0x00000005;
  12359. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12360. u32 val;
  12361. val = *(((u32 *)&test_desc) + i);
  12362. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12363. sram_dma_descs + (i * sizeof(u32)));
  12364. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12365. }
  12366. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12367. if (to_device)
  12368. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12369. else
  12370. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12371. ret = -ENODEV;
  12372. for (i = 0; i < 40; i++) {
  12373. u32 val;
  12374. if (to_device)
  12375. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12376. else
  12377. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12378. if ((val & 0xffff) == sram_dma_descs) {
  12379. ret = 0;
  12380. break;
  12381. }
  12382. udelay(100);
  12383. }
  12384. return ret;
  12385. }
  12386. #define TEST_BUFFER_SIZE 0x2000
  12387. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12388. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12389. { },
  12390. };
  12391. static int __devinit tg3_test_dma(struct tg3 *tp)
  12392. {
  12393. dma_addr_t buf_dma;
  12394. u32 *buf, saved_dma_rwctrl;
  12395. int ret = 0;
  12396. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12397. &buf_dma, GFP_KERNEL);
  12398. if (!buf) {
  12399. ret = -ENOMEM;
  12400. goto out_nofree;
  12401. }
  12402. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12403. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12404. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12405. if (tg3_flag(tp, 57765_PLUS))
  12406. goto out;
  12407. if (tg3_flag(tp, PCI_EXPRESS)) {
  12408. /* DMA read watermark not used on PCIE */
  12409. tp->dma_rwctrl |= 0x00180000;
  12410. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12413. tp->dma_rwctrl |= 0x003f0000;
  12414. else
  12415. tp->dma_rwctrl |= 0x003f000f;
  12416. } else {
  12417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12419. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12420. u32 read_water = 0x7;
  12421. /* If the 5704 is behind the EPB bridge, we can
  12422. * do the less restrictive ONE_DMA workaround for
  12423. * better performance.
  12424. */
  12425. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12427. tp->dma_rwctrl |= 0x8000;
  12428. else if (ccval == 0x6 || ccval == 0x7)
  12429. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12430. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12431. read_water = 4;
  12432. /* Set bit 23 to enable PCIX hw bug fix */
  12433. tp->dma_rwctrl |=
  12434. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12435. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12436. (1 << 23);
  12437. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12438. /* 5780 always in PCIX mode */
  12439. tp->dma_rwctrl |= 0x00144000;
  12440. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12441. /* 5714 always in PCIX mode */
  12442. tp->dma_rwctrl |= 0x00148000;
  12443. } else {
  12444. tp->dma_rwctrl |= 0x001b000f;
  12445. }
  12446. }
  12447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12449. tp->dma_rwctrl &= 0xfffffff0;
  12450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12452. /* Remove this if it causes problems for some boards. */
  12453. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12454. /* On 5700/5701 chips, we need to set this bit.
  12455. * Otherwise the chip will issue cacheline transactions
  12456. * to streamable DMA memory with not all the byte
  12457. * enables turned on. This is an error on several
  12458. * RISC PCI controllers, in particular sparc64.
  12459. *
  12460. * On 5703/5704 chips, this bit has been reassigned
  12461. * a different meaning. In particular, it is used
  12462. * on those chips to enable a PCI-X workaround.
  12463. */
  12464. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12465. }
  12466. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12467. #if 0
  12468. /* Unneeded, already done by tg3_get_invariants. */
  12469. tg3_switch_clocks(tp);
  12470. #endif
  12471. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12472. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12473. goto out;
  12474. /* It is best to perform DMA test with maximum write burst size
  12475. * to expose the 5700/5701 write DMA bug.
  12476. */
  12477. saved_dma_rwctrl = tp->dma_rwctrl;
  12478. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12479. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12480. while (1) {
  12481. u32 *p = buf, i;
  12482. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12483. p[i] = i;
  12484. /* Send the buffer to the chip. */
  12485. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12486. if (ret) {
  12487. dev_err(&tp->pdev->dev,
  12488. "%s: Buffer write failed. err = %d\n",
  12489. __func__, ret);
  12490. break;
  12491. }
  12492. #if 0
  12493. /* validate data reached card RAM correctly. */
  12494. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12495. u32 val;
  12496. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12497. if (le32_to_cpu(val) != p[i]) {
  12498. dev_err(&tp->pdev->dev,
  12499. "%s: Buffer corrupted on device! "
  12500. "(%d != %d)\n", __func__, val, i);
  12501. /* ret = -ENODEV here? */
  12502. }
  12503. p[i] = 0;
  12504. }
  12505. #endif
  12506. /* Now read it back. */
  12507. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12508. if (ret) {
  12509. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12510. "err = %d\n", __func__, ret);
  12511. break;
  12512. }
  12513. /* Verify it. */
  12514. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12515. if (p[i] == i)
  12516. continue;
  12517. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12518. DMA_RWCTRL_WRITE_BNDRY_16) {
  12519. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12520. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12521. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12522. break;
  12523. } else {
  12524. dev_err(&tp->pdev->dev,
  12525. "%s: Buffer corrupted on read back! "
  12526. "(%d != %d)\n", __func__, p[i], i);
  12527. ret = -ENODEV;
  12528. goto out;
  12529. }
  12530. }
  12531. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12532. /* Success. */
  12533. ret = 0;
  12534. break;
  12535. }
  12536. }
  12537. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12538. DMA_RWCTRL_WRITE_BNDRY_16) {
  12539. /* DMA test passed without adjusting DMA boundary,
  12540. * now look for chipsets that are known to expose the
  12541. * DMA bug without failing the test.
  12542. */
  12543. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12544. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12545. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12546. } else {
  12547. /* Safe to use the calculated DMA boundary. */
  12548. tp->dma_rwctrl = saved_dma_rwctrl;
  12549. }
  12550. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12551. }
  12552. out:
  12553. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12554. out_nofree:
  12555. return ret;
  12556. }
  12557. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12558. {
  12559. if (tg3_flag(tp, 57765_PLUS)) {
  12560. tp->bufmgr_config.mbuf_read_dma_low_water =
  12561. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12562. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12563. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12564. tp->bufmgr_config.mbuf_high_water =
  12565. DEFAULT_MB_HIGH_WATER_57765;
  12566. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12567. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12568. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12569. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12570. tp->bufmgr_config.mbuf_high_water_jumbo =
  12571. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12572. } else if (tg3_flag(tp, 5705_PLUS)) {
  12573. tp->bufmgr_config.mbuf_read_dma_low_water =
  12574. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12575. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12576. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12577. tp->bufmgr_config.mbuf_high_water =
  12578. DEFAULT_MB_HIGH_WATER_5705;
  12579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12580. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12581. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12582. tp->bufmgr_config.mbuf_high_water =
  12583. DEFAULT_MB_HIGH_WATER_5906;
  12584. }
  12585. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12586. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12587. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12588. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12589. tp->bufmgr_config.mbuf_high_water_jumbo =
  12590. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12591. } else {
  12592. tp->bufmgr_config.mbuf_read_dma_low_water =
  12593. DEFAULT_MB_RDMA_LOW_WATER;
  12594. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12595. DEFAULT_MB_MACRX_LOW_WATER;
  12596. tp->bufmgr_config.mbuf_high_water =
  12597. DEFAULT_MB_HIGH_WATER;
  12598. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12599. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12600. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12601. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12602. tp->bufmgr_config.mbuf_high_water_jumbo =
  12603. DEFAULT_MB_HIGH_WATER_JUMBO;
  12604. }
  12605. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12606. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12607. }
  12608. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12609. {
  12610. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12611. case TG3_PHY_ID_BCM5400: return "5400";
  12612. case TG3_PHY_ID_BCM5401: return "5401";
  12613. case TG3_PHY_ID_BCM5411: return "5411";
  12614. case TG3_PHY_ID_BCM5701: return "5701";
  12615. case TG3_PHY_ID_BCM5703: return "5703";
  12616. case TG3_PHY_ID_BCM5704: return "5704";
  12617. case TG3_PHY_ID_BCM5705: return "5705";
  12618. case TG3_PHY_ID_BCM5750: return "5750";
  12619. case TG3_PHY_ID_BCM5752: return "5752";
  12620. case TG3_PHY_ID_BCM5714: return "5714";
  12621. case TG3_PHY_ID_BCM5780: return "5780";
  12622. case TG3_PHY_ID_BCM5755: return "5755";
  12623. case TG3_PHY_ID_BCM5787: return "5787";
  12624. case TG3_PHY_ID_BCM5784: return "5784";
  12625. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12626. case TG3_PHY_ID_BCM5906: return "5906";
  12627. case TG3_PHY_ID_BCM5761: return "5761";
  12628. case TG3_PHY_ID_BCM5718C: return "5718C";
  12629. case TG3_PHY_ID_BCM5718S: return "5718S";
  12630. case TG3_PHY_ID_BCM57765: return "57765";
  12631. case TG3_PHY_ID_BCM5719C: return "5719C";
  12632. case TG3_PHY_ID_BCM5720C: return "5720C";
  12633. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12634. case 0: return "serdes";
  12635. default: return "unknown";
  12636. }
  12637. }
  12638. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12639. {
  12640. if (tg3_flag(tp, PCI_EXPRESS)) {
  12641. strcpy(str, "PCI Express");
  12642. return str;
  12643. } else if (tg3_flag(tp, PCIX_MODE)) {
  12644. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12645. strcpy(str, "PCIX:");
  12646. if ((clock_ctrl == 7) ||
  12647. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12648. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12649. strcat(str, "133MHz");
  12650. else if (clock_ctrl == 0)
  12651. strcat(str, "33MHz");
  12652. else if (clock_ctrl == 2)
  12653. strcat(str, "50MHz");
  12654. else if (clock_ctrl == 4)
  12655. strcat(str, "66MHz");
  12656. else if (clock_ctrl == 6)
  12657. strcat(str, "100MHz");
  12658. } else {
  12659. strcpy(str, "PCI:");
  12660. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12661. strcat(str, "66MHz");
  12662. else
  12663. strcat(str, "33MHz");
  12664. }
  12665. if (tg3_flag(tp, PCI_32BIT))
  12666. strcat(str, ":32-bit");
  12667. else
  12668. strcat(str, ":64-bit");
  12669. return str;
  12670. }
  12671. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12672. {
  12673. struct pci_dev *peer;
  12674. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12675. for (func = 0; func < 8; func++) {
  12676. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12677. if (peer && peer != tp->pdev)
  12678. break;
  12679. pci_dev_put(peer);
  12680. }
  12681. /* 5704 can be configured in single-port mode, set peer to
  12682. * tp->pdev in that case.
  12683. */
  12684. if (!peer) {
  12685. peer = tp->pdev;
  12686. return peer;
  12687. }
  12688. /*
  12689. * We don't need to keep the refcount elevated; there's no way
  12690. * to remove one half of this device without removing the other
  12691. */
  12692. pci_dev_put(peer);
  12693. return peer;
  12694. }
  12695. static void __devinit tg3_init_coal(struct tg3 *tp)
  12696. {
  12697. struct ethtool_coalesce *ec = &tp->coal;
  12698. memset(ec, 0, sizeof(*ec));
  12699. ec->cmd = ETHTOOL_GCOALESCE;
  12700. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12701. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12702. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12703. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12704. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12705. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12706. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12707. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12708. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12709. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12710. HOSTCC_MODE_CLRTICK_TXBD)) {
  12711. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12712. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12713. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12714. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12715. }
  12716. if (tg3_flag(tp, 5705_PLUS)) {
  12717. ec->rx_coalesce_usecs_irq = 0;
  12718. ec->tx_coalesce_usecs_irq = 0;
  12719. ec->stats_block_coalesce_usecs = 0;
  12720. }
  12721. }
  12722. static const struct net_device_ops tg3_netdev_ops = {
  12723. .ndo_open = tg3_open,
  12724. .ndo_stop = tg3_close,
  12725. .ndo_start_xmit = tg3_start_xmit,
  12726. .ndo_get_stats64 = tg3_get_stats64,
  12727. .ndo_validate_addr = eth_validate_addr,
  12728. .ndo_set_rx_mode = tg3_set_rx_mode,
  12729. .ndo_set_mac_address = tg3_set_mac_addr,
  12730. .ndo_do_ioctl = tg3_ioctl,
  12731. .ndo_tx_timeout = tg3_tx_timeout,
  12732. .ndo_change_mtu = tg3_change_mtu,
  12733. .ndo_fix_features = tg3_fix_features,
  12734. .ndo_set_features = tg3_set_features,
  12735. #ifdef CONFIG_NET_POLL_CONTROLLER
  12736. .ndo_poll_controller = tg3_poll_controller,
  12737. #endif
  12738. };
  12739. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12740. const struct pci_device_id *ent)
  12741. {
  12742. struct net_device *dev;
  12743. struct tg3 *tp;
  12744. int i, err, pm_cap;
  12745. u32 sndmbx, rcvmbx, intmbx;
  12746. char str[40];
  12747. u64 dma_mask, persist_dma_mask;
  12748. u32 features = 0;
  12749. printk_once(KERN_INFO "%s\n", version);
  12750. err = pci_enable_device(pdev);
  12751. if (err) {
  12752. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12753. return err;
  12754. }
  12755. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12756. if (err) {
  12757. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12758. goto err_out_disable_pdev;
  12759. }
  12760. pci_set_master(pdev);
  12761. /* Find power-management capability. */
  12762. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12763. if (pm_cap == 0) {
  12764. dev_err(&pdev->dev,
  12765. "Cannot find Power Management capability, aborting\n");
  12766. err = -EIO;
  12767. goto err_out_free_res;
  12768. }
  12769. err = pci_set_power_state(pdev, PCI_D0);
  12770. if (err) {
  12771. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12772. goto err_out_free_res;
  12773. }
  12774. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12775. if (!dev) {
  12776. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12777. err = -ENOMEM;
  12778. goto err_out_power_down;
  12779. }
  12780. SET_NETDEV_DEV(dev, &pdev->dev);
  12781. tp = netdev_priv(dev);
  12782. tp->pdev = pdev;
  12783. tp->dev = dev;
  12784. tp->pm_cap = pm_cap;
  12785. tp->rx_mode = TG3_DEF_RX_MODE;
  12786. tp->tx_mode = TG3_DEF_TX_MODE;
  12787. if (tg3_debug > 0)
  12788. tp->msg_enable = tg3_debug;
  12789. else
  12790. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12791. /* The word/byte swap controls here control register access byte
  12792. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12793. * setting below.
  12794. */
  12795. tp->misc_host_ctrl =
  12796. MISC_HOST_CTRL_MASK_PCI_INT |
  12797. MISC_HOST_CTRL_WORD_SWAP |
  12798. MISC_HOST_CTRL_INDIR_ACCESS |
  12799. MISC_HOST_CTRL_PCISTATE_RW;
  12800. /* The NONFRM (non-frame) byte/word swap controls take effect
  12801. * on descriptor entries, anything which isn't packet data.
  12802. *
  12803. * The StrongARM chips on the board (one for tx, one for rx)
  12804. * are running in big-endian mode.
  12805. */
  12806. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12807. GRC_MODE_WSWAP_NONFRM_DATA);
  12808. #ifdef __BIG_ENDIAN
  12809. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12810. #endif
  12811. spin_lock_init(&tp->lock);
  12812. spin_lock_init(&tp->indirect_lock);
  12813. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12814. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12815. if (!tp->regs) {
  12816. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12817. err = -ENOMEM;
  12818. goto err_out_free_dev;
  12819. }
  12820. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12821. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12822. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12823. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12824. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12825. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12827. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12828. tg3_flag_set(tp, ENABLE_APE);
  12829. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12830. if (!tp->aperegs) {
  12831. dev_err(&pdev->dev,
  12832. "Cannot map APE registers, aborting\n");
  12833. err = -ENOMEM;
  12834. goto err_out_iounmap;
  12835. }
  12836. }
  12837. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12838. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12839. dev->ethtool_ops = &tg3_ethtool_ops;
  12840. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12841. dev->netdev_ops = &tg3_netdev_ops;
  12842. dev->irq = pdev->irq;
  12843. err = tg3_get_invariants(tp);
  12844. if (err) {
  12845. dev_err(&pdev->dev,
  12846. "Problem fetching invariants of chip, aborting\n");
  12847. goto err_out_apeunmap;
  12848. }
  12849. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12850. * device behind the EPB cannot support DMA addresses > 40-bit.
  12851. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12852. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12853. * do DMA address check in tg3_start_xmit().
  12854. */
  12855. if (tg3_flag(tp, IS_5788))
  12856. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12857. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12858. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12859. #ifdef CONFIG_HIGHMEM
  12860. dma_mask = DMA_BIT_MASK(64);
  12861. #endif
  12862. } else
  12863. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12864. /* Configure DMA attributes. */
  12865. if (dma_mask > DMA_BIT_MASK(32)) {
  12866. err = pci_set_dma_mask(pdev, dma_mask);
  12867. if (!err) {
  12868. features |= NETIF_F_HIGHDMA;
  12869. err = pci_set_consistent_dma_mask(pdev,
  12870. persist_dma_mask);
  12871. if (err < 0) {
  12872. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12873. "DMA for consistent allocations\n");
  12874. goto err_out_apeunmap;
  12875. }
  12876. }
  12877. }
  12878. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12879. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12880. if (err) {
  12881. dev_err(&pdev->dev,
  12882. "No usable DMA configuration, aborting\n");
  12883. goto err_out_apeunmap;
  12884. }
  12885. }
  12886. tg3_init_bufmgr_config(tp);
  12887. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12888. /* 5700 B0 chips do not support checksumming correctly due
  12889. * to hardware bugs.
  12890. */
  12891. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12892. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12893. if (tg3_flag(tp, 5755_PLUS))
  12894. features |= NETIF_F_IPV6_CSUM;
  12895. }
  12896. /* TSO is on by default on chips that support hardware TSO.
  12897. * Firmware TSO on older chips gives lower performance, so it
  12898. * is off by default, but can be enabled using ethtool.
  12899. */
  12900. if ((tg3_flag(tp, HW_TSO_1) ||
  12901. tg3_flag(tp, HW_TSO_2) ||
  12902. tg3_flag(tp, HW_TSO_3)) &&
  12903. (features & NETIF_F_IP_CSUM))
  12904. features |= NETIF_F_TSO;
  12905. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12906. if (features & NETIF_F_IPV6_CSUM)
  12907. features |= NETIF_F_TSO6;
  12908. if (tg3_flag(tp, HW_TSO_3) ||
  12909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12910. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12911. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12912. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12914. features |= NETIF_F_TSO_ECN;
  12915. }
  12916. dev->features |= features;
  12917. dev->vlan_features |= features;
  12918. /*
  12919. * Add loopback capability only for a subset of devices that support
  12920. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12921. * loopback for the remaining devices.
  12922. */
  12923. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12924. !tg3_flag(tp, CPMU_PRESENT))
  12925. /* Add the loopback capability */
  12926. features |= NETIF_F_LOOPBACK;
  12927. dev->hw_features |= features;
  12928. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12929. !tg3_flag(tp, TSO_CAPABLE) &&
  12930. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12931. tg3_flag_set(tp, MAX_RXPEND_64);
  12932. tp->rx_pending = 63;
  12933. }
  12934. err = tg3_get_device_address(tp);
  12935. if (err) {
  12936. dev_err(&pdev->dev,
  12937. "Could not obtain valid ethernet address, aborting\n");
  12938. goto err_out_apeunmap;
  12939. }
  12940. /*
  12941. * Reset chip in case UNDI or EFI driver did not shutdown
  12942. * DMA self test will enable WDMAC and we'll see (spurious)
  12943. * pending DMA on the PCI bus at that point.
  12944. */
  12945. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12946. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12947. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12948. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12949. }
  12950. err = tg3_test_dma(tp);
  12951. if (err) {
  12952. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12953. goto err_out_apeunmap;
  12954. }
  12955. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12956. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12957. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12958. for (i = 0; i < tp->irq_max; i++) {
  12959. struct tg3_napi *tnapi = &tp->napi[i];
  12960. tnapi->tp = tp;
  12961. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12962. tnapi->int_mbox = intmbx;
  12963. if (i < 4)
  12964. intmbx += 0x8;
  12965. else
  12966. intmbx += 0x4;
  12967. tnapi->consmbox = rcvmbx;
  12968. tnapi->prodmbox = sndmbx;
  12969. if (i)
  12970. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12971. else
  12972. tnapi->coal_now = HOSTCC_MODE_NOW;
  12973. if (!tg3_flag(tp, SUPPORT_MSIX))
  12974. break;
  12975. /*
  12976. * If we support MSIX, we'll be using RSS. If we're using
  12977. * RSS, the first vector only handles link interrupts and the
  12978. * remaining vectors handle rx and tx interrupts. Reuse the
  12979. * mailbox values for the next iteration. The values we setup
  12980. * above are still useful for the single vectored mode.
  12981. */
  12982. if (!i)
  12983. continue;
  12984. rcvmbx += 0x8;
  12985. if (sndmbx & 0x4)
  12986. sndmbx -= 0x4;
  12987. else
  12988. sndmbx += 0xc;
  12989. }
  12990. tg3_init_coal(tp);
  12991. pci_set_drvdata(pdev, dev);
  12992. if (tg3_flag(tp, 5717_PLUS)) {
  12993. /* Resume a low-power mode */
  12994. tg3_frob_aux_power(tp, false);
  12995. }
  12996. err = register_netdev(dev);
  12997. if (err) {
  12998. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12999. goto err_out_apeunmap;
  13000. }
  13001. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13002. tp->board_part_number,
  13003. tp->pci_chip_rev_id,
  13004. tg3_bus_string(tp, str),
  13005. dev->dev_addr);
  13006. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13007. struct phy_device *phydev;
  13008. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13009. netdev_info(dev,
  13010. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13011. phydev->drv->name, dev_name(&phydev->dev));
  13012. } else {
  13013. char *ethtype;
  13014. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13015. ethtype = "10/100Base-TX";
  13016. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13017. ethtype = "1000Base-SX";
  13018. else
  13019. ethtype = "10/100/1000Base-T";
  13020. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13021. "(WireSpeed[%d], EEE[%d])\n",
  13022. tg3_phy_string(tp), ethtype,
  13023. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13024. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13025. }
  13026. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13027. (dev->features & NETIF_F_RXCSUM) != 0,
  13028. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13029. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13030. tg3_flag(tp, ENABLE_ASF) != 0,
  13031. tg3_flag(tp, TSO_CAPABLE) != 0);
  13032. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13033. tp->dma_rwctrl,
  13034. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13035. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13036. pci_save_state(pdev);
  13037. return 0;
  13038. err_out_apeunmap:
  13039. if (tp->aperegs) {
  13040. iounmap(tp->aperegs);
  13041. tp->aperegs = NULL;
  13042. }
  13043. err_out_iounmap:
  13044. if (tp->regs) {
  13045. iounmap(tp->regs);
  13046. tp->regs = NULL;
  13047. }
  13048. err_out_free_dev:
  13049. free_netdev(dev);
  13050. err_out_power_down:
  13051. pci_set_power_state(pdev, PCI_D3hot);
  13052. err_out_free_res:
  13053. pci_release_regions(pdev);
  13054. err_out_disable_pdev:
  13055. pci_disable_device(pdev);
  13056. pci_set_drvdata(pdev, NULL);
  13057. return err;
  13058. }
  13059. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13060. {
  13061. struct net_device *dev = pci_get_drvdata(pdev);
  13062. if (dev) {
  13063. struct tg3 *tp = netdev_priv(dev);
  13064. if (tp->fw)
  13065. release_firmware(tp->fw);
  13066. cancel_work_sync(&tp->reset_task);
  13067. if (!tg3_flag(tp, USE_PHYLIB)) {
  13068. tg3_phy_fini(tp);
  13069. tg3_mdio_fini(tp);
  13070. }
  13071. unregister_netdev(dev);
  13072. if (tp->aperegs) {
  13073. iounmap(tp->aperegs);
  13074. tp->aperegs = NULL;
  13075. }
  13076. if (tp->regs) {
  13077. iounmap(tp->regs);
  13078. tp->regs = NULL;
  13079. }
  13080. free_netdev(dev);
  13081. pci_release_regions(pdev);
  13082. pci_disable_device(pdev);
  13083. pci_set_drvdata(pdev, NULL);
  13084. }
  13085. }
  13086. #ifdef CONFIG_PM_SLEEP
  13087. static int tg3_suspend(struct device *device)
  13088. {
  13089. struct pci_dev *pdev = to_pci_dev(device);
  13090. struct net_device *dev = pci_get_drvdata(pdev);
  13091. struct tg3 *tp = netdev_priv(dev);
  13092. int err;
  13093. if (!netif_running(dev))
  13094. return 0;
  13095. flush_work_sync(&tp->reset_task);
  13096. tg3_phy_stop(tp);
  13097. tg3_netif_stop(tp);
  13098. del_timer_sync(&tp->timer);
  13099. tg3_full_lock(tp, 1);
  13100. tg3_disable_ints(tp);
  13101. tg3_full_unlock(tp);
  13102. netif_device_detach(dev);
  13103. tg3_full_lock(tp, 0);
  13104. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13105. tg3_flag_clear(tp, INIT_COMPLETE);
  13106. tg3_full_unlock(tp);
  13107. err = tg3_power_down_prepare(tp);
  13108. if (err) {
  13109. int err2;
  13110. tg3_full_lock(tp, 0);
  13111. tg3_flag_set(tp, INIT_COMPLETE);
  13112. err2 = tg3_restart_hw(tp, 1);
  13113. if (err2)
  13114. goto out;
  13115. tp->timer.expires = jiffies + tp->timer_offset;
  13116. add_timer(&tp->timer);
  13117. netif_device_attach(dev);
  13118. tg3_netif_start(tp);
  13119. out:
  13120. tg3_full_unlock(tp);
  13121. if (!err2)
  13122. tg3_phy_start(tp);
  13123. }
  13124. return err;
  13125. }
  13126. static int tg3_resume(struct device *device)
  13127. {
  13128. struct pci_dev *pdev = to_pci_dev(device);
  13129. struct net_device *dev = pci_get_drvdata(pdev);
  13130. struct tg3 *tp = netdev_priv(dev);
  13131. int err;
  13132. if (!netif_running(dev))
  13133. return 0;
  13134. netif_device_attach(dev);
  13135. tg3_full_lock(tp, 0);
  13136. tg3_flag_set(tp, INIT_COMPLETE);
  13137. err = tg3_restart_hw(tp, 1);
  13138. if (err)
  13139. goto out;
  13140. tp->timer.expires = jiffies + tp->timer_offset;
  13141. add_timer(&tp->timer);
  13142. tg3_netif_start(tp);
  13143. out:
  13144. tg3_full_unlock(tp);
  13145. if (!err)
  13146. tg3_phy_start(tp);
  13147. return err;
  13148. }
  13149. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13150. #define TG3_PM_OPS (&tg3_pm_ops)
  13151. #else
  13152. #define TG3_PM_OPS NULL
  13153. #endif /* CONFIG_PM_SLEEP */
  13154. /**
  13155. * tg3_io_error_detected - called when PCI error is detected
  13156. * @pdev: Pointer to PCI device
  13157. * @state: The current pci connection state
  13158. *
  13159. * This function is called after a PCI bus error affecting
  13160. * this device has been detected.
  13161. */
  13162. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13163. pci_channel_state_t state)
  13164. {
  13165. struct net_device *netdev = pci_get_drvdata(pdev);
  13166. struct tg3 *tp = netdev_priv(netdev);
  13167. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13168. netdev_info(netdev, "PCI I/O error detected\n");
  13169. rtnl_lock();
  13170. if (!netif_running(netdev))
  13171. goto done;
  13172. tg3_phy_stop(tp);
  13173. tg3_netif_stop(tp);
  13174. del_timer_sync(&tp->timer);
  13175. tg3_flag_clear(tp, RESTART_TIMER);
  13176. /* Want to make sure that the reset task doesn't run */
  13177. cancel_work_sync(&tp->reset_task);
  13178. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13179. tg3_flag_clear(tp, RESTART_TIMER);
  13180. netif_device_detach(netdev);
  13181. /* Clean up software state, even if MMIO is blocked */
  13182. tg3_full_lock(tp, 0);
  13183. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13184. tg3_full_unlock(tp);
  13185. done:
  13186. if (state == pci_channel_io_perm_failure)
  13187. err = PCI_ERS_RESULT_DISCONNECT;
  13188. else
  13189. pci_disable_device(pdev);
  13190. rtnl_unlock();
  13191. return err;
  13192. }
  13193. /**
  13194. * tg3_io_slot_reset - called after the pci bus has been reset.
  13195. * @pdev: Pointer to PCI device
  13196. *
  13197. * Restart the card from scratch, as if from a cold-boot.
  13198. * At this point, the card has exprienced a hard reset,
  13199. * followed by fixups by BIOS, and has its config space
  13200. * set up identically to what it was at cold boot.
  13201. */
  13202. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13203. {
  13204. struct net_device *netdev = pci_get_drvdata(pdev);
  13205. struct tg3 *tp = netdev_priv(netdev);
  13206. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13207. int err;
  13208. rtnl_lock();
  13209. if (pci_enable_device(pdev)) {
  13210. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13211. goto done;
  13212. }
  13213. pci_set_master(pdev);
  13214. pci_restore_state(pdev);
  13215. pci_save_state(pdev);
  13216. if (!netif_running(netdev)) {
  13217. rc = PCI_ERS_RESULT_RECOVERED;
  13218. goto done;
  13219. }
  13220. err = tg3_power_up(tp);
  13221. if (err)
  13222. goto done;
  13223. rc = PCI_ERS_RESULT_RECOVERED;
  13224. done:
  13225. rtnl_unlock();
  13226. return rc;
  13227. }
  13228. /**
  13229. * tg3_io_resume - called when traffic can start flowing again.
  13230. * @pdev: Pointer to PCI device
  13231. *
  13232. * This callback is called when the error recovery driver tells
  13233. * us that its OK to resume normal operation.
  13234. */
  13235. static void tg3_io_resume(struct pci_dev *pdev)
  13236. {
  13237. struct net_device *netdev = pci_get_drvdata(pdev);
  13238. struct tg3 *tp = netdev_priv(netdev);
  13239. int err;
  13240. rtnl_lock();
  13241. if (!netif_running(netdev))
  13242. goto done;
  13243. tg3_full_lock(tp, 0);
  13244. tg3_flag_set(tp, INIT_COMPLETE);
  13245. err = tg3_restart_hw(tp, 1);
  13246. tg3_full_unlock(tp);
  13247. if (err) {
  13248. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13249. goto done;
  13250. }
  13251. netif_device_attach(netdev);
  13252. tp->timer.expires = jiffies + tp->timer_offset;
  13253. add_timer(&tp->timer);
  13254. tg3_netif_start(tp);
  13255. tg3_phy_start(tp);
  13256. done:
  13257. rtnl_unlock();
  13258. }
  13259. static struct pci_error_handlers tg3_err_handler = {
  13260. .error_detected = tg3_io_error_detected,
  13261. .slot_reset = tg3_io_slot_reset,
  13262. .resume = tg3_io_resume
  13263. };
  13264. static struct pci_driver tg3_driver = {
  13265. .name = DRV_MODULE_NAME,
  13266. .id_table = tg3_pci_tbl,
  13267. .probe = tg3_init_one,
  13268. .remove = __devexit_p(tg3_remove_one),
  13269. .err_handler = &tg3_err_handler,
  13270. .driver.pm = TG3_PM_OPS,
  13271. };
  13272. static int __init tg3_init(void)
  13273. {
  13274. return pci_register_driver(&tg3_driver);
  13275. }
  13276. static void __exit tg3_cleanup(void)
  13277. {
  13278. pci_unregister_driver(&tg3_driver);
  13279. }
  13280. module_init(tg3_init);
  13281. module_exit(tg3_cleanup);