common.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258
  1. #include <linux/bootmem.h>
  2. #include <linux/linkage.h>
  3. #include <linux/bitops.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/percpu.h>
  7. #include <linux/string.h>
  8. #include <linux/delay.h>
  9. #include <linux/sched.h>
  10. #include <linux/init.h>
  11. #include <linux/kgdb.h>
  12. #include <linux/smp.h>
  13. #include <linux/io.h>
  14. #include <asm/stackprotector.h>
  15. #include <asm/perf_counter.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/hypervisor.h>
  18. #include <asm/processor.h>
  19. #include <asm/sections.h>
  20. #include <asm/topology.h>
  21. #include <asm/cpumask.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/atomic.h>
  24. #include <asm/proto.h>
  25. #include <asm/setup.h>
  26. #include <asm/apic.h>
  27. #include <asm/desc.h>
  28. #include <asm/i387.h>
  29. #include <asm/mtrr.h>
  30. #include <asm/numa.h>
  31. #include <asm/asm.h>
  32. #include <asm/cpu.h>
  33. #include <asm/mce.h>
  34. #include <asm/msr.h>
  35. #include <asm/pat.h>
  36. #include <asm/smp.h>
  37. #ifdef CONFIG_X86_LOCAL_APIC
  38. #include <asm/uv/uv.h>
  39. #endif
  40. #include "cpu.h"
  41. /* all of these masks are initialized in setup_cpu_local_masks() */
  42. cpumask_var_t cpu_initialized_mask;
  43. cpumask_var_t cpu_callout_mask;
  44. cpumask_var_t cpu_callin_mask;
  45. /* representing cpus for which sibling maps can be computed */
  46. cpumask_var_t cpu_sibling_setup_mask;
  47. /* correctly size the local cpu masks */
  48. void __init setup_cpu_local_masks(void)
  49. {
  50. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  51. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  52. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  53. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  54. }
  55. static const struct cpu_dev *this_cpu __cpuinitdata;
  56. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  57. #ifdef CONFIG_X86_64
  58. /*
  59. * We need valid kernel segments for data and code in long mode too
  60. * IRET will check the segment types kkeil 2000/10/28
  61. * Also sysret mandates a special GDT layout
  62. *
  63. * TLS descriptors are currently at a different place compared to i386.
  64. * Hopefully nobody expects them at a fixed place (Wine?)
  65. */
  66. [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
  67. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
  68. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
  69. [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
  70. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
  71. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
  72. #else
  73. [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
  74. [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
  75. [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
  76. [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
  77. /*
  78. * Segments used for calling PnP BIOS have byte granularity.
  79. * They code segments and data segments have fixed 64k limits,
  80. * the transfer segment sizes are set at run time.
  81. */
  82. /* 32-bit code */
  83. [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
  84. /* 16-bit code */
  85. [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
  86. /* 16-bit data */
  87. [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
  88. /* 16-bit data */
  89. [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
  90. /* 16-bit data */
  91. [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
  92. /*
  93. * The APM segments have byte granularity and their bases
  94. * are set at run time. All have 64k limits.
  95. */
  96. /* 32-bit code */
  97. [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
  98. /* 16-bit code */
  99. [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
  100. /* data */
  101. [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
  102. [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
  103. [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
  104. GDT_STACK_CANARY_INIT
  105. #endif
  106. } };
  107. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  108. static int __init x86_xsave_setup(char *s)
  109. {
  110. setup_clear_cpu_cap(X86_FEATURE_XSAVE);
  111. return 1;
  112. }
  113. __setup("noxsave", x86_xsave_setup);
  114. #ifdef CONFIG_X86_32
  115. static int cachesize_override __cpuinitdata = -1;
  116. static int disable_x86_serial_nr __cpuinitdata = 1;
  117. static int __init cachesize_setup(char *str)
  118. {
  119. get_option(&str, &cachesize_override);
  120. return 1;
  121. }
  122. __setup("cachesize=", cachesize_setup);
  123. static int __init x86_fxsr_setup(char *s)
  124. {
  125. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  126. setup_clear_cpu_cap(X86_FEATURE_XMM);
  127. return 1;
  128. }
  129. __setup("nofxsr", x86_fxsr_setup);
  130. static int __init x86_sep_setup(char *s)
  131. {
  132. setup_clear_cpu_cap(X86_FEATURE_SEP);
  133. return 1;
  134. }
  135. __setup("nosep", x86_sep_setup);
  136. /* Standard macro to see if a specific flag is changeable */
  137. static inline int flag_is_changeable_p(u32 flag)
  138. {
  139. u32 f1, f2;
  140. /*
  141. * Cyrix and IDT cpus allow disabling of CPUID
  142. * so the code below may return different results
  143. * when it is executed before and after enabling
  144. * the CPUID. Add "volatile" to not allow gcc to
  145. * optimize the subsequent calls to this function.
  146. */
  147. asm volatile ("pushfl \n\t"
  148. "pushfl \n\t"
  149. "popl %0 \n\t"
  150. "movl %0, %1 \n\t"
  151. "xorl %2, %0 \n\t"
  152. "pushl %0 \n\t"
  153. "popfl \n\t"
  154. "pushfl \n\t"
  155. "popl %0 \n\t"
  156. "popfl \n\t"
  157. : "=&r" (f1), "=&r" (f2)
  158. : "ir" (flag));
  159. return ((f1^f2) & flag) != 0;
  160. }
  161. /* Probe for the CPUID instruction */
  162. static int __cpuinit have_cpuid_p(void)
  163. {
  164. return flag_is_changeable_p(X86_EFLAGS_ID);
  165. }
  166. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  167. {
  168. unsigned long lo, hi;
  169. if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
  170. return;
  171. /* Disable processor serial number: */
  172. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  173. lo |= 0x200000;
  174. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  175. printk(KERN_NOTICE "CPU serial number disabled.\n");
  176. clear_cpu_cap(c, X86_FEATURE_PN);
  177. /* Disabling the serial number may affect the cpuid level */
  178. c->cpuid_level = cpuid_eax(0);
  179. }
  180. static int __init x86_serial_nr_setup(char *s)
  181. {
  182. disable_x86_serial_nr = 0;
  183. return 1;
  184. }
  185. __setup("serialnumber", x86_serial_nr_setup);
  186. #else
  187. static inline int flag_is_changeable_p(u32 flag)
  188. {
  189. return 1;
  190. }
  191. /* Probe for the CPUID instruction */
  192. static inline int have_cpuid_p(void)
  193. {
  194. return 1;
  195. }
  196. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  197. {
  198. }
  199. #endif
  200. /*
  201. * Some CPU features depend on higher CPUID levels, which may not always
  202. * be available due to CPUID level capping or broken virtualization
  203. * software. Add those features to this table to auto-disable them.
  204. */
  205. struct cpuid_dependent_feature {
  206. u32 feature;
  207. u32 level;
  208. };
  209. static const struct cpuid_dependent_feature __cpuinitconst
  210. cpuid_dependent_features[] = {
  211. { X86_FEATURE_MWAIT, 0x00000005 },
  212. { X86_FEATURE_DCA, 0x00000009 },
  213. { X86_FEATURE_XSAVE, 0x0000000d },
  214. { 0, 0 }
  215. };
  216. static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
  217. {
  218. const struct cpuid_dependent_feature *df;
  219. for (df = cpuid_dependent_features; df->feature; df++) {
  220. if (!cpu_has(c, df->feature))
  221. continue;
  222. /*
  223. * Note: cpuid_level is set to -1 if unavailable, but
  224. * extended_extended_level is set to 0 if unavailable
  225. * and the legitimate extended levels are all negative
  226. * when signed; hence the weird messing around with
  227. * signs here...
  228. */
  229. if (!((s32)df->level < 0 ?
  230. (u32)df->level > (u32)c->extended_cpuid_level :
  231. (s32)df->level > (s32)c->cpuid_level))
  232. continue;
  233. clear_cpu_cap(c, df->feature);
  234. if (!warn)
  235. continue;
  236. printk(KERN_WARNING
  237. "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
  238. x86_cap_flags[df->feature], df->level);
  239. }
  240. }
  241. /*
  242. * Naming convention should be: <Name> [(<Codename>)]
  243. * This table only is used unless init_<vendor>() below doesn't set it;
  244. * in particular, if CPUID levels 0x80000002..4 are supported, this
  245. * isn't used
  246. */
  247. /* Look up CPU names by table lookup. */
  248. static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
  249. {
  250. const struct cpu_model_info *info;
  251. if (c->x86_model >= 16)
  252. return NULL; /* Range check */
  253. if (!this_cpu)
  254. return NULL;
  255. info = this_cpu->c_models;
  256. while (info && info->family) {
  257. if (info->family == c->x86)
  258. return info->model_names[c->x86_model];
  259. info++;
  260. }
  261. return NULL; /* Not found */
  262. }
  263. __u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
  264. __u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
  265. void load_percpu_segment(int cpu)
  266. {
  267. #ifdef CONFIG_X86_32
  268. loadsegment(fs, __KERNEL_PERCPU);
  269. #else
  270. loadsegment(gs, 0);
  271. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  272. #endif
  273. load_stack_canary_segment();
  274. }
  275. /*
  276. * Current gdt points %fs at the "master" per-cpu area: after this,
  277. * it's on the real one.
  278. */
  279. void switch_to_new_gdt(int cpu)
  280. {
  281. struct desc_ptr gdt_descr;
  282. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  283. gdt_descr.size = GDT_SIZE - 1;
  284. load_gdt(&gdt_descr);
  285. /* Reload the per-cpu base */
  286. load_percpu_segment(cpu);
  287. }
  288. static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
  289. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  290. {
  291. #ifdef CONFIG_X86_64
  292. display_cacheinfo(c);
  293. #else
  294. /* Not much we can do here... */
  295. /* Check if at least it has cpuid */
  296. if (c->cpuid_level == -1) {
  297. /* No cpuid. It must be an ancient CPU */
  298. if (c->x86 == 4)
  299. strcpy(c->x86_model_id, "486");
  300. else if (c->x86 == 3)
  301. strcpy(c->x86_model_id, "386");
  302. }
  303. #endif
  304. }
  305. static const struct cpu_dev __cpuinitconst default_cpu = {
  306. .c_init = default_init,
  307. .c_vendor = "Unknown",
  308. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  309. };
  310. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  311. {
  312. unsigned int *v;
  313. char *p, *q;
  314. if (c->extended_cpuid_level < 0x80000004)
  315. return;
  316. v = (unsigned int *)c->x86_model_id;
  317. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  318. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  319. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  320. c->x86_model_id[48] = 0;
  321. /*
  322. * Intel chips right-justify this string for some dumb reason;
  323. * undo that brain damage:
  324. */
  325. p = q = &c->x86_model_id[0];
  326. while (*p == ' ')
  327. p++;
  328. if (p != q) {
  329. while (*p)
  330. *q++ = *p++;
  331. while (q <= &c->x86_model_id[48])
  332. *q++ = '\0'; /* Zero-pad the rest */
  333. }
  334. }
  335. void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  336. {
  337. unsigned int n, dummy, ebx, ecx, edx, l2size;
  338. n = c->extended_cpuid_level;
  339. if (n >= 0x80000005) {
  340. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  341. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
  342. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  343. c->x86_cache_size = (ecx>>24) + (edx>>24);
  344. #ifdef CONFIG_X86_64
  345. /* On K8 L1 TLB is inclusive, so don't count it */
  346. c->x86_tlbsize = 0;
  347. #endif
  348. }
  349. if (n < 0x80000006) /* Some chips just has a large L1. */
  350. return;
  351. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  352. l2size = ecx >> 16;
  353. #ifdef CONFIG_X86_64
  354. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  355. #else
  356. /* do processor-specific cache resizing */
  357. if (this_cpu->c_size_cache)
  358. l2size = this_cpu->c_size_cache(c, l2size);
  359. /* Allow user to override all this if necessary. */
  360. if (cachesize_override != -1)
  361. l2size = cachesize_override;
  362. if (l2size == 0)
  363. return; /* Again, no L2 cache is possible */
  364. #endif
  365. c->x86_cache_size = l2size;
  366. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  367. l2size, ecx & 0xFF);
  368. }
  369. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  370. {
  371. #ifdef CONFIG_X86_HT
  372. u32 eax, ebx, ecx, edx;
  373. int index_msb, core_bits;
  374. if (!cpu_has(c, X86_FEATURE_HT))
  375. return;
  376. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  377. goto out;
  378. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  379. return;
  380. cpuid(1, &eax, &ebx, &ecx, &edx);
  381. smp_num_siblings = (ebx & 0xff0000) >> 16;
  382. if (smp_num_siblings == 1) {
  383. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  384. goto out;
  385. }
  386. if (smp_num_siblings <= 1)
  387. goto out;
  388. if (smp_num_siblings > nr_cpu_ids) {
  389. pr_warning("CPU: Unsupported number of siblings %d",
  390. smp_num_siblings);
  391. smp_num_siblings = 1;
  392. return;
  393. }
  394. index_msb = get_count_order(smp_num_siblings);
  395. c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
  396. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  397. index_msb = get_count_order(smp_num_siblings);
  398. core_bits = get_count_order(c->x86_max_cores);
  399. c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
  400. ((1 << core_bits) - 1);
  401. out:
  402. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  403. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  404. c->phys_proc_id);
  405. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  406. c->cpu_core_id);
  407. }
  408. #endif
  409. }
  410. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  411. {
  412. char *v = c->x86_vendor_id;
  413. static int printed;
  414. int i;
  415. for (i = 0; i < X86_VENDOR_NUM; i++) {
  416. if (!cpu_devs[i])
  417. break;
  418. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  419. (cpu_devs[i]->c_ident[1] &&
  420. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  421. this_cpu = cpu_devs[i];
  422. c->x86_vendor = this_cpu->c_x86_vendor;
  423. return;
  424. }
  425. }
  426. if (!printed) {
  427. printed++;
  428. printk(KERN_ERR
  429. "CPU: vendor_id '%s' unknown, using generic init.\n", v);
  430. printk(KERN_ERR "CPU: Your system may be unstable.\n");
  431. }
  432. c->x86_vendor = X86_VENDOR_UNKNOWN;
  433. this_cpu = &default_cpu;
  434. }
  435. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  436. {
  437. /* Get vendor name */
  438. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  439. (unsigned int *)&c->x86_vendor_id[0],
  440. (unsigned int *)&c->x86_vendor_id[8],
  441. (unsigned int *)&c->x86_vendor_id[4]);
  442. c->x86 = 4;
  443. /* Intel-defined flags: level 0x00000001 */
  444. if (c->cpuid_level >= 0x00000001) {
  445. u32 junk, tfms, cap0, misc;
  446. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  447. c->x86 = (tfms >> 8) & 0xf;
  448. c->x86_model = (tfms >> 4) & 0xf;
  449. c->x86_mask = tfms & 0xf;
  450. if (c->x86 == 0xf)
  451. c->x86 += (tfms >> 20) & 0xff;
  452. if (c->x86 >= 0x6)
  453. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  454. if (cap0 & (1<<19)) {
  455. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  456. c->x86_cache_alignment = c->x86_clflush_size;
  457. }
  458. }
  459. }
  460. static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  461. {
  462. u32 tfms, xlvl;
  463. u32 ebx;
  464. /* Intel-defined flags: level 0x00000001 */
  465. if (c->cpuid_level >= 0x00000001) {
  466. u32 capability, excap;
  467. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  468. c->x86_capability[0] = capability;
  469. c->x86_capability[4] = excap;
  470. }
  471. /* AMD-defined flags: level 0x80000001 */
  472. xlvl = cpuid_eax(0x80000000);
  473. c->extended_cpuid_level = xlvl;
  474. if ((xlvl & 0xffff0000) == 0x80000000) {
  475. if (xlvl >= 0x80000001) {
  476. c->x86_capability[1] = cpuid_edx(0x80000001);
  477. c->x86_capability[6] = cpuid_ecx(0x80000001);
  478. }
  479. }
  480. if (c->extended_cpuid_level >= 0x80000008) {
  481. u32 eax = cpuid_eax(0x80000008);
  482. c->x86_virt_bits = (eax >> 8) & 0xff;
  483. c->x86_phys_bits = eax & 0xff;
  484. }
  485. #ifdef CONFIG_X86_32
  486. else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
  487. c->x86_phys_bits = 36;
  488. #endif
  489. if (c->extended_cpuid_level >= 0x80000007)
  490. c->x86_power = cpuid_edx(0x80000007);
  491. }
  492. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  493. {
  494. #ifdef CONFIG_X86_32
  495. int i;
  496. /*
  497. * First of all, decide if this is a 486 or higher
  498. * It's a 486 if we can modify the AC flag
  499. */
  500. if (flag_is_changeable_p(X86_EFLAGS_AC))
  501. c->x86 = 4;
  502. else
  503. c->x86 = 3;
  504. for (i = 0; i < X86_VENDOR_NUM; i++)
  505. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  506. c->x86_vendor_id[0] = 0;
  507. cpu_devs[i]->c_identify(c);
  508. if (c->x86_vendor_id[0]) {
  509. get_cpu_vendor(c);
  510. break;
  511. }
  512. }
  513. #endif
  514. }
  515. /*
  516. * Do minimum CPU detection early.
  517. * Fields really needed: vendor, cpuid_level, family, model, mask,
  518. * cache alignment.
  519. * The others are not touched to avoid unwanted side effects.
  520. *
  521. * WARNING: this function is only called on the BP. Don't add code here
  522. * that is supposed to run on all CPUs.
  523. */
  524. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  525. {
  526. #ifdef CONFIG_X86_64
  527. c->x86_clflush_size = 64;
  528. c->x86_phys_bits = 36;
  529. c->x86_virt_bits = 48;
  530. #else
  531. c->x86_clflush_size = 32;
  532. c->x86_phys_bits = 32;
  533. c->x86_virt_bits = 32;
  534. #endif
  535. c->x86_cache_alignment = c->x86_clflush_size;
  536. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  537. c->extended_cpuid_level = 0;
  538. if (!have_cpuid_p())
  539. identify_cpu_without_cpuid(c);
  540. /* cyrix could have cpuid enabled via c_identify()*/
  541. if (!have_cpuid_p())
  542. return;
  543. cpu_detect(c);
  544. get_cpu_vendor(c);
  545. get_cpu_cap(c);
  546. if (this_cpu->c_early_init)
  547. this_cpu->c_early_init(c);
  548. #ifdef CONFIG_SMP
  549. c->cpu_index = boot_cpu_id;
  550. #endif
  551. filter_cpuid_features(c, false);
  552. }
  553. void __init early_cpu_init(void)
  554. {
  555. const struct cpu_dev *const *cdev;
  556. int count = 0;
  557. printk(KERN_INFO "KERNEL supported cpus:\n");
  558. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  559. const struct cpu_dev *cpudev = *cdev;
  560. unsigned int j;
  561. if (count >= X86_VENDOR_NUM)
  562. break;
  563. cpu_devs[count] = cpudev;
  564. count++;
  565. for (j = 0; j < 2; j++) {
  566. if (!cpudev->c_ident[j])
  567. continue;
  568. printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
  569. cpudev->c_ident[j]);
  570. }
  571. }
  572. early_identify_cpu(&boot_cpu_data);
  573. }
  574. /*
  575. * The NOPL instruction is supposed to exist on all CPUs with
  576. * family >= 6; unfortunately, that's not true in practice because
  577. * of early VIA chips and (more importantly) broken virtualizers that
  578. * are not easy to detect. In the latter case it doesn't even *fail*
  579. * reliably, so probing for it doesn't even work. Disable it completely
  580. * unless we can find a reliable way to detect all the broken cases.
  581. */
  582. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  583. {
  584. clear_cpu_cap(c, X86_FEATURE_NOPL);
  585. }
  586. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  587. {
  588. c->extended_cpuid_level = 0;
  589. if (!have_cpuid_p())
  590. identify_cpu_without_cpuid(c);
  591. /* cyrix could have cpuid enabled via c_identify()*/
  592. if (!have_cpuid_p())
  593. return;
  594. cpu_detect(c);
  595. get_cpu_vendor(c);
  596. get_cpu_cap(c);
  597. if (c->cpuid_level >= 0x00000001) {
  598. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  599. #ifdef CONFIG_X86_32
  600. # ifdef CONFIG_X86_HT
  601. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  602. # else
  603. c->apicid = c->initial_apicid;
  604. # endif
  605. #endif
  606. #ifdef CONFIG_X86_HT
  607. c->phys_proc_id = c->initial_apicid;
  608. #endif
  609. }
  610. get_model_name(c); /* Default name */
  611. init_scattered_cpuid_features(c);
  612. detect_nopl(c);
  613. }
  614. /*
  615. * This does the hard work of actually picking apart the CPU stuff...
  616. */
  617. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  618. {
  619. int i;
  620. c->loops_per_jiffy = loops_per_jiffy;
  621. c->x86_cache_size = -1;
  622. c->x86_vendor = X86_VENDOR_UNKNOWN;
  623. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  624. c->x86_vendor_id[0] = '\0'; /* Unset */
  625. c->x86_model_id[0] = '\0'; /* Unset */
  626. c->x86_max_cores = 1;
  627. c->x86_coreid_bits = 0;
  628. #ifdef CONFIG_X86_64
  629. c->x86_clflush_size = 64;
  630. c->x86_phys_bits = 36;
  631. c->x86_virt_bits = 48;
  632. #else
  633. c->cpuid_level = -1; /* CPUID not detected */
  634. c->x86_clflush_size = 32;
  635. c->x86_phys_bits = 32;
  636. c->x86_virt_bits = 32;
  637. #endif
  638. c->x86_cache_alignment = c->x86_clflush_size;
  639. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  640. generic_identify(c);
  641. if (this_cpu->c_identify)
  642. this_cpu->c_identify(c);
  643. /* Clear/Set all flags overriden by options, after probe */
  644. for (i = 0; i < NCAPINTS; i++) {
  645. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  646. c->x86_capability[i] |= cpu_caps_set[i];
  647. }
  648. #ifdef CONFIG_X86_64
  649. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  650. #endif
  651. /*
  652. * Vendor-specific initialization. In this section we
  653. * canonicalize the feature flags, meaning if there are
  654. * features a certain CPU supports which CPUID doesn't
  655. * tell us, CPUID claiming incorrect flags, or other bugs,
  656. * we handle them here.
  657. *
  658. * At the end of this section, c->x86_capability better
  659. * indicate the features this CPU genuinely supports!
  660. */
  661. if (this_cpu->c_init)
  662. this_cpu->c_init(c);
  663. /* Disable the PN if appropriate */
  664. squash_the_stupid_serial_number(c);
  665. /*
  666. * The vendor-specific functions might have changed features.
  667. * Now we do "generic changes."
  668. */
  669. /* Filter out anything that depends on CPUID levels we don't have */
  670. filter_cpuid_features(c, true);
  671. /* If the model name is still unset, do table lookup. */
  672. if (!c->x86_model_id[0]) {
  673. const char *p;
  674. p = table_lookup_model(c);
  675. if (p)
  676. strcpy(c->x86_model_id, p);
  677. else
  678. /* Last resort... */
  679. sprintf(c->x86_model_id, "%02x/%02x",
  680. c->x86, c->x86_model);
  681. }
  682. #ifdef CONFIG_X86_64
  683. detect_ht(c);
  684. #endif
  685. init_hypervisor(c);
  686. /*
  687. * Clear/Set all flags overriden by options, need do it
  688. * before following smp all cpus cap AND.
  689. */
  690. for (i = 0; i < NCAPINTS; i++) {
  691. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  692. c->x86_capability[i] |= cpu_caps_set[i];
  693. }
  694. /*
  695. * On SMP, boot_cpu_data holds the common feature set between
  696. * all CPUs; so make sure that we indicate which features are
  697. * common between the CPUs. The first time this routine gets
  698. * executed, c == &boot_cpu_data.
  699. */
  700. if (c != &boot_cpu_data) {
  701. /* AND the already accumulated flags with these */
  702. for (i = 0; i < NCAPINTS; i++)
  703. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  704. }
  705. #ifdef CONFIG_X86_MCE
  706. /* Init Machine Check Exception if available. */
  707. mcheck_init(c);
  708. #endif
  709. select_idle_routine(c);
  710. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  711. numa_add_cpu(smp_processor_id());
  712. #endif
  713. /* Cap the iomem address space to what is addressable on all CPUs */
  714. iomem_resource.end &= (1ULL << c->x86_phys_bits) - 1;
  715. }
  716. #ifdef CONFIG_X86_64
  717. static void vgetcpu_set_mode(void)
  718. {
  719. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  720. vgetcpu_mode = VGETCPU_RDTSCP;
  721. else
  722. vgetcpu_mode = VGETCPU_LSL;
  723. }
  724. #endif
  725. void __init identify_boot_cpu(void)
  726. {
  727. identify_cpu(&boot_cpu_data);
  728. init_c1e_mask();
  729. #ifdef CONFIG_X86_32
  730. sysenter_setup();
  731. enable_sep_cpu();
  732. #else
  733. vgetcpu_set_mode();
  734. #endif
  735. init_hw_perf_counters();
  736. }
  737. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  738. {
  739. BUG_ON(c == &boot_cpu_data);
  740. identify_cpu(c);
  741. #ifdef CONFIG_X86_32
  742. enable_sep_cpu();
  743. #endif
  744. mtrr_ap_init();
  745. }
  746. struct msr_range {
  747. unsigned min;
  748. unsigned max;
  749. };
  750. static const struct msr_range msr_range_array[] __cpuinitconst = {
  751. { 0x00000000, 0x00000418},
  752. { 0xc0000000, 0xc000040b},
  753. { 0xc0010000, 0xc0010142},
  754. { 0xc0011000, 0xc001103b},
  755. };
  756. static void __cpuinit print_cpu_msr(void)
  757. {
  758. unsigned index_min, index_max;
  759. unsigned index;
  760. u64 val;
  761. int i;
  762. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  763. index_min = msr_range_array[i].min;
  764. index_max = msr_range_array[i].max;
  765. for (index = index_min; index < index_max; index++) {
  766. if (rdmsrl_amd_safe(index, &val))
  767. continue;
  768. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  769. }
  770. }
  771. }
  772. static int show_msr __cpuinitdata;
  773. static __init int setup_show_msr(char *arg)
  774. {
  775. int num;
  776. get_option(&arg, &num);
  777. if (num > 0)
  778. show_msr = num;
  779. return 1;
  780. }
  781. __setup("show_msr=", setup_show_msr);
  782. static __init int setup_noclflush(char *arg)
  783. {
  784. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  785. return 1;
  786. }
  787. __setup("noclflush", setup_noclflush);
  788. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  789. {
  790. const char *vendor = NULL;
  791. if (c->x86_vendor < X86_VENDOR_NUM) {
  792. vendor = this_cpu->c_vendor;
  793. } else {
  794. if (c->cpuid_level >= 0)
  795. vendor = c->x86_vendor_id;
  796. }
  797. if (vendor && !strstr(c->x86_model_id, vendor))
  798. printk(KERN_CONT "%s ", vendor);
  799. if (c->x86_model_id[0])
  800. printk(KERN_CONT "%s", c->x86_model_id);
  801. else
  802. printk(KERN_CONT "%d86", c->x86);
  803. if (c->x86_mask || c->cpuid_level >= 0)
  804. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  805. else
  806. printk(KERN_CONT "\n");
  807. #ifdef CONFIG_SMP
  808. if (c->cpu_index < show_msr)
  809. print_cpu_msr();
  810. #else
  811. if (show_msr)
  812. print_cpu_msr();
  813. #endif
  814. }
  815. static __init int setup_disablecpuid(char *arg)
  816. {
  817. int bit;
  818. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  819. setup_clear_cpu_cap(bit);
  820. else
  821. return 0;
  822. return 1;
  823. }
  824. __setup("clearcpuid=", setup_disablecpuid);
  825. #ifdef CONFIG_X86_64
  826. struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
  827. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  828. irq_stack_union) __aligned(PAGE_SIZE);
  829. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  830. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  831. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  832. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  833. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  834. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  835. /*
  836. * Special IST stacks which the CPU switches to when it calls
  837. * an IST-marked descriptor entry. Up to 7 stacks (hardware
  838. * limit), all of them are 4K, except the debug stack which
  839. * is 8K.
  840. */
  841. static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
  842. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  843. [DEBUG_STACK - 1] = DEBUG_STKSZ
  844. };
  845. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  846. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
  847. __aligned(PAGE_SIZE);
  848. /* May not be marked __init: used by software suspend */
  849. void syscall_init(void)
  850. {
  851. /*
  852. * LSTAR and STAR live in a bit strange symbiosis.
  853. * They both write to the same internal register. STAR allows to
  854. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  855. */
  856. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  857. wrmsrl(MSR_LSTAR, system_call);
  858. wrmsrl(MSR_CSTAR, ignore_sysret);
  859. #ifdef CONFIG_IA32_EMULATION
  860. syscall32_cpu_init();
  861. #endif
  862. /* Flags to clear on syscall */
  863. wrmsrl(MSR_SYSCALL_MASK,
  864. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  865. }
  866. unsigned long kernel_eflags;
  867. /*
  868. * Copies of the original ist values from the tss are only accessed during
  869. * debugging, no special alignment required.
  870. */
  871. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  872. #else /* CONFIG_X86_64 */
  873. #ifdef CONFIG_CC_STACKPROTECTOR
  874. DEFINE_PER_CPU(unsigned long, stack_canary);
  875. #endif
  876. /* Make sure %fs and %gs are initialized properly in idle threads */
  877. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  878. {
  879. memset(regs, 0, sizeof(struct pt_regs));
  880. regs->fs = __KERNEL_PERCPU;
  881. regs->gs = __KERNEL_STACK_CANARY;
  882. return regs;
  883. }
  884. #endif /* CONFIG_X86_64 */
  885. /*
  886. * Clear all 6 debug registers:
  887. */
  888. static void clear_all_debug_regs(void)
  889. {
  890. int i;
  891. for (i = 0; i < 8; i++) {
  892. /* Ignore db4, db5 */
  893. if ((i == 4) || (i == 5))
  894. continue;
  895. set_debugreg(0, i);
  896. }
  897. }
  898. /*
  899. * cpu_init() initializes state that is per-CPU. Some data is already
  900. * initialized (naturally) in the bootstrap process, such as the GDT
  901. * and IDT. We reload them nevertheless, this function acts as a
  902. * 'CPU state barrier', nothing should get across.
  903. * A lot of state is already set up in PDA init for 64 bit
  904. */
  905. #ifdef CONFIG_X86_64
  906. void __cpuinit cpu_init(void)
  907. {
  908. struct orig_ist *orig_ist;
  909. struct task_struct *me;
  910. struct tss_struct *t;
  911. unsigned long v;
  912. int cpu;
  913. int i;
  914. cpu = stack_smp_processor_id();
  915. t = &per_cpu(init_tss, cpu);
  916. orig_ist = &per_cpu(orig_ist, cpu);
  917. #ifdef CONFIG_NUMA
  918. if (cpu != 0 && percpu_read(node_number) == 0 &&
  919. cpu_to_node(cpu) != NUMA_NO_NODE)
  920. percpu_write(node_number, cpu_to_node(cpu));
  921. #endif
  922. me = current;
  923. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  924. panic("CPU#%d already initialized!\n", cpu);
  925. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  926. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  927. /*
  928. * Initialize the per-CPU GDT with the boot GDT,
  929. * and set up the GDT descriptor:
  930. */
  931. switch_to_new_gdt(cpu);
  932. loadsegment(fs, 0);
  933. load_idt((const struct desc_ptr *)&idt_descr);
  934. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  935. syscall_init();
  936. wrmsrl(MSR_FS_BASE, 0);
  937. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  938. barrier();
  939. check_efer();
  940. if (cpu != 0)
  941. enable_x2apic();
  942. /*
  943. * set up and load the per-CPU TSS
  944. */
  945. if (!orig_ist->ist[0]) {
  946. char *estacks = per_cpu(exception_stacks, cpu);
  947. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  948. estacks += exception_stack_sizes[v];
  949. orig_ist->ist[v] = t->x86_tss.ist[v] =
  950. (unsigned long)estacks;
  951. }
  952. }
  953. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  954. /*
  955. * <= is required because the CPU will access up to
  956. * 8 bits beyond the end of the IO permission bitmap.
  957. */
  958. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  959. t->io_bitmap[i] = ~0UL;
  960. atomic_inc(&init_mm.mm_count);
  961. me->active_mm = &init_mm;
  962. BUG_ON(me->mm);
  963. enter_lazy_tlb(&init_mm, me);
  964. load_sp0(t, &current->thread);
  965. set_tss_desc(cpu, t);
  966. load_TR_desc();
  967. load_LDT(&init_mm.context);
  968. #ifdef CONFIG_KGDB
  969. /*
  970. * If the kgdb is connected no debug regs should be altered. This
  971. * is only applicable when KGDB and a KGDB I/O module are built
  972. * into the kernel and you are using early debugging with
  973. * kgdbwait. KGDB will control the kernel HW breakpoint registers.
  974. */
  975. if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
  976. arch_kgdb_ops.correct_hw_break();
  977. else
  978. #endif
  979. clear_all_debug_regs();
  980. fpu_init();
  981. raw_local_save_flags(kernel_eflags);
  982. if (is_uv_system())
  983. uv_cpu_init();
  984. }
  985. #else
  986. void __cpuinit cpu_init(void)
  987. {
  988. int cpu = smp_processor_id();
  989. struct task_struct *curr = current;
  990. struct tss_struct *t = &per_cpu(init_tss, cpu);
  991. struct thread_struct *thread = &curr->thread;
  992. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  993. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  994. for (;;)
  995. local_irq_enable();
  996. }
  997. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  998. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  999. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  1000. load_idt(&idt_descr);
  1001. switch_to_new_gdt(cpu);
  1002. /*
  1003. * Set up and load the per-CPU TSS and LDT
  1004. */
  1005. atomic_inc(&init_mm.mm_count);
  1006. curr->active_mm = &init_mm;
  1007. BUG_ON(curr->mm);
  1008. enter_lazy_tlb(&init_mm, curr);
  1009. load_sp0(t, thread);
  1010. set_tss_desc(cpu, t);
  1011. load_TR_desc();
  1012. load_LDT(&init_mm.context);
  1013. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1014. #ifdef CONFIG_DOUBLEFAULT
  1015. /* Set up doublefault TSS pointer in the GDT */
  1016. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  1017. #endif
  1018. clear_all_debug_regs();
  1019. /*
  1020. * Force FPU initialization:
  1021. */
  1022. if (cpu_has_xsave)
  1023. current_thread_info()->status = TS_XSAVE;
  1024. else
  1025. current_thread_info()->status = 0;
  1026. clear_used_math();
  1027. mxcsr_feature_mask_init();
  1028. /*
  1029. * Boot processor to setup the FP and extended state context info.
  1030. */
  1031. if (smp_processor_id() == boot_cpu_id)
  1032. init_thread_xstate();
  1033. xsave_init();
  1034. }
  1035. #endif