i915_gem.c 133 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/intel-gtt.h>
  37. static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
  38. static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
  39. bool pipelined);
  40. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  41. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  42. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  43. int write);
  44. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  45. uint64_t offset,
  46. uint64_t size);
  47. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  48. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
  49. bool interruptible);
  50. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  51. unsigned alignment);
  52. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  53. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  54. struct drm_i915_gem_pwrite *args,
  55. struct drm_file *file_priv);
  56. static void i915_gem_free_object_tail(struct drm_gem_object *obj);
  57. static int
  58. i915_gem_object_get_pages(struct drm_gem_object *obj,
  59. gfp_t gfpmask);
  60. static void
  61. i915_gem_object_put_pages(struct drm_gem_object *obj);
  62. static LIST_HEAD(shrink_list);
  63. static DEFINE_SPINLOCK(shrink_list_lock);
  64. /* some bookkeeping */
  65. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  66. size_t size)
  67. {
  68. dev_priv->mm.object_count++;
  69. dev_priv->mm.object_memory += size;
  70. }
  71. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  72. size_t size)
  73. {
  74. dev_priv->mm.object_count--;
  75. dev_priv->mm.object_memory -= size;
  76. }
  77. static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
  78. size_t size)
  79. {
  80. dev_priv->mm.gtt_count++;
  81. dev_priv->mm.gtt_memory += size;
  82. }
  83. static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
  84. size_t size)
  85. {
  86. dev_priv->mm.gtt_count--;
  87. dev_priv->mm.gtt_memory -= size;
  88. }
  89. static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
  90. size_t size)
  91. {
  92. dev_priv->mm.pin_count++;
  93. dev_priv->mm.pin_memory += size;
  94. }
  95. static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
  96. size_t size)
  97. {
  98. dev_priv->mm.pin_count--;
  99. dev_priv->mm.pin_memory -= size;
  100. }
  101. int
  102. i915_gem_check_is_wedged(struct drm_device *dev)
  103. {
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct completion *x = &dev_priv->error_completion;
  106. unsigned long flags;
  107. int ret;
  108. if (!atomic_read(&dev_priv->mm.wedged))
  109. return 0;
  110. ret = wait_for_completion_interruptible(x);
  111. if (ret)
  112. return ret;
  113. /* Success, we reset the GPU! */
  114. if (!atomic_read(&dev_priv->mm.wedged))
  115. return 0;
  116. /* GPU is hung, bump the completion count to account for
  117. * the token we just consumed so that we never hit zero and
  118. * end up waiting upon a subsequent completion event that
  119. * will never happen.
  120. */
  121. spin_lock_irqsave(&x->wait.lock, flags);
  122. x->done++;
  123. spin_unlock_irqrestore(&x->wait.lock, flags);
  124. return -EIO;
  125. }
  126. static int i915_mutex_lock_interruptible(struct drm_device *dev)
  127. {
  128. struct drm_i915_private *dev_priv = dev->dev_private;
  129. int ret;
  130. ret = i915_gem_check_is_wedged(dev);
  131. if (ret)
  132. return ret;
  133. ret = mutex_lock_interruptible(&dev->struct_mutex);
  134. if (ret)
  135. return ret;
  136. if (atomic_read(&dev_priv->mm.wedged)) {
  137. mutex_unlock(&dev->struct_mutex);
  138. return -EAGAIN;
  139. }
  140. WARN_ON(i915_verify_lists(dev));
  141. return 0;
  142. }
  143. static inline bool
  144. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
  145. {
  146. return obj_priv->gtt_space &&
  147. !obj_priv->active &&
  148. obj_priv->pin_count == 0;
  149. }
  150. int i915_gem_do_init(struct drm_device *dev,
  151. unsigned long start,
  152. unsigned long end)
  153. {
  154. drm_i915_private_t *dev_priv = dev->dev_private;
  155. if (start >= end ||
  156. (start & (PAGE_SIZE - 1)) != 0 ||
  157. (end & (PAGE_SIZE - 1)) != 0) {
  158. return -EINVAL;
  159. }
  160. drm_mm_init(&dev_priv->mm.gtt_space, start,
  161. end - start);
  162. dev_priv->mm.gtt_total = end - start;
  163. return 0;
  164. }
  165. int
  166. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  167. struct drm_file *file_priv)
  168. {
  169. struct drm_i915_gem_init *args = data;
  170. int ret;
  171. mutex_lock(&dev->struct_mutex);
  172. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  173. mutex_unlock(&dev->struct_mutex);
  174. return ret;
  175. }
  176. int
  177. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  178. struct drm_file *file_priv)
  179. {
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. struct drm_i915_gem_get_aperture *args = data;
  182. if (!(dev->driver->driver_features & DRIVER_GEM))
  183. return -ENODEV;
  184. mutex_lock(&dev->struct_mutex);
  185. args->aper_size = dev_priv->mm.gtt_total;
  186. args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
  187. mutex_unlock(&dev->struct_mutex);
  188. return 0;
  189. }
  190. /**
  191. * Creates a new mm object and returns a handle to it.
  192. */
  193. int
  194. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  195. struct drm_file *file_priv)
  196. {
  197. struct drm_i915_gem_create *args = data;
  198. struct drm_gem_object *obj;
  199. int ret;
  200. u32 handle;
  201. args->size = roundup(args->size, PAGE_SIZE);
  202. /* Allocate the new object */
  203. obj = i915_gem_alloc_object(dev, args->size);
  204. if (obj == NULL)
  205. return -ENOMEM;
  206. ret = drm_gem_handle_create(file_priv, obj, &handle);
  207. if (ret) {
  208. drm_gem_object_unreference_unlocked(obj);
  209. return ret;
  210. }
  211. /* Sink the floating reference from kref_init(handlecount) */
  212. drm_gem_object_handle_unreference_unlocked(obj);
  213. args->handle = handle;
  214. return 0;
  215. }
  216. static inline int
  217. fast_shmem_read(struct page **pages,
  218. loff_t page_base, int page_offset,
  219. char __user *data,
  220. int length)
  221. {
  222. char __iomem *vaddr;
  223. int unwritten;
  224. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  225. if (vaddr == NULL)
  226. return -ENOMEM;
  227. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  228. kunmap_atomic(vaddr, KM_USER0);
  229. if (unwritten)
  230. return -EFAULT;
  231. return 0;
  232. }
  233. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  234. {
  235. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  236. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  237. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  238. obj_priv->tiling_mode != I915_TILING_NONE;
  239. }
  240. static inline void
  241. slow_shmem_copy(struct page *dst_page,
  242. int dst_offset,
  243. struct page *src_page,
  244. int src_offset,
  245. int length)
  246. {
  247. char *dst_vaddr, *src_vaddr;
  248. dst_vaddr = kmap(dst_page);
  249. src_vaddr = kmap(src_page);
  250. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  251. kunmap(src_page);
  252. kunmap(dst_page);
  253. }
  254. static inline void
  255. slow_shmem_bit17_copy(struct page *gpu_page,
  256. int gpu_offset,
  257. struct page *cpu_page,
  258. int cpu_offset,
  259. int length,
  260. int is_read)
  261. {
  262. char *gpu_vaddr, *cpu_vaddr;
  263. /* Use the unswizzled path if this page isn't affected. */
  264. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  265. if (is_read)
  266. return slow_shmem_copy(cpu_page, cpu_offset,
  267. gpu_page, gpu_offset, length);
  268. else
  269. return slow_shmem_copy(gpu_page, gpu_offset,
  270. cpu_page, cpu_offset, length);
  271. }
  272. gpu_vaddr = kmap(gpu_page);
  273. cpu_vaddr = kmap(cpu_page);
  274. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  275. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  276. */
  277. while (length > 0) {
  278. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  279. int this_length = min(cacheline_end - gpu_offset, length);
  280. int swizzled_gpu_offset = gpu_offset ^ 64;
  281. if (is_read) {
  282. memcpy(cpu_vaddr + cpu_offset,
  283. gpu_vaddr + swizzled_gpu_offset,
  284. this_length);
  285. } else {
  286. memcpy(gpu_vaddr + swizzled_gpu_offset,
  287. cpu_vaddr + cpu_offset,
  288. this_length);
  289. }
  290. cpu_offset += this_length;
  291. gpu_offset += this_length;
  292. length -= this_length;
  293. }
  294. kunmap(cpu_page);
  295. kunmap(gpu_page);
  296. }
  297. /**
  298. * This is the fast shmem pread path, which attempts to copy_from_user directly
  299. * from the backing pages of the object to the user's address space. On a
  300. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  301. */
  302. static int
  303. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  304. struct drm_i915_gem_pread *args,
  305. struct drm_file *file_priv)
  306. {
  307. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  308. ssize_t remain;
  309. loff_t offset, page_base;
  310. char __user *user_data;
  311. int page_offset, page_length;
  312. int ret;
  313. user_data = (char __user *) (uintptr_t) args->data_ptr;
  314. remain = args->size;
  315. ret = i915_mutex_lock_interruptible(dev);
  316. if (ret)
  317. return ret;
  318. ret = i915_gem_object_get_pages(obj, 0);
  319. if (ret != 0)
  320. goto fail_unlock;
  321. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  322. args->size);
  323. if (ret != 0)
  324. goto fail_put_pages;
  325. obj_priv = to_intel_bo(obj);
  326. offset = args->offset;
  327. while (remain > 0) {
  328. /* Operation in this page
  329. *
  330. * page_base = page offset within aperture
  331. * page_offset = offset within page
  332. * page_length = bytes to copy for this page
  333. */
  334. page_base = (offset & ~(PAGE_SIZE-1));
  335. page_offset = offset & (PAGE_SIZE-1);
  336. page_length = remain;
  337. if ((page_offset + remain) > PAGE_SIZE)
  338. page_length = PAGE_SIZE - page_offset;
  339. ret = fast_shmem_read(obj_priv->pages,
  340. page_base, page_offset,
  341. user_data, page_length);
  342. if (ret)
  343. goto fail_put_pages;
  344. remain -= page_length;
  345. user_data += page_length;
  346. offset += page_length;
  347. }
  348. fail_put_pages:
  349. i915_gem_object_put_pages(obj);
  350. fail_unlock:
  351. mutex_unlock(&dev->struct_mutex);
  352. return ret;
  353. }
  354. static int
  355. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  356. {
  357. int ret;
  358. ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
  359. /* If we've insufficient memory to map in the pages, attempt
  360. * to make some space by throwing out some old buffers.
  361. */
  362. if (ret == -ENOMEM) {
  363. struct drm_device *dev = obj->dev;
  364. ret = i915_gem_evict_something(dev, obj->size,
  365. i915_gem_get_gtt_alignment(obj));
  366. if (ret)
  367. return ret;
  368. ret = i915_gem_object_get_pages(obj, 0);
  369. }
  370. return ret;
  371. }
  372. /**
  373. * This is the fallback shmem pread path, which allocates temporary storage
  374. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  375. * can copy out of the object's backing pages while holding the struct mutex
  376. * and not take page faults.
  377. */
  378. static int
  379. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  380. struct drm_i915_gem_pread *args,
  381. struct drm_file *file_priv)
  382. {
  383. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  384. struct mm_struct *mm = current->mm;
  385. struct page **user_pages;
  386. ssize_t remain;
  387. loff_t offset, pinned_pages, i;
  388. loff_t first_data_page, last_data_page, num_pages;
  389. int shmem_page_index, shmem_page_offset;
  390. int data_page_index, data_page_offset;
  391. int page_length;
  392. int ret;
  393. uint64_t data_ptr = args->data_ptr;
  394. int do_bit17_swizzling;
  395. remain = args->size;
  396. /* Pin the user pages containing the data. We can't fault while
  397. * holding the struct mutex, yet we want to hold it while
  398. * dereferencing the user data.
  399. */
  400. first_data_page = data_ptr / PAGE_SIZE;
  401. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  402. num_pages = last_data_page - first_data_page + 1;
  403. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  404. if (user_pages == NULL)
  405. return -ENOMEM;
  406. down_read(&mm->mmap_sem);
  407. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  408. num_pages, 1, 0, user_pages, NULL);
  409. up_read(&mm->mmap_sem);
  410. if (pinned_pages < num_pages) {
  411. ret = -EFAULT;
  412. goto fail_put_user_pages;
  413. }
  414. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  415. ret = i915_mutex_lock_interruptible(dev);
  416. if (ret)
  417. goto fail_put_user_pages;
  418. ret = i915_gem_object_get_pages_or_evict(obj);
  419. if (ret)
  420. goto fail_unlock;
  421. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  422. args->size);
  423. if (ret != 0)
  424. goto fail_put_pages;
  425. obj_priv = to_intel_bo(obj);
  426. offset = args->offset;
  427. while (remain > 0) {
  428. /* Operation in this page
  429. *
  430. * shmem_page_index = page number within shmem file
  431. * shmem_page_offset = offset within page in shmem file
  432. * data_page_index = page number in get_user_pages return
  433. * data_page_offset = offset with data_page_index page.
  434. * page_length = bytes to copy for this page
  435. */
  436. shmem_page_index = offset / PAGE_SIZE;
  437. shmem_page_offset = offset & ~PAGE_MASK;
  438. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  439. data_page_offset = data_ptr & ~PAGE_MASK;
  440. page_length = remain;
  441. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  442. page_length = PAGE_SIZE - shmem_page_offset;
  443. if ((data_page_offset + page_length) > PAGE_SIZE)
  444. page_length = PAGE_SIZE - data_page_offset;
  445. if (do_bit17_swizzling) {
  446. slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  447. shmem_page_offset,
  448. user_pages[data_page_index],
  449. data_page_offset,
  450. page_length,
  451. 1);
  452. } else {
  453. slow_shmem_copy(user_pages[data_page_index],
  454. data_page_offset,
  455. obj_priv->pages[shmem_page_index],
  456. shmem_page_offset,
  457. page_length);
  458. }
  459. remain -= page_length;
  460. data_ptr += page_length;
  461. offset += page_length;
  462. }
  463. fail_put_pages:
  464. i915_gem_object_put_pages(obj);
  465. fail_unlock:
  466. mutex_unlock(&dev->struct_mutex);
  467. fail_put_user_pages:
  468. for (i = 0; i < pinned_pages; i++) {
  469. SetPageDirty(user_pages[i]);
  470. page_cache_release(user_pages[i]);
  471. }
  472. drm_free_large(user_pages);
  473. return ret;
  474. }
  475. /**
  476. * Reads data from the object referenced by handle.
  477. *
  478. * On error, the contents of *data are undefined.
  479. */
  480. int
  481. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. struct drm_i915_gem_pread *args = data;
  485. struct drm_gem_object *obj;
  486. struct drm_i915_gem_object *obj_priv;
  487. int ret;
  488. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  489. if (obj == NULL)
  490. return -ENOENT;
  491. obj_priv = to_intel_bo(obj);
  492. /* Bounds check source.
  493. *
  494. * XXX: This could use review for overflow issues...
  495. */
  496. if (args->offset > obj->size || args->size > obj->size ||
  497. args->offset + args->size > obj->size) {
  498. drm_gem_object_unreference_unlocked(obj);
  499. return -EINVAL;
  500. }
  501. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  502. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  503. } else {
  504. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  505. if (ret != 0)
  506. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  507. file_priv);
  508. }
  509. drm_gem_object_unreference_unlocked(obj);
  510. return ret;
  511. }
  512. /* This is the fast write path which cannot handle
  513. * page faults in the source data
  514. */
  515. static inline int
  516. fast_user_write(struct io_mapping *mapping,
  517. loff_t page_base, int page_offset,
  518. char __user *user_data,
  519. int length)
  520. {
  521. char *vaddr_atomic;
  522. unsigned long unwritten;
  523. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
  524. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  525. user_data, length);
  526. io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
  527. if (unwritten)
  528. return -EFAULT;
  529. return 0;
  530. }
  531. /* Here's the write path which can sleep for
  532. * page faults
  533. */
  534. static inline void
  535. slow_kernel_write(struct io_mapping *mapping,
  536. loff_t gtt_base, int gtt_offset,
  537. struct page *user_page, int user_offset,
  538. int length)
  539. {
  540. char __iomem *dst_vaddr;
  541. char *src_vaddr;
  542. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  543. src_vaddr = kmap(user_page);
  544. memcpy_toio(dst_vaddr + gtt_offset,
  545. src_vaddr + user_offset,
  546. length);
  547. kunmap(user_page);
  548. io_mapping_unmap(dst_vaddr);
  549. }
  550. static inline int
  551. fast_shmem_write(struct page **pages,
  552. loff_t page_base, int page_offset,
  553. char __user *data,
  554. int length)
  555. {
  556. char __iomem *vaddr;
  557. unsigned long unwritten;
  558. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  559. if (vaddr == NULL)
  560. return -ENOMEM;
  561. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  562. kunmap_atomic(vaddr, KM_USER0);
  563. if (unwritten)
  564. return -EFAULT;
  565. return 0;
  566. }
  567. /**
  568. * This is the fast pwrite path, where we copy the data directly from the
  569. * user into the GTT, uncached.
  570. */
  571. static int
  572. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  573. struct drm_i915_gem_pwrite *args,
  574. struct drm_file *file_priv)
  575. {
  576. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  577. drm_i915_private_t *dev_priv = dev->dev_private;
  578. ssize_t remain;
  579. loff_t offset, page_base;
  580. char __user *user_data;
  581. int page_offset, page_length;
  582. int ret;
  583. user_data = (char __user *) (uintptr_t) args->data_ptr;
  584. remain = args->size;
  585. if (!access_ok(VERIFY_READ, user_data, remain))
  586. return -EFAULT;
  587. ret = i915_mutex_lock_interruptible(dev);
  588. if (ret)
  589. return ret;
  590. ret = i915_gem_object_pin(obj, 0);
  591. if (ret) {
  592. mutex_unlock(&dev->struct_mutex);
  593. return ret;
  594. }
  595. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  596. if (ret)
  597. goto fail;
  598. obj_priv = to_intel_bo(obj);
  599. offset = obj_priv->gtt_offset + args->offset;
  600. while (remain > 0) {
  601. /* Operation in this page
  602. *
  603. * page_base = page offset within aperture
  604. * page_offset = offset within page
  605. * page_length = bytes to copy for this page
  606. */
  607. page_base = (offset & ~(PAGE_SIZE-1));
  608. page_offset = offset & (PAGE_SIZE-1);
  609. page_length = remain;
  610. if ((page_offset + remain) > PAGE_SIZE)
  611. page_length = PAGE_SIZE - page_offset;
  612. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  613. page_offset, user_data, page_length);
  614. /* If we get a fault while copying data, then (presumably) our
  615. * source page isn't available. Return the error and we'll
  616. * retry in the slow path.
  617. */
  618. if (ret)
  619. goto fail;
  620. remain -= page_length;
  621. user_data += page_length;
  622. offset += page_length;
  623. }
  624. fail:
  625. i915_gem_object_unpin(obj);
  626. mutex_unlock(&dev->struct_mutex);
  627. return ret;
  628. }
  629. /**
  630. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  631. * the memory and maps it using kmap_atomic for copying.
  632. *
  633. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  634. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  635. */
  636. static int
  637. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  638. struct drm_i915_gem_pwrite *args,
  639. struct drm_file *file_priv)
  640. {
  641. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. ssize_t remain;
  644. loff_t gtt_page_base, offset;
  645. loff_t first_data_page, last_data_page, num_pages;
  646. loff_t pinned_pages, i;
  647. struct page **user_pages;
  648. struct mm_struct *mm = current->mm;
  649. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  650. int ret;
  651. uint64_t data_ptr = args->data_ptr;
  652. remain = args->size;
  653. /* Pin the user pages containing the data. We can't fault while
  654. * holding the struct mutex, and all of the pwrite implementations
  655. * want to hold it while dereferencing the user data.
  656. */
  657. first_data_page = data_ptr / PAGE_SIZE;
  658. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  659. num_pages = last_data_page - first_data_page + 1;
  660. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  661. if (user_pages == NULL)
  662. return -ENOMEM;
  663. down_read(&mm->mmap_sem);
  664. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  665. num_pages, 0, 0, user_pages, NULL);
  666. up_read(&mm->mmap_sem);
  667. if (pinned_pages < num_pages) {
  668. ret = -EFAULT;
  669. goto out_unpin_pages;
  670. }
  671. ret = i915_mutex_lock_interruptible(dev);
  672. if (ret)
  673. goto out_unpin_pages;
  674. ret = i915_gem_object_pin(obj, 0);
  675. if (ret)
  676. goto out_unlock;
  677. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  678. if (ret)
  679. goto out_unpin_object;
  680. obj_priv = to_intel_bo(obj);
  681. offset = obj_priv->gtt_offset + args->offset;
  682. while (remain > 0) {
  683. /* Operation in this page
  684. *
  685. * gtt_page_base = page offset within aperture
  686. * gtt_page_offset = offset within page in aperture
  687. * data_page_index = page number in get_user_pages return
  688. * data_page_offset = offset with data_page_index page.
  689. * page_length = bytes to copy for this page
  690. */
  691. gtt_page_base = offset & PAGE_MASK;
  692. gtt_page_offset = offset & ~PAGE_MASK;
  693. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  694. data_page_offset = data_ptr & ~PAGE_MASK;
  695. page_length = remain;
  696. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  697. page_length = PAGE_SIZE - gtt_page_offset;
  698. if ((data_page_offset + page_length) > PAGE_SIZE)
  699. page_length = PAGE_SIZE - data_page_offset;
  700. slow_kernel_write(dev_priv->mm.gtt_mapping,
  701. gtt_page_base, gtt_page_offset,
  702. user_pages[data_page_index],
  703. data_page_offset,
  704. page_length);
  705. remain -= page_length;
  706. offset += page_length;
  707. data_ptr += page_length;
  708. }
  709. out_unpin_object:
  710. i915_gem_object_unpin(obj);
  711. out_unlock:
  712. mutex_unlock(&dev->struct_mutex);
  713. out_unpin_pages:
  714. for (i = 0; i < pinned_pages; i++)
  715. page_cache_release(user_pages[i]);
  716. drm_free_large(user_pages);
  717. return ret;
  718. }
  719. /**
  720. * This is the fast shmem pwrite path, which attempts to directly
  721. * copy_from_user into the kmapped pages backing the object.
  722. */
  723. static int
  724. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  725. struct drm_i915_gem_pwrite *args,
  726. struct drm_file *file_priv)
  727. {
  728. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  729. ssize_t remain;
  730. loff_t offset, page_base;
  731. char __user *user_data;
  732. int page_offset, page_length;
  733. int ret;
  734. user_data = (char __user *) (uintptr_t) args->data_ptr;
  735. remain = args->size;
  736. ret = i915_mutex_lock_interruptible(dev);
  737. if (ret)
  738. return ret;
  739. ret = i915_gem_object_get_pages(obj, 0);
  740. if (ret != 0)
  741. goto fail_unlock;
  742. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  743. if (ret != 0)
  744. goto fail_put_pages;
  745. obj_priv = to_intel_bo(obj);
  746. offset = args->offset;
  747. obj_priv->dirty = 1;
  748. while (remain > 0) {
  749. /* Operation in this page
  750. *
  751. * page_base = page offset within aperture
  752. * page_offset = offset within page
  753. * page_length = bytes to copy for this page
  754. */
  755. page_base = (offset & ~(PAGE_SIZE-1));
  756. page_offset = offset & (PAGE_SIZE-1);
  757. page_length = remain;
  758. if ((page_offset + remain) > PAGE_SIZE)
  759. page_length = PAGE_SIZE - page_offset;
  760. ret = fast_shmem_write(obj_priv->pages,
  761. page_base, page_offset,
  762. user_data, page_length);
  763. if (ret)
  764. goto fail_put_pages;
  765. remain -= page_length;
  766. user_data += page_length;
  767. offset += page_length;
  768. }
  769. fail_put_pages:
  770. i915_gem_object_put_pages(obj);
  771. fail_unlock:
  772. mutex_unlock(&dev->struct_mutex);
  773. return ret;
  774. }
  775. /**
  776. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  777. * the memory and maps it using kmap_atomic for copying.
  778. *
  779. * This avoids taking mmap_sem for faulting on the user's address while the
  780. * struct_mutex is held.
  781. */
  782. static int
  783. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  784. struct drm_i915_gem_pwrite *args,
  785. struct drm_file *file_priv)
  786. {
  787. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  788. struct mm_struct *mm = current->mm;
  789. struct page **user_pages;
  790. ssize_t remain;
  791. loff_t offset, pinned_pages, i;
  792. loff_t first_data_page, last_data_page, num_pages;
  793. int shmem_page_index, shmem_page_offset;
  794. int data_page_index, data_page_offset;
  795. int page_length;
  796. int ret;
  797. uint64_t data_ptr = args->data_ptr;
  798. int do_bit17_swizzling;
  799. remain = args->size;
  800. /* Pin the user pages containing the data. We can't fault while
  801. * holding the struct mutex, and all of the pwrite implementations
  802. * want to hold it while dereferencing the user data.
  803. */
  804. first_data_page = data_ptr / PAGE_SIZE;
  805. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  806. num_pages = last_data_page - first_data_page + 1;
  807. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  808. if (user_pages == NULL)
  809. return -ENOMEM;
  810. down_read(&mm->mmap_sem);
  811. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  812. num_pages, 0, 0, user_pages, NULL);
  813. up_read(&mm->mmap_sem);
  814. if (pinned_pages < num_pages) {
  815. ret = -EFAULT;
  816. goto fail_put_user_pages;
  817. }
  818. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  819. ret = i915_mutex_lock_interruptible(dev);
  820. if (ret)
  821. goto fail_put_user_pages;
  822. ret = i915_gem_object_get_pages_or_evict(obj);
  823. if (ret)
  824. goto fail_unlock;
  825. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  826. if (ret != 0)
  827. goto fail_put_pages;
  828. obj_priv = to_intel_bo(obj);
  829. offset = args->offset;
  830. obj_priv->dirty = 1;
  831. while (remain > 0) {
  832. /* Operation in this page
  833. *
  834. * shmem_page_index = page number within shmem file
  835. * shmem_page_offset = offset within page in shmem file
  836. * data_page_index = page number in get_user_pages return
  837. * data_page_offset = offset with data_page_index page.
  838. * page_length = bytes to copy for this page
  839. */
  840. shmem_page_index = offset / PAGE_SIZE;
  841. shmem_page_offset = offset & ~PAGE_MASK;
  842. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  843. data_page_offset = data_ptr & ~PAGE_MASK;
  844. page_length = remain;
  845. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  846. page_length = PAGE_SIZE - shmem_page_offset;
  847. if ((data_page_offset + page_length) > PAGE_SIZE)
  848. page_length = PAGE_SIZE - data_page_offset;
  849. if (do_bit17_swizzling) {
  850. slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  851. shmem_page_offset,
  852. user_pages[data_page_index],
  853. data_page_offset,
  854. page_length,
  855. 0);
  856. } else {
  857. slow_shmem_copy(obj_priv->pages[shmem_page_index],
  858. shmem_page_offset,
  859. user_pages[data_page_index],
  860. data_page_offset,
  861. page_length);
  862. }
  863. remain -= page_length;
  864. data_ptr += page_length;
  865. offset += page_length;
  866. }
  867. fail_put_pages:
  868. i915_gem_object_put_pages(obj);
  869. fail_unlock:
  870. mutex_unlock(&dev->struct_mutex);
  871. fail_put_user_pages:
  872. for (i = 0; i < pinned_pages; i++)
  873. page_cache_release(user_pages[i]);
  874. drm_free_large(user_pages);
  875. return ret;
  876. }
  877. /**
  878. * Writes data to the object referenced by handle.
  879. *
  880. * On error, the contents of the buffer that were to be modified are undefined.
  881. */
  882. int
  883. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  884. struct drm_file *file_priv)
  885. {
  886. struct drm_i915_gem_pwrite *args = data;
  887. struct drm_gem_object *obj;
  888. struct drm_i915_gem_object *obj_priv;
  889. int ret = 0;
  890. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  891. if (obj == NULL)
  892. return -ENOENT;
  893. obj_priv = to_intel_bo(obj);
  894. /* Bounds check destination.
  895. *
  896. * XXX: This could use review for overflow issues...
  897. */
  898. if (args->offset > obj->size || args->size > obj->size ||
  899. args->offset + args->size > obj->size) {
  900. drm_gem_object_unreference_unlocked(obj);
  901. return -EINVAL;
  902. }
  903. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  904. * it would end up going through the fenced access, and we'll get
  905. * different detiling behavior between reading and writing.
  906. * pread/pwrite currently are reading and writing from the CPU
  907. * perspective, requiring manual detiling by the client.
  908. */
  909. if (obj_priv->phys_obj)
  910. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  911. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  912. obj_priv->gtt_space &&
  913. obj->write_domain != I915_GEM_DOMAIN_CPU) {
  914. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  915. if (ret == -EFAULT) {
  916. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  917. file_priv);
  918. }
  919. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  920. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  921. } else {
  922. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  923. if (ret == -EFAULT) {
  924. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  925. file_priv);
  926. }
  927. }
  928. #if WATCH_PWRITE
  929. if (ret)
  930. DRM_INFO("pwrite failed %d\n", ret);
  931. #endif
  932. drm_gem_object_unreference_unlocked(obj);
  933. return ret;
  934. }
  935. /**
  936. * Called when user space prepares to use an object with the CPU, either
  937. * through the mmap ioctl's mapping or a GTT mapping.
  938. */
  939. int
  940. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  941. struct drm_file *file_priv)
  942. {
  943. struct drm_i915_private *dev_priv = dev->dev_private;
  944. struct drm_i915_gem_set_domain *args = data;
  945. struct drm_gem_object *obj;
  946. struct drm_i915_gem_object *obj_priv;
  947. uint32_t read_domains = args->read_domains;
  948. uint32_t write_domain = args->write_domain;
  949. int ret;
  950. if (!(dev->driver->driver_features & DRIVER_GEM))
  951. return -ENODEV;
  952. /* Only handle setting domains to types used by the CPU. */
  953. if (write_domain & I915_GEM_GPU_DOMAINS)
  954. return -EINVAL;
  955. if (read_domains & I915_GEM_GPU_DOMAINS)
  956. return -EINVAL;
  957. /* Having something in the write domain implies it's in the read
  958. * domain, and only that read domain. Enforce that in the request.
  959. */
  960. if (write_domain != 0 && read_domains != write_domain)
  961. return -EINVAL;
  962. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  963. if (obj == NULL)
  964. return -ENOENT;
  965. obj_priv = to_intel_bo(obj);
  966. ret = i915_mutex_lock_interruptible(dev);
  967. if (ret) {
  968. drm_gem_object_unreference_unlocked(obj);
  969. return ret;
  970. }
  971. intel_mark_busy(dev, obj);
  972. if (read_domains & I915_GEM_DOMAIN_GTT) {
  973. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  974. /* Update the LRU on the fence for the CPU access that's
  975. * about to occur.
  976. */
  977. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  978. struct drm_i915_fence_reg *reg =
  979. &dev_priv->fence_regs[obj_priv->fence_reg];
  980. list_move_tail(&reg->lru_list,
  981. &dev_priv->mm.fence_list);
  982. }
  983. /* Silently promote "you're not bound, there was nothing to do"
  984. * to success, since the client was just asking us to
  985. * make sure everything was done.
  986. */
  987. if (ret == -EINVAL)
  988. ret = 0;
  989. } else {
  990. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  991. }
  992. /* Maintain LRU order of "inactive" objects */
  993. if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
  994. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  995. drm_gem_object_unreference(obj);
  996. mutex_unlock(&dev->struct_mutex);
  997. return ret;
  998. }
  999. /**
  1000. * Called when user space has done writes to this buffer
  1001. */
  1002. int
  1003. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1004. struct drm_file *file_priv)
  1005. {
  1006. struct drm_i915_gem_sw_finish *args = data;
  1007. struct drm_gem_object *obj;
  1008. int ret = 0;
  1009. if (!(dev->driver->driver_features & DRIVER_GEM))
  1010. return -ENODEV;
  1011. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1012. if (obj == NULL)
  1013. return -ENOENT;
  1014. ret = i915_mutex_lock_interruptible(dev);
  1015. if (ret) {
  1016. drm_gem_object_unreference_unlocked(obj);
  1017. return ret;
  1018. }
  1019. /* Pinned buffers may be scanout, so flush the cache */
  1020. if (to_intel_bo(obj)->pin_count)
  1021. i915_gem_object_flush_cpu_write_domain(obj);
  1022. drm_gem_object_unreference(obj);
  1023. mutex_unlock(&dev->struct_mutex);
  1024. return ret;
  1025. }
  1026. /**
  1027. * Maps the contents of an object, returning the address it is mapped
  1028. * into.
  1029. *
  1030. * While the mapping holds a reference on the contents of the object, it doesn't
  1031. * imply a ref on the object itself.
  1032. */
  1033. int
  1034. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1035. struct drm_file *file_priv)
  1036. {
  1037. struct drm_i915_gem_mmap *args = data;
  1038. struct drm_gem_object *obj;
  1039. loff_t offset;
  1040. unsigned long addr;
  1041. if (!(dev->driver->driver_features & DRIVER_GEM))
  1042. return -ENODEV;
  1043. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1044. if (obj == NULL)
  1045. return -ENOENT;
  1046. offset = args->offset;
  1047. down_write(&current->mm->mmap_sem);
  1048. addr = do_mmap(obj->filp, 0, args->size,
  1049. PROT_READ | PROT_WRITE, MAP_SHARED,
  1050. args->offset);
  1051. up_write(&current->mm->mmap_sem);
  1052. drm_gem_object_unreference_unlocked(obj);
  1053. if (IS_ERR((void *)addr))
  1054. return addr;
  1055. args->addr_ptr = (uint64_t) addr;
  1056. return 0;
  1057. }
  1058. /**
  1059. * i915_gem_fault - fault a page into the GTT
  1060. * vma: VMA in question
  1061. * vmf: fault info
  1062. *
  1063. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1064. * from userspace. The fault handler takes care of binding the object to
  1065. * the GTT (if needed), allocating and programming a fence register (again,
  1066. * only if needed based on whether the old reg is still valid or the object
  1067. * is tiled) and inserting a new PTE into the faulting process.
  1068. *
  1069. * Note that the faulting process may involve evicting existing objects
  1070. * from the GTT and/or fence registers to make room. So performance may
  1071. * suffer if the GTT working set is large or there are few fence registers
  1072. * left.
  1073. */
  1074. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1075. {
  1076. struct drm_gem_object *obj = vma->vm_private_data;
  1077. struct drm_device *dev = obj->dev;
  1078. drm_i915_private_t *dev_priv = dev->dev_private;
  1079. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1080. pgoff_t page_offset;
  1081. unsigned long pfn;
  1082. int ret = 0;
  1083. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1084. /* We don't use vmf->pgoff since that has the fake offset */
  1085. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1086. PAGE_SHIFT;
  1087. /* Now bind it into the GTT if needed */
  1088. mutex_lock(&dev->struct_mutex);
  1089. if (!obj_priv->gtt_space) {
  1090. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1091. if (ret)
  1092. goto unlock;
  1093. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1094. if (ret)
  1095. goto unlock;
  1096. }
  1097. /* Need a new fence register? */
  1098. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1099. ret = i915_gem_object_get_fence_reg(obj, true);
  1100. if (ret)
  1101. goto unlock;
  1102. }
  1103. if (i915_gem_object_is_inactive(obj_priv))
  1104. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1105. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1106. page_offset;
  1107. /* Finally, remap it using the new GTT offset */
  1108. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1109. unlock:
  1110. mutex_unlock(&dev->struct_mutex);
  1111. switch (ret) {
  1112. case 0:
  1113. case -ERESTARTSYS:
  1114. return VM_FAULT_NOPAGE;
  1115. case -ENOMEM:
  1116. case -EAGAIN:
  1117. return VM_FAULT_OOM;
  1118. default:
  1119. return VM_FAULT_SIGBUS;
  1120. }
  1121. }
  1122. /**
  1123. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1124. * @obj: obj in question
  1125. *
  1126. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1127. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1128. * up the object based on the offset and sets up the various memory mapping
  1129. * structures.
  1130. *
  1131. * This routine allocates and attaches a fake offset for @obj.
  1132. */
  1133. static int
  1134. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1135. {
  1136. struct drm_device *dev = obj->dev;
  1137. struct drm_gem_mm *mm = dev->mm_private;
  1138. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1139. struct drm_map_list *list;
  1140. struct drm_local_map *map;
  1141. int ret = 0;
  1142. /* Set the object up for mmap'ing */
  1143. list = &obj->map_list;
  1144. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1145. if (!list->map)
  1146. return -ENOMEM;
  1147. map = list->map;
  1148. map->type = _DRM_GEM;
  1149. map->size = obj->size;
  1150. map->handle = obj;
  1151. /* Get a DRM GEM mmap offset allocated... */
  1152. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1153. obj->size / PAGE_SIZE, 0, 0);
  1154. if (!list->file_offset_node) {
  1155. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1156. ret = -ENOSPC;
  1157. goto out_free_list;
  1158. }
  1159. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1160. obj->size / PAGE_SIZE, 0);
  1161. if (!list->file_offset_node) {
  1162. ret = -ENOMEM;
  1163. goto out_free_list;
  1164. }
  1165. list->hash.key = list->file_offset_node->start;
  1166. ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
  1167. if (ret) {
  1168. DRM_ERROR("failed to add to map hash\n");
  1169. goto out_free_mm;
  1170. }
  1171. /* By now we should be all set, any drm_mmap request on the offset
  1172. * below will get to our mmap & fault handler */
  1173. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1174. return 0;
  1175. out_free_mm:
  1176. drm_mm_put_block(list->file_offset_node);
  1177. out_free_list:
  1178. kfree(list->map);
  1179. return ret;
  1180. }
  1181. /**
  1182. * i915_gem_release_mmap - remove physical page mappings
  1183. * @obj: obj in question
  1184. *
  1185. * Preserve the reservation of the mmapping with the DRM core code, but
  1186. * relinquish ownership of the pages back to the system.
  1187. *
  1188. * It is vital that we remove the page mapping if we have mapped a tiled
  1189. * object through the GTT and then lose the fence register due to
  1190. * resource pressure. Similarly if the object has been moved out of the
  1191. * aperture, than pages mapped into userspace must be revoked. Removing the
  1192. * mapping will then trigger a page fault on the next user access, allowing
  1193. * fixup by i915_gem_fault().
  1194. */
  1195. void
  1196. i915_gem_release_mmap(struct drm_gem_object *obj)
  1197. {
  1198. struct drm_device *dev = obj->dev;
  1199. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1200. if (dev->dev_mapping)
  1201. unmap_mapping_range(dev->dev_mapping,
  1202. obj_priv->mmap_offset, obj->size, 1);
  1203. }
  1204. static void
  1205. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1206. {
  1207. struct drm_device *dev = obj->dev;
  1208. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1209. struct drm_gem_mm *mm = dev->mm_private;
  1210. struct drm_map_list *list;
  1211. list = &obj->map_list;
  1212. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1213. if (list->file_offset_node) {
  1214. drm_mm_put_block(list->file_offset_node);
  1215. list->file_offset_node = NULL;
  1216. }
  1217. if (list->map) {
  1218. kfree(list->map);
  1219. list->map = NULL;
  1220. }
  1221. obj_priv->mmap_offset = 0;
  1222. }
  1223. /**
  1224. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1225. * @obj: object to check
  1226. *
  1227. * Return the required GTT alignment for an object, taking into account
  1228. * potential fence register mapping if needed.
  1229. */
  1230. static uint32_t
  1231. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1232. {
  1233. struct drm_device *dev = obj->dev;
  1234. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1235. int start, i;
  1236. /*
  1237. * Minimum alignment is 4k (GTT page size), but might be greater
  1238. * if a fence register is needed for the object.
  1239. */
  1240. if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
  1241. return 4096;
  1242. /*
  1243. * Previous chips need to be aligned to the size of the smallest
  1244. * fence register that can contain the object.
  1245. */
  1246. if (INTEL_INFO(dev)->gen == 3)
  1247. start = 1024*1024;
  1248. else
  1249. start = 512*1024;
  1250. for (i = start; i < obj->size; i <<= 1)
  1251. ;
  1252. return i;
  1253. }
  1254. /**
  1255. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1256. * @dev: DRM device
  1257. * @data: GTT mapping ioctl data
  1258. * @file_priv: GEM object info
  1259. *
  1260. * Simply returns the fake offset to userspace so it can mmap it.
  1261. * The mmap call will end up in drm_gem_mmap(), which will set things
  1262. * up so we can get faults in the handler above.
  1263. *
  1264. * The fault handler will take care of binding the object into the GTT
  1265. * (since it may have been evicted to make room for something), allocating
  1266. * a fence register, and mapping the appropriate aperture address into
  1267. * userspace.
  1268. */
  1269. int
  1270. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1271. struct drm_file *file_priv)
  1272. {
  1273. struct drm_i915_gem_mmap_gtt *args = data;
  1274. struct drm_gem_object *obj;
  1275. struct drm_i915_gem_object *obj_priv;
  1276. int ret;
  1277. if (!(dev->driver->driver_features & DRIVER_GEM))
  1278. return -ENODEV;
  1279. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1280. if (obj == NULL)
  1281. return -ENOENT;
  1282. ret = i915_mutex_lock_interruptible(dev);
  1283. if (ret) {
  1284. drm_gem_object_unreference_unlocked(obj);
  1285. return ret;
  1286. }
  1287. obj_priv = to_intel_bo(obj);
  1288. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1289. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1290. drm_gem_object_unreference(obj);
  1291. mutex_unlock(&dev->struct_mutex);
  1292. return -EINVAL;
  1293. }
  1294. if (!obj_priv->mmap_offset) {
  1295. ret = i915_gem_create_mmap_offset(obj);
  1296. if (ret) {
  1297. drm_gem_object_unreference(obj);
  1298. mutex_unlock(&dev->struct_mutex);
  1299. return ret;
  1300. }
  1301. }
  1302. args->offset = obj_priv->mmap_offset;
  1303. /*
  1304. * Pull it into the GTT so that we have a page list (makes the
  1305. * initial fault faster and any subsequent flushing possible).
  1306. */
  1307. if (!obj_priv->agp_mem) {
  1308. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1309. if (ret) {
  1310. drm_gem_object_unreference(obj);
  1311. mutex_unlock(&dev->struct_mutex);
  1312. return ret;
  1313. }
  1314. }
  1315. drm_gem_object_unreference(obj);
  1316. mutex_unlock(&dev->struct_mutex);
  1317. return 0;
  1318. }
  1319. static void
  1320. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1321. {
  1322. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1323. int page_count = obj->size / PAGE_SIZE;
  1324. int i;
  1325. BUG_ON(obj_priv->pages_refcount == 0);
  1326. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1327. if (--obj_priv->pages_refcount != 0)
  1328. return;
  1329. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1330. i915_gem_object_save_bit_17_swizzle(obj);
  1331. if (obj_priv->madv == I915_MADV_DONTNEED)
  1332. obj_priv->dirty = 0;
  1333. for (i = 0; i < page_count; i++) {
  1334. if (obj_priv->dirty)
  1335. set_page_dirty(obj_priv->pages[i]);
  1336. if (obj_priv->madv == I915_MADV_WILLNEED)
  1337. mark_page_accessed(obj_priv->pages[i]);
  1338. page_cache_release(obj_priv->pages[i]);
  1339. }
  1340. obj_priv->dirty = 0;
  1341. drm_free_large(obj_priv->pages);
  1342. obj_priv->pages = NULL;
  1343. }
  1344. static uint32_t
  1345. i915_gem_next_request_seqno(struct drm_device *dev,
  1346. struct intel_ring_buffer *ring)
  1347. {
  1348. drm_i915_private_t *dev_priv = dev->dev_private;
  1349. ring->outstanding_lazy_request = true;
  1350. return dev_priv->next_seqno;
  1351. }
  1352. static void
  1353. i915_gem_object_move_to_active(struct drm_gem_object *obj,
  1354. struct intel_ring_buffer *ring)
  1355. {
  1356. struct drm_device *dev = obj->dev;
  1357. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1358. uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
  1359. BUG_ON(ring == NULL);
  1360. obj_priv->ring = ring;
  1361. /* Add a reference if we're newly entering the active list. */
  1362. if (!obj_priv->active) {
  1363. drm_gem_object_reference(obj);
  1364. obj_priv->active = 1;
  1365. }
  1366. /* Move from whatever list we were on to the tail of execution. */
  1367. list_move_tail(&obj_priv->list, &ring->active_list);
  1368. obj_priv->last_rendering_seqno = seqno;
  1369. }
  1370. static void
  1371. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1372. {
  1373. struct drm_device *dev = obj->dev;
  1374. drm_i915_private_t *dev_priv = dev->dev_private;
  1375. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1376. BUG_ON(!obj_priv->active);
  1377. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1378. obj_priv->last_rendering_seqno = 0;
  1379. }
  1380. /* Immediately discard the backing storage */
  1381. static void
  1382. i915_gem_object_truncate(struct drm_gem_object *obj)
  1383. {
  1384. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1385. struct inode *inode;
  1386. /* Our goal here is to return as much of the memory as
  1387. * is possible back to the system as we are called from OOM.
  1388. * To do this we must instruct the shmfs to drop all of its
  1389. * backing pages, *now*. Here we mirror the actions taken
  1390. * when by shmem_delete_inode() to release the backing store.
  1391. */
  1392. inode = obj->filp->f_path.dentry->d_inode;
  1393. truncate_inode_pages(inode->i_mapping, 0);
  1394. if (inode->i_op->truncate_range)
  1395. inode->i_op->truncate_range(inode, 0, (loff_t)-1);
  1396. obj_priv->madv = __I915_MADV_PURGED;
  1397. }
  1398. static inline int
  1399. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1400. {
  1401. return obj_priv->madv == I915_MADV_DONTNEED;
  1402. }
  1403. static void
  1404. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1405. {
  1406. struct drm_device *dev = obj->dev;
  1407. drm_i915_private_t *dev_priv = dev->dev_private;
  1408. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1409. if (obj_priv->pin_count != 0)
  1410. list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
  1411. else
  1412. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1413. BUG_ON(!list_empty(&obj_priv->gpu_write_list));
  1414. obj_priv->last_rendering_seqno = 0;
  1415. obj_priv->ring = NULL;
  1416. if (obj_priv->active) {
  1417. obj_priv->active = 0;
  1418. drm_gem_object_unreference(obj);
  1419. }
  1420. WARN_ON(i915_verify_lists(dev));
  1421. }
  1422. static void
  1423. i915_gem_process_flushing_list(struct drm_device *dev,
  1424. uint32_t flush_domains,
  1425. struct intel_ring_buffer *ring)
  1426. {
  1427. drm_i915_private_t *dev_priv = dev->dev_private;
  1428. struct drm_i915_gem_object *obj_priv, *next;
  1429. list_for_each_entry_safe(obj_priv, next,
  1430. &dev_priv->mm.gpu_write_list,
  1431. gpu_write_list) {
  1432. struct drm_gem_object *obj = &obj_priv->base;
  1433. if (obj->write_domain & flush_domains &&
  1434. obj_priv->ring == ring) {
  1435. uint32_t old_write_domain = obj->write_domain;
  1436. obj->write_domain = 0;
  1437. list_del_init(&obj_priv->gpu_write_list);
  1438. i915_gem_object_move_to_active(obj, ring);
  1439. /* update the fence lru list */
  1440. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  1441. struct drm_i915_fence_reg *reg =
  1442. &dev_priv->fence_regs[obj_priv->fence_reg];
  1443. list_move_tail(&reg->lru_list,
  1444. &dev_priv->mm.fence_list);
  1445. }
  1446. trace_i915_gem_object_change_domain(obj,
  1447. obj->read_domains,
  1448. old_write_domain);
  1449. }
  1450. }
  1451. }
  1452. uint32_t
  1453. i915_add_request(struct drm_device *dev,
  1454. struct drm_file *file,
  1455. struct drm_i915_gem_request *request,
  1456. struct intel_ring_buffer *ring)
  1457. {
  1458. drm_i915_private_t *dev_priv = dev->dev_private;
  1459. struct drm_i915_file_private *file_priv = NULL;
  1460. uint32_t seqno;
  1461. int was_empty;
  1462. if (file != NULL)
  1463. file_priv = file->driver_priv;
  1464. if (request == NULL) {
  1465. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1466. if (request == NULL)
  1467. return 0;
  1468. }
  1469. seqno = ring->add_request(dev, ring, 0);
  1470. ring->outstanding_lazy_request = false;
  1471. request->seqno = seqno;
  1472. request->ring = ring;
  1473. request->emitted_jiffies = jiffies;
  1474. was_empty = list_empty(&ring->request_list);
  1475. list_add_tail(&request->list, &ring->request_list);
  1476. if (file_priv) {
  1477. spin_lock(&file_priv->mm.lock);
  1478. request->file_priv = file_priv;
  1479. list_add_tail(&request->client_list,
  1480. &file_priv->mm.request_list);
  1481. spin_unlock(&file_priv->mm.lock);
  1482. }
  1483. if (!dev_priv->mm.suspended) {
  1484. mod_timer(&dev_priv->hangcheck_timer,
  1485. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1486. if (was_empty)
  1487. queue_delayed_work(dev_priv->wq,
  1488. &dev_priv->mm.retire_work, HZ);
  1489. }
  1490. return seqno;
  1491. }
  1492. /**
  1493. * Command execution barrier
  1494. *
  1495. * Ensures that all commands in the ring are finished
  1496. * before signalling the CPU
  1497. */
  1498. static void
  1499. i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
  1500. {
  1501. uint32_t flush_domains = 0;
  1502. /* The sampler always gets flushed on i965 (sigh) */
  1503. if (INTEL_INFO(dev)->gen >= 4)
  1504. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1505. ring->flush(dev, ring,
  1506. I915_GEM_DOMAIN_COMMAND, flush_domains);
  1507. }
  1508. static inline void
  1509. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1510. {
  1511. struct drm_i915_file_private *file_priv = request->file_priv;
  1512. if (!file_priv)
  1513. return;
  1514. spin_lock(&file_priv->mm.lock);
  1515. list_del(&request->client_list);
  1516. request->file_priv = NULL;
  1517. spin_unlock(&file_priv->mm.lock);
  1518. }
  1519. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1520. struct intel_ring_buffer *ring)
  1521. {
  1522. while (!list_empty(&ring->request_list)) {
  1523. struct drm_i915_gem_request *request;
  1524. request = list_first_entry(&ring->request_list,
  1525. struct drm_i915_gem_request,
  1526. list);
  1527. list_del(&request->list);
  1528. i915_gem_request_remove_from_client(request);
  1529. kfree(request);
  1530. }
  1531. while (!list_empty(&ring->active_list)) {
  1532. struct drm_i915_gem_object *obj_priv;
  1533. obj_priv = list_first_entry(&ring->active_list,
  1534. struct drm_i915_gem_object,
  1535. list);
  1536. obj_priv->base.write_domain = 0;
  1537. list_del_init(&obj_priv->gpu_write_list);
  1538. i915_gem_object_move_to_inactive(&obj_priv->base);
  1539. }
  1540. }
  1541. void i915_gem_reset_lists(struct drm_device *dev)
  1542. {
  1543. struct drm_i915_private *dev_priv = dev->dev_private;
  1544. struct drm_i915_gem_object *obj_priv;
  1545. i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
  1546. if (HAS_BSD(dev))
  1547. i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
  1548. /* Remove anything from the flushing lists. The GPU cache is likely
  1549. * to be lost on reset along with the data, so simply move the
  1550. * lost bo to the inactive list.
  1551. */
  1552. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1553. obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
  1554. struct drm_i915_gem_object,
  1555. list);
  1556. obj_priv->base.write_domain = 0;
  1557. list_del_init(&obj_priv->gpu_write_list);
  1558. i915_gem_object_move_to_inactive(&obj_priv->base);
  1559. }
  1560. /* Move everything out of the GPU domains to ensure we do any
  1561. * necessary invalidation upon reuse.
  1562. */
  1563. list_for_each_entry(obj_priv,
  1564. &dev_priv->mm.inactive_list,
  1565. list)
  1566. {
  1567. obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1568. }
  1569. }
  1570. /**
  1571. * This function clears the request list as sequence numbers are passed.
  1572. */
  1573. static void
  1574. i915_gem_retire_requests_ring(struct drm_device *dev,
  1575. struct intel_ring_buffer *ring)
  1576. {
  1577. drm_i915_private_t *dev_priv = dev->dev_private;
  1578. uint32_t seqno;
  1579. if (!ring->status_page.page_addr ||
  1580. list_empty(&ring->request_list))
  1581. return;
  1582. WARN_ON(i915_verify_lists(dev));
  1583. seqno = ring->get_seqno(dev, ring);
  1584. while (!list_empty(&ring->request_list)) {
  1585. struct drm_i915_gem_request *request;
  1586. request = list_first_entry(&ring->request_list,
  1587. struct drm_i915_gem_request,
  1588. list);
  1589. if (!i915_seqno_passed(seqno, request->seqno))
  1590. break;
  1591. trace_i915_gem_request_retire(dev, request->seqno);
  1592. list_del(&request->list);
  1593. i915_gem_request_remove_from_client(request);
  1594. kfree(request);
  1595. }
  1596. /* Move any buffers on the active list that are no longer referenced
  1597. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1598. */
  1599. while (!list_empty(&ring->active_list)) {
  1600. struct drm_gem_object *obj;
  1601. struct drm_i915_gem_object *obj_priv;
  1602. obj_priv = list_first_entry(&ring->active_list,
  1603. struct drm_i915_gem_object,
  1604. list);
  1605. if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
  1606. break;
  1607. obj = &obj_priv->base;
  1608. if (obj->write_domain != 0)
  1609. i915_gem_object_move_to_flushing(obj);
  1610. else
  1611. i915_gem_object_move_to_inactive(obj);
  1612. }
  1613. if (unlikely (dev_priv->trace_irq_seqno &&
  1614. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1615. ring->user_irq_put(dev, ring);
  1616. dev_priv->trace_irq_seqno = 0;
  1617. }
  1618. WARN_ON(i915_verify_lists(dev));
  1619. }
  1620. void
  1621. i915_gem_retire_requests(struct drm_device *dev)
  1622. {
  1623. drm_i915_private_t *dev_priv = dev->dev_private;
  1624. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1625. struct drm_i915_gem_object *obj_priv, *tmp;
  1626. /* We must be careful that during unbind() we do not
  1627. * accidentally infinitely recurse into retire requests.
  1628. * Currently:
  1629. * retire -> free -> unbind -> wait -> retire_ring
  1630. */
  1631. list_for_each_entry_safe(obj_priv, tmp,
  1632. &dev_priv->mm.deferred_free_list,
  1633. list)
  1634. i915_gem_free_object_tail(&obj_priv->base);
  1635. }
  1636. i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
  1637. if (HAS_BSD(dev))
  1638. i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
  1639. }
  1640. static void
  1641. i915_gem_retire_work_handler(struct work_struct *work)
  1642. {
  1643. drm_i915_private_t *dev_priv;
  1644. struct drm_device *dev;
  1645. dev_priv = container_of(work, drm_i915_private_t,
  1646. mm.retire_work.work);
  1647. dev = dev_priv->dev;
  1648. /* Come back later if the device is busy... */
  1649. if (!mutex_trylock(&dev->struct_mutex)) {
  1650. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1651. return;
  1652. }
  1653. i915_gem_retire_requests(dev);
  1654. if (!dev_priv->mm.suspended &&
  1655. (!list_empty(&dev_priv->render_ring.request_list) ||
  1656. (HAS_BSD(dev) &&
  1657. !list_empty(&dev_priv->bsd_ring.request_list))))
  1658. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1659. mutex_unlock(&dev->struct_mutex);
  1660. }
  1661. int
  1662. i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
  1663. bool interruptible, struct intel_ring_buffer *ring)
  1664. {
  1665. drm_i915_private_t *dev_priv = dev->dev_private;
  1666. u32 ier;
  1667. int ret = 0;
  1668. BUG_ON(seqno == 0);
  1669. if (atomic_read(&dev_priv->mm.wedged))
  1670. return -EAGAIN;
  1671. if (ring->outstanding_lazy_request) {
  1672. seqno = i915_add_request(dev, NULL, NULL, ring);
  1673. if (seqno == 0)
  1674. return -ENOMEM;
  1675. }
  1676. BUG_ON(seqno == dev_priv->next_seqno);
  1677. if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
  1678. if (HAS_PCH_SPLIT(dev))
  1679. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1680. else
  1681. ier = I915_READ(IER);
  1682. if (!ier) {
  1683. DRM_ERROR("something (likely vbetool) disabled "
  1684. "interrupts, re-enabling\n");
  1685. i915_driver_irq_preinstall(dev);
  1686. i915_driver_irq_postinstall(dev);
  1687. }
  1688. trace_i915_gem_request_wait_begin(dev, seqno);
  1689. ring->waiting_gem_seqno = seqno;
  1690. ring->user_irq_get(dev, ring);
  1691. if (interruptible)
  1692. ret = wait_event_interruptible(ring->irq_queue,
  1693. i915_seqno_passed(
  1694. ring->get_seqno(dev, ring), seqno)
  1695. || atomic_read(&dev_priv->mm.wedged));
  1696. else
  1697. wait_event(ring->irq_queue,
  1698. i915_seqno_passed(
  1699. ring->get_seqno(dev, ring), seqno)
  1700. || atomic_read(&dev_priv->mm.wedged));
  1701. ring->user_irq_put(dev, ring);
  1702. ring->waiting_gem_seqno = 0;
  1703. trace_i915_gem_request_wait_end(dev, seqno);
  1704. }
  1705. if (atomic_read(&dev_priv->mm.wedged))
  1706. ret = -EAGAIN;
  1707. if (ret && ret != -ERESTARTSYS)
  1708. DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
  1709. __func__, ret, seqno, ring->get_seqno(dev, ring),
  1710. dev_priv->next_seqno);
  1711. /* Directly dispatch request retiring. While we have the work queue
  1712. * to handle this, the waiter on a request often wants an associated
  1713. * buffer to have made it to the inactive list, and we would need
  1714. * a separate wait queue to handle that.
  1715. */
  1716. if (ret == 0)
  1717. i915_gem_retire_requests_ring(dev, ring);
  1718. return ret;
  1719. }
  1720. /**
  1721. * Waits for a sequence number to be signaled, and cleans up the
  1722. * request and object lists appropriately for that event.
  1723. */
  1724. static int
  1725. i915_wait_request(struct drm_device *dev, uint32_t seqno,
  1726. struct intel_ring_buffer *ring)
  1727. {
  1728. return i915_do_wait_request(dev, seqno, 1, ring);
  1729. }
  1730. static void
  1731. i915_gem_flush_ring(struct drm_device *dev,
  1732. struct drm_file *file_priv,
  1733. struct intel_ring_buffer *ring,
  1734. uint32_t invalidate_domains,
  1735. uint32_t flush_domains)
  1736. {
  1737. ring->flush(dev, ring, invalidate_domains, flush_domains);
  1738. i915_gem_process_flushing_list(dev, flush_domains, ring);
  1739. }
  1740. static void
  1741. i915_gem_flush(struct drm_device *dev,
  1742. struct drm_file *file_priv,
  1743. uint32_t invalidate_domains,
  1744. uint32_t flush_domains,
  1745. uint32_t flush_rings)
  1746. {
  1747. drm_i915_private_t *dev_priv = dev->dev_private;
  1748. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1749. drm_agp_chipset_flush(dev);
  1750. if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
  1751. if (flush_rings & RING_RENDER)
  1752. i915_gem_flush_ring(dev, file_priv,
  1753. &dev_priv->render_ring,
  1754. invalidate_domains, flush_domains);
  1755. if (flush_rings & RING_BSD)
  1756. i915_gem_flush_ring(dev, file_priv,
  1757. &dev_priv->bsd_ring,
  1758. invalidate_domains, flush_domains);
  1759. }
  1760. }
  1761. /**
  1762. * Ensures that all rendering to the object has completed and the object is
  1763. * safe to unbind from the GTT or access from the CPU.
  1764. */
  1765. static int
  1766. i915_gem_object_wait_rendering(struct drm_gem_object *obj,
  1767. bool interruptible)
  1768. {
  1769. struct drm_device *dev = obj->dev;
  1770. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1771. int ret;
  1772. /* This function only exists to support waiting for existing rendering,
  1773. * not for emitting required flushes.
  1774. */
  1775. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1776. /* If there is rendering queued on the buffer being evicted, wait for
  1777. * it.
  1778. */
  1779. if (obj_priv->active) {
  1780. ret = i915_do_wait_request(dev,
  1781. obj_priv->last_rendering_seqno,
  1782. interruptible,
  1783. obj_priv->ring);
  1784. if (ret)
  1785. return ret;
  1786. }
  1787. return 0;
  1788. }
  1789. /**
  1790. * Unbinds an object from the GTT aperture.
  1791. */
  1792. int
  1793. i915_gem_object_unbind(struct drm_gem_object *obj)
  1794. {
  1795. struct drm_device *dev = obj->dev;
  1796. struct drm_i915_private *dev_priv = dev->dev_private;
  1797. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1798. int ret = 0;
  1799. if (obj_priv->gtt_space == NULL)
  1800. return 0;
  1801. if (obj_priv->pin_count != 0) {
  1802. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1803. return -EINVAL;
  1804. }
  1805. /* blow away mappings if mapped through GTT */
  1806. i915_gem_release_mmap(obj);
  1807. /* Move the object to the CPU domain to ensure that
  1808. * any possible CPU writes while it's not in the GTT
  1809. * are flushed when we go to remap it. This will
  1810. * also ensure that all pending GPU writes are finished
  1811. * before we unbind.
  1812. */
  1813. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1814. if (ret == -ERESTARTSYS)
  1815. return ret;
  1816. /* Continue on if we fail due to EIO, the GPU is hung so we
  1817. * should be safe and we need to cleanup or else we might
  1818. * cause memory corruption through use-after-free.
  1819. */
  1820. if (ret) {
  1821. i915_gem_clflush_object(obj);
  1822. obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
  1823. }
  1824. /* release the fence reg _after_ flushing */
  1825. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1826. i915_gem_clear_fence_reg(obj);
  1827. drm_unbind_agp(obj_priv->agp_mem);
  1828. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1829. i915_gem_object_put_pages(obj);
  1830. BUG_ON(obj_priv->pages_refcount);
  1831. i915_gem_info_remove_gtt(dev_priv, obj->size);
  1832. list_del_init(&obj_priv->list);
  1833. drm_mm_put_block(obj_priv->gtt_space);
  1834. obj_priv->gtt_space = NULL;
  1835. if (i915_gem_object_is_purgeable(obj_priv))
  1836. i915_gem_object_truncate(obj);
  1837. trace_i915_gem_object_unbind(obj);
  1838. return ret;
  1839. }
  1840. static int i915_ring_idle(struct drm_device *dev,
  1841. struct intel_ring_buffer *ring)
  1842. {
  1843. i915_gem_flush_ring(dev, NULL, ring,
  1844. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1845. return i915_wait_request(dev,
  1846. i915_gem_next_request_seqno(dev, ring),
  1847. ring);
  1848. }
  1849. int
  1850. i915_gpu_idle(struct drm_device *dev)
  1851. {
  1852. drm_i915_private_t *dev_priv = dev->dev_private;
  1853. bool lists_empty;
  1854. int ret;
  1855. lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
  1856. list_empty(&dev_priv->render_ring.active_list) &&
  1857. (!HAS_BSD(dev) ||
  1858. list_empty(&dev_priv->bsd_ring.active_list)));
  1859. if (lists_empty)
  1860. return 0;
  1861. /* Flush everything onto the inactive list. */
  1862. ret = i915_ring_idle(dev, &dev_priv->render_ring);
  1863. if (ret)
  1864. return ret;
  1865. if (HAS_BSD(dev)) {
  1866. ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
  1867. if (ret)
  1868. return ret;
  1869. }
  1870. return 0;
  1871. }
  1872. static int
  1873. i915_gem_object_get_pages(struct drm_gem_object *obj,
  1874. gfp_t gfpmask)
  1875. {
  1876. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1877. int page_count, i;
  1878. struct address_space *mapping;
  1879. struct inode *inode;
  1880. struct page *page;
  1881. BUG_ON(obj_priv->pages_refcount
  1882. == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
  1883. if (obj_priv->pages_refcount++ != 0)
  1884. return 0;
  1885. /* Get the list of pages out of our struct file. They'll be pinned
  1886. * at this point until we release them.
  1887. */
  1888. page_count = obj->size / PAGE_SIZE;
  1889. BUG_ON(obj_priv->pages != NULL);
  1890. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1891. if (obj_priv->pages == NULL) {
  1892. obj_priv->pages_refcount--;
  1893. return -ENOMEM;
  1894. }
  1895. inode = obj->filp->f_path.dentry->d_inode;
  1896. mapping = inode->i_mapping;
  1897. for (i = 0; i < page_count; i++) {
  1898. page = read_cache_page_gfp(mapping, i,
  1899. GFP_HIGHUSER |
  1900. __GFP_COLD |
  1901. __GFP_RECLAIMABLE |
  1902. gfpmask);
  1903. if (IS_ERR(page))
  1904. goto err_pages;
  1905. obj_priv->pages[i] = page;
  1906. }
  1907. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1908. i915_gem_object_do_bit_17_swizzle(obj);
  1909. return 0;
  1910. err_pages:
  1911. while (i--)
  1912. page_cache_release(obj_priv->pages[i]);
  1913. drm_free_large(obj_priv->pages);
  1914. obj_priv->pages = NULL;
  1915. obj_priv->pages_refcount--;
  1916. return PTR_ERR(page);
  1917. }
  1918. static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
  1919. {
  1920. struct drm_gem_object *obj = reg->obj;
  1921. struct drm_device *dev = obj->dev;
  1922. drm_i915_private_t *dev_priv = dev->dev_private;
  1923. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1924. int regnum = obj_priv->fence_reg;
  1925. uint64_t val;
  1926. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1927. 0xfffff000) << 32;
  1928. val |= obj_priv->gtt_offset & 0xfffff000;
  1929. val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
  1930. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1931. if (obj_priv->tiling_mode == I915_TILING_Y)
  1932. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1933. val |= I965_FENCE_REG_VALID;
  1934. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
  1935. }
  1936. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1937. {
  1938. struct drm_gem_object *obj = reg->obj;
  1939. struct drm_device *dev = obj->dev;
  1940. drm_i915_private_t *dev_priv = dev->dev_private;
  1941. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1942. int regnum = obj_priv->fence_reg;
  1943. uint64_t val;
  1944. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1945. 0xfffff000) << 32;
  1946. val |= obj_priv->gtt_offset & 0xfffff000;
  1947. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1948. if (obj_priv->tiling_mode == I915_TILING_Y)
  1949. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1950. val |= I965_FENCE_REG_VALID;
  1951. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1952. }
  1953. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1954. {
  1955. struct drm_gem_object *obj = reg->obj;
  1956. struct drm_device *dev = obj->dev;
  1957. drm_i915_private_t *dev_priv = dev->dev_private;
  1958. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1959. int regnum = obj_priv->fence_reg;
  1960. int tile_width;
  1961. uint32_t fence_reg, val;
  1962. uint32_t pitch_val;
  1963. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1964. (obj_priv->gtt_offset & (obj->size - 1))) {
  1965. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1966. __func__, obj_priv->gtt_offset, obj->size);
  1967. return;
  1968. }
  1969. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1970. HAS_128_BYTE_Y_TILING(dev))
  1971. tile_width = 128;
  1972. else
  1973. tile_width = 512;
  1974. /* Note: pitch better be a power of two tile widths */
  1975. pitch_val = obj_priv->stride / tile_width;
  1976. pitch_val = ffs(pitch_val) - 1;
  1977. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1978. HAS_128_BYTE_Y_TILING(dev))
  1979. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1980. else
  1981. WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
  1982. val = obj_priv->gtt_offset;
  1983. if (obj_priv->tiling_mode == I915_TILING_Y)
  1984. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1985. val |= I915_FENCE_SIZE_BITS(obj->size);
  1986. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1987. val |= I830_FENCE_REG_VALID;
  1988. if (regnum < 8)
  1989. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1990. else
  1991. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1992. I915_WRITE(fence_reg, val);
  1993. }
  1994. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1995. {
  1996. struct drm_gem_object *obj = reg->obj;
  1997. struct drm_device *dev = obj->dev;
  1998. drm_i915_private_t *dev_priv = dev->dev_private;
  1999. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2000. int regnum = obj_priv->fence_reg;
  2001. uint32_t val;
  2002. uint32_t pitch_val;
  2003. uint32_t fence_size_bits;
  2004. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  2005. (obj_priv->gtt_offset & (obj->size - 1))) {
  2006. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  2007. __func__, obj_priv->gtt_offset);
  2008. return;
  2009. }
  2010. pitch_val = obj_priv->stride / 128;
  2011. pitch_val = ffs(pitch_val) - 1;
  2012. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2013. val = obj_priv->gtt_offset;
  2014. if (obj_priv->tiling_mode == I915_TILING_Y)
  2015. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2016. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  2017. WARN_ON(fence_size_bits & ~0x00000f00);
  2018. val |= fence_size_bits;
  2019. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2020. val |= I830_FENCE_REG_VALID;
  2021. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2022. }
  2023. static int i915_find_fence_reg(struct drm_device *dev,
  2024. bool interruptible)
  2025. {
  2026. struct drm_i915_fence_reg *reg = NULL;
  2027. struct drm_i915_gem_object *obj_priv = NULL;
  2028. struct drm_i915_private *dev_priv = dev->dev_private;
  2029. struct drm_gem_object *obj = NULL;
  2030. int i, avail, ret;
  2031. /* First try to find a free reg */
  2032. avail = 0;
  2033. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2034. reg = &dev_priv->fence_regs[i];
  2035. if (!reg->obj)
  2036. return i;
  2037. obj_priv = to_intel_bo(reg->obj);
  2038. if (!obj_priv->pin_count)
  2039. avail++;
  2040. }
  2041. if (avail == 0)
  2042. return -ENOSPC;
  2043. /* None available, try to steal one or wait for a user to finish */
  2044. i = I915_FENCE_REG_NONE;
  2045. list_for_each_entry(reg, &dev_priv->mm.fence_list,
  2046. lru_list) {
  2047. obj = reg->obj;
  2048. obj_priv = to_intel_bo(obj);
  2049. if (obj_priv->pin_count)
  2050. continue;
  2051. /* found one! */
  2052. i = obj_priv->fence_reg;
  2053. break;
  2054. }
  2055. BUG_ON(i == I915_FENCE_REG_NONE);
  2056. /* We only have a reference on obj from the active list. put_fence_reg
  2057. * might drop that one, causing a use-after-free in it. So hold a
  2058. * private reference to obj like the other callers of put_fence_reg
  2059. * (set_tiling ioctl) do. */
  2060. drm_gem_object_reference(obj);
  2061. ret = i915_gem_object_put_fence_reg(obj, interruptible);
  2062. drm_gem_object_unreference(obj);
  2063. if (ret != 0)
  2064. return ret;
  2065. return i;
  2066. }
  2067. /**
  2068. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2069. * @obj: object to map through a fence reg
  2070. *
  2071. * When mapping objects through the GTT, userspace wants to be able to write
  2072. * to them without having to worry about swizzling if the object is tiled.
  2073. *
  2074. * This function walks the fence regs looking for a free one for @obj,
  2075. * stealing one if it can't find any.
  2076. *
  2077. * It then sets up the reg based on the object's properties: address, pitch
  2078. * and tiling format.
  2079. */
  2080. int
  2081. i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  2082. bool interruptible)
  2083. {
  2084. struct drm_device *dev = obj->dev;
  2085. struct drm_i915_private *dev_priv = dev->dev_private;
  2086. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2087. struct drm_i915_fence_reg *reg = NULL;
  2088. int ret;
  2089. /* Just update our place in the LRU if our fence is getting used. */
  2090. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2091. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2092. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2093. return 0;
  2094. }
  2095. switch (obj_priv->tiling_mode) {
  2096. case I915_TILING_NONE:
  2097. WARN(1, "allocating a fence for non-tiled object?\n");
  2098. break;
  2099. case I915_TILING_X:
  2100. if (!obj_priv->stride)
  2101. return -EINVAL;
  2102. WARN((obj_priv->stride & (512 - 1)),
  2103. "object 0x%08x is X tiled but has non-512B pitch\n",
  2104. obj_priv->gtt_offset);
  2105. break;
  2106. case I915_TILING_Y:
  2107. if (!obj_priv->stride)
  2108. return -EINVAL;
  2109. WARN((obj_priv->stride & (128 - 1)),
  2110. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2111. obj_priv->gtt_offset);
  2112. break;
  2113. }
  2114. ret = i915_find_fence_reg(dev, interruptible);
  2115. if (ret < 0)
  2116. return ret;
  2117. obj_priv->fence_reg = ret;
  2118. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2119. list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2120. reg->obj = obj;
  2121. switch (INTEL_INFO(dev)->gen) {
  2122. case 6:
  2123. sandybridge_write_fence_reg(reg);
  2124. break;
  2125. case 5:
  2126. case 4:
  2127. i965_write_fence_reg(reg);
  2128. break;
  2129. case 3:
  2130. i915_write_fence_reg(reg);
  2131. break;
  2132. case 2:
  2133. i830_write_fence_reg(reg);
  2134. break;
  2135. }
  2136. trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
  2137. obj_priv->tiling_mode);
  2138. return 0;
  2139. }
  2140. /**
  2141. * i915_gem_clear_fence_reg - clear out fence register info
  2142. * @obj: object to clear
  2143. *
  2144. * Zeroes out the fence register itself and clears out the associated
  2145. * data structures in dev_priv and obj_priv.
  2146. */
  2147. static void
  2148. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2149. {
  2150. struct drm_device *dev = obj->dev;
  2151. drm_i915_private_t *dev_priv = dev->dev_private;
  2152. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2153. struct drm_i915_fence_reg *reg =
  2154. &dev_priv->fence_regs[obj_priv->fence_reg];
  2155. uint32_t fence_reg;
  2156. switch (INTEL_INFO(dev)->gen) {
  2157. case 6:
  2158. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
  2159. (obj_priv->fence_reg * 8), 0);
  2160. break;
  2161. case 5:
  2162. case 4:
  2163. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2164. break;
  2165. case 3:
  2166. if (obj_priv->fence_reg >= 8)
  2167. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
  2168. else
  2169. case 2:
  2170. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2171. I915_WRITE(fence_reg, 0);
  2172. break;
  2173. }
  2174. reg->obj = NULL;
  2175. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2176. list_del_init(&reg->lru_list);
  2177. }
  2178. /**
  2179. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2180. * to the buffer to finish, and then resets the fence register.
  2181. * @obj: tiled object holding a fence register.
  2182. * @bool: whether the wait upon the fence is interruptible
  2183. *
  2184. * Zeroes out the fence register itself and clears out the associated
  2185. * data structures in dev_priv and obj_priv.
  2186. */
  2187. int
  2188. i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  2189. bool interruptible)
  2190. {
  2191. struct drm_device *dev = obj->dev;
  2192. struct drm_i915_private *dev_priv = dev->dev_private;
  2193. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2194. struct drm_i915_fence_reg *reg;
  2195. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2196. return 0;
  2197. /* If we've changed tiling, GTT-mappings of the object
  2198. * need to re-fault to ensure that the correct fence register
  2199. * setup is in place.
  2200. */
  2201. i915_gem_release_mmap(obj);
  2202. /* On the i915, GPU access to tiled buffers is via a fence,
  2203. * therefore we must wait for any outstanding access to complete
  2204. * before clearing the fence.
  2205. */
  2206. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2207. if (reg->gpu) {
  2208. int ret;
  2209. ret = i915_gem_object_flush_gpu_write_domain(obj, true);
  2210. if (ret)
  2211. return ret;
  2212. ret = i915_gem_object_wait_rendering(obj, interruptible);
  2213. if (ret)
  2214. return ret;
  2215. reg->gpu = false;
  2216. }
  2217. i915_gem_object_flush_gtt_write_domain(obj);
  2218. i915_gem_clear_fence_reg(obj);
  2219. return 0;
  2220. }
  2221. /**
  2222. * Finds free space in the GTT aperture and binds the object there.
  2223. */
  2224. static int
  2225. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2226. {
  2227. struct drm_device *dev = obj->dev;
  2228. drm_i915_private_t *dev_priv = dev->dev_private;
  2229. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2230. struct drm_mm_node *free_space;
  2231. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2232. int ret;
  2233. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2234. DRM_ERROR("Attempting to bind a purgeable object\n");
  2235. return -EINVAL;
  2236. }
  2237. if (alignment == 0)
  2238. alignment = i915_gem_get_gtt_alignment(obj);
  2239. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2240. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2241. return -EINVAL;
  2242. }
  2243. /* If the object is bigger than the entire aperture, reject it early
  2244. * before evicting everything in a vain attempt to find space.
  2245. */
  2246. if (obj->size > dev_priv->mm.gtt_total) {
  2247. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2248. return -E2BIG;
  2249. }
  2250. search_free:
  2251. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2252. obj->size, alignment, 0);
  2253. if (free_space != NULL) {
  2254. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2255. alignment);
  2256. if (obj_priv->gtt_space != NULL)
  2257. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2258. }
  2259. if (obj_priv->gtt_space == NULL) {
  2260. /* If the gtt is empty and we're still having trouble
  2261. * fitting our object in, we're out of memory.
  2262. */
  2263. ret = i915_gem_evict_something(dev, obj->size, alignment);
  2264. if (ret)
  2265. return ret;
  2266. goto search_free;
  2267. }
  2268. ret = i915_gem_object_get_pages(obj, gfpmask);
  2269. if (ret) {
  2270. drm_mm_put_block(obj_priv->gtt_space);
  2271. obj_priv->gtt_space = NULL;
  2272. if (ret == -ENOMEM) {
  2273. /* first try to clear up some space from the GTT */
  2274. ret = i915_gem_evict_something(dev, obj->size,
  2275. alignment);
  2276. if (ret) {
  2277. /* now try to shrink everyone else */
  2278. if (gfpmask) {
  2279. gfpmask = 0;
  2280. goto search_free;
  2281. }
  2282. return ret;
  2283. }
  2284. goto search_free;
  2285. }
  2286. return ret;
  2287. }
  2288. /* Create an AGP memory structure pointing at our pages, and bind it
  2289. * into the GTT.
  2290. */
  2291. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2292. obj_priv->pages,
  2293. obj->size >> PAGE_SHIFT,
  2294. obj_priv->gtt_offset,
  2295. obj_priv->agp_type);
  2296. if (obj_priv->agp_mem == NULL) {
  2297. i915_gem_object_put_pages(obj);
  2298. drm_mm_put_block(obj_priv->gtt_space);
  2299. obj_priv->gtt_space = NULL;
  2300. ret = i915_gem_evict_something(dev, obj->size, alignment);
  2301. if (ret)
  2302. return ret;
  2303. goto search_free;
  2304. }
  2305. /* keep track of bounds object by adding it to the inactive list */
  2306. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  2307. i915_gem_info_add_gtt(dev_priv, obj->size);
  2308. /* Assert that the object is not currently in any GPU domain. As it
  2309. * wasn't in the GTT, there shouldn't be any way it could have been in
  2310. * a GPU cache
  2311. */
  2312. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2313. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2314. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2315. return 0;
  2316. }
  2317. void
  2318. i915_gem_clflush_object(struct drm_gem_object *obj)
  2319. {
  2320. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2321. /* If we don't have a page list set up, then we're not pinned
  2322. * to GPU, and we can ignore the cache flush because it'll happen
  2323. * again at bind time.
  2324. */
  2325. if (obj_priv->pages == NULL)
  2326. return;
  2327. trace_i915_gem_object_clflush(obj);
  2328. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2329. }
  2330. /** Flushes any GPU write domain for the object if it's dirty. */
  2331. static int
  2332. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
  2333. bool pipelined)
  2334. {
  2335. struct drm_device *dev = obj->dev;
  2336. uint32_t old_write_domain;
  2337. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2338. return 0;
  2339. /* Queue the GPU write cache flushing we need. */
  2340. old_write_domain = obj->write_domain;
  2341. i915_gem_flush_ring(dev, NULL,
  2342. to_intel_bo(obj)->ring,
  2343. 0, obj->write_domain);
  2344. BUG_ON(obj->write_domain);
  2345. trace_i915_gem_object_change_domain(obj,
  2346. obj->read_domains,
  2347. old_write_domain);
  2348. if (pipelined)
  2349. return 0;
  2350. return i915_gem_object_wait_rendering(obj, true);
  2351. }
  2352. /** Flushes the GTT write domain for the object if it's dirty. */
  2353. static void
  2354. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2355. {
  2356. uint32_t old_write_domain;
  2357. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2358. return;
  2359. /* No actual flushing is required for the GTT write domain. Writes
  2360. * to it immediately go to main memory as far as we know, so there's
  2361. * no chipset flush. It also doesn't land in render cache.
  2362. */
  2363. old_write_domain = obj->write_domain;
  2364. obj->write_domain = 0;
  2365. trace_i915_gem_object_change_domain(obj,
  2366. obj->read_domains,
  2367. old_write_domain);
  2368. }
  2369. /** Flushes the CPU write domain for the object if it's dirty. */
  2370. static void
  2371. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2372. {
  2373. struct drm_device *dev = obj->dev;
  2374. uint32_t old_write_domain;
  2375. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2376. return;
  2377. i915_gem_clflush_object(obj);
  2378. drm_agp_chipset_flush(dev);
  2379. old_write_domain = obj->write_domain;
  2380. obj->write_domain = 0;
  2381. trace_i915_gem_object_change_domain(obj,
  2382. obj->read_domains,
  2383. old_write_domain);
  2384. }
  2385. /**
  2386. * Moves a single object to the GTT read, and possibly write domain.
  2387. *
  2388. * This function returns when the move is complete, including waiting on
  2389. * flushes to occur.
  2390. */
  2391. int
  2392. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2393. {
  2394. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2395. uint32_t old_write_domain, old_read_domains;
  2396. int ret;
  2397. /* Not valid to be called on unbound objects. */
  2398. if (obj_priv->gtt_space == NULL)
  2399. return -EINVAL;
  2400. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2401. if (ret != 0)
  2402. return ret;
  2403. i915_gem_object_flush_cpu_write_domain(obj);
  2404. if (write) {
  2405. ret = i915_gem_object_wait_rendering(obj, true);
  2406. if (ret)
  2407. return ret;
  2408. }
  2409. old_write_domain = obj->write_domain;
  2410. old_read_domains = obj->read_domains;
  2411. /* It should now be out of any other write domains, and we can update
  2412. * the domain values for our changes.
  2413. */
  2414. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2415. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2416. if (write) {
  2417. obj->read_domains = I915_GEM_DOMAIN_GTT;
  2418. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2419. obj_priv->dirty = 1;
  2420. }
  2421. trace_i915_gem_object_change_domain(obj,
  2422. old_read_domains,
  2423. old_write_domain);
  2424. return 0;
  2425. }
  2426. /*
  2427. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2428. * wait, as in modesetting process we're not supposed to be interrupted.
  2429. */
  2430. int
  2431. i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  2432. bool pipelined)
  2433. {
  2434. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2435. uint32_t old_read_domains;
  2436. int ret;
  2437. /* Not valid to be called on unbound objects. */
  2438. if (obj_priv->gtt_space == NULL)
  2439. return -EINVAL;
  2440. ret = i915_gem_object_flush_gpu_write_domain(obj, true);
  2441. if (ret)
  2442. return ret;
  2443. /* Currently, we are always called from an non-interruptible context. */
  2444. if (!pipelined) {
  2445. ret = i915_gem_object_wait_rendering(obj, false);
  2446. if (ret)
  2447. return ret;
  2448. }
  2449. i915_gem_object_flush_cpu_write_domain(obj);
  2450. old_read_domains = obj->read_domains;
  2451. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2452. trace_i915_gem_object_change_domain(obj,
  2453. old_read_domains,
  2454. obj->write_domain);
  2455. return 0;
  2456. }
  2457. /**
  2458. * Moves a single object to the CPU read, and possibly write domain.
  2459. *
  2460. * This function returns when the move is complete, including waiting on
  2461. * flushes to occur.
  2462. */
  2463. static int
  2464. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2465. {
  2466. uint32_t old_write_domain, old_read_domains;
  2467. int ret;
  2468. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2469. if (ret != 0)
  2470. return ret;
  2471. i915_gem_object_flush_gtt_write_domain(obj);
  2472. /* If we have a partially-valid cache of the object in the CPU,
  2473. * finish invalidating it and free the per-page flags.
  2474. */
  2475. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2476. if (write) {
  2477. ret = i915_gem_object_wait_rendering(obj, true);
  2478. if (ret)
  2479. return ret;
  2480. }
  2481. old_write_domain = obj->write_domain;
  2482. old_read_domains = obj->read_domains;
  2483. /* Flush the CPU cache if it's still invalid. */
  2484. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2485. i915_gem_clflush_object(obj);
  2486. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2487. }
  2488. /* It should now be out of any other write domains, and we can update
  2489. * the domain values for our changes.
  2490. */
  2491. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2492. /* If we're writing through the CPU, then the GPU read domains will
  2493. * need to be invalidated at next use.
  2494. */
  2495. if (write) {
  2496. obj->read_domains = I915_GEM_DOMAIN_CPU;
  2497. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2498. }
  2499. trace_i915_gem_object_change_domain(obj,
  2500. old_read_domains,
  2501. old_write_domain);
  2502. return 0;
  2503. }
  2504. /*
  2505. * Set the next domain for the specified object. This
  2506. * may not actually perform the necessary flushing/invaliding though,
  2507. * as that may want to be batched with other set_domain operations
  2508. *
  2509. * This is (we hope) the only really tricky part of gem. The goal
  2510. * is fairly simple -- track which caches hold bits of the object
  2511. * and make sure they remain coherent. A few concrete examples may
  2512. * help to explain how it works. For shorthand, we use the notation
  2513. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2514. * a pair of read and write domain masks.
  2515. *
  2516. * Case 1: the batch buffer
  2517. *
  2518. * 1. Allocated
  2519. * 2. Written by CPU
  2520. * 3. Mapped to GTT
  2521. * 4. Read by GPU
  2522. * 5. Unmapped from GTT
  2523. * 6. Freed
  2524. *
  2525. * Let's take these a step at a time
  2526. *
  2527. * 1. Allocated
  2528. * Pages allocated from the kernel may still have
  2529. * cache contents, so we set them to (CPU, CPU) always.
  2530. * 2. Written by CPU (using pwrite)
  2531. * The pwrite function calls set_domain (CPU, CPU) and
  2532. * this function does nothing (as nothing changes)
  2533. * 3. Mapped by GTT
  2534. * This function asserts that the object is not
  2535. * currently in any GPU-based read or write domains
  2536. * 4. Read by GPU
  2537. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2538. * As write_domain is zero, this function adds in the
  2539. * current read domains (CPU+COMMAND, 0).
  2540. * flush_domains is set to CPU.
  2541. * invalidate_domains is set to COMMAND
  2542. * clflush is run to get data out of the CPU caches
  2543. * then i915_dev_set_domain calls i915_gem_flush to
  2544. * emit an MI_FLUSH and drm_agp_chipset_flush
  2545. * 5. Unmapped from GTT
  2546. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2547. * flush_domains and invalidate_domains end up both zero
  2548. * so no flushing/invalidating happens
  2549. * 6. Freed
  2550. * yay, done
  2551. *
  2552. * Case 2: The shared render buffer
  2553. *
  2554. * 1. Allocated
  2555. * 2. Mapped to GTT
  2556. * 3. Read/written by GPU
  2557. * 4. set_domain to (CPU,CPU)
  2558. * 5. Read/written by CPU
  2559. * 6. Read/written by GPU
  2560. *
  2561. * 1. Allocated
  2562. * Same as last example, (CPU, CPU)
  2563. * 2. Mapped to GTT
  2564. * Nothing changes (assertions find that it is not in the GPU)
  2565. * 3. Read/written by GPU
  2566. * execbuffer calls set_domain (RENDER, RENDER)
  2567. * flush_domains gets CPU
  2568. * invalidate_domains gets GPU
  2569. * clflush (obj)
  2570. * MI_FLUSH and drm_agp_chipset_flush
  2571. * 4. set_domain (CPU, CPU)
  2572. * flush_domains gets GPU
  2573. * invalidate_domains gets CPU
  2574. * wait_rendering (obj) to make sure all drawing is complete.
  2575. * This will include an MI_FLUSH to get the data from GPU
  2576. * to memory
  2577. * clflush (obj) to invalidate the CPU cache
  2578. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2579. * 5. Read/written by CPU
  2580. * cache lines are loaded and dirtied
  2581. * 6. Read written by GPU
  2582. * Same as last GPU access
  2583. *
  2584. * Case 3: The constant buffer
  2585. *
  2586. * 1. Allocated
  2587. * 2. Written by CPU
  2588. * 3. Read by GPU
  2589. * 4. Updated (written) by CPU again
  2590. * 5. Read by GPU
  2591. *
  2592. * 1. Allocated
  2593. * (CPU, CPU)
  2594. * 2. Written by CPU
  2595. * (CPU, CPU)
  2596. * 3. Read by GPU
  2597. * (CPU+RENDER, 0)
  2598. * flush_domains = CPU
  2599. * invalidate_domains = RENDER
  2600. * clflush (obj)
  2601. * MI_FLUSH
  2602. * drm_agp_chipset_flush
  2603. * 4. Updated (written) by CPU again
  2604. * (CPU, CPU)
  2605. * flush_domains = 0 (no previous write domain)
  2606. * invalidate_domains = 0 (no new read domains)
  2607. * 5. Read by GPU
  2608. * (CPU+RENDER, 0)
  2609. * flush_domains = CPU
  2610. * invalidate_domains = RENDER
  2611. * clflush (obj)
  2612. * MI_FLUSH
  2613. * drm_agp_chipset_flush
  2614. */
  2615. static void
  2616. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2617. {
  2618. struct drm_device *dev = obj->dev;
  2619. struct drm_i915_private *dev_priv = dev->dev_private;
  2620. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2621. uint32_t invalidate_domains = 0;
  2622. uint32_t flush_domains = 0;
  2623. uint32_t old_read_domains;
  2624. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2625. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2626. intel_mark_busy(dev, obj);
  2627. /*
  2628. * If the object isn't moving to a new write domain,
  2629. * let the object stay in multiple read domains
  2630. */
  2631. if (obj->pending_write_domain == 0)
  2632. obj->pending_read_domains |= obj->read_domains;
  2633. else
  2634. obj_priv->dirty = 1;
  2635. /*
  2636. * Flush the current write domain if
  2637. * the new read domains don't match. Invalidate
  2638. * any read domains which differ from the old
  2639. * write domain
  2640. */
  2641. if (obj->write_domain &&
  2642. obj->write_domain != obj->pending_read_domains) {
  2643. flush_domains |= obj->write_domain;
  2644. invalidate_domains |=
  2645. obj->pending_read_domains & ~obj->write_domain;
  2646. }
  2647. /*
  2648. * Invalidate any read caches which may have
  2649. * stale data. That is, any new read domains.
  2650. */
  2651. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2652. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
  2653. i915_gem_clflush_object(obj);
  2654. old_read_domains = obj->read_domains;
  2655. /* The actual obj->write_domain will be updated with
  2656. * pending_write_domain after we emit the accumulated flush for all
  2657. * of our domain changes in execbuffers (which clears objects'
  2658. * write_domains). So if we have a current write domain that we
  2659. * aren't changing, set pending_write_domain to that.
  2660. */
  2661. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2662. obj->pending_write_domain = obj->write_domain;
  2663. obj->read_domains = obj->pending_read_domains;
  2664. dev->invalidate_domains |= invalidate_domains;
  2665. dev->flush_domains |= flush_domains;
  2666. if (obj_priv->ring)
  2667. dev_priv->mm.flush_rings |= obj_priv->ring->id;
  2668. trace_i915_gem_object_change_domain(obj,
  2669. old_read_domains,
  2670. obj->write_domain);
  2671. }
  2672. /**
  2673. * Moves the object from a partially CPU read to a full one.
  2674. *
  2675. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2676. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2677. */
  2678. static void
  2679. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2680. {
  2681. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2682. if (!obj_priv->page_cpu_valid)
  2683. return;
  2684. /* If we're partially in the CPU read domain, finish moving it in.
  2685. */
  2686. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2687. int i;
  2688. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2689. if (obj_priv->page_cpu_valid[i])
  2690. continue;
  2691. drm_clflush_pages(obj_priv->pages + i, 1);
  2692. }
  2693. }
  2694. /* Free the page_cpu_valid mappings which are now stale, whether
  2695. * or not we've got I915_GEM_DOMAIN_CPU.
  2696. */
  2697. kfree(obj_priv->page_cpu_valid);
  2698. obj_priv->page_cpu_valid = NULL;
  2699. }
  2700. /**
  2701. * Set the CPU read domain on a range of the object.
  2702. *
  2703. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2704. * not entirely valid. The page_cpu_valid member of the object flags which
  2705. * pages have been flushed, and will be respected by
  2706. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2707. * of the whole object.
  2708. *
  2709. * This function returns when the move is complete, including waiting on
  2710. * flushes to occur.
  2711. */
  2712. static int
  2713. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2714. uint64_t offset, uint64_t size)
  2715. {
  2716. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2717. uint32_t old_read_domains;
  2718. int i, ret;
  2719. if (offset == 0 && size == obj->size)
  2720. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2721. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2722. if (ret != 0)
  2723. return ret;
  2724. i915_gem_object_flush_gtt_write_domain(obj);
  2725. /* If we're already fully in the CPU read domain, we're done. */
  2726. if (obj_priv->page_cpu_valid == NULL &&
  2727. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2728. return 0;
  2729. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2730. * newly adding I915_GEM_DOMAIN_CPU
  2731. */
  2732. if (obj_priv->page_cpu_valid == NULL) {
  2733. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2734. GFP_KERNEL);
  2735. if (obj_priv->page_cpu_valid == NULL)
  2736. return -ENOMEM;
  2737. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2738. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2739. /* Flush the cache on any pages that are still invalid from the CPU's
  2740. * perspective.
  2741. */
  2742. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2743. i++) {
  2744. if (obj_priv->page_cpu_valid[i])
  2745. continue;
  2746. drm_clflush_pages(obj_priv->pages + i, 1);
  2747. obj_priv->page_cpu_valid[i] = 1;
  2748. }
  2749. /* It should now be out of any other write domains, and we can update
  2750. * the domain values for our changes.
  2751. */
  2752. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2753. old_read_domains = obj->read_domains;
  2754. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2755. trace_i915_gem_object_change_domain(obj,
  2756. old_read_domains,
  2757. obj->write_domain);
  2758. return 0;
  2759. }
  2760. /**
  2761. * Pin an object to the GTT and evaluate the relocations landing in it.
  2762. */
  2763. static int
  2764. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2765. struct drm_file *file_priv,
  2766. struct drm_i915_gem_exec_object2 *entry,
  2767. struct drm_i915_gem_relocation_entry *relocs)
  2768. {
  2769. struct drm_device *dev = obj->dev;
  2770. drm_i915_private_t *dev_priv = dev->dev_private;
  2771. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2772. int i, ret;
  2773. void __iomem *reloc_page;
  2774. bool need_fence;
  2775. need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  2776. obj_priv->tiling_mode != I915_TILING_NONE;
  2777. /* Check fence reg constraints and rebind if necessary */
  2778. if (need_fence &&
  2779. !i915_gem_object_fence_offset_ok(obj,
  2780. obj_priv->tiling_mode)) {
  2781. ret = i915_gem_object_unbind(obj);
  2782. if (ret)
  2783. return ret;
  2784. }
  2785. /* Choose the GTT offset for our buffer and put it there. */
  2786. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2787. if (ret)
  2788. return ret;
  2789. /*
  2790. * Pre-965 chips need a fence register set up in order to
  2791. * properly handle blits to/from tiled surfaces.
  2792. */
  2793. if (need_fence) {
  2794. ret = i915_gem_object_get_fence_reg(obj, true);
  2795. if (ret != 0) {
  2796. i915_gem_object_unpin(obj);
  2797. return ret;
  2798. }
  2799. dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
  2800. }
  2801. entry->offset = obj_priv->gtt_offset;
  2802. /* Apply the relocations, using the GTT aperture to avoid cache
  2803. * flushing requirements.
  2804. */
  2805. for (i = 0; i < entry->relocation_count; i++) {
  2806. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2807. struct drm_gem_object *target_obj;
  2808. struct drm_i915_gem_object *target_obj_priv;
  2809. uint32_t reloc_val, reloc_offset;
  2810. uint32_t __iomem *reloc_entry;
  2811. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2812. reloc->target_handle);
  2813. if (target_obj == NULL) {
  2814. i915_gem_object_unpin(obj);
  2815. return -ENOENT;
  2816. }
  2817. target_obj_priv = to_intel_bo(target_obj);
  2818. #if WATCH_RELOC
  2819. DRM_INFO("%s: obj %p offset %08x target %d "
  2820. "read %08x write %08x gtt %08x "
  2821. "presumed %08x delta %08x\n",
  2822. __func__,
  2823. obj,
  2824. (int) reloc->offset,
  2825. (int) reloc->target_handle,
  2826. (int) reloc->read_domains,
  2827. (int) reloc->write_domain,
  2828. (int) target_obj_priv->gtt_offset,
  2829. (int) reloc->presumed_offset,
  2830. reloc->delta);
  2831. #endif
  2832. /* The target buffer should have appeared before us in the
  2833. * exec_object list, so it should have a GTT space bound by now.
  2834. */
  2835. if (target_obj_priv->gtt_space == NULL) {
  2836. DRM_ERROR("No GTT space found for object %d\n",
  2837. reloc->target_handle);
  2838. drm_gem_object_unreference(target_obj);
  2839. i915_gem_object_unpin(obj);
  2840. return -EINVAL;
  2841. }
  2842. /* Validate that the target is in a valid r/w GPU domain */
  2843. if (reloc->write_domain & (reloc->write_domain - 1)) {
  2844. DRM_ERROR("reloc with multiple write domains: "
  2845. "obj %p target %d offset %d "
  2846. "read %08x write %08x",
  2847. obj, reloc->target_handle,
  2848. (int) reloc->offset,
  2849. reloc->read_domains,
  2850. reloc->write_domain);
  2851. return -EINVAL;
  2852. }
  2853. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2854. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2855. DRM_ERROR("reloc with read/write CPU domains: "
  2856. "obj %p target %d offset %d "
  2857. "read %08x write %08x",
  2858. obj, reloc->target_handle,
  2859. (int) reloc->offset,
  2860. reloc->read_domains,
  2861. reloc->write_domain);
  2862. drm_gem_object_unreference(target_obj);
  2863. i915_gem_object_unpin(obj);
  2864. return -EINVAL;
  2865. }
  2866. if (reloc->write_domain && target_obj->pending_write_domain &&
  2867. reloc->write_domain != target_obj->pending_write_domain) {
  2868. DRM_ERROR("Write domain conflict: "
  2869. "obj %p target %d offset %d "
  2870. "new %08x old %08x\n",
  2871. obj, reloc->target_handle,
  2872. (int) reloc->offset,
  2873. reloc->write_domain,
  2874. target_obj->pending_write_domain);
  2875. drm_gem_object_unreference(target_obj);
  2876. i915_gem_object_unpin(obj);
  2877. return -EINVAL;
  2878. }
  2879. target_obj->pending_read_domains |= reloc->read_domains;
  2880. target_obj->pending_write_domain |= reloc->write_domain;
  2881. /* If the relocation already has the right value in it, no
  2882. * more work needs to be done.
  2883. */
  2884. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2885. drm_gem_object_unreference(target_obj);
  2886. continue;
  2887. }
  2888. /* Check that the relocation address is valid... */
  2889. if (reloc->offset > obj->size - 4) {
  2890. DRM_ERROR("Relocation beyond object bounds: "
  2891. "obj %p target %d offset %d size %d.\n",
  2892. obj, reloc->target_handle,
  2893. (int) reloc->offset, (int) obj->size);
  2894. drm_gem_object_unreference(target_obj);
  2895. i915_gem_object_unpin(obj);
  2896. return -EINVAL;
  2897. }
  2898. if (reloc->offset & 3) {
  2899. DRM_ERROR("Relocation not 4-byte aligned: "
  2900. "obj %p target %d offset %d.\n",
  2901. obj, reloc->target_handle,
  2902. (int) reloc->offset);
  2903. drm_gem_object_unreference(target_obj);
  2904. i915_gem_object_unpin(obj);
  2905. return -EINVAL;
  2906. }
  2907. /* and points to somewhere within the target object. */
  2908. if (reloc->delta >= target_obj->size) {
  2909. DRM_ERROR("Relocation beyond target object bounds: "
  2910. "obj %p target %d delta %d size %d.\n",
  2911. obj, reloc->target_handle,
  2912. (int) reloc->delta, (int) target_obj->size);
  2913. drm_gem_object_unreference(target_obj);
  2914. i915_gem_object_unpin(obj);
  2915. return -EINVAL;
  2916. }
  2917. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2918. if (ret != 0) {
  2919. drm_gem_object_unreference(target_obj);
  2920. i915_gem_object_unpin(obj);
  2921. return -EINVAL;
  2922. }
  2923. /* Map the page containing the relocation we're going to
  2924. * perform.
  2925. */
  2926. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2927. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2928. (reloc_offset &
  2929. ~(PAGE_SIZE - 1)),
  2930. KM_USER0);
  2931. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2932. (reloc_offset & (PAGE_SIZE - 1)));
  2933. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2934. writel(reloc_val, reloc_entry);
  2935. io_mapping_unmap_atomic(reloc_page, KM_USER0);
  2936. /* The updated presumed offset for this entry will be
  2937. * copied back out to the user.
  2938. */
  2939. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2940. drm_gem_object_unreference(target_obj);
  2941. }
  2942. return 0;
  2943. }
  2944. /* Throttle our rendering by waiting until the ring has completed our requests
  2945. * emitted over 20 msec ago.
  2946. *
  2947. * Note that if we were to use the current jiffies each time around the loop,
  2948. * we wouldn't escape the function with any frames outstanding if the time to
  2949. * render a frame was over 20ms.
  2950. *
  2951. * This should get us reasonable parallelism between CPU and GPU but also
  2952. * relatively low latency when blocking on a particular request to finish.
  2953. */
  2954. static int
  2955. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2956. {
  2957. struct drm_i915_private *dev_priv = dev->dev_private;
  2958. struct drm_i915_file_private *file_priv = file->driver_priv;
  2959. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2960. struct drm_i915_gem_request *request;
  2961. struct intel_ring_buffer *ring = NULL;
  2962. u32 seqno = 0;
  2963. int ret;
  2964. spin_lock(&file_priv->mm.lock);
  2965. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2966. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2967. break;
  2968. ring = request->ring;
  2969. seqno = request->seqno;
  2970. }
  2971. spin_unlock(&file_priv->mm.lock);
  2972. if (seqno == 0)
  2973. return 0;
  2974. ret = 0;
  2975. if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
  2976. /* And wait for the seqno passing without holding any locks and
  2977. * causing extra latency for others. This is safe as the irq
  2978. * generation is designed to be run atomically and so is
  2979. * lockless.
  2980. */
  2981. ring->user_irq_get(dev, ring);
  2982. ret = wait_event_interruptible(ring->irq_queue,
  2983. i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
  2984. || atomic_read(&dev_priv->mm.wedged));
  2985. ring->user_irq_put(dev, ring);
  2986. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  2987. ret = -EIO;
  2988. }
  2989. if (ret == 0)
  2990. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2991. return ret;
  2992. }
  2993. static int
  2994. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
  2995. uint32_t buffer_count,
  2996. struct drm_i915_gem_relocation_entry **relocs)
  2997. {
  2998. uint32_t reloc_count = 0, reloc_index = 0, i;
  2999. int ret;
  3000. *relocs = NULL;
  3001. for (i = 0; i < buffer_count; i++) {
  3002. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  3003. return -EINVAL;
  3004. reloc_count += exec_list[i].relocation_count;
  3005. }
  3006. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  3007. if (*relocs == NULL) {
  3008. DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
  3009. return -ENOMEM;
  3010. }
  3011. for (i = 0; i < buffer_count; i++) {
  3012. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3013. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3014. ret = copy_from_user(&(*relocs)[reloc_index],
  3015. user_relocs,
  3016. exec_list[i].relocation_count *
  3017. sizeof(**relocs));
  3018. if (ret != 0) {
  3019. drm_free_large(*relocs);
  3020. *relocs = NULL;
  3021. return -EFAULT;
  3022. }
  3023. reloc_index += exec_list[i].relocation_count;
  3024. }
  3025. return 0;
  3026. }
  3027. static int
  3028. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
  3029. uint32_t buffer_count,
  3030. struct drm_i915_gem_relocation_entry *relocs)
  3031. {
  3032. uint32_t reloc_count = 0, i;
  3033. int ret = 0;
  3034. if (relocs == NULL)
  3035. return 0;
  3036. for (i = 0; i < buffer_count; i++) {
  3037. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3038. int unwritten;
  3039. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3040. unwritten = copy_to_user(user_relocs,
  3041. &relocs[reloc_count],
  3042. exec_list[i].relocation_count *
  3043. sizeof(*relocs));
  3044. if (unwritten) {
  3045. ret = -EFAULT;
  3046. goto err;
  3047. }
  3048. reloc_count += exec_list[i].relocation_count;
  3049. }
  3050. err:
  3051. drm_free_large(relocs);
  3052. return ret;
  3053. }
  3054. static int
  3055. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
  3056. uint64_t exec_offset)
  3057. {
  3058. uint32_t exec_start, exec_len;
  3059. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3060. exec_len = (uint32_t) exec->batch_len;
  3061. if ((exec_start | exec_len) & 0x7)
  3062. return -EINVAL;
  3063. if (!exec_start)
  3064. return -EINVAL;
  3065. return 0;
  3066. }
  3067. static int
  3068. i915_gem_wait_for_pending_flip(struct drm_device *dev,
  3069. struct drm_gem_object **object_list,
  3070. int count)
  3071. {
  3072. drm_i915_private_t *dev_priv = dev->dev_private;
  3073. struct drm_i915_gem_object *obj_priv;
  3074. DEFINE_WAIT(wait);
  3075. int i, ret = 0;
  3076. for (;;) {
  3077. prepare_to_wait(&dev_priv->pending_flip_queue,
  3078. &wait, TASK_INTERRUPTIBLE);
  3079. for (i = 0; i < count; i++) {
  3080. obj_priv = to_intel_bo(object_list[i]);
  3081. if (atomic_read(&obj_priv->pending_flip) > 0)
  3082. break;
  3083. }
  3084. if (i == count)
  3085. break;
  3086. if (!signal_pending(current)) {
  3087. mutex_unlock(&dev->struct_mutex);
  3088. schedule();
  3089. mutex_lock(&dev->struct_mutex);
  3090. continue;
  3091. }
  3092. ret = -ERESTARTSYS;
  3093. break;
  3094. }
  3095. finish_wait(&dev_priv->pending_flip_queue, &wait);
  3096. return ret;
  3097. }
  3098. static int
  3099. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3100. struct drm_file *file_priv,
  3101. struct drm_i915_gem_execbuffer2 *args,
  3102. struct drm_i915_gem_exec_object2 *exec_list)
  3103. {
  3104. drm_i915_private_t *dev_priv = dev->dev_private;
  3105. struct drm_gem_object **object_list = NULL;
  3106. struct drm_gem_object *batch_obj;
  3107. struct drm_i915_gem_object *obj_priv;
  3108. struct drm_clip_rect *cliprects = NULL;
  3109. struct drm_i915_gem_relocation_entry *relocs = NULL;
  3110. struct drm_i915_gem_request *request = NULL;
  3111. int ret, ret2, i, pinned = 0;
  3112. uint64_t exec_offset;
  3113. uint32_t reloc_index;
  3114. int pin_tries, flips;
  3115. struct intel_ring_buffer *ring = NULL;
  3116. ret = i915_gem_check_is_wedged(dev);
  3117. if (ret)
  3118. return ret;
  3119. #if WATCH_EXEC
  3120. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3121. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3122. #endif
  3123. if (args->flags & I915_EXEC_BSD) {
  3124. if (!HAS_BSD(dev)) {
  3125. DRM_ERROR("execbuf with wrong flag\n");
  3126. return -EINVAL;
  3127. }
  3128. ring = &dev_priv->bsd_ring;
  3129. } else {
  3130. ring = &dev_priv->render_ring;
  3131. }
  3132. if (args->buffer_count < 1) {
  3133. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3134. return -EINVAL;
  3135. }
  3136. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3137. if (object_list == NULL) {
  3138. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3139. args->buffer_count);
  3140. ret = -ENOMEM;
  3141. goto pre_mutex_err;
  3142. }
  3143. if (args->num_cliprects != 0) {
  3144. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3145. GFP_KERNEL);
  3146. if (cliprects == NULL) {
  3147. ret = -ENOMEM;
  3148. goto pre_mutex_err;
  3149. }
  3150. ret = copy_from_user(cliprects,
  3151. (struct drm_clip_rect __user *)
  3152. (uintptr_t) args->cliprects_ptr,
  3153. sizeof(*cliprects) * args->num_cliprects);
  3154. if (ret != 0) {
  3155. DRM_ERROR("copy %d cliprects failed: %d\n",
  3156. args->num_cliprects, ret);
  3157. ret = -EFAULT;
  3158. goto pre_mutex_err;
  3159. }
  3160. }
  3161. request = kzalloc(sizeof(*request), GFP_KERNEL);
  3162. if (request == NULL) {
  3163. ret = -ENOMEM;
  3164. goto pre_mutex_err;
  3165. }
  3166. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  3167. &relocs);
  3168. if (ret != 0)
  3169. goto pre_mutex_err;
  3170. ret = i915_mutex_lock_interruptible(dev);
  3171. if (ret)
  3172. goto pre_mutex_err;
  3173. if (dev_priv->mm.suspended) {
  3174. mutex_unlock(&dev->struct_mutex);
  3175. ret = -EBUSY;
  3176. goto pre_mutex_err;
  3177. }
  3178. /* Look up object handles */
  3179. flips = 0;
  3180. for (i = 0; i < args->buffer_count; i++) {
  3181. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  3182. exec_list[i].handle);
  3183. if (object_list[i] == NULL) {
  3184. DRM_ERROR("Invalid object handle %d at index %d\n",
  3185. exec_list[i].handle, i);
  3186. /* prevent error path from reading uninitialized data */
  3187. args->buffer_count = i + 1;
  3188. ret = -ENOENT;
  3189. goto err;
  3190. }
  3191. obj_priv = to_intel_bo(object_list[i]);
  3192. if (obj_priv->in_execbuffer) {
  3193. DRM_ERROR("Object %p appears more than once in object list\n",
  3194. object_list[i]);
  3195. /* prevent error path from reading uninitialized data */
  3196. args->buffer_count = i + 1;
  3197. ret = -EINVAL;
  3198. goto err;
  3199. }
  3200. obj_priv->in_execbuffer = true;
  3201. flips += atomic_read(&obj_priv->pending_flip);
  3202. }
  3203. if (flips > 0) {
  3204. ret = i915_gem_wait_for_pending_flip(dev, object_list,
  3205. args->buffer_count);
  3206. if (ret)
  3207. goto err;
  3208. }
  3209. /* Pin and relocate */
  3210. for (pin_tries = 0; ; pin_tries++) {
  3211. ret = 0;
  3212. reloc_index = 0;
  3213. for (i = 0; i < args->buffer_count; i++) {
  3214. object_list[i]->pending_read_domains = 0;
  3215. object_list[i]->pending_write_domain = 0;
  3216. ret = i915_gem_object_pin_and_relocate(object_list[i],
  3217. file_priv,
  3218. &exec_list[i],
  3219. &relocs[reloc_index]);
  3220. if (ret)
  3221. break;
  3222. pinned = i + 1;
  3223. reloc_index += exec_list[i].relocation_count;
  3224. }
  3225. /* success */
  3226. if (ret == 0)
  3227. break;
  3228. /* error other than GTT full, or we've already tried again */
  3229. if (ret != -ENOSPC || pin_tries >= 1) {
  3230. if (ret != -ERESTARTSYS) {
  3231. unsigned long long total_size = 0;
  3232. int num_fences = 0;
  3233. for (i = 0; i < args->buffer_count; i++) {
  3234. obj_priv = to_intel_bo(object_list[i]);
  3235. total_size += object_list[i]->size;
  3236. num_fences +=
  3237. exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
  3238. obj_priv->tiling_mode != I915_TILING_NONE;
  3239. }
  3240. DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
  3241. pinned+1, args->buffer_count,
  3242. total_size, num_fences,
  3243. ret);
  3244. DRM_ERROR("%u objects [%u pinned, %u GTT], "
  3245. "%zu object bytes [%zu pinned], "
  3246. "%zu /%zu gtt bytes\n",
  3247. dev_priv->mm.object_count,
  3248. dev_priv->mm.pin_count,
  3249. dev_priv->mm.gtt_count,
  3250. dev_priv->mm.object_memory,
  3251. dev_priv->mm.pin_memory,
  3252. dev_priv->mm.gtt_memory,
  3253. dev_priv->mm.gtt_total);
  3254. }
  3255. goto err;
  3256. }
  3257. /* unpin all of our buffers */
  3258. for (i = 0; i < pinned; i++)
  3259. i915_gem_object_unpin(object_list[i]);
  3260. pinned = 0;
  3261. /* evict everyone we can from the aperture */
  3262. ret = i915_gem_evict_everything(dev);
  3263. if (ret && ret != -ENOSPC)
  3264. goto err;
  3265. }
  3266. /* Set the pending read domains for the batch buffer to COMMAND */
  3267. batch_obj = object_list[args->buffer_count-1];
  3268. if (batch_obj->pending_write_domain) {
  3269. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3270. ret = -EINVAL;
  3271. goto err;
  3272. }
  3273. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3274. /* Sanity check the batch buffer, prior to moving objects */
  3275. exec_offset = exec_list[args->buffer_count - 1].offset;
  3276. ret = i915_gem_check_execbuffer (args, exec_offset);
  3277. if (ret != 0) {
  3278. DRM_ERROR("execbuf with invalid offset/length\n");
  3279. goto err;
  3280. }
  3281. /* Zero the global flush/invalidate flags. These
  3282. * will be modified as new domains are computed
  3283. * for each object
  3284. */
  3285. dev->invalidate_domains = 0;
  3286. dev->flush_domains = 0;
  3287. dev_priv->mm.flush_rings = 0;
  3288. for (i = 0; i < args->buffer_count; i++) {
  3289. struct drm_gem_object *obj = object_list[i];
  3290. /* Compute new gpu domains and update invalidate/flush */
  3291. i915_gem_object_set_to_gpu_domain(obj);
  3292. }
  3293. if (dev->invalidate_domains | dev->flush_domains) {
  3294. #if WATCH_EXEC
  3295. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3296. __func__,
  3297. dev->invalidate_domains,
  3298. dev->flush_domains);
  3299. #endif
  3300. i915_gem_flush(dev, file_priv,
  3301. dev->invalidate_domains,
  3302. dev->flush_domains,
  3303. dev_priv->mm.flush_rings);
  3304. }
  3305. for (i = 0; i < args->buffer_count; i++) {
  3306. struct drm_gem_object *obj = object_list[i];
  3307. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3308. uint32_t old_write_domain = obj->write_domain;
  3309. obj->write_domain = obj->pending_write_domain;
  3310. if (obj->write_domain)
  3311. list_move_tail(&obj_priv->gpu_write_list,
  3312. &dev_priv->mm.gpu_write_list);
  3313. trace_i915_gem_object_change_domain(obj,
  3314. obj->read_domains,
  3315. old_write_domain);
  3316. }
  3317. #if WATCH_COHERENCY
  3318. for (i = 0; i < args->buffer_count; i++) {
  3319. i915_gem_object_check_coherency(object_list[i],
  3320. exec_list[i].handle);
  3321. }
  3322. #endif
  3323. #if WATCH_EXEC
  3324. i915_gem_dump_object(batch_obj,
  3325. args->batch_len,
  3326. __func__,
  3327. ~0);
  3328. #endif
  3329. /* Exec the batchbuffer */
  3330. ret = ring->dispatch_gem_execbuffer(dev, ring, args,
  3331. cliprects, exec_offset);
  3332. if (ret) {
  3333. DRM_ERROR("dispatch failed %d\n", ret);
  3334. goto err;
  3335. }
  3336. /*
  3337. * Ensure that the commands in the batch buffer are
  3338. * finished before the interrupt fires
  3339. */
  3340. i915_retire_commands(dev, ring);
  3341. for (i = 0; i < args->buffer_count; i++) {
  3342. struct drm_gem_object *obj = object_list[i];
  3343. obj_priv = to_intel_bo(obj);
  3344. i915_gem_object_move_to_active(obj, ring);
  3345. }
  3346. i915_add_request(dev, file_priv, request, ring);
  3347. request = NULL;
  3348. err:
  3349. for (i = 0; i < pinned; i++)
  3350. i915_gem_object_unpin(object_list[i]);
  3351. for (i = 0; i < args->buffer_count; i++) {
  3352. if (object_list[i]) {
  3353. obj_priv = to_intel_bo(object_list[i]);
  3354. obj_priv->in_execbuffer = false;
  3355. }
  3356. drm_gem_object_unreference(object_list[i]);
  3357. }
  3358. mutex_unlock(&dev->struct_mutex);
  3359. pre_mutex_err:
  3360. /* Copy the updated relocations out regardless of current error
  3361. * state. Failure to update the relocs would mean that the next
  3362. * time userland calls execbuf, it would do so with presumed offset
  3363. * state that didn't match the actual object state.
  3364. */
  3365. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3366. relocs);
  3367. if (ret2 != 0) {
  3368. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3369. if (ret == 0)
  3370. ret = ret2;
  3371. }
  3372. drm_free_large(object_list);
  3373. kfree(cliprects);
  3374. kfree(request);
  3375. return ret;
  3376. }
  3377. /*
  3378. * Legacy execbuffer just creates an exec2 list from the original exec object
  3379. * list array and passes it to the real function.
  3380. */
  3381. int
  3382. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3383. struct drm_file *file_priv)
  3384. {
  3385. struct drm_i915_gem_execbuffer *args = data;
  3386. struct drm_i915_gem_execbuffer2 exec2;
  3387. struct drm_i915_gem_exec_object *exec_list = NULL;
  3388. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3389. int ret, i;
  3390. #if WATCH_EXEC
  3391. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3392. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3393. #endif
  3394. if (args->buffer_count < 1) {
  3395. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3396. return -EINVAL;
  3397. }
  3398. /* Copy in the exec list from userland */
  3399. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3400. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3401. if (exec_list == NULL || exec2_list == NULL) {
  3402. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3403. args->buffer_count);
  3404. drm_free_large(exec_list);
  3405. drm_free_large(exec2_list);
  3406. return -ENOMEM;
  3407. }
  3408. ret = copy_from_user(exec_list,
  3409. (struct drm_i915_relocation_entry __user *)
  3410. (uintptr_t) args->buffers_ptr,
  3411. sizeof(*exec_list) * args->buffer_count);
  3412. if (ret != 0) {
  3413. DRM_ERROR("copy %d exec entries failed %d\n",
  3414. args->buffer_count, ret);
  3415. drm_free_large(exec_list);
  3416. drm_free_large(exec2_list);
  3417. return -EFAULT;
  3418. }
  3419. for (i = 0; i < args->buffer_count; i++) {
  3420. exec2_list[i].handle = exec_list[i].handle;
  3421. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3422. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3423. exec2_list[i].alignment = exec_list[i].alignment;
  3424. exec2_list[i].offset = exec_list[i].offset;
  3425. if (INTEL_INFO(dev)->gen < 4)
  3426. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3427. else
  3428. exec2_list[i].flags = 0;
  3429. }
  3430. exec2.buffers_ptr = args->buffers_ptr;
  3431. exec2.buffer_count = args->buffer_count;
  3432. exec2.batch_start_offset = args->batch_start_offset;
  3433. exec2.batch_len = args->batch_len;
  3434. exec2.DR1 = args->DR1;
  3435. exec2.DR4 = args->DR4;
  3436. exec2.num_cliprects = args->num_cliprects;
  3437. exec2.cliprects_ptr = args->cliprects_ptr;
  3438. exec2.flags = I915_EXEC_RENDER;
  3439. ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
  3440. if (!ret) {
  3441. /* Copy the new buffer offsets back to the user's exec list. */
  3442. for (i = 0; i < args->buffer_count; i++)
  3443. exec_list[i].offset = exec2_list[i].offset;
  3444. /* ... and back out to userspace */
  3445. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3446. (uintptr_t) args->buffers_ptr,
  3447. exec_list,
  3448. sizeof(*exec_list) * args->buffer_count);
  3449. if (ret) {
  3450. ret = -EFAULT;
  3451. DRM_ERROR("failed to copy %d exec entries "
  3452. "back to user (%d)\n",
  3453. args->buffer_count, ret);
  3454. }
  3455. }
  3456. drm_free_large(exec_list);
  3457. drm_free_large(exec2_list);
  3458. return ret;
  3459. }
  3460. int
  3461. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3462. struct drm_file *file_priv)
  3463. {
  3464. struct drm_i915_gem_execbuffer2 *args = data;
  3465. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3466. int ret;
  3467. #if WATCH_EXEC
  3468. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3469. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3470. #endif
  3471. if (args->buffer_count < 1) {
  3472. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3473. return -EINVAL;
  3474. }
  3475. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3476. if (exec2_list == NULL) {
  3477. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3478. args->buffer_count);
  3479. return -ENOMEM;
  3480. }
  3481. ret = copy_from_user(exec2_list,
  3482. (struct drm_i915_relocation_entry __user *)
  3483. (uintptr_t) args->buffers_ptr,
  3484. sizeof(*exec2_list) * args->buffer_count);
  3485. if (ret != 0) {
  3486. DRM_ERROR("copy %d exec entries failed %d\n",
  3487. args->buffer_count, ret);
  3488. drm_free_large(exec2_list);
  3489. return -EFAULT;
  3490. }
  3491. ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
  3492. if (!ret) {
  3493. /* Copy the new buffer offsets back to the user's exec list. */
  3494. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3495. (uintptr_t) args->buffers_ptr,
  3496. exec2_list,
  3497. sizeof(*exec2_list) * args->buffer_count);
  3498. if (ret) {
  3499. ret = -EFAULT;
  3500. DRM_ERROR("failed to copy %d exec entries "
  3501. "back to user (%d)\n",
  3502. args->buffer_count, ret);
  3503. }
  3504. }
  3505. drm_free_large(exec2_list);
  3506. return ret;
  3507. }
  3508. int
  3509. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3510. {
  3511. struct drm_device *dev = obj->dev;
  3512. struct drm_i915_private *dev_priv = dev->dev_private;
  3513. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3514. int ret;
  3515. BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  3516. WARN_ON(i915_verify_lists(dev));
  3517. if (obj_priv->gtt_space != NULL) {
  3518. if (alignment == 0)
  3519. alignment = i915_gem_get_gtt_alignment(obj);
  3520. if (obj_priv->gtt_offset & (alignment - 1)) {
  3521. WARN(obj_priv->pin_count,
  3522. "bo is already pinned with incorrect alignment:"
  3523. " offset=%x, req.alignment=%x\n",
  3524. obj_priv->gtt_offset, alignment);
  3525. ret = i915_gem_object_unbind(obj);
  3526. if (ret)
  3527. return ret;
  3528. }
  3529. }
  3530. if (obj_priv->gtt_space == NULL) {
  3531. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3532. if (ret)
  3533. return ret;
  3534. }
  3535. obj_priv->pin_count++;
  3536. /* If the object is not active and not pending a flush,
  3537. * remove it from the inactive list
  3538. */
  3539. if (obj_priv->pin_count == 1) {
  3540. i915_gem_info_add_pin(dev_priv, obj->size);
  3541. if (!obj_priv->active)
  3542. list_move_tail(&obj_priv->list,
  3543. &dev_priv->mm.pinned_list);
  3544. }
  3545. WARN_ON(i915_verify_lists(dev));
  3546. return 0;
  3547. }
  3548. void
  3549. i915_gem_object_unpin(struct drm_gem_object *obj)
  3550. {
  3551. struct drm_device *dev = obj->dev;
  3552. drm_i915_private_t *dev_priv = dev->dev_private;
  3553. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3554. WARN_ON(i915_verify_lists(dev));
  3555. obj_priv->pin_count--;
  3556. BUG_ON(obj_priv->pin_count < 0);
  3557. BUG_ON(obj_priv->gtt_space == NULL);
  3558. /* If the object is no longer pinned, and is
  3559. * neither active nor being flushed, then stick it on
  3560. * the inactive list
  3561. */
  3562. if (obj_priv->pin_count == 0) {
  3563. if (!obj_priv->active)
  3564. list_move_tail(&obj_priv->list,
  3565. &dev_priv->mm.inactive_list);
  3566. i915_gem_info_remove_pin(dev_priv, obj->size);
  3567. }
  3568. WARN_ON(i915_verify_lists(dev));
  3569. }
  3570. int
  3571. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3572. struct drm_file *file_priv)
  3573. {
  3574. struct drm_i915_gem_pin *args = data;
  3575. struct drm_gem_object *obj;
  3576. struct drm_i915_gem_object *obj_priv;
  3577. int ret;
  3578. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3579. if (obj == NULL) {
  3580. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3581. args->handle);
  3582. return -ENOENT;
  3583. }
  3584. obj_priv = to_intel_bo(obj);
  3585. ret = i915_mutex_lock_interruptible(dev);
  3586. if (ret) {
  3587. drm_gem_object_unreference_unlocked(obj);
  3588. return ret;
  3589. }
  3590. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3591. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3592. drm_gem_object_unreference(obj);
  3593. mutex_unlock(&dev->struct_mutex);
  3594. return -EINVAL;
  3595. }
  3596. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3597. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3598. args->handle);
  3599. drm_gem_object_unreference(obj);
  3600. mutex_unlock(&dev->struct_mutex);
  3601. return -EINVAL;
  3602. }
  3603. obj_priv->user_pin_count++;
  3604. obj_priv->pin_filp = file_priv;
  3605. if (obj_priv->user_pin_count == 1) {
  3606. ret = i915_gem_object_pin(obj, args->alignment);
  3607. if (ret != 0) {
  3608. drm_gem_object_unreference(obj);
  3609. mutex_unlock(&dev->struct_mutex);
  3610. return ret;
  3611. }
  3612. }
  3613. /* XXX - flush the CPU caches for pinned objects
  3614. * as the X server doesn't manage domains yet
  3615. */
  3616. i915_gem_object_flush_cpu_write_domain(obj);
  3617. args->offset = obj_priv->gtt_offset;
  3618. drm_gem_object_unreference(obj);
  3619. mutex_unlock(&dev->struct_mutex);
  3620. return 0;
  3621. }
  3622. int
  3623. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3624. struct drm_file *file_priv)
  3625. {
  3626. struct drm_i915_gem_pin *args = data;
  3627. struct drm_gem_object *obj;
  3628. struct drm_i915_gem_object *obj_priv;
  3629. int ret;
  3630. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3631. if (obj == NULL) {
  3632. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3633. args->handle);
  3634. return -ENOENT;
  3635. }
  3636. obj_priv = to_intel_bo(obj);
  3637. ret = i915_mutex_lock_interruptible(dev);
  3638. if (ret) {
  3639. drm_gem_object_unreference_unlocked(obj);
  3640. return ret;
  3641. }
  3642. if (obj_priv->pin_filp != file_priv) {
  3643. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3644. args->handle);
  3645. drm_gem_object_unreference(obj);
  3646. mutex_unlock(&dev->struct_mutex);
  3647. return -EINVAL;
  3648. }
  3649. obj_priv->user_pin_count--;
  3650. if (obj_priv->user_pin_count == 0) {
  3651. obj_priv->pin_filp = NULL;
  3652. i915_gem_object_unpin(obj);
  3653. }
  3654. drm_gem_object_unreference(obj);
  3655. mutex_unlock(&dev->struct_mutex);
  3656. return 0;
  3657. }
  3658. int
  3659. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3660. struct drm_file *file_priv)
  3661. {
  3662. struct drm_i915_gem_busy *args = data;
  3663. struct drm_gem_object *obj;
  3664. struct drm_i915_gem_object *obj_priv;
  3665. int ret;
  3666. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3667. if (obj == NULL) {
  3668. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3669. args->handle);
  3670. return -ENOENT;
  3671. }
  3672. ret = i915_mutex_lock_interruptible(dev);
  3673. if (ret) {
  3674. drm_gem_object_unreference_unlocked(obj);
  3675. return ret;
  3676. }
  3677. /* Count all active objects as busy, even if they are currently not used
  3678. * by the gpu. Users of this interface expect objects to eventually
  3679. * become non-busy without any further actions, therefore emit any
  3680. * necessary flushes here.
  3681. */
  3682. obj_priv = to_intel_bo(obj);
  3683. args->busy = obj_priv->active;
  3684. if (args->busy) {
  3685. /* Unconditionally flush objects, even when the gpu still uses this
  3686. * object. Userspace calling this function indicates that it wants to
  3687. * use this buffer rather sooner than later, so issuing the required
  3688. * flush earlier is beneficial.
  3689. */
  3690. if (obj->write_domain & I915_GEM_GPU_DOMAINS)
  3691. i915_gem_flush_ring(dev, file_priv,
  3692. obj_priv->ring,
  3693. 0, obj->write_domain);
  3694. /* Update the active list for the hardware's current position.
  3695. * Otherwise this only updates on a delayed timer or when irqs
  3696. * are actually unmasked, and our working set ends up being
  3697. * larger than required.
  3698. */
  3699. i915_gem_retire_requests_ring(dev, obj_priv->ring);
  3700. args->busy = obj_priv->active;
  3701. }
  3702. drm_gem_object_unreference(obj);
  3703. mutex_unlock(&dev->struct_mutex);
  3704. return 0;
  3705. }
  3706. int
  3707. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3708. struct drm_file *file_priv)
  3709. {
  3710. return i915_gem_ring_throttle(dev, file_priv);
  3711. }
  3712. int
  3713. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3714. struct drm_file *file_priv)
  3715. {
  3716. struct drm_i915_gem_madvise *args = data;
  3717. struct drm_gem_object *obj;
  3718. struct drm_i915_gem_object *obj_priv;
  3719. int ret;
  3720. switch (args->madv) {
  3721. case I915_MADV_DONTNEED:
  3722. case I915_MADV_WILLNEED:
  3723. break;
  3724. default:
  3725. return -EINVAL;
  3726. }
  3727. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3728. if (obj == NULL) {
  3729. DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
  3730. args->handle);
  3731. return -ENOENT;
  3732. }
  3733. obj_priv = to_intel_bo(obj);
  3734. ret = i915_mutex_lock_interruptible(dev);
  3735. if (ret) {
  3736. drm_gem_object_unreference_unlocked(obj);
  3737. return ret;
  3738. }
  3739. if (obj_priv->pin_count) {
  3740. drm_gem_object_unreference(obj);
  3741. mutex_unlock(&dev->struct_mutex);
  3742. DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
  3743. return -EINVAL;
  3744. }
  3745. if (obj_priv->madv != __I915_MADV_PURGED)
  3746. obj_priv->madv = args->madv;
  3747. /* if the object is no longer bound, discard its backing storage */
  3748. if (i915_gem_object_is_purgeable(obj_priv) &&
  3749. obj_priv->gtt_space == NULL)
  3750. i915_gem_object_truncate(obj);
  3751. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3752. drm_gem_object_unreference(obj);
  3753. mutex_unlock(&dev->struct_mutex);
  3754. return 0;
  3755. }
  3756. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  3757. size_t size)
  3758. {
  3759. struct drm_i915_private *dev_priv = dev->dev_private;
  3760. struct drm_i915_gem_object *obj;
  3761. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3762. if (obj == NULL)
  3763. return NULL;
  3764. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3765. kfree(obj);
  3766. return NULL;
  3767. }
  3768. i915_gem_info_add_obj(dev_priv, size);
  3769. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3770. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3771. obj->agp_type = AGP_USER_MEMORY;
  3772. obj->base.driver_private = NULL;
  3773. obj->fence_reg = I915_FENCE_REG_NONE;
  3774. INIT_LIST_HEAD(&obj->list);
  3775. INIT_LIST_HEAD(&obj->gpu_write_list);
  3776. obj->madv = I915_MADV_WILLNEED;
  3777. trace_i915_gem_object_create(&obj->base);
  3778. return &obj->base;
  3779. }
  3780. int i915_gem_init_object(struct drm_gem_object *obj)
  3781. {
  3782. BUG();
  3783. return 0;
  3784. }
  3785. static void i915_gem_free_object_tail(struct drm_gem_object *obj)
  3786. {
  3787. struct drm_device *dev = obj->dev;
  3788. drm_i915_private_t *dev_priv = dev->dev_private;
  3789. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3790. int ret;
  3791. ret = i915_gem_object_unbind(obj);
  3792. if (ret == -ERESTARTSYS) {
  3793. list_move(&obj_priv->list,
  3794. &dev_priv->mm.deferred_free_list);
  3795. return;
  3796. }
  3797. if (obj_priv->mmap_offset)
  3798. i915_gem_free_mmap_offset(obj);
  3799. drm_gem_object_release(obj);
  3800. i915_gem_info_remove_obj(dev_priv, obj->size);
  3801. kfree(obj_priv->page_cpu_valid);
  3802. kfree(obj_priv->bit_17);
  3803. kfree(obj_priv);
  3804. }
  3805. void i915_gem_free_object(struct drm_gem_object *obj)
  3806. {
  3807. struct drm_device *dev = obj->dev;
  3808. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3809. trace_i915_gem_object_destroy(obj);
  3810. while (obj_priv->pin_count > 0)
  3811. i915_gem_object_unpin(obj);
  3812. if (obj_priv->phys_obj)
  3813. i915_gem_detach_phys_object(dev, obj);
  3814. i915_gem_free_object_tail(obj);
  3815. }
  3816. int
  3817. i915_gem_idle(struct drm_device *dev)
  3818. {
  3819. drm_i915_private_t *dev_priv = dev->dev_private;
  3820. int ret;
  3821. mutex_lock(&dev->struct_mutex);
  3822. if (dev_priv->mm.suspended ||
  3823. (dev_priv->render_ring.gem_object == NULL) ||
  3824. (HAS_BSD(dev) &&
  3825. dev_priv->bsd_ring.gem_object == NULL)) {
  3826. mutex_unlock(&dev->struct_mutex);
  3827. return 0;
  3828. }
  3829. ret = i915_gpu_idle(dev);
  3830. if (ret) {
  3831. mutex_unlock(&dev->struct_mutex);
  3832. return ret;
  3833. }
  3834. /* Under UMS, be paranoid and evict. */
  3835. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3836. ret = i915_gem_evict_inactive(dev);
  3837. if (ret) {
  3838. mutex_unlock(&dev->struct_mutex);
  3839. return ret;
  3840. }
  3841. }
  3842. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3843. * We need to replace this with a semaphore, or something.
  3844. * And not confound mm.suspended!
  3845. */
  3846. dev_priv->mm.suspended = 1;
  3847. del_timer_sync(&dev_priv->hangcheck_timer);
  3848. i915_kernel_lost_context(dev);
  3849. i915_gem_cleanup_ringbuffer(dev);
  3850. mutex_unlock(&dev->struct_mutex);
  3851. /* Cancel the retire work handler, which should be idle now. */
  3852. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3853. return 0;
  3854. }
  3855. /*
  3856. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  3857. * over cache flushing.
  3858. */
  3859. static int
  3860. i915_gem_init_pipe_control(struct drm_device *dev)
  3861. {
  3862. drm_i915_private_t *dev_priv = dev->dev_private;
  3863. struct drm_gem_object *obj;
  3864. struct drm_i915_gem_object *obj_priv;
  3865. int ret;
  3866. obj = i915_gem_alloc_object(dev, 4096);
  3867. if (obj == NULL) {
  3868. DRM_ERROR("Failed to allocate seqno page\n");
  3869. ret = -ENOMEM;
  3870. goto err;
  3871. }
  3872. obj_priv = to_intel_bo(obj);
  3873. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3874. ret = i915_gem_object_pin(obj, 4096);
  3875. if (ret)
  3876. goto err_unref;
  3877. dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
  3878. dev_priv->seqno_page = kmap(obj_priv->pages[0]);
  3879. if (dev_priv->seqno_page == NULL)
  3880. goto err_unpin;
  3881. dev_priv->seqno_obj = obj;
  3882. memset(dev_priv->seqno_page, 0, PAGE_SIZE);
  3883. return 0;
  3884. err_unpin:
  3885. i915_gem_object_unpin(obj);
  3886. err_unref:
  3887. drm_gem_object_unreference(obj);
  3888. err:
  3889. return ret;
  3890. }
  3891. static void
  3892. i915_gem_cleanup_pipe_control(struct drm_device *dev)
  3893. {
  3894. drm_i915_private_t *dev_priv = dev->dev_private;
  3895. struct drm_gem_object *obj;
  3896. struct drm_i915_gem_object *obj_priv;
  3897. obj = dev_priv->seqno_obj;
  3898. obj_priv = to_intel_bo(obj);
  3899. kunmap(obj_priv->pages[0]);
  3900. i915_gem_object_unpin(obj);
  3901. drm_gem_object_unreference(obj);
  3902. dev_priv->seqno_obj = NULL;
  3903. dev_priv->seqno_page = NULL;
  3904. }
  3905. int
  3906. i915_gem_init_ringbuffer(struct drm_device *dev)
  3907. {
  3908. drm_i915_private_t *dev_priv = dev->dev_private;
  3909. int ret;
  3910. if (HAS_PIPE_CONTROL(dev)) {
  3911. ret = i915_gem_init_pipe_control(dev);
  3912. if (ret)
  3913. return ret;
  3914. }
  3915. ret = intel_init_render_ring_buffer(dev);
  3916. if (ret)
  3917. goto cleanup_pipe_control;
  3918. if (HAS_BSD(dev)) {
  3919. ret = intel_init_bsd_ring_buffer(dev);
  3920. if (ret)
  3921. goto cleanup_render_ring;
  3922. }
  3923. dev_priv->next_seqno = 1;
  3924. return 0;
  3925. cleanup_render_ring:
  3926. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  3927. cleanup_pipe_control:
  3928. if (HAS_PIPE_CONTROL(dev))
  3929. i915_gem_cleanup_pipe_control(dev);
  3930. return ret;
  3931. }
  3932. void
  3933. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3934. {
  3935. drm_i915_private_t *dev_priv = dev->dev_private;
  3936. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  3937. if (HAS_BSD(dev))
  3938. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  3939. if (HAS_PIPE_CONTROL(dev))
  3940. i915_gem_cleanup_pipe_control(dev);
  3941. }
  3942. int
  3943. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3944. struct drm_file *file_priv)
  3945. {
  3946. drm_i915_private_t *dev_priv = dev->dev_private;
  3947. int ret;
  3948. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3949. return 0;
  3950. if (atomic_read(&dev_priv->mm.wedged)) {
  3951. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3952. atomic_set(&dev_priv->mm.wedged, 0);
  3953. }
  3954. mutex_lock(&dev->struct_mutex);
  3955. dev_priv->mm.suspended = 0;
  3956. ret = i915_gem_init_ringbuffer(dev);
  3957. if (ret != 0) {
  3958. mutex_unlock(&dev->struct_mutex);
  3959. return ret;
  3960. }
  3961. BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
  3962. BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
  3963. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3964. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3965. BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
  3966. BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
  3967. mutex_unlock(&dev->struct_mutex);
  3968. ret = drm_irq_install(dev);
  3969. if (ret)
  3970. goto cleanup_ringbuffer;
  3971. return 0;
  3972. cleanup_ringbuffer:
  3973. mutex_lock(&dev->struct_mutex);
  3974. i915_gem_cleanup_ringbuffer(dev);
  3975. dev_priv->mm.suspended = 1;
  3976. mutex_unlock(&dev->struct_mutex);
  3977. return ret;
  3978. }
  3979. int
  3980. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3981. struct drm_file *file_priv)
  3982. {
  3983. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3984. return 0;
  3985. drm_irq_uninstall(dev);
  3986. return i915_gem_idle(dev);
  3987. }
  3988. void
  3989. i915_gem_lastclose(struct drm_device *dev)
  3990. {
  3991. int ret;
  3992. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3993. return;
  3994. ret = i915_gem_idle(dev);
  3995. if (ret)
  3996. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3997. }
  3998. void
  3999. i915_gem_load(struct drm_device *dev)
  4000. {
  4001. int i;
  4002. drm_i915_private_t *dev_priv = dev->dev_private;
  4003. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  4004. INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
  4005. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  4006. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  4007. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  4008. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  4009. INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
  4010. INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
  4011. if (HAS_BSD(dev)) {
  4012. INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
  4013. INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
  4014. }
  4015. for (i = 0; i < 16; i++)
  4016. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  4017. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  4018. i915_gem_retire_work_handler);
  4019. init_completion(&dev_priv->error_completion);
  4020. spin_lock(&shrink_list_lock);
  4021. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  4022. spin_unlock(&shrink_list_lock);
  4023. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  4024. if (IS_GEN3(dev)) {
  4025. u32 tmp = I915_READ(MI_ARB_STATE);
  4026. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  4027. /* arb state is a masked write, so set bit + bit in mask */
  4028. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  4029. I915_WRITE(MI_ARB_STATE, tmp);
  4030. }
  4031. }
  4032. /* Old X drivers will take 0-2 for front, back, depth buffers */
  4033. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4034. dev_priv->fence_reg_start = 3;
  4035. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4036. dev_priv->num_fence_regs = 16;
  4037. else
  4038. dev_priv->num_fence_regs = 8;
  4039. /* Initialize fence registers to zero */
  4040. switch (INTEL_INFO(dev)->gen) {
  4041. case 6:
  4042. for (i = 0; i < 16; i++)
  4043. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
  4044. break;
  4045. case 5:
  4046. case 4:
  4047. for (i = 0; i < 16; i++)
  4048. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  4049. break;
  4050. case 3:
  4051. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4052. for (i = 0; i < 8; i++)
  4053. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  4054. case 2:
  4055. for (i = 0; i < 8; i++)
  4056. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  4057. break;
  4058. }
  4059. i915_gem_detect_bit_6_swizzle(dev);
  4060. init_waitqueue_head(&dev_priv->pending_flip_queue);
  4061. }
  4062. /*
  4063. * Create a physically contiguous memory object for this object
  4064. * e.g. for cursor + overlay regs
  4065. */
  4066. static int i915_gem_init_phys_object(struct drm_device *dev,
  4067. int id, int size, int align)
  4068. {
  4069. drm_i915_private_t *dev_priv = dev->dev_private;
  4070. struct drm_i915_gem_phys_object *phys_obj;
  4071. int ret;
  4072. if (dev_priv->mm.phys_objs[id - 1] || !size)
  4073. return 0;
  4074. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  4075. if (!phys_obj)
  4076. return -ENOMEM;
  4077. phys_obj->id = id;
  4078. phys_obj->handle = drm_pci_alloc(dev, size, align);
  4079. if (!phys_obj->handle) {
  4080. ret = -ENOMEM;
  4081. goto kfree_obj;
  4082. }
  4083. #ifdef CONFIG_X86
  4084. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4085. #endif
  4086. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4087. return 0;
  4088. kfree_obj:
  4089. kfree(phys_obj);
  4090. return ret;
  4091. }
  4092. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4093. {
  4094. drm_i915_private_t *dev_priv = dev->dev_private;
  4095. struct drm_i915_gem_phys_object *phys_obj;
  4096. if (!dev_priv->mm.phys_objs[id - 1])
  4097. return;
  4098. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4099. if (phys_obj->cur_obj) {
  4100. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4101. }
  4102. #ifdef CONFIG_X86
  4103. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4104. #endif
  4105. drm_pci_free(dev, phys_obj->handle);
  4106. kfree(phys_obj);
  4107. dev_priv->mm.phys_objs[id - 1] = NULL;
  4108. }
  4109. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4110. {
  4111. int i;
  4112. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4113. i915_gem_free_phys_object(dev, i);
  4114. }
  4115. void i915_gem_detach_phys_object(struct drm_device *dev,
  4116. struct drm_gem_object *obj)
  4117. {
  4118. struct drm_i915_gem_object *obj_priv;
  4119. int i;
  4120. int ret;
  4121. int page_count;
  4122. obj_priv = to_intel_bo(obj);
  4123. if (!obj_priv->phys_obj)
  4124. return;
  4125. ret = i915_gem_object_get_pages(obj, 0);
  4126. if (ret)
  4127. goto out;
  4128. page_count = obj->size / PAGE_SIZE;
  4129. for (i = 0; i < page_count; i++) {
  4130. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4131. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4132. memcpy(dst, src, PAGE_SIZE);
  4133. kunmap_atomic(dst, KM_USER0);
  4134. }
  4135. drm_clflush_pages(obj_priv->pages, page_count);
  4136. drm_agp_chipset_flush(dev);
  4137. i915_gem_object_put_pages(obj);
  4138. out:
  4139. obj_priv->phys_obj->cur_obj = NULL;
  4140. obj_priv->phys_obj = NULL;
  4141. }
  4142. int
  4143. i915_gem_attach_phys_object(struct drm_device *dev,
  4144. struct drm_gem_object *obj,
  4145. int id,
  4146. int align)
  4147. {
  4148. drm_i915_private_t *dev_priv = dev->dev_private;
  4149. struct drm_i915_gem_object *obj_priv;
  4150. int ret = 0;
  4151. int page_count;
  4152. int i;
  4153. if (id > I915_MAX_PHYS_OBJECT)
  4154. return -EINVAL;
  4155. obj_priv = to_intel_bo(obj);
  4156. if (obj_priv->phys_obj) {
  4157. if (obj_priv->phys_obj->id == id)
  4158. return 0;
  4159. i915_gem_detach_phys_object(dev, obj);
  4160. }
  4161. /* create a new object */
  4162. if (!dev_priv->mm.phys_objs[id - 1]) {
  4163. ret = i915_gem_init_phys_object(dev, id,
  4164. obj->size, align);
  4165. if (ret) {
  4166. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4167. goto out;
  4168. }
  4169. }
  4170. /* bind to the object */
  4171. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4172. obj_priv->phys_obj->cur_obj = obj;
  4173. ret = i915_gem_object_get_pages(obj, 0);
  4174. if (ret) {
  4175. DRM_ERROR("failed to get page list\n");
  4176. goto out;
  4177. }
  4178. page_count = obj->size / PAGE_SIZE;
  4179. for (i = 0; i < page_count; i++) {
  4180. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4181. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4182. memcpy(dst, src, PAGE_SIZE);
  4183. kunmap_atomic(src, KM_USER0);
  4184. }
  4185. i915_gem_object_put_pages(obj);
  4186. return 0;
  4187. out:
  4188. return ret;
  4189. }
  4190. static int
  4191. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4192. struct drm_i915_gem_pwrite *args,
  4193. struct drm_file *file_priv)
  4194. {
  4195. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  4196. void *obj_addr;
  4197. int ret;
  4198. char __user *user_data;
  4199. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4200. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4201. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4202. ret = copy_from_user(obj_addr, user_data, args->size);
  4203. if (ret)
  4204. return -EFAULT;
  4205. drm_agp_chipset_flush(dev);
  4206. return 0;
  4207. }
  4208. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  4209. {
  4210. struct drm_i915_file_private *file_priv = file->driver_priv;
  4211. /* Clean up our request list when the client is going away, so that
  4212. * later retire_requests won't dereference our soon-to-be-gone
  4213. * file_priv.
  4214. */
  4215. spin_lock(&file_priv->mm.lock);
  4216. while (!list_empty(&file_priv->mm.request_list)) {
  4217. struct drm_i915_gem_request *request;
  4218. request = list_first_entry(&file_priv->mm.request_list,
  4219. struct drm_i915_gem_request,
  4220. client_list);
  4221. list_del(&request->client_list);
  4222. request->file_priv = NULL;
  4223. }
  4224. spin_unlock(&file_priv->mm.lock);
  4225. }
  4226. static int
  4227. i915_gpu_is_active(struct drm_device *dev)
  4228. {
  4229. drm_i915_private_t *dev_priv = dev->dev_private;
  4230. int lists_empty;
  4231. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  4232. list_empty(&dev_priv->render_ring.active_list);
  4233. if (HAS_BSD(dev))
  4234. lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
  4235. return !lists_empty;
  4236. }
  4237. static int
  4238. i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  4239. {
  4240. drm_i915_private_t *dev_priv, *next_dev;
  4241. struct drm_i915_gem_object *obj_priv, *next_obj;
  4242. int cnt = 0;
  4243. int would_deadlock = 1;
  4244. /* "fast-path" to count number of available objects */
  4245. if (nr_to_scan == 0) {
  4246. spin_lock(&shrink_list_lock);
  4247. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4248. struct drm_device *dev = dev_priv->dev;
  4249. if (mutex_trylock(&dev->struct_mutex)) {
  4250. list_for_each_entry(obj_priv,
  4251. &dev_priv->mm.inactive_list,
  4252. list)
  4253. cnt++;
  4254. mutex_unlock(&dev->struct_mutex);
  4255. }
  4256. }
  4257. spin_unlock(&shrink_list_lock);
  4258. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4259. }
  4260. spin_lock(&shrink_list_lock);
  4261. rescan:
  4262. /* first scan for clean buffers */
  4263. list_for_each_entry_safe(dev_priv, next_dev,
  4264. &shrink_list, mm.shrink_list) {
  4265. struct drm_device *dev = dev_priv->dev;
  4266. if (! mutex_trylock(&dev->struct_mutex))
  4267. continue;
  4268. spin_unlock(&shrink_list_lock);
  4269. i915_gem_retire_requests(dev);
  4270. list_for_each_entry_safe(obj_priv, next_obj,
  4271. &dev_priv->mm.inactive_list,
  4272. list) {
  4273. if (i915_gem_object_is_purgeable(obj_priv)) {
  4274. i915_gem_object_unbind(&obj_priv->base);
  4275. if (--nr_to_scan <= 0)
  4276. break;
  4277. }
  4278. }
  4279. spin_lock(&shrink_list_lock);
  4280. mutex_unlock(&dev->struct_mutex);
  4281. would_deadlock = 0;
  4282. if (nr_to_scan <= 0)
  4283. break;
  4284. }
  4285. /* second pass, evict/count anything still on the inactive list */
  4286. list_for_each_entry_safe(dev_priv, next_dev,
  4287. &shrink_list, mm.shrink_list) {
  4288. struct drm_device *dev = dev_priv->dev;
  4289. if (! mutex_trylock(&dev->struct_mutex))
  4290. continue;
  4291. spin_unlock(&shrink_list_lock);
  4292. list_for_each_entry_safe(obj_priv, next_obj,
  4293. &dev_priv->mm.inactive_list,
  4294. list) {
  4295. if (nr_to_scan > 0) {
  4296. i915_gem_object_unbind(&obj_priv->base);
  4297. nr_to_scan--;
  4298. } else
  4299. cnt++;
  4300. }
  4301. spin_lock(&shrink_list_lock);
  4302. mutex_unlock(&dev->struct_mutex);
  4303. would_deadlock = 0;
  4304. }
  4305. if (nr_to_scan) {
  4306. int active = 0;
  4307. /*
  4308. * We are desperate for pages, so as a last resort, wait
  4309. * for the GPU to finish and discard whatever we can.
  4310. * This has a dramatic impact to reduce the number of
  4311. * OOM-killer events whilst running the GPU aggressively.
  4312. */
  4313. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4314. struct drm_device *dev = dev_priv->dev;
  4315. if (!mutex_trylock(&dev->struct_mutex))
  4316. continue;
  4317. spin_unlock(&shrink_list_lock);
  4318. if (i915_gpu_is_active(dev)) {
  4319. i915_gpu_idle(dev);
  4320. active++;
  4321. }
  4322. spin_lock(&shrink_list_lock);
  4323. mutex_unlock(&dev->struct_mutex);
  4324. }
  4325. if (active)
  4326. goto rescan;
  4327. }
  4328. spin_unlock(&shrink_list_lock);
  4329. if (would_deadlock)
  4330. return -1;
  4331. else if (cnt > 0)
  4332. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4333. else
  4334. return 0;
  4335. }
  4336. static struct shrinker shrinker = {
  4337. .shrink = i915_gem_shrink,
  4338. .seeks = DEFAULT_SEEKS,
  4339. };
  4340. __init void
  4341. i915_gem_shrinker_init(void)
  4342. {
  4343. register_shrinker(&shrinker);
  4344. }
  4345. __exit void
  4346. i915_gem_shrinker_exit(void)
  4347. {
  4348. unregister_shrinker(&shrinker);
  4349. }