exynos_dp_core.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * Header file for Samsung DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #ifndef _EXYNOS_DP_CORE_H
  13. #define _EXYNOS_DP_CORE_H
  14. #define DP_TIMEOUT_LOOP_COUNT 100
  15. #define MAX_CR_LOOP 5
  16. #define MAX_EQ_LOOP 5
  17. enum link_rate_type {
  18. LINK_RATE_1_62GBPS = 0x06,
  19. LINK_RATE_2_70GBPS = 0x0a
  20. };
  21. enum link_lane_count_type {
  22. LANE_COUNT1 = 1,
  23. LANE_COUNT2 = 2,
  24. LANE_COUNT4 = 4
  25. };
  26. enum link_training_state {
  27. START,
  28. CLOCK_RECOVERY,
  29. EQUALIZER_TRAINING,
  30. FINISHED,
  31. FAILED
  32. };
  33. enum voltage_swing_level {
  34. VOLTAGE_LEVEL_0,
  35. VOLTAGE_LEVEL_1,
  36. VOLTAGE_LEVEL_2,
  37. VOLTAGE_LEVEL_3,
  38. };
  39. enum pre_emphasis_level {
  40. PRE_EMPHASIS_LEVEL_0,
  41. PRE_EMPHASIS_LEVEL_1,
  42. PRE_EMPHASIS_LEVEL_2,
  43. PRE_EMPHASIS_LEVEL_3,
  44. };
  45. enum pattern_set {
  46. PRBS7,
  47. D10_2,
  48. TRAINING_PTN1,
  49. TRAINING_PTN2,
  50. DP_NONE
  51. };
  52. enum color_space {
  53. COLOR_RGB,
  54. COLOR_YCBCR422,
  55. COLOR_YCBCR444
  56. };
  57. enum color_depth {
  58. COLOR_6,
  59. COLOR_8,
  60. COLOR_10,
  61. COLOR_12
  62. };
  63. enum color_coefficient {
  64. COLOR_YCBCR601,
  65. COLOR_YCBCR709
  66. };
  67. enum dynamic_range {
  68. VESA,
  69. CEA
  70. };
  71. enum pll_status {
  72. PLL_UNLOCKED,
  73. PLL_LOCKED
  74. };
  75. enum clock_recovery_m_value_type {
  76. CALCULATED_M,
  77. REGISTER_M
  78. };
  79. enum video_timing_recognition_type {
  80. VIDEO_TIMING_FROM_CAPTURE,
  81. VIDEO_TIMING_FROM_REGISTER
  82. };
  83. enum analog_power_block {
  84. AUX_BLOCK,
  85. CH0_BLOCK,
  86. CH1_BLOCK,
  87. CH2_BLOCK,
  88. CH3_BLOCK,
  89. ANALOG_TOTAL,
  90. POWER_ALL
  91. };
  92. enum dp_irq_type {
  93. DP_IRQ_TYPE_HP_CABLE_IN,
  94. DP_IRQ_TYPE_HP_CABLE_OUT,
  95. DP_IRQ_TYPE_HP_CHANGE,
  96. DP_IRQ_TYPE_UNKNOWN,
  97. };
  98. struct video_info {
  99. char *name;
  100. bool h_sync_polarity;
  101. bool v_sync_polarity;
  102. bool interlaced;
  103. enum color_space color_space;
  104. enum dynamic_range dynamic_range;
  105. enum color_coefficient ycbcr_coeff;
  106. enum color_depth color_depth;
  107. enum link_rate_type link_rate;
  108. enum link_lane_count_type lane_count;
  109. };
  110. struct link_train {
  111. int eq_loop;
  112. int cr_loop[4];
  113. u8 link_rate;
  114. u8 lane_count;
  115. u8 training_lane[4];
  116. enum link_training_state lt_state;
  117. };
  118. struct exynos_dp_device {
  119. struct device *dev;
  120. struct clk *clock;
  121. unsigned int irq;
  122. void __iomem *reg_base;
  123. void __iomem *phy_addr;
  124. unsigned int enable_mask;
  125. struct video_info *video_info;
  126. struct link_train link_train;
  127. struct work_struct hotplug_work;
  128. struct phy *phy;
  129. };
  130. /* exynos_dp_reg.c */
  131. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable);
  132. void exynos_dp_stop_video(struct exynos_dp_device *dp);
  133. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable);
  134. void exynos_dp_init_analog_param(struct exynos_dp_device *dp);
  135. void exynos_dp_init_interrupt(struct exynos_dp_device *dp);
  136. void exynos_dp_reset(struct exynos_dp_device *dp);
  137. void exynos_dp_swreset(struct exynos_dp_device *dp);
  138. void exynos_dp_config_interrupt(struct exynos_dp_device *dp);
  139. enum pll_status exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp);
  140. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable);
  141. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  142. enum analog_power_block block,
  143. bool enable);
  144. void exynos_dp_init_analog_func(struct exynos_dp_device *dp);
  145. void exynos_dp_init_hpd(struct exynos_dp_device *dp);
  146. enum dp_irq_type exynos_dp_get_irq_type(struct exynos_dp_device *dp);
  147. void exynos_dp_clear_hotplug_interrupts(struct exynos_dp_device *dp);
  148. void exynos_dp_reset_aux(struct exynos_dp_device *dp);
  149. void exynos_dp_init_aux(struct exynos_dp_device *dp);
  150. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp);
  151. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp);
  152. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp);
  153. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  154. unsigned int reg_addr,
  155. unsigned char data);
  156. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  157. unsigned int reg_addr,
  158. unsigned char *data);
  159. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  160. unsigned int reg_addr,
  161. unsigned int count,
  162. unsigned char data[]);
  163. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  164. unsigned int reg_addr,
  165. unsigned int count,
  166. unsigned char data[]);
  167. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  168. unsigned int device_addr,
  169. unsigned int reg_addr);
  170. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  171. unsigned int device_addr,
  172. unsigned int reg_addr,
  173. unsigned int *data);
  174. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  175. unsigned int device_addr,
  176. unsigned int reg_addr,
  177. unsigned int count,
  178. unsigned char edid[]);
  179. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype);
  180. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype);
  181. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count);
  182. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count);
  183. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable);
  184. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  185. enum pattern_set pattern);
  186. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  187. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  188. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  189. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  190. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  191. u32 training_lane);
  192. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  193. u32 training_lane);
  194. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  195. u32 training_lane);
  196. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  197. u32 training_lane);
  198. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp);
  199. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp);
  200. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp);
  201. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp);
  202. void exynos_dp_reset_macro(struct exynos_dp_device *dp);
  203. void exynos_dp_init_video(struct exynos_dp_device *dp);
  204. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp);
  205. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp);
  206. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  207. enum clock_recovery_m_value_type type,
  208. u32 m_value,
  209. u32 n_value);
  210. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type);
  211. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable);
  212. void exynos_dp_start_video(struct exynos_dp_device *dp);
  213. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp);
  214. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp);
  215. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp);
  216. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp);
  217. /* I2C EDID Chip ID, Slave Address */
  218. #define I2C_EDID_DEVICE_ADDR 0x50
  219. #define I2C_E_EDID_DEVICE_ADDR 0x30
  220. #define EDID_BLOCK_LENGTH 0x80
  221. #define EDID_HEADER_PATTERN 0x00
  222. #define EDID_EXTENSION_FLAG 0x7e
  223. #define EDID_CHECKSUM 0x7f
  224. /* Definition for DPCD Register */
  225. #define DPCD_ADDR_DPCD_REV 0x0000
  226. #define DPCD_ADDR_MAX_LINK_RATE 0x0001
  227. #define DPCD_ADDR_MAX_LANE_COUNT 0x0002
  228. #define DPCD_ADDR_LINK_BW_SET 0x0100
  229. #define DPCD_ADDR_LANE_COUNT_SET 0x0101
  230. #define DPCD_ADDR_TRAINING_PATTERN_SET 0x0102
  231. #define DPCD_ADDR_TRAINING_LANE0_SET 0x0103
  232. #define DPCD_ADDR_LANE0_1_STATUS 0x0202
  233. #define DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED 0x0204
  234. #define DPCD_ADDR_ADJUST_REQUEST_LANE0_1 0x0206
  235. #define DPCD_ADDR_ADJUST_REQUEST_LANE2_3 0x0207
  236. #define DPCD_ADDR_TEST_REQUEST 0x0218
  237. #define DPCD_ADDR_TEST_RESPONSE 0x0260
  238. #define DPCD_ADDR_TEST_EDID_CHECKSUM 0x0261
  239. #define DPCD_ADDR_SINK_POWER_STATE 0x0600
  240. /* DPCD_ADDR_MAX_LANE_COUNT */
  241. #define DPCD_ENHANCED_FRAME_CAP(x) (((x) >> 7) & 0x1)
  242. #define DPCD_MAX_LANE_COUNT(x) ((x) & 0x1f)
  243. /* DPCD_ADDR_LANE_COUNT_SET */
  244. #define DPCD_ENHANCED_FRAME_EN (0x1 << 7)
  245. #define DPCD_LANE_COUNT_SET(x) ((x) & 0x1f)
  246. /* DPCD_ADDR_TRAINING_PATTERN_SET */
  247. #define DPCD_SCRAMBLING_DISABLED (0x1 << 5)
  248. #define DPCD_SCRAMBLING_ENABLED (0x0 << 5)
  249. #define DPCD_TRAINING_PATTERN_2 (0x2 << 0)
  250. #define DPCD_TRAINING_PATTERN_1 (0x1 << 0)
  251. #define DPCD_TRAINING_PATTERN_DISABLED (0x0 << 0)
  252. /* DPCD_ADDR_TRAINING_LANE0_SET */
  253. #define DPCD_MAX_PRE_EMPHASIS_REACHED (0x1 << 5)
  254. #define DPCD_PRE_EMPHASIS_SET(x) (((x) & 0x3) << 3)
  255. #define DPCD_PRE_EMPHASIS_GET(x) (((x) >> 3) & 0x3)
  256. #define DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 (0x0 << 3)
  257. #define DPCD_MAX_SWING_REACHED (0x1 << 2)
  258. #define DPCD_VOLTAGE_SWING_SET(x) (((x) & 0x3) << 0)
  259. #define DPCD_VOLTAGE_SWING_GET(x) (((x) >> 0) & 0x3)
  260. #define DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0 (0x0 << 0)
  261. /* DPCD_ADDR_LANE0_1_STATUS */
  262. #define DPCD_LANE_SYMBOL_LOCKED (0x1 << 2)
  263. #define DPCD_LANE_CHANNEL_EQ_DONE (0x1 << 1)
  264. #define DPCD_LANE_CR_DONE (0x1 << 0)
  265. #define DPCD_CHANNEL_EQ_BITS (DPCD_LANE_CR_DONE| \
  266. DPCD_LANE_CHANNEL_EQ_DONE|\
  267. DPCD_LANE_SYMBOL_LOCKED)
  268. /* DPCD_ADDR_LANE_ALIGN__STATUS_UPDATED */
  269. #define DPCD_LINK_STATUS_UPDATED (0x1 << 7)
  270. #define DPCD_DOWNSTREAM_PORT_STATUS_CHANGED (0x1 << 6)
  271. #define DPCD_INTERLANE_ALIGN_DONE (0x1 << 0)
  272. /* DPCD_ADDR_TEST_REQUEST */
  273. #define DPCD_TEST_EDID_READ (0x1 << 2)
  274. /* DPCD_ADDR_TEST_RESPONSE */
  275. #define DPCD_TEST_EDID_CHECKSUM_WRITE (0x1 << 2)
  276. /* DPCD_ADDR_SINK_POWER_STATE */
  277. #define DPCD_SET_POWER_STATE_D0 (0x1 << 0)
  278. #define DPCD_SET_POWER_STATE_D4 (0x2 << 0)
  279. #endif /* _EXYNOS_DP_CORE_H */