exynos_dp_core.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <linux/phy/phy.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. while (exynos_dp_get_plug_in_status(dp) != 0) {
  41. timeout_loop++;
  42. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  43. dev_err(dp->dev, "failed to get hpd plug status\n");
  44. return -ETIMEDOUT;
  45. }
  46. usleep_range(10, 11);
  47. }
  48. return 0;
  49. }
  50. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  51. {
  52. int i;
  53. unsigned char sum = 0;
  54. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  55. sum = sum + edid_data[i];
  56. return sum;
  57. }
  58. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  59. {
  60. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  61. unsigned int extend_block = 0;
  62. unsigned char sum;
  63. unsigned char test_vector;
  64. int retval;
  65. /*
  66. * EDID device address is 0x50.
  67. * However, if necessary, you must have set upper address
  68. * into E-EDID in I2C device, 0x30.
  69. */
  70. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  71. retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  72. EDID_EXTENSION_FLAG,
  73. &extend_block);
  74. if (retval)
  75. return retval;
  76. if (extend_block > 0) {
  77. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  78. /* Read EDID data */
  79. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  80. EDID_HEADER_PATTERN,
  81. EDID_BLOCK_LENGTH,
  82. &edid[EDID_HEADER_PATTERN]);
  83. if (retval != 0) {
  84. dev_err(dp->dev, "EDID Read failed!\n");
  85. return -EIO;
  86. }
  87. sum = exynos_dp_calc_edid_check_sum(edid);
  88. if (sum != 0) {
  89. dev_err(dp->dev, "EDID bad checksum!\n");
  90. return -EIO;
  91. }
  92. /* Read additional EDID data */
  93. retval = exynos_dp_read_bytes_from_i2c(dp,
  94. I2C_EDID_DEVICE_ADDR,
  95. EDID_BLOCK_LENGTH,
  96. EDID_BLOCK_LENGTH,
  97. &edid[EDID_BLOCK_LENGTH]);
  98. if (retval != 0) {
  99. dev_err(dp->dev, "EDID Read failed!\n");
  100. return -EIO;
  101. }
  102. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  103. if (sum != 0) {
  104. dev_err(dp->dev, "EDID bad checksum!\n");
  105. return -EIO;
  106. }
  107. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  108. &test_vector);
  109. if (test_vector & DPCD_TEST_EDID_READ) {
  110. exynos_dp_write_byte_to_dpcd(dp,
  111. DPCD_ADDR_TEST_EDID_CHECKSUM,
  112. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  113. exynos_dp_write_byte_to_dpcd(dp,
  114. DPCD_ADDR_TEST_RESPONSE,
  115. DPCD_TEST_EDID_CHECKSUM_WRITE);
  116. }
  117. } else {
  118. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  119. /* Read EDID data */
  120. retval = exynos_dp_read_bytes_from_i2c(dp,
  121. I2C_EDID_DEVICE_ADDR,
  122. EDID_HEADER_PATTERN,
  123. EDID_BLOCK_LENGTH,
  124. &edid[EDID_HEADER_PATTERN]);
  125. if (retval != 0) {
  126. dev_err(dp->dev, "EDID Read failed!\n");
  127. return -EIO;
  128. }
  129. sum = exynos_dp_calc_edid_check_sum(edid);
  130. if (sum != 0) {
  131. dev_err(dp->dev, "EDID bad checksum!\n");
  132. return -EIO;
  133. }
  134. exynos_dp_read_byte_from_dpcd(dp,
  135. DPCD_ADDR_TEST_REQUEST,
  136. &test_vector);
  137. if (test_vector & DPCD_TEST_EDID_READ) {
  138. exynos_dp_write_byte_to_dpcd(dp,
  139. DPCD_ADDR_TEST_EDID_CHECKSUM,
  140. edid[EDID_CHECKSUM]);
  141. exynos_dp_write_byte_to_dpcd(dp,
  142. DPCD_ADDR_TEST_RESPONSE,
  143. DPCD_TEST_EDID_CHECKSUM_WRITE);
  144. }
  145. }
  146. dev_err(dp->dev, "EDID Read success!\n");
  147. return 0;
  148. }
  149. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  150. {
  151. u8 buf[12];
  152. int i;
  153. int retval;
  154. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  155. retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_DPCD_REV,
  156. 12, buf);
  157. if (retval)
  158. return retval;
  159. /* Read EDID */
  160. for (i = 0; i < 3; i++) {
  161. retval = exynos_dp_read_edid(dp);
  162. if (!retval)
  163. break;
  164. }
  165. return retval;
  166. }
  167. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  168. bool enable)
  169. {
  170. u8 data;
  171. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  172. if (enable)
  173. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  174. DPCD_ENHANCED_FRAME_EN |
  175. DPCD_LANE_COUNT_SET(data));
  176. else
  177. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  178. DPCD_LANE_COUNT_SET(data));
  179. }
  180. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  181. {
  182. u8 data;
  183. int retval;
  184. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  185. retval = DPCD_ENHANCED_FRAME_CAP(data);
  186. return retval;
  187. }
  188. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  189. {
  190. u8 data;
  191. data = exynos_dp_is_enhanced_mode_available(dp);
  192. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  193. exynos_dp_enable_enhanced_mode(dp, data);
  194. }
  195. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  196. {
  197. exynos_dp_set_training_pattern(dp, DP_NONE);
  198. exynos_dp_write_byte_to_dpcd(dp,
  199. DPCD_ADDR_TRAINING_PATTERN_SET,
  200. DPCD_TRAINING_PATTERN_DISABLED);
  201. }
  202. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  203. int pre_emphasis, int lane)
  204. {
  205. switch (lane) {
  206. case 0:
  207. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  208. break;
  209. case 1:
  210. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  211. break;
  212. case 2:
  213. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  214. break;
  215. case 3:
  216. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  217. break;
  218. }
  219. }
  220. static int exynos_dp_link_start(struct exynos_dp_device *dp)
  221. {
  222. u8 buf[4];
  223. int lane, lane_count, pll_tries, retval;
  224. lane_count = dp->link_train.lane_count;
  225. dp->link_train.lt_state = CLOCK_RECOVERY;
  226. dp->link_train.eq_loop = 0;
  227. for (lane = 0; lane < lane_count; lane++)
  228. dp->link_train.cr_loop[lane] = 0;
  229. /* Set link rate and count as you want to establish*/
  230. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  231. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  232. /* Setup RX configuration */
  233. buf[0] = dp->link_train.link_rate;
  234. buf[1] = dp->link_train.lane_count;
  235. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  236. 2, buf);
  237. if (retval)
  238. return retval;
  239. /* Set TX pre-emphasis to minimum */
  240. for (lane = 0; lane < lane_count; lane++)
  241. exynos_dp_set_lane_lane_pre_emphasis(dp,
  242. PRE_EMPHASIS_LEVEL_0, lane);
  243. /* Wait for PLL lock */
  244. pll_tries = 0;
  245. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  246. if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
  247. dev_err(dp->dev, "Wait for PLL lock timed out\n");
  248. return -ETIMEDOUT;
  249. }
  250. pll_tries++;
  251. usleep_range(90, 120);
  252. }
  253. /* Set training pattern 1 */
  254. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  255. /* Set RX training pattern */
  256. retval = exynos_dp_write_byte_to_dpcd(dp,
  257. DPCD_ADDR_TRAINING_PATTERN_SET,
  258. DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
  259. if (retval)
  260. return retval;
  261. for (lane = 0; lane < lane_count; lane++)
  262. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  263. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  264. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  265. lane_count, buf);
  266. return retval;
  267. }
  268. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  269. {
  270. int shift = (lane & 1) * 4;
  271. u8 link_value = link_status[lane>>1];
  272. return (link_value >> shift) & 0xf;
  273. }
  274. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  275. {
  276. int lane;
  277. u8 lane_status;
  278. for (lane = 0; lane < lane_count; lane++) {
  279. lane_status = exynos_dp_get_lane_status(link_status, lane);
  280. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  281. return -EINVAL;
  282. }
  283. return 0;
  284. }
  285. static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
  286. int lane_count)
  287. {
  288. int lane;
  289. u8 lane_status;
  290. if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  291. return -EINVAL;
  292. for (lane = 0; lane < lane_count; lane++) {
  293. lane_status = exynos_dp_get_lane_status(link_status, lane);
  294. lane_status &= DPCD_CHANNEL_EQ_BITS;
  295. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  296. return -EINVAL;
  297. }
  298. return 0;
  299. }
  300. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  301. int lane)
  302. {
  303. int shift = (lane & 1) * 4;
  304. u8 link_value = adjust_request[lane>>1];
  305. return (link_value >> shift) & 0x3;
  306. }
  307. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  308. u8 adjust_request[2],
  309. int lane)
  310. {
  311. int shift = (lane & 1) * 4;
  312. u8 link_value = adjust_request[lane>>1];
  313. return ((link_value >> shift) & 0xc) >> 2;
  314. }
  315. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  316. u8 training_lane_set, int lane)
  317. {
  318. switch (lane) {
  319. case 0:
  320. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  321. break;
  322. case 1:
  323. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  324. break;
  325. case 2:
  326. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  327. break;
  328. case 3:
  329. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  330. break;
  331. }
  332. }
  333. static unsigned int exynos_dp_get_lane_link_training(
  334. struct exynos_dp_device *dp,
  335. int lane)
  336. {
  337. u32 reg;
  338. switch (lane) {
  339. case 0:
  340. reg = exynos_dp_get_lane0_link_training(dp);
  341. break;
  342. case 1:
  343. reg = exynos_dp_get_lane1_link_training(dp);
  344. break;
  345. case 2:
  346. reg = exynos_dp_get_lane2_link_training(dp);
  347. break;
  348. case 3:
  349. reg = exynos_dp_get_lane3_link_training(dp);
  350. break;
  351. default:
  352. WARN_ON(1);
  353. return 0;
  354. }
  355. return reg;
  356. }
  357. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  358. {
  359. exynos_dp_training_pattern_dis(dp);
  360. exynos_dp_set_enhanced_mode(dp);
  361. dp->link_train.lt_state = FAILED;
  362. }
  363. static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
  364. u8 adjust_request[2])
  365. {
  366. int lane, lane_count;
  367. u8 voltage_swing, pre_emphasis, training_lane;
  368. lane_count = dp->link_train.lane_count;
  369. for (lane = 0; lane < lane_count; lane++) {
  370. voltage_swing = exynos_dp_get_adjust_request_voltage(
  371. adjust_request, lane);
  372. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  373. adjust_request, lane);
  374. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  375. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  376. if (voltage_swing == VOLTAGE_LEVEL_3)
  377. training_lane |= DPCD_MAX_SWING_REACHED;
  378. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  379. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  380. dp->link_train.training_lane[lane] = training_lane;
  381. }
  382. }
  383. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  384. {
  385. int lane, lane_count, retval;
  386. u8 voltage_swing, pre_emphasis, training_lane;
  387. u8 link_status[2], adjust_request[2];
  388. usleep_range(100, 101);
  389. lane_count = dp->link_train.lane_count;
  390. retval = exynos_dp_read_bytes_from_dpcd(dp,
  391. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  392. if (retval)
  393. return retval;
  394. retval = exynos_dp_read_bytes_from_dpcd(dp,
  395. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  396. if (retval)
  397. return retval;
  398. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  399. /* set training pattern 2 for EQ */
  400. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  401. retval = exynos_dp_write_byte_to_dpcd(dp,
  402. DPCD_ADDR_TRAINING_PATTERN_SET,
  403. DPCD_SCRAMBLING_DISABLED |
  404. DPCD_TRAINING_PATTERN_2);
  405. if (retval)
  406. return retval;
  407. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  408. dp->link_train.lt_state = EQUALIZER_TRAINING;
  409. } else {
  410. for (lane = 0; lane < lane_count; lane++) {
  411. training_lane = exynos_dp_get_lane_link_training(
  412. dp, lane);
  413. voltage_swing = exynos_dp_get_adjust_request_voltage(
  414. adjust_request, lane);
  415. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  416. adjust_request, lane);
  417. if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
  418. voltage_swing &&
  419. DPCD_PRE_EMPHASIS_GET(training_lane) ==
  420. pre_emphasis)
  421. dp->link_train.cr_loop[lane]++;
  422. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
  423. voltage_swing == VOLTAGE_LEVEL_3 ||
  424. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  425. dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
  426. dp->link_train.cr_loop[lane],
  427. voltage_swing, pre_emphasis);
  428. exynos_dp_reduce_link_rate(dp);
  429. return -EIO;
  430. }
  431. }
  432. }
  433. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  434. for (lane = 0; lane < lane_count; lane++)
  435. exynos_dp_set_lane_link_training(dp,
  436. dp->link_train.training_lane[lane], lane);
  437. retval = exynos_dp_write_bytes_to_dpcd(dp,
  438. DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
  439. dp->link_train.training_lane);
  440. if (retval)
  441. return retval;
  442. return retval;
  443. }
  444. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  445. {
  446. int lane, lane_count, retval;
  447. u32 reg;
  448. u8 link_align, link_status[2], adjust_request[2];
  449. usleep_range(400, 401);
  450. lane_count = dp->link_train.lane_count;
  451. retval = exynos_dp_read_bytes_from_dpcd(dp,
  452. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  453. if (retval)
  454. return retval;
  455. if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
  456. exynos_dp_reduce_link_rate(dp);
  457. return -EIO;
  458. }
  459. retval = exynos_dp_read_bytes_from_dpcd(dp,
  460. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  461. if (retval)
  462. return retval;
  463. retval = exynos_dp_read_byte_from_dpcd(dp,
  464. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
  465. if (retval)
  466. return retval;
  467. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  468. if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
  469. /* traing pattern Set to Normal */
  470. exynos_dp_training_pattern_dis(dp);
  471. dev_info(dp->dev, "Link Training success!\n");
  472. exynos_dp_get_link_bandwidth(dp, &reg);
  473. dp->link_train.link_rate = reg;
  474. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  475. dp->link_train.link_rate);
  476. exynos_dp_get_lane_count(dp, &reg);
  477. dp->link_train.lane_count = reg;
  478. dev_dbg(dp->dev, "final lane count = %.2x\n",
  479. dp->link_train.lane_count);
  480. /* set enhanced mode if available */
  481. exynos_dp_set_enhanced_mode(dp);
  482. dp->link_train.lt_state = FINISHED;
  483. return 0;
  484. }
  485. /* not all locked */
  486. dp->link_train.eq_loop++;
  487. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  488. dev_err(dp->dev, "EQ Max loop\n");
  489. exynos_dp_reduce_link_rate(dp);
  490. return -EIO;
  491. }
  492. for (lane = 0; lane < lane_count; lane++)
  493. exynos_dp_set_lane_link_training(dp,
  494. dp->link_train.training_lane[lane], lane);
  495. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  496. lane_count, dp->link_train.training_lane);
  497. return retval;
  498. }
  499. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  500. u8 *bandwidth)
  501. {
  502. u8 data;
  503. /*
  504. * For DP rev.1.1, Maximum link rate of Main Link lanes
  505. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  506. */
  507. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  508. *bandwidth = data;
  509. }
  510. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  511. u8 *lane_count)
  512. {
  513. u8 data;
  514. /*
  515. * For DP rev.1.1, Maximum number of Main Link lanes
  516. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  517. */
  518. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  519. *lane_count = DPCD_MAX_LANE_COUNT(data);
  520. }
  521. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  522. enum link_lane_count_type max_lane,
  523. enum link_rate_type max_rate)
  524. {
  525. /*
  526. * MACRO_RST must be applied after the PLL_LOCK to avoid
  527. * the DP inter pair skew issue for at least 10 us
  528. */
  529. exynos_dp_reset_macro(dp);
  530. /* Initialize by reading RX's DPCD */
  531. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  532. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  533. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  534. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  535. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  536. dp->link_train.link_rate);
  537. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  538. }
  539. if (dp->link_train.lane_count == 0) {
  540. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  541. dp->link_train.lane_count);
  542. dp->link_train.lane_count = (u8)LANE_COUNT1;
  543. }
  544. /* Setup TX lane count & rate */
  545. if (dp->link_train.lane_count > max_lane)
  546. dp->link_train.lane_count = max_lane;
  547. if (dp->link_train.link_rate > max_rate)
  548. dp->link_train.link_rate = max_rate;
  549. /* All DP analog module power up */
  550. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  551. }
  552. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  553. {
  554. int retval = 0, training_finished = 0;
  555. dp->link_train.lt_state = START;
  556. /* Process here */
  557. while (!retval && !training_finished) {
  558. switch (dp->link_train.lt_state) {
  559. case START:
  560. retval = exynos_dp_link_start(dp);
  561. if (retval)
  562. dev_err(dp->dev, "LT link start failed!\n");
  563. break;
  564. case CLOCK_RECOVERY:
  565. retval = exynos_dp_process_clock_recovery(dp);
  566. if (retval)
  567. dev_err(dp->dev, "LT CR failed!\n");
  568. break;
  569. case EQUALIZER_TRAINING:
  570. retval = exynos_dp_process_equalizer_training(dp);
  571. if (retval)
  572. dev_err(dp->dev, "LT EQ failed!\n");
  573. break;
  574. case FINISHED:
  575. training_finished = 1;
  576. break;
  577. case FAILED:
  578. return -EREMOTEIO;
  579. }
  580. }
  581. if (retval)
  582. dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
  583. return retval;
  584. }
  585. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  586. u32 count,
  587. u32 bwtype)
  588. {
  589. int i;
  590. int retval;
  591. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  592. exynos_dp_init_training(dp, count, bwtype);
  593. retval = exynos_dp_sw_link_training(dp);
  594. if (retval == 0)
  595. break;
  596. usleep_range(100, 110);
  597. }
  598. return retval;
  599. }
  600. static int exynos_dp_config_video(struct exynos_dp_device *dp)
  601. {
  602. int retval = 0;
  603. int timeout_loop = 0;
  604. int done_count = 0;
  605. exynos_dp_config_video_slave_mode(dp);
  606. exynos_dp_set_video_color_format(dp);
  607. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  608. dev_err(dp->dev, "PLL is not locked yet.\n");
  609. return -EINVAL;
  610. }
  611. for (;;) {
  612. timeout_loop++;
  613. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  614. break;
  615. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  616. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  617. return -ETIMEDOUT;
  618. }
  619. usleep_range(1, 2);
  620. }
  621. /* Set to use the register calculated M/N video */
  622. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  623. /* For video bist, Video timing must be generated by register */
  624. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  625. /* Disable video mute */
  626. exynos_dp_enable_video_mute(dp, 0);
  627. /* Configure video slave mode */
  628. exynos_dp_enable_video_master(dp, 0);
  629. /* Enable video */
  630. exynos_dp_start_video(dp);
  631. timeout_loop = 0;
  632. for (;;) {
  633. timeout_loop++;
  634. if (exynos_dp_is_video_stream_on(dp) == 0) {
  635. done_count++;
  636. if (done_count > 10)
  637. break;
  638. } else if (done_count) {
  639. done_count = 0;
  640. }
  641. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  642. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  643. return -ETIMEDOUT;
  644. }
  645. usleep_range(1000, 1001);
  646. }
  647. if (retval != 0)
  648. dev_err(dp->dev, "Video stream is not detected!\n");
  649. return retval;
  650. }
  651. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  652. {
  653. u8 data;
  654. if (enable) {
  655. exynos_dp_enable_scrambling(dp);
  656. exynos_dp_read_byte_from_dpcd(dp,
  657. DPCD_ADDR_TRAINING_PATTERN_SET,
  658. &data);
  659. exynos_dp_write_byte_to_dpcd(dp,
  660. DPCD_ADDR_TRAINING_PATTERN_SET,
  661. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  662. } else {
  663. exynos_dp_disable_scrambling(dp);
  664. exynos_dp_read_byte_from_dpcd(dp,
  665. DPCD_ADDR_TRAINING_PATTERN_SET,
  666. &data);
  667. exynos_dp_write_byte_to_dpcd(dp,
  668. DPCD_ADDR_TRAINING_PATTERN_SET,
  669. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  670. }
  671. }
  672. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  673. {
  674. struct exynos_dp_device *dp = arg;
  675. enum dp_irq_type irq_type;
  676. irq_type = exynos_dp_get_irq_type(dp);
  677. switch (irq_type) {
  678. case DP_IRQ_TYPE_HP_CABLE_IN:
  679. dev_dbg(dp->dev, "Received irq - cable in\n");
  680. schedule_work(&dp->hotplug_work);
  681. exynos_dp_clear_hotplug_interrupts(dp);
  682. break;
  683. case DP_IRQ_TYPE_HP_CABLE_OUT:
  684. dev_dbg(dp->dev, "Received irq - cable out\n");
  685. exynos_dp_clear_hotplug_interrupts(dp);
  686. break;
  687. case DP_IRQ_TYPE_HP_CHANGE:
  688. /*
  689. * We get these change notifications once in a while, but there
  690. * is nothing we can do with them. Just ignore it for now and
  691. * only handle cable changes.
  692. */
  693. dev_dbg(dp->dev, "Received irq - hotplug change; ignoring.\n");
  694. exynos_dp_clear_hotplug_interrupts(dp);
  695. break;
  696. default:
  697. dev_err(dp->dev, "Received irq - unknown type!\n");
  698. break;
  699. }
  700. return IRQ_HANDLED;
  701. }
  702. static void exynos_dp_hotplug(struct work_struct *work)
  703. {
  704. struct exynos_dp_device *dp;
  705. int ret;
  706. dp = container_of(work, struct exynos_dp_device, hotplug_work);
  707. ret = exynos_dp_detect_hpd(dp);
  708. if (ret) {
  709. /* Cable has been disconnected, we're done */
  710. return;
  711. }
  712. ret = exynos_dp_handle_edid(dp);
  713. if (ret) {
  714. dev_err(dp->dev, "unable to handle edid\n");
  715. return;
  716. }
  717. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  718. dp->video_info->link_rate);
  719. if (ret) {
  720. dev_err(dp->dev, "unable to do link train\n");
  721. return;
  722. }
  723. exynos_dp_enable_scramble(dp, 1);
  724. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  725. exynos_dp_enable_enhanced_mode(dp, 1);
  726. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  727. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  728. exynos_dp_init_video(dp);
  729. ret = exynos_dp_config_video(dp);
  730. if (ret)
  731. dev_err(dp->dev, "unable to config video\n");
  732. }
  733. static struct video_info *exynos_dp_dt_parse_pdata(struct device *dev)
  734. {
  735. struct device_node *dp_node = dev->of_node;
  736. struct video_info *dp_video_config;
  737. dp_video_config = devm_kzalloc(dev,
  738. sizeof(*dp_video_config), GFP_KERNEL);
  739. if (!dp_video_config) {
  740. dev_err(dev, "memory allocation for video config failed\n");
  741. return ERR_PTR(-ENOMEM);
  742. }
  743. dp_video_config->h_sync_polarity =
  744. of_property_read_bool(dp_node, "hsync-active-high");
  745. dp_video_config->v_sync_polarity =
  746. of_property_read_bool(dp_node, "vsync-active-high");
  747. dp_video_config->interlaced =
  748. of_property_read_bool(dp_node, "interlaced");
  749. if (of_property_read_u32(dp_node, "samsung,color-space",
  750. &dp_video_config->color_space)) {
  751. dev_err(dev, "failed to get color-space\n");
  752. return ERR_PTR(-EINVAL);
  753. }
  754. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  755. &dp_video_config->dynamic_range)) {
  756. dev_err(dev, "failed to get dynamic-range\n");
  757. return ERR_PTR(-EINVAL);
  758. }
  759. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  760. &dp_video_config->ycbcr_coeff)) {
  761. dev_err(dev, "failed to get ycbcr-coeff\n");
  762. return ERR_PTR(-EINVAL);
  763. }
  764. if (of_property_read_u32(dp_node, "samsung,color-depth",
  765. &dp_video_config->color_depth)) {
  766. dev_err(dev, "failed to get color-depth\n");
  767. return ERR_PTR(-EINVAL);
  768. }
  769. if (of_property_read_u32(dp_node, "samsung,link-rate",
  770. &dp_video_config->link_rate)) {
  771. dev_err(dev, "failed to get link-rate\n");
  772. return ERR_PTR(-EINVAL);
  773. }
  774. if (of_property_read_u32(dp_node, "samsung,lane-count",
  775. &dp_video_config->lane_count)) {
  776. dev_err(dev, "failed to get lane-count\n");
  777. return ERR_PTR(-EINVAL);
  778. }
  779. return dp_video_config;
  780. }
  781. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  782. {
  783. struct device_node *dp_phy_node = of_node_get(dp->dev->of_node);
  784. u32 phy_base;
  785. int ret = 0;
  786. dp_phy_node = of_find_node_by_name(dp_phy_node, "dptx-phy");
  787. if (!dp_phy_node) {
  788. dp->phy = devm_phy_get(dp->dev, "dp");
  789. if (IS_ERR(dp->phy))
  790. return PTR_ERR(dp->phy);
  791. else
  792. return 0;
  793. }
  794. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  795. dev_err(dp->dev, "failed to get reg for dptx-phy\n");
  796. ret = -EINVAL;
  797. goto err;
  798. }
  799. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  800. &dp->enable_mask)) {
  801. dev_err(dp->dev, "failed to get enable-mask for dptx-phy\n");
  802. ret = -EINVAL;
  803. goto err;
  804. }
  805. dp->phy_addr = ioremap(phy_base, SZ_4);
  806. if (!dp->phy_addr) {
  807. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  808. ret = -ENOMEM;
  809. goto err;
  810. }
  811. err:
  812. of_node_put(dp_phy_node);
  813. return ret;
  814. }
  815. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  816. {
  817. if (dp->phy) {
  818. phy_power_on(dp->phy);
  819. } else if (dp->phy_addr) {
  820. u32 reg;
  821. reg = __raw_readl(dp->phy_addr);
  822. reg |= dp->enable_mask;
  823. __raw_writel(reg, dp->phy_addr);
  824. }
  825. }
  826. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  827. {
  828. if (dp->phy) {
  829. phy_power_off(dp->phy);
  830. } else if (dp->phy_addr) {
  831. u32 reg;
  832. reg = __raw_readl(dp->phy_addr);
  833. reg &= ~(dp->enable_mask);
  834. __raw_writel(reg, dp->phy_addr);
  835. }
  836. }
  837. static int exynos_dp_probe(struct platform_device *pdev)
  838. {
  839. struct resource *res;
  840. struct exynos_dp_device *dp;
  841. int ret = 0;
  842. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  843. GFP_KERNEL);
  844. if (!dp) {
  845. dev_err(&pdev->dev, "no memory for device data\n");
  846. return -ENOMEM;
  847. }
  848. dp->dev = &pdev->dev;
  849. dp->video_info = exynos_dp_dt_parse_pdata(&pdev->dev);
  850. if (IS_ERR(dp->video_info))
  851. return PTR_ERR(dp->video_info);
  852. ret = exynos_dp_dt_parse_phydata(dp);
  853. if (ret)
  854. return ret;
  855. dp->clock = devm_clk_get(&pdev->dev, "dp");
  856. if (IS_ERR(dp->clock)) {
  857. dev_err(&pdev->dev, "failed to get clock\n");
  858. return PTR_ERR(dp->clock);
  859. }
  860. clk_prepare_enable(dp->clock);
  861. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  862. dp->reg_base = devm_ioremap_resource(&pdev->dev, res);
  863. if (IS_ERR(dp->reg_base))
  864. return PTR_ERR(dp->reg_base);
  865. dp->irq = platform_get_irq(pdev, 0);
  866. if (dp->irq == -ENXIO) {
  867. dev_err(&pdev->dev, "failed to get irq\n");
  868. return -ENODEV;
  869. }
  870. INIT_WORK(&dp->hotplug_work, exynos_dp_hotplug);
  871. exynos_dp_phy_init(dp);
  872. exynos_dp_init_dp(dp);
  873. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  874. "exynos-dp", dp);
  875. if (ret) {
  876. dev_err(&pdev->dev, "failed to request irq\n");
  877. return ret;
  878. }
  879. platform_set_drvdata(pdev, dp);
  880. return 0;
  881. }
  882. static int exynos_dp_remove(struct platform_device *pdev)
  883. {
  884. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  885. flush_work(&dp->hotplug_work);
  886. exynos_dp_phy_exit(dp);
  887. clk_disable_unprepare(dp->clock);
  888. return 0;
  889. }
  890. #ifdef CONFIG_PM_SLEEP
  891. static int exynos_dp_suspend(struct device *dev)
  892. {
  893. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  894. disable_irq(dp->irq);
  895. flush_work(&dp->hotplug_work);
  896. exynos_dp_phy_exit(dp);
  897. clk_disable_unprepare(dp->clock);
  898. return 0;
  899. }
  900. static int exynos_dp_resume(struct device *dev)
  901. {
  902. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  903. exynos_dp_phy_init(dp);
  904. clk_prepare_enable(dp->clock);
  905. exynos_dp_init_dp(dp);
  906. enable_irq(dp->irq);
  907. return 0;
  908. }
  909. #endif
  910. static const struct dev_pm_ops exynos_dp_pm_ops = {
  911. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  912. };
  913. static const struct of_device_id exynos_dp_match[] = {
  914. { .compatible = "samsung,exynos5-dp" },
  915. {},
  916. };
  917. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  918. static struct platform_driver exynos_dp_driver = {
  919. .probe = exynos_dp_probe,
  920. .remove = exynos_dp_remove,
  921. .driver = {
  922. .name = "exynos-dp",
  923. .owner = THIS_MODULE,
  924. .pm = &exynos_dp_pm_ops,
  925. .of_match_table = exynos_dp_match,
  926. },
  927. };
  928. module_platform_driver(exynos_dp_driver);
  929. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  930. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  931. MODULE_LICENSE("GPL");