mthca_cmd.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  33. */
  34. #include <linux/sched.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <asm/io.h>
  38. #include <ib_mad.h>
  39. #include "mthca_dev.h"
  40. #include "mthca_config_reg.h"
  41. #include "mthca_cmd.h"
  42. #include "mthca_memfree.h"
  43. #define CMD_POLL_TOKEN 0xffff
  44. enum {
  45. HCR_IN_PARAM_OFFSET = 0x00,
  46. HCR_IN_MODIFIER_OFFSET = 0x08,
  47. HCR_OUT_PARAM_OFFSET = 0x0c,
  48. HCR_TOKEN_OFFSET = 0x14,
  49. HCR_STATUS_OFFSET = 0x18,
  50. HCR_OPMOD_SHIFT = 12,
  51. HCA_E_BIT = 22,
  52. HCR_GO_BIT = 23
  53. };
  54. enum {
  55. /* initialization and general commands */
  56. CMD_SYS_EN = 0x1,
  57. CMD_SYS_DIS = 0x2,
  58. CMD_MAP_FA = 0xfff,
  59. CMD_UNMAP_FA = 0xffe,
  60. CMD_RUN_FW = 0xff6,
  61. CMD_MOD_STAT_CFG = 0x34,
  62. CMD_QUERY_DEV_LIM = 0x3,
  63. CMD_QUERY_FW = 0x4,
  64. CMD_ENABLE_LAM = 0xff8,
  65. CMD_DISABLE_LAM = 0xff7,
  66. CMD_QUERY_DDR = 0x5,
  67. CMD_QUERY_ADAPTER = 0x6,
  68. CMD_INIT_HCA = 0x7,
  69. CMD_CLOSE_HCA = 0x8,
  70. CMD_INIT_IB = 0x9,
  71. CMD_CLOSE_IB = 0xa,
  72. CMD_QUERY_HCA = 0xb,
  73. CMD_SET_IB = 0xc,
  74. CMD_ACCESS_DDR = 0x2e,
  75. CMD_MAP_ICM = 0xffa,
  76. CMD_UNMAP_ICM = 0xff9,
  77. CMD_MAP_ICM_AUX = 0xffc,
  78. CMD_UNMAP_ICM_AUX = 0xffb,
  79. CMD_SET_ICM_SIZE = 0xffd,
  80. /* TPT commands */
  81. CMD_SW2HW_MPT = 0xd,
  82. CMD_QUERY_MPT = 0xe,
  83. CMD_HW2SW_MPT = 0xf,
  84. CMD_READ_MTT = 0x10,
  85. CMD_WRITE_MTT = 0x11,
  86. CMD_SYNC_TPT = 0x2f,
  87. /* EQ commands */
  88. CMD_MAP_EQ = 0x12,
  89. CMD_SW2HW_EQ = 0x13,
  90. CMD_HW2SW_EQ = 0x14,
  91. CMD_QUERY_EQ = 0x15,
  92. /* CQ commands */
  93. CMD_SW2HW_CQ = 0x16,
  94. CMD_HW2SW_CQ = 0x17,
  95. CMD_QUERY_CQ = 0x18,
  96. CMD_RESIZE_CQ = 0x2c,
  97. /* SRQ commands */
  98. CMD_SW2HW_SRQ = 0x35,
  99. CMD_HW2SW_SRQ = 0x36,
  100. CMD_QUERY_SRQ = 0x37,
  101. /* QP/EE commands */
  102. CMD_RST2INIT_QPEE = 0x19,
  103. CMD_INIT2RTR_QPEE = 0x1a,
  104. CMD_RTR2RTS_QPEE = 0x1b,
  105. CMD_RTS2RTS_QPEE = 0x1c,
  106. CMD_SQERR2RTS_QPEE = 0x1d,
  107. CMD_2ERR_QPEE = 0x1e,
  108. CMD_RTS2SQD_QPEE = 0x1f,
  109. CMD_SQD2SQD_QPEE = 0x38,
  110. CMD_SQD2RTS_QPEE = 0x20,
  111. CMD_ERR2RST_QPEE = 0x21,
  112. CMD_QUERY_QPEE = 0x22,
  113. CMD_INIT2INIT_QPEE = 0x2d,
  114. CMD_SUSPEND_QPEE = 0x32,
  115. CMD_UNSUSPEND_QPEE = 0x33,
  116. /* special QPs and management commands */
  117. CMD_CONF_SPECIAL_QP = 0x23,
  118. CMD_MAD_IFC = 0x24,
  119. /* multicast commands */
  120. CMD_READ_MGM = 0x25,
  121. CMD_WRITE_MGM = 0x26,
  122. CMD_MGID_HASH = 0x27,
  123. /* miscellaneous commands */
  124. CMD_DIAG_RPRT = 0x30,
  125. CMD_NOP = 0x31,
  126. /* debug commands */
  127. CMD_QUERY_DEBUG_MSG = 0x2a,
  128. CMD_SET_DEBUG_MSG = 0x2b,
  129. };
  130. /*
  131. * According to Mellanox code, FW may be starved and never complete
  132. * commands. So we can't use strict timeouts described in PRM -- we
  133. * just arbitrarily select 60 seconds for now.
  134. */
  135. #if 0
  136. /*
  137. * Round up and add 1 to make sure we get the full wait time (since we
  138. * will be starting in the middle of a jiffy)
  139. */
  140. enum {
  141. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  142. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  143. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  144. };
  145. #else
  146. enum {
  147. CMD_TIME_CLASS_A = 60 * HZ,
  148. CMD_TIME_CLASS_B = 60 * HZ,
  149. CMD_TIME_CLASS_C = 60 * HZ
  150. };
  151. #endif
  152. enum {
  153. GO_BIT_TIMEOUT = HZ * 10
  154. };
  155. struct mthca_cmd_context {
  156. struct completion done;
  157. struct timer_list timer;
  158. int result;
  159. int next;
  160. u64 out_param;
  161. u16 token;
  162. u8 status;
  163. };
  164. static inline int go_bit(struct mthca_dev *dev)
  165. {
  166. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  167. swab32(1 << HCR_GO_BIT);
  168. }
  169. static int mthca_cmd_post(struct mthca_dev *dev,
  170. u64 in_param,
  171. u64 out_param,
  172. u32 in_modifier,
  173. u8 op_modifier,
  174. u16 op,
  175. u16 token,
  176. int event)
  177. {
  178. int err = 0;
  179. if (down_interruptible(&dev->cmd.hcr_sem))
  180. return -EINTR;
  181. if (event) {
  182. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  183. while (go_bit(dev) && time_before(jiffies, end)) {
  184. set_current_state(TASK_RUNNING);
  185. schedule();
  186. }
  187. }
  188. if (go_bit(dev)) {
  189. err = -EAGAIN;
  190. goto out;
  191. }
  192. /*
  193. * We use writel (instead of something like memcpy_toio)
  194. * because writes of less than 32 bits to the HCR don't work
  195. * (and some architectures such as ia64 implement memcpy_toio
  196. * in terms of writeb).
  197. */
  198. __raw_writel(cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  199. __raw_writel(cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  200. __raw_writel(cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  201. __raw_writel(cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  202. __raw_writel(cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  203. __raw_writel(cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  204. /* __raw_writel may not order writes. */
  205. wmb();
  206. __raw_writel(cpu_to_be32((1 << HCR_GO_BIT) |
  207. (event ? (1 << HCA_E_BIT) : 0) |
  208. (op_modifier << HCR_OPMOD_SHIFT) |
  209. op), dev->hcr + 6 * 4);
  210. out:
  211. up(&dev->cmd.hcr_sem);
  212. return err;
  213. }
  214. static int mthca_cmd_poll(struct mthca_dev *dev,
  215. u64 in_param,
  216. u64 *out_param,
  217. int out_is_imm,
  218. u32 in_modifier,
  219. u8 op_modifier,
  220. u16 op,
  221. unsigned long timeout,
  222. u8 *status)
  223. {
  224. int err = 0;
  225. unsigned long end;
  226. if (down_interruptible(&dev->cmd.poll_sem))
  227. return -EINTR;
  228. err = mthca_cmd_post(dev, in_param,
  229. out_param ? *out_param : 0,
  230. in_modifier, op_modifier,
  231. op, CMD_POLL_TOKEN, 0);
  232. if (err)
  233. goto out;
  234. end = timeout + jiffies;
  235. while (go_bit(dev) && time_before(jiffies, end)) {
  236. set_current_state(TASK_RUNNING);
  237. schedule();
  238. }
  239. if (go_bit(dev)) {
  240. err = -EBUSY;
  241. goto out;
  242. }
  243. if (out_is_imm) {
  244. memcpy_fromio(out_param, dev->hcr + HCR_OUT_PARAM_OFFSET, sizeof (u64));
  245. be64_to_cpus(out_param);
  246. }
  247. *status = be32_to_cpu(__raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  248. out:
  249. up(&dev->cmd.poll_sem);
  250. return err;
  251. }
  252. void mthca_cmd_event(struct mthca_dev *dev,
  253. u16 token,
  254. u8 status,
  255. u64 out_param)
  256. {
  257. struct mthca_cmd_context *context =
  258. &dev->cmd.context[token & dev->cmd.token_mask];
  259. /* previously timed out command completing at long last */
  260. if (token != context->token)
  261. return;
  262. context->result = 0;
  263. context->status = status;
  264. context->out_param = out_param;
  265. context->token += dev->cmd.token_mask + 1;
  266. complete(&context->done);
  267. }
  268. static void event_timeout(unsigned long context_ptr)
  269. {
  270. struct mthca_cmd_context *context =
  271. (struct mthca_cmd_context *) context_ptr;
  272. context->result = -EBUSY;
  273. complete(&context->done);
  274. }
  275. static int mthca_cmd_wait(struct mthca_dev *dev,
  276. u64 in_param,
  277. u64 *out_param,
  278. int out_is_imm,
  279. u32 in_modifier,
  280. u8 op_modifier,
  281. u16 op,
  282. unsigned long timeout,
  283. u8 *status)
  284. {
  285. int err = 0;
  286. struct mthca_cmd_context *context;
  287. if (down_interruptible(&dev->cmd.event_sem))
  288. return -EINTR;
  289. spin_lock(&dev->cmd.context_lock);
  290. BUG_ON(dev->cmd.free_head < 0);
  291. context = &dev->cmd.context[dev->cmd.free_head];
  292. dev->cmd.free_head = context->next;
  293. spin_unlock(&dev->cmd.context_lock);
  294. init_completion(&context->done);
  295. err = mthca_cmd_post(dev, in_param,
  296. out_param ? *out_param : 0,
  297. in_modifier, op_modifier,
  298. op, context->token, 1);
  299. if (err)
  300. goto out;
  301. context->timer.expires = jiffies + timeout;
  302. add_timer(&context->timer);
  303. wait_for_completion(&context->done);
  304. del_timer_sync(&context->timer);
  305. err = context->result;
  306. if (err)
  307. goto out;
  308. *status = context->status;
  309. if (*status)
  310. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  311. op, *status);
  312. if (out_is_imm)
  313. *out_param = context->out_param;
  314. out:
  315. spin_lock(&dev->cmd.context_lock);
  316. context->next = dev->cmd.free_head;
  317. dev->cmd.free_head = context - dev->cmd.context;
  318. spin_unlock(&dev->cmd.context_lock);
  319. up(&dev->cmd.event_sem);
  320. return err;
  321. }
  322. /* Invoke a command with an output mailbox */
  323. static int mthca_cmd_box(struct mthca_dev *dev,
  324. u64 in_param,
  325. u64 out_param,
  326. u32 in_modifier,
  327. u8 op_modifier,
  328. u16 op,
  329. unsigned long timeout,
  330. u8 *status)
  331. {
  332. if (dev->cmd.use_events)
  333. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  334. in_modifier, op_modifier, op,
  335. timeout, status);
  336. else
  337. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  338. in_modifier, op_modifier, op,
  339. timeout, status);
  340. }
  341. /* Invoke a command with no output parameter */
  342. static int mthca_cmd(struct mthca_dev *dev,
  343. u64 in_param,
  344. u32 in_modifier,
  345. u8 op_modifier,
  346. u16 op,
  347. unsigned long timeout,
  348. u8 *status)
  349. {
  350. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  351. op_modifier, op, timeout, status);
  352. }
  353. /*
  354. * Invoke a command with an immediate output parameter (and copy the
  355. * output into the caller's out_param pointer after the command
  356. * executes).
  357. */
  358. static int mthca_cmd_imm(struct mthca_dev *dev,
  359. u64 in_param,
  360. u64 *out_param,
  361. u32 in_modifier,
  362. u8 op_modifier,
  363. u16 op,
  364. unsigned long timeout,
  365. u8 *status)
  366. {
  367. if (dev->cmd.use_events)
  368. return mthca_cmd_wait(dev, in_param, out_param, 1,
  369. in_modifier, op_modifier, op,
  370. timeout, status);
  371. else
  372. return mthca_cmd_poll(dev, in_param, out_param, 1,
  373. in_modifier, op_modifier, op,
  374. timeout, status);
  375. }
  376. int mthca_cmd_init(struct mthca_dev *dev)
  377. {
  378. sema_init(&dev->cmd.hcr_sem, 1);
  379. sema_init(&dev->cmd.poll_sem, 1);
  380. dev->cmd.use_events = 0;
  381. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  382. MTHCA_HCR_SIZE);
  383. if (!dev->hcr) {
  384. mthca_err(dev, "Couldn't map command register.");
  385. return -ENOMEM;
  386. }
  387. return 0;
  388. }
  389. void mthca_cmd_cleanup(struct mthca_dev *dev)
  390. {
  391. iounmap(dev->hcr);
  392. }
  393. /*
  394. * Switch to using events to issue FW commands (should be called after
  395. * event queue to command events has been initialized).
  396. */
  397. int mthca_cmd_use_events(struct mthca_dev *dev)
  398. {
  399. int i;
  400. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  401. sizeof (struct mthca_cmd_context),
  402. GFP_KERNEL);
  403. if (!dev->cmd.context)
  404. return -ENOMEM;
  405. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  406. dev->cmd.context[i].token = i;
  407. dev->cmd.context[i].next = i + 1;
  408. init_timer(&dev->cmd.context[i].timer);
  409. dev->cmd.context[i].timer.data =
  410. (unsigned long) &dev->cmd.context[i];
  411. dev->cmd.context[i].timer.function = event_timeout;
  412. }
  413. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  414. dev->cmd.free_head = 0;
  415. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  416. spin_lock_init(&dev->cmd.context_lock);
  417. for (dev->cmd.token_mask = 1;
  418. dev->cmd.token_mask < dev->cmd.max_cmds;
  419. dev->cmd.token_mask <<= 1)
  420. ; /* nothing */
  421. --dev->cmd.token_mask;
  422. dev->cmd.use_events = 1;
  423. down(&dev->cmd.poll_sem);
  424. return 0;
  425. }
  426. /*
  427. * Switch back to polling (used when shutting down the device)
  428. */
  429. void mthca_cmd_use_polling(struct mthca_dev *dev)
  430. {
  431. int i;
  432. dev->cmd.use_events = 0;
  433. for (i = 0; i < dev->cmd.max_cmds; ++i)
  434. down(&dev->cmd.event_sem);
  435. kfree(dev->cmd.context);
  436. up(&dev->cmd.poll_sem);
  437. }
  438. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  439. {
  440. u64 out;
  441. int ret;
  442. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  443. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  444. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  445. "sladdr=%d, SPD source=%s\n",
  446. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  447. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  448. return ret;
  449. }
  450. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  451. {
  452. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  453. }
  454. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  455. u64 virt, u8 *status)
  456. {
  457. u32 *inbox;
  458. dma_addr_t indma;
  459. struct mthca_icm_iter iter;
  460. int lg;
  461. int nent = 0;
  462. int i;
  463. int err = 0;
  464. int ts = 0, tc = 0;
  465. inbox = pci_alloc_consistent(dev->pdev, PAGE_SIZE, &indma);
  466. if (!inbox)
  467. return -ENOMEM;
  468. memset(inbox, 0, PAGE_SIZE);
  469. for (mthca_icm_first(icm, &iter);
  470. !mthca_icm_last(&iter);
  471. mthca_icm_next(&iter)) {
  472. /*
  473. * We have to pass pages that are aligned to their
  474. * size, so find the least significant 1 in the
  475. * address or size and use that as our log2 size.
  476. */
  477. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  478. if (lg < 12) {
  479. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  480. (unsigned long long) mthca_icm_addr(&iter),
  481. mthca_icm_size(&iter));
  482. err = -EINVAL;
  483. goto out;
  484. }
  485. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i, ++nent) {
  486. if (virt != -1) {
  487. *((__be64 *) (inbox + nent * 4)) =
  488. cpu_to_be64(virt);
  489. virt += 1 << lg;
  490. }
  491. *((__be64 *) (inbox + nent * 4 + 2)) =
  492. cpu_to_be64((mthca_icm_addr(&iter) +
  493. (i << lg)) | (lg - 12));
  494. ts += 1 << (lg - 10);
  495. ++tc;
  496. if (nent == PAGE_SIZE / 16) {
  497. err = mthca_cmd(dev, indma, nent, 0, op,
  498. CMD_TIME_CLASS_B, status);
  499. if (err || *status)
  500. goto out;
  501. nent = 0;
  502. }
  503. }
  504. }
  505. if (nent)
  506. err = mthca_cmd(dev, indma, nent, 0, op,
  507. CMD_TIME_CLASS_B, status);
  508. switch (op) {
  509. case CMD_MAP_FA:
  510. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  511. break;
  512. case CMD_MAP_ICM_AUX:
  513. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  514. break;
  515. case CMD_MAP_ICM:
  516. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  517. tc, ts, (unsigned long long) virt - (ts << 10));
  518. break;
  519. }
  520. out:
  521. pci_free_consistent(dev->pdev, PAGE_SIZE, inbox, indma);
  522. return err;
  523. }
  524. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  525. {
  526. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  527. }
  528. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  529. {
  530. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  531. }
  532. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  533. {
  534. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  535. }
  536. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  537. {
  538. u32 *outbox;
  539. dma_addr_t outdma;
  540. int err = 0;
  541. u8 lg;
  542. #define QUERY_FW_OUT_SIZE 0x100
  543. #define QUERY_FW_VER_OFFSET 0x00
  544. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  545. #define QUERY_FW_ERR_START_OFFSET 0x30
  546. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  547. #define QUERY_FW_START_OFFSET 0x20
  548. #define QUERY_FW_END_OFFSET 0x28
  549. #define QUERY_FW_SIZE_OFFSET 0x00
  550. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  551. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  552. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  553. outbox = pci_alloc_consistent(dev->pdev, QUERY_FW_OUT_SIZE, &outdma);
  554. if (!outbox) {
  555. return -ENOMEM;
  556. }
  557. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_FW,
  558. CMD_TIME_CLASS_A, status);
  559. if (err)
  560. goto out;
  561. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  562. /*
  563. * FW subminor version is at more signifant bits than minor
  564. * version, so swap here.
  565. */
  566. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  567. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  568. ((dev->fw_ver & 0x0000ffffull) << 16);
  569. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  570. dev->cmd.max_cmds = 1 << lg;
  571. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  572. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  573. if (mthca_is_memfree(dev)) {
  574. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  575. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  576. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  577. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  578. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  579. /*
  580. * Arbel page size is always 4 KB; round up number of
  581. * system pages needed.
  582. */
  583. dev->fw.arbel.fw_pages =
  584. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  585. (PAGE_SHIFT - 12);
  586. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  587. (unsigned long long) dev->fw.arbel.clr_int_base,
  588. (unsigned long long) dev->fw.arbel.eq_arm_base,
  589. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  590. } else {
  591. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  592. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  593. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  594. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  595. (unsigned long long) dev->fw.tavor.fw_start,
  596. (unsigned long long) dev->fw.tavor.fw_end);
  597. }
  598. out:
  599. pci_free_consistent(dev->pdev, QUERY_FW_OUT_SIZE, outbox, outdma);
  600. return err;
  601. }
  602. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  603. {
  604. u8 info;
  605. u32 *outbox;
  606. dma_addr_t outdma;
  607. int err = 0;
  608. #define ENABLE_LAM_OUT_SIZE 0x100
  609. #define ENABLE_LAM_START_OFFSET 0x00
  610. #define ENABLE_LAM_END_OFFSET 0x08
  611. #define ENABLE_LAM_INFO_OFFSET 0x13
  612. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  613. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  614. outbox = pci_alloc_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, &outdma);
  615. if (!outbox)
  616. return -ENOMEM;
  617. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_ENABLE_LAM,
  618. CMD_TIME_CLASS_C, status);
  619. if (err)
  620. goto out;
  621. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  622. goto out;
  623. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  624. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  625. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  626. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  627. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  628. mthca_info(dev, "FW reports that HCA-attached memory "
  629. "is %s hidden; does not match PCI config\n",
  630. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  631. "" : "not");
  632. }
  633. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  634. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  635. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  636. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  637. (unsigned long long) dev->ddr_start,
  638. (unsigned long long) dev->ddr_end);
  639. out:
  640. pci_free_consistent(dev->pdev, ENABLE_LAM_OUT_SIZE, outbox, outdma);
  641. return err;
  642. }
  643. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  644. {
  645. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  646. }
  647. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  648. {
  649. u8 info;
  650. u32 *outbox;
  651. dma_addr_t outdma;
  652. int err = 0;
  653. #define QUERY_DDR_OUT_SIZE 0x100
  654. #define QUERY_DDR_START_OFFSET 0x00
  655. #define QUERY_DDR_END_OFFSET 0x08
  656. #define QUERY_DDR_INFO_OFFSET 0x13
  657. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  658. #define QUERY_DDR_INFO_ECC_MASK 0x3
  659. outbox = pci_alloc_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, &outdma);
  660. if (!outbox)
  661. return -ENOMEM;
  662. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DDR,
  663. CMD_TIME_CLASS_A, status);
  664. if (err)
  665. goto out;
  666. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  667. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  668. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  669. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  670. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  671. mthca_info(dev, "FW reports that HCA-attached memory "
  672. "is %s hidden; does not match PCI config\n",
  673. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  674. "" : "not");
  675. }
  676. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  677. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  678. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  679. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  680. (unsigned long long) dev->ddr_start,
  681. (unsigned long long) dev->ddr_end);
  682. out:
  683. pci_free_consistent(dev->pdev, QUERY_DDR_OUT_SIZE, outbox, outdma);
  684. return err;
  685. }
  686. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  687. struct mthca_dev_lim *dev_lim, u8 *status)
  688. {
  689. u32 *outbox;
  690. dma_addr_t outdma;
  691. u8 field;
  692. u16 size;
  693. int err;
  694. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  695. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  696. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  697. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  698. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  699. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  700. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  701. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  702. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  703. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  704. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  705. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  706. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  707. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  708. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  709. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  710. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  711. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  712. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  713. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  714. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  715. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  716. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  717. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  718. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  719. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  720. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  721. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  722. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  723. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  724. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  725. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  726. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  727. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  728. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  729. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  730. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  731. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  732. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  733. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  734. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  735. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  736. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  737. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  738. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  739. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  740. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  741. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  742. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  743. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  744. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  745. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  746. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  747. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  748. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  749. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  750. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  751. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  752. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  753. outbox = pci_alloc_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, &outdma);
  754. if (!outbox)
  755. return -ENOMEM;
  756. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_DEV_LIM,
  757. CMD_TIME_CLASS_A, status);
  758. if (err)
  759. goto out;
  760. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  761. dev_lim->max_srq_sz = 1 << field;
  762. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  763. dev_lim->max_qp_sz = 1 << field;
  764. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  765. dev_lim->reserved_qps = 1 << (field & 0xf);
  766. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  767. dev_lim->max_qps = 1 << (field & 0x1f);
  768. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  769. dev_lim->reserved_srqs = 1 << (field >> 4);
  770. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  771. dev_lim->max_srqs = 1 << (field & 0x1f);
  772. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  773. dev_lim->reserved_eecs = 1 << (field & 0xf);
  774. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  775. dev_lim->max_eecs = 1 << (field & 0x1f);
  776. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  777. dev_lim->max_cq_sz = 1 << field;
  778. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  779. dev_lim->reserved_cqs = 1 << (field & 0xf);
  780. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  781. dev_lim->max_cqs = 1 << (field & 0x1f);
  782. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  783. dev_lim->max_mpts = 1 << (field & 0x3f);
  784. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  785. dev_lim->reserved_eqs = 1 << (field & 0xf);
  786. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  787. dev_lim->max_eqs = 1 << (field & 0x7);
  788. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  789. dev_lim->reserved_mtts = 1 << (field >> 4);
  790. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  791. dev_lim->max_mrw_sz = 1 << field;
  792. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  793. dev_lim->reserved_mrws = 1 << (field & 0xf);
  794. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  795. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  796. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  797. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  798. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  799. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  800. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  801. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  802. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  803. dev_lim->local_ca_ack_delay = field & 0x1f;
  804. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  805. dev_lim->max_mtu = field >> 4;
  806. dev_lim->max_port_width = field & 0xf;
  807. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  808. dev_lim->max_vl = field >> 4;
  809. dev_lim->num_ports = field & 0xf;
  810. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  811. dev_lim->max_gids = 1 << (field & 0xf);
  812. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  813. dev_lim->max_pkeys = 1 << (field & 0xf);
  814. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  815. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  816. dev_lim->reserved_uars = field >> 4;
  817. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  818. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  819. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  820. dev_lim->min_page_sz = 1 << field;
  821. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  822. dev_lim->max_sg = field;
  823. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  824. dev_lim->max_desc_sz = size;
  825. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  826. dev_lim->max_qp_per_mcg = 1 << field;
  827. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  828. dev_lim->reserved_mgms = field & 0xf;
  829. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  830. dev_lim->max_mcgs = 1 << field;
  831. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  832. dev_lim->reserved_pds = field >> 4;
  833. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  834. dev_lim->max_pds = 1 << (field & 0x3f);
  835. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  836. dev_lim->reserved_rdds = field >> 4;
  837. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  838. dev_lim->max_rdds = 1 << (field & 0x3f);
  839. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  840. dev_lim->eec_entry_sz = size;
  841. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  842. dev_lim->qpc_entry_sz = size;
  843. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  844. dev_lim->eeec_entry_sz = size;
  845. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  846. dev_lim->eqpc_entry_sz = size;
  847. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  848. dev_lim->eqc_entry_sz = size;
  849. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  850. dev_lim->cqc_entry_sz = size;
  851. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  852. dev_lim->srq_entry_sz = size;
  853. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  854. dev_lim->uar_scratch_entry_sz = size;
  855. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  856. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  857. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  858. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  859. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  860. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  861. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  862. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  863. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  864. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  865. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  866. dev_lim->max_pds, dev_lim->reserved_mgms);
  867. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  868. if (mthca_is_memfree(dev)) {
  869. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  870. dev_lim->hca.arbel.resize_srq = field & 1;
  871. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  872. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  873. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  874. dev_lim->mpt_entry_sz = size;
  875. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  876. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  877. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  878. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  879. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  880. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  881. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  882. dev_lim->hca.arbel.lam_required = field & 1;
  883. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  884. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  885. if (dev_lim->hca.arbel.bmme_flags & 1)
  886. mthca_dbg(dev, "Base MM extensions: yes "
  887. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  888. dev_lim->hca.arbel.bmme_flags,
  889. dev_lim->hca.arbel.max_pbl_sz,
  890. dev_lim->hca.arbel.reserved_lkey);
  891. else
  892. mthca_dbg(dev, "Base MM extensions: no\n");
  893. mthca_dbg(dev, "Max ICM size %lld MB\n",
  894. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  895. } else {
  896. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  897. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  898. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  899. }
  900. out:
  901. pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma);
  902. return err;
  903. }
  904. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  905. struct mthca_adapter *adapter, u8 *status)
  906. {
  907. u32 *outbox;
  908. dma_addr_t outdma;
  909. int err;
  910. #define QUERY_ADAPTER_OUT_SIZE 0x100
  911. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  912. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  913. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  914. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  915. outbox = pci_alloc_consistent(dev->pdev, QUERY_ADAPTER_OUT_SIZE, &outdma);
  916. if (!outbox)
  917. return -ENOMEM;
  918. err = mthca_cmd_box(dev, 0, outdma, 0, 0, CMD_QUERY_ADAPTER,
  919. CMD_TIME_CLASS_A, status);
  920. if (err)
  921. goto out;
  922. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  923. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  924. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  925. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  926. out:
  927. pci_free_consistent(dev->pdev, QUERY_DEV_LIM_OUT_SIZE, outbox, outdma);
  928. return err;
  929. }
  930. int mthca_INIT_HCA(struct mthca_dev *dev,
  931. struct mthca_init_hca_param *param,
  932. u8 *status)
  933. {
  934. u32 *inbox;
  935. dma_addr_t indma;
  936. int err;
  937. #define INIT_HCA_IN_SIZE 0x200
  938. #define INIT_HCA_FLAGS_OFFSET 0x014
  939. #define INIT_HCA_QPC_OFFSET 0x020
  940. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  941. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  942. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  943. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  944. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  945. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  946. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  947. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  948. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  949. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  950. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  951. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  952. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  953. #define INIT_HCA_UDAV_OFFSET 0x0b0
  954. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  955. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  956. #define INIT_HCA_MCAST_OFFSET 0x0c0
  957. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  958. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  959. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  960. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  961. #define INIT_HCA_TPT_OFFSET 0x0f0
  962. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  963. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  964. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  965. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  966. #define INIT_HCA_UAR_OFFSET 0x120
  967. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  968. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  969. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  970. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  971. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  972. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  973. inbox = pci_alloc_consistent(dev->pdev, INIT_HCA_IN_SIZE, &indma);
  974. if (!inbox)
  975. return -ENOMEM;
  976. memset(inbox, 0, INIT_HCA_IN_SIZE);
  977. #if defined(__LITTLE_ENDIAN)
  978. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  979. #elif defined(__BIG_ENDIAN)
  980. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  981. #else
  982. #error Host endianness not defined
  983. #endif
  984. /* Check port for UD address vector: */
  985. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  986. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  987. /* QPC/EEC/CQC/EQC/RDB attributes */
  988. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  989. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  990. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  991. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  992. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  993. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  994. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  995. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  996. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  997. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  998. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  999. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1000. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1001. /* UD AV attributes */
  1002. /* multicast attributes */
  1003. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1004. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1005. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1006. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1007. /* TPT attributes */
  1008. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1009. if (!mthca_is_memfree(dev))
  1010. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1011. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1012. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1013. /* UAR attributes */
  1014. {
  1015. u8 uar_page_sz = PAGE_SHIFT - 12;
  1016. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1017. }
  1018. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1019. if (mthca_is_memfree(dev)) {
  1020. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1021. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1022. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1023. }
  1024. err = mthca_cmd(dev, indma, 0, 0, CMD_INIT_HCA,
  1025. HZ, status);
  1026. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1027. return err;
  1028. }
  1029. int mthca_INIT_IB(struct mthca_dev *dev,
  1030. struct mthca_init_ib_param *param,
  1031. int port, u8 *status)
  1032. {
  1033. u32 *inbox;
  1034. dma_addr_t indma;
  1035. int err;
  1036. u32 flags;
  1037. #define INIT_IB_IN_SIZE 56
  1038. #define INIT_IB_FLAGS_OFFSET 0x00
  1039. #define INIT_IB_FLAG_SIG (1 << 18)
  1040. #define INIT_IB_FLAG_NG (1 << 17)
  1041. #define INIT_IB_FLAG_G0 (1 << 16)
  1042. #define INIT_IB_FLAG_1X (1 << 8)
  1043. #define INIT_IB_FLAG_4X (1 << 9)
  1044. #define INIT_IB_FLAG_12X (1 << 11)
  1045. #define INIT_IB_VL_SHIFT 4
  1046. #define INIT_IB_MTU_SHIFT 12
  1047. #define INIT_IB_MAX_GID_OFFSET 0x06
  1048. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1049. #define INIT_IB_GUID0_OFFSET 0x10
  1050. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1051. #define INIT_IB_SI_GUID_OFFSET 0x20
  1052. inbox = pci_alloc_consistent(dev->pdev, INIT_IB_IN_SIZE, &indma);
  1053. if (!inbox)
  1054. return -ENOMEM;
  1055. memset(inbox, 0, INIT_IB_IN_SIZE);
  1056. flags = 0;
  1057. flags |= param->enable_1x ? INIT_IB_FLAG_1X : 0;
  1058. flags |= param->enable_4x ? INIT_IB_FLAG_4X : 0;
  1059. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1060. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1061. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1062. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1063. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1064. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1065. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1066. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1067. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1068. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1069. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1070. err = mthca_cmd(dev, indma, port, 0, CMD_INIT_IB,
  1071. CMD_TIME_CLASS_A, status);
  1072. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1073. return err;
  1074. }
  1075. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1076. {
  1077. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1078. }
  1079. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1080. {
  1081. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1082. }
  1083. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1084. int port, u8 *status)
  1085. {
  1086. u32 *inbox;
  1087. dma_addr_t indma;
  1088. int err;
  1089. u32 flags = 0;
  1090. #define SET_IB_IN_SIZE 0x40
  1091. #define SET_IB_FLAGS_OFFSET 0x00
  1092. #define SET_IB_FLAG_SIG (1 << 18)
  1093. #define SET_IB_FLAG_RQK (1 << 0)
  1094. #define SET_IB_CAP_MASK_OFFSET 0x04
  1095. #define SET_IB_SI_GUID_OFFSET 0x08
  1096. inbox = pci_alloc_consistent(dev->pdev, SET_IB_IN_SIZE, &indma);
  1097. if (!inbox)
  1098. return -ENOMEM;
  1099. memset(inbox, 0, SET_IB_IN_SIZE);
  1100. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1101. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1102. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1103. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1104. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1105. err = mthca_cmd(dev, indma, port, 0, CMD_SET_IB,
  1106. CMD_TIME_CLASS_B, status);
  1107. pci_free_consistent(dev->pdev, INIT_HCA_IN_SIZE, inbox, indma);
  1108. return err;
  1109. }
  1110. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1111. {
  1112. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1113. }
  1114. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1115. {
  1116. u64 *inbox;
  1117. dma_addr_t indma;
  1118. int err;
  1119. inbox = pci_alloc_consistent(dev->pdev, 16, &indma);
  1120. if (!inbox)
  1121. return -ENOMEM;
  1122. inbox[0] = cpu_to_be64(virt);
  1123. inbox[1] = cpu_to_be64(dma_addr);
  1124. err = mthca_cmd(dev, indma, 1, 0, CMD_MAP_ICM, CMD_TIME_CLASS_B, status);
  1125. pci_free_consistent(dev->pdev, 16, inbox, indma);
  1126. if (!err)
  1127. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1128. (unsigned long long) dma_addr, (unsigned long long) virt);
  1129. return err;
  1130. }
  1131. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1132. {
  1133. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1134. page_count, (unsigned long long) virt);
  1135. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1136. }
  1137. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1138. {
  1139. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1140. }
  1141. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1142. {
  1143. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1144. }
  1145. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1146. u8 *status)
  1147. {
  1148. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1149. CMD_TIME_CLASS_A, status);
  1150. if (ret || status)
  1151. return ret;
  1152. /*
  1153. * Arbel page size is always 4 KB; round up number of system
  1154. * pages needed.
  1155. */
  1156. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1157. return 0;
  1158. }
  1159. int mthca_SW2HW_MPT(struct mthca_dev *dev, void *mpt_entry,
  1160. int mpt_index, u8 *status)
  1161. {
  1162. dma_addr_t indma;
  1163. int err;
  1164. indma = pci_map_single(dev->pdev, mpt_entry,
  1165. MTHCA_MPT_ENTRY_SIZE,
  1166. PCI_DMA_TODEVICE);
  1167. if (pci_dma_mapping_error(indma))
  1168. return -ENOMEM;
  1169. err = mthca_cmd(dev, indma, mpt_index, 0, CMD_SW2HW_MPT,
  1170. CMD_TIME_CLASS_B, status);
  1171. pci_unmap_single(dev->pdev, indma,
  1172. MTHCA_MPT_ENTRY_SIZE, PCI_DMA_TODEVICE);
  1173. return err;
  1174. }
  1175. int mthca_HW2SW_MPT(struct mthca_dev *dev, void *mpt_entry,
  1176. int mpt_index, u8 *status)
  1177. {
  1178. dma_addr_t outdma = 0;
  1179. int err;
  1180. if (mpt_entry) {
  1181. outdma = pci_map_single(dev->pdev, mpt_entry,
  1182. MTHCA_MPT_ENTRY_SIZE,
  1183. PCI_DMA_FROMDEVICE);
  1184. if (pci_dma_mapping_error(outdma))
  1185. return -ENOMEM;
  1186. }
  1187. err = mthca_cmd_box(dev, 0, outdma, mpt_index, !mpt_entry,
  1188. CMD_HW2SW_MPT,
  1189. CMD_TIME_CLASS_B, status);
  1190. if (mpt_entry)
  1191. pci_unmap_single(dev->pdev, outdma,
  1192. MTHCA_MPT_ENTRY_SIZE,
  1193. PCI_DMA_FROMDEVICE);
  1194. return err;
  1195. }
  1196. int mthca_WRITE_MTT(struct mthca_dev *dev, u64 *mtt_entry,
  1197. int num_mtt, u8 *status)
  1198. {
  1199. dma_addr_t indma;
  1200. int err;
  1201. indma = pci_map_single(dev->pdev, mtt_entry,
  1202. (num_mtt + 2) * 8,
  1203. PCI_DMA_TODEVICE);
  1204. if (pci_dma_mapping_error(indma))
  1205. return -ENOMEM;
  1206. err = mthca_cmd(dev, indma, num_mtt, 0, CMD_WRITE_MTT,
  1207. CMD_TIME_CLASS_B, status);
  1208. pci_unmap_single(dev->pdev, indma,
  1209. (num_mtt + 2) * 8, PCI_DMA_TODEVICE);
  1210. return err;
  1211. }
  1212. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1213. {
  1214. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1215. }
  1216. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1217. int eq_num, u8 *status)
  1218. {
  1219. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1220. unmap ? "Clearing" : "Setting",
  1221. (unsigned long long) event_mask, eq_num);
  1222. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1223. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1224. }
  1225. int mthca_SW2HW_EQ(struct mthca_dev *dev, void *eq_context,
  1226. int eq_num, u8 *status)
  1227. {
  1228. dma_addr_t indma;
  1229. int err;
  1230. indma = pci_map_single(dev->pdev, eq_context,
  1231. MTHCA_EQ_CONTEXT_SIZE,
  1232. PCI_DMA_TODEVICE);
  1233. if (pci_dma_mapping_error(indma))
  1234. return -ENOMEM;
  1235. err = mthca_cmd(dev, indma, eq_num, 0, CMD_SW2HW_EQ,
  1236. CMD_TIME_CLASS_A, status);
  1237. pci_unmap_single(dev->pdev, indma,
  1238. MTHCA_EQ_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1239. return err;
  1240. }
  1241. int mthca_HW2SW_EQ(struct mthca_dev *dev, void *eq_context,
  1242. int eq_num, u8 *status)
  1243. {
  1244. dma_addr_t outdma = 0;
  1245. int err;
  1246. outdma = pci_map_single(dev->pdev, eq_context,
  1247. MTHCA_EQ_CONTEXT_SIZE,
  1248. PCI_DMA_FROMDEVICE);
  1249. if (pci_dma_mapping_error(outdma))
  1250. return -ENOMEM;
  1251. err = mthca_cmd_box(dev, 0, outdma, eq_num, 0,
  1252. CMD_HW2SW_EQ,
  1253. CMD_TIME_CLASS_A, status);
  1254. pci_unmap_single(dev->pdev, outdma,
  1255. MTHCA_EQ_CONTEXT_SIZE,
  1256. PCI_DMA_FROMDEVICE);
  1257. return err;
  1258. }
  1259. int mthca_SW2HW_CQ(struct mthca_dev *dev, void *cq_context,
  1260. int cq_num, u8 *status)
  1261. {
  1262. dma_addr_t indma;
  1263. int err;
  1264. indma = pci_map_single(dev->pdev, cq_context,
  1265. MTHCA_CQ_CONTEXT_SIZE,
  1266. PCI_DMA_TODEVICE);
  1267. if (pci_dma_mapping_error(indma))
  1268. return -ENOMEM;
  1269. err = mthca_cmd(dev, indma, cq_num, 0, CMD_SW2HW_CQ,
  1270. CMD_TIME_CLASS_A, status);
  1271. pci_unmap_single(dev->pdev, indma,
  1272. MTHCA_CQ_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1273. return err;
  1274. }
  1275. int mthca_HW2SW_CQ(struct mthca_dev *dev, void *cq_context,
  1276. int cq_num, u8 *status)
  1277. {
  1278. dma_addr_t outdma = 0;
  1279. int err;
  1280. outdma = pci_map_single(dev->pdev, cq_context,
  1281. MTHCA_CQ_CONTEXT_SIZE,
  1282. PCI_DMA_FROMDEVICE);
  1283. if (pci_dma_mapping_error(outdma))
  1284. return -ENOMEM;
  1285. err = mthca_cmd_box(dev, 0, outdma, cq_num, 0,
  1286. CMD_HW2SW_CQ,
  1287. CMD_TIME_CLASS_A, status);
  1288. pci_unmap_single(dev->pdev, outdma,
  1289. MTHCA_CQ_CONTEXT_SIZE,
  1290. PCI_DMA_FROMDEVICE);
  1291. return err;
  1292. }
  1293. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1294. int is_ee, void *qp_context, u32 optmask,
  1295. u8 *status)
  1296. {
  1297. static const u16 op[] = {
  1298. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1299. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1300. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1301. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1302. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1303. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1304. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1305. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1306. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1307. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1308. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1309. };
  1310. u8 op_mod = 0;
  1311. dma_addr_t indma;
  1312. int err;
  1313. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1314. return -EINVAL;
  1315. if (trans == MTHCA_TRANS_ANY2RST) {
  1316. indma = 0;
  1317. op_mod = 3; /* don't write outbox, any->reset */
  1318. /* For debugging */
  1319. qp_context = pci_alloc_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE,
  1320. &indma);
  1321. op_mod = 2; /* write outbox, any->reset */
  1322. } else {
  1323. indma = pci_map_single(dev->pdev, qp_context,
  1324. MTHCA_QP_CONTEXT_SIZE,
  1325. PCI_DMA_TODEVICE);
  1326. if (pci_dma_mapping_error(indma))
  1327. return -ENOMEM;
  1328. if (0) {
  1329. int i;
  1330. mthca_dbg(dev, "Dumping QP context:\n");
  1331. printk(" opt param mask: %08x\n", be32_to_cpup(qp_context));
  1332. for (i = 0; i < 0x100 / 4; ++i) {
  1333. if (i % 8 == 0)
  1334. printk(" [%02x] ", i * 4);
  1335. printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2]));
  1336. if ((i + 1) % 8 == 0)
  1337. printk("\n");
  1338. }
  1339. }
  1340. }
  1341. if (trans == MTHCA_TRANS_ANY2RST) {
  1342. err = mthca_cmd_box(dev, 0, indma, (!!is_ee << 24) | num,
  1343. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1344. if (0) {
  1345. int i;
  1346. mthca_dbg(dev, "Dumping QP context:\n");
  1347. printk(" %08x\n", be32_to_cpup(qp_context));
  1348. for (i = 0; i < 0x100 / 4; ++i) {
  1349. if (i % 8 == 0)
  1350. printk("[%02x] ", i * 4);
  1351. printk(" %08x", be32_to_cpu(((u32 *) qp_context)[i + 2]));
  1352. if ((i + 1) % 8 == 0)
  1353. printk("\n");
  1354. }
  1355. }
  1356. } else
  1357. err = mthca_cmd(dev, indma, (!!is_ee << 24) | num,
  1358. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1359. if (trans != MTHCA_TRANS_ANY2RST)
  1360. pci_unmap_single(dev->pdev, indma,
  1361. MTHCA_QP_CONTEXT_SIZE, PCI_DMA_TODEVICE);
  1362. else
  1363. pci_free_consistent(dev->pdev, MTHCA_QP_CONTEXT_SIZE,
  1364. qp_context, indma);
  1365. return err;
  1366. }
  1367. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1368. void *qp_context, u8 *status)
  1369. {
  1370. dma_addr_t outdma = 0;
  1371. int err;
  1372. outdma = pci_map_single(dev->pdev, qp_context,
  1373. MTHCA_QP_CONTEXT_SIZE,
  1374. PCI_DMA_FROMDEVICE);
  1375. if (pci_dma_mapping_error(outdma))
  1376. return -ENOMEM;
  1377. err = mthca_cmd_box(dev, 0, outdma, (!!is_ee << 24) | num, 0,
  1378. CMD_QUERY_QPEE,
  1379. CMD_TIME_CLASS_A, status);
  1380. pci_unmap_single(dev->pdev, outdma,
  1381. MTHCA_QP_CONTEXT_SIZE,
  1382. PCI_DMA_FROMDEVICE);
  1383. return err;
  1384. }
  1385. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1386. u8 *status)
  1387. {
  1388. u8 op_mod;
  1389. switch (type) {
  1390. case IB_QPT_SMI:
  1391. op_mod = 0;
  1392. break;
  1393. case IB_QPT_GSI:
  1394. op_mod = 1;
  1395. break;
  1396. case IB_QPT_RAW_IPV6:
  1397. op_mod = 2;
  1398. break;
  1399. case IB_QPT_RAW_ETY:
  1400. op_mod = 3;
  1401. break;
  1402. default:
  1403. return -EINVAL;
  1404. }
  1405. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1406. CMD_TIME_CLASS_B, status);
  1407. }
  1408. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1409. int port, struct ib_wc* in_wc, struct ib_grh* in_grh,
  1410. void *in_mad, void *response_mad, u8 *status)
  1411. {
  1412. void *box;
  1413. dma_addr_t dma;
  1414. int err;
  1415. u32 in_modifier = port;
  1416. u8 op_modifier = 0;
  1417. #define MAD_IFC_BOX_SIZE 0x400
  1418. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1419. #define MAD_IFC_RQPN_OFFSET 0x104
  1420. #define MAD_IFC_SL_OFFSET 0x108
  1421. #define MAD_IFC_G_PATH_OFFSET 0x109
  1422. #define MAD_IFC_RLID_OFFSET 0x10a
  1423. #define MAD_IFC_PKEY_OFFSET 0x10e
  1424. #define MAD_IFC_GRH_OFFSET 0x140
  1425. box = pci_alloc_consistent(dev->pdev, MAD_IFC_BOX_SIZE, &dma);
  1426. if (!box)
  1427. return -ENOMEM;
  1428. memcpy(box, in_mad, 256);
  1429. /*
  1430. * Key check traps can't be generated unless we have in_wc to
  1431. * tell us where to send the trap.
  1432. */
  1433. if (ignore_mkey || !in_wc)
  1434. op_modifier |= 0x1;
  1435. if (ignore_bkey || !in_wc)
  1436. op_modifier |= 0x2;
  1437. if (in_wc) {
  1438. u8 val;
  1439. memset(box + 256, 0, 256);
  1440. MTHCA_PUT(box, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1441. MTHCA_PUT(box, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1442. val = in_wc->sl << 4;
  1443. MTHCA_PUT(box, val, MAD_IFC_SL_OFFSET);
  1444. val = in_wc->dlid_path_bits |
  1445. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1446. MTHCA_PUT(box, val, MAD_IFC_GRH_OFFSET);
  1447. MTHCA_PUT(box, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1448. MTHCA_PUT(box, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1449. if (in_grh)
  1450. memcpy((u8 *) box + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1451. op_modifier |= 0x10;
  1452. in_modifier |= in_wc->slid << 16;
  1453. }
  1454. err = mthca_cmd_box(dev, dma, dma + 512, in_modifier, op_modifier,
  1455. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1456. if (!err && !*status)
  1457. memcpy(response_mad, box + 512, 256);
  1458. pci_free_consistent(dev->pdev, MAD_IFC_BOX_SIZE, box, dma);
  1459. return err;
  1460. }
  1461. int mthca_READ_MGM(struct mthca_dev *dev, int index, void *mgm,
  1462. u8 *status)
  1463. {
  1464. dma_addr_t outdma = 0;
  1465. int err;
  1466. outdma = pci_map_single(dev->pdev, mgm,
  1467. MTHCA_MGM_ENTRY_SIZE,
  1468. PCI_DMA_FROMDEVICE);
  1469. if (pci_dma_mapping_error(outdma))
  1470. return -ENOMEM;
  1471. err = mthca_cmd_box(dev, 0, outdma, index, 0,
  1472. CMD_READ_MGM,
  1473. CMD_TIME_CLASS_A, status);
  1474. pci_unmap_single(dev->pdev, outdma,
  1475. MTHCA_MGM_ENTRY_SIZE,
  1476. PCI_DMA_FROMDEVICE);
  1477. return err;
  1478. }
  1479. int mthca_WRITE_MGM(struct mthca_dev *dev, int index, void *mgm,
  1480. u8 *status)
  1481. {
  1482. dma_addr_t indma;
  1483. int err;
  1484. indma = pci_map_single(dev->pdev, mgm,
  1485. MTHCA_MGM_ENTRY_SIZE,
  1486. PCI_DMA_TODEVICE);
  1487. if (pci_dma_mapping_error(indma))
  1488. return -ENOMEM;
  1489. err = mthca_cmd(dev, indma, index, 0, CMD_WRITE_MGM,
  1490. CMD_TIME_CLASS_A, status);
  1491. pci_unmap_single(dev->pdev, indma,
  1492. MTHCA_MGM_ENTRY_SIZE, PCI_DMA_TODEVICE);
  1493. return err;
  1494. }
  1495. int mthca_MGID_HASH(struct mthca_dev *dev, void *gid, u16 *hash,
  1496. u8 *status)
  1497. {
  1498. dma_addr_t indma;
  1499. u64 imm;
  1500. int err;
  1501. indma = pci_map_single(dev->pdev, gid, 16, PCI_DMA_TODEVICE);
  1502. if (pci_dma_mapping_error(indma))
  1503. return -ENOMEM;
  1504. err = mthca_cmd_imm(dev, indma, &imm, 0, 0, CMD_MGID_HASH,
  1505. CMD_TIME_CLASS_A, status);
  1506. *hash = imm;
  1507. pci_unmap_single(dev->pdev, indma, 16, PCI_DMA_TODEVICE);
  1508. return err;
  1509. }
  1510. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1511. {
  1512. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1513. }