desc_32.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. #ifndef __ARCH_DESC_H
  2. #define __ARCH_DESC_H
  3. #include <asm/ldt.h>
  4. #include <asm/segment.h>
  5. #include <asm/desc_defs.h>
  6. #ifndef __ASSEMBLY__
  7. #include <linux/preempt.h>
  8. #include <linux/smp.h>
  9. #include <linux/percpu.h>
  10. #include <asm/mmu.h>
  11. struct gdt_page
  12. {
  13. struct desc_struct gdt[GDT_ENTRIES];
  14. } __attribute__((aligned(PAGE_SIZE)));
  15. DECLARE_PER_CPU(struct gdt_page, gdt_page);
  16. static inline struct desc_struct *get_cpu_gdt_table(unsigned int cpu)
  17. {
  18. return per_cpu(gdt_page, cpu).gdt;
  19. }
  20. extern struct desc_ptr idt_descr;
  21. extern gate_desc idt_table[];
  22. extern void set_intr_gate(unsigned int irq, void * addr);
  23. static inline void pack_descriptor(__u32 *a, __u32 *b,
  24. unsigned long base, unsigned long limit, unsigned char type, unsigned char flags)
  25. {
  26. *a = ((base & 0xffff) << 16) | (limit & 0xffff);
  27. *b = (base & 0xff000000) | ((base & 0xff0000) >> 16) |
  28. (limit & 0x000f0000) | ((type & 0xff) << 8) | ((flags & 0xf) << 20);
  29. }
  30. static inline void pack_gate(gate_desc *gate,
  31. unsigned long base, unsigned short seg, unsigned char type, unsigned char flags)
  32. {
  33. gate->a = (seg << 16) | (base & 0xffff);
  34. gate->b = (base & 0xffff0000) | ((type & 0xff) << 8) | (flags & 0xff);
  35. }
  36. #define DESCTYPE_LDT 0x82 /* present, system, DPL-0, LDT */
  37. #define DESCTYPE_TSS 0x89 /* present, system, DPL-0, 32-bit TSS */
  38. #define DESCTYPE_TASK 0x85 /* present, system, DPL-0, task gate */
  39. #define DESCTYPE_INT 0x8e /* present, system, DPL-0, interrupt gate */
  40. #define DESCTYPE_TRAP 0x8f /* present, system, DPL-0, trap gate */
  41. #define DESCTYPE_DPL3 0x60 /* DPL-3 */
  42. #define DESCTYPE_S 0x10 /* !system */
  43. #ifdef CONFIG_PARAVIRT
  44. #include <asm/paravirt.h>
  45. #else
  46. #define load_TR_desc() native_load_tr_desc()
  47. #define load_gdt(dtr) native_load_gdt(dtr)
  48. #define load_idt(dtr) native_load_idt(dtr)
  49. #define load_tr(tr) __asm__ __volatile("ltr %0"::"m" (tr))
  50. #define load_ldt(ldt) __asm__ __volatile("lldt %0"::"m" (ldt))
  51. #define store_gdt(dtr) native_store_gdt(dtr)
  52. #define store_idt(dtr) native_store_idt(dtr)
  53. #define store_tr(tr) (tr = native_store_tr())
  54. #define store_ldt(ldt) __asm__ ("sldt %0":"=m" (ldt))
  55. #define load_TLS(t, cpu) native_load_tls(t, cpu)
  56. #define set_ldt native_set_ldt
  57. #define write_ldt_entry(dt, entry, a, b) write_dt_entry(dt, entry, a, b)
  58. #define write_gdt_entry(dt, entry, a, b) write_dt_entry(dt, entry, a, b)
  59. #define write_idt_entry(dt, entry, g) native_write_idt_entry(dt, entry, g)
  60. #endif
  61. static inline void native_write_idt_entry(gate_desc *idt, int entry,
  62. const gate_desc *gate)
  63. {
  64. memcpy(&idt[entry], gate, sizeof(*gate));
  65. }
  66. static inline void write_dt_entry(struct desc_struct *dt,
  67. int entry, u32 entry_low, u32 entry_high)
  68. {
  69. dt[entry].a = entry_low;
  70. dt[entry].b = entry_high;
  71. }
  72. static inline void native_set_ldt(const void *addr, unsigned int entries)
  73. {
  74. if (likely(entries == 0))
  75. __asm__ __volatile__("lldt %w0"::"q" (0));
  76. else {
  77. unsigned cpu = smp_processor_id();
  78. __u32 a, b;
  79. pack_descriptor(&a, &b, (unsigned long)addr,
  80. entries * sizeof(struct desc_struct) - 1,
  81. DESCTYPE_LDT, 0);
  82. write_gdt_entry(get_cpu_gdt_table(cpu), GDT_ENTRY_LDT, a, b);
  83. __asm__ __volatile__("lldt %w0"::"q" (GDT_ENTRY_LDT*8));
  84. }
  85. }
  86. static inline void native_load_tr_desc(void)
  87. {
  88. asm volatile("ltr %w0"::"q" (GDT_ENTRY_TSS*8));
  89. }
  90. static inline void native_load_gdt(const struct desc_ptr *dtr)
  91. {
  92. asm volatile("lgdt %0"::"m" (*dtr));
  93. }
  94. static inline void native_load_idt(const struct desc_ptr *dtr)
  95. {
  96. asm volatile("lidt %0"::"m" (*dtr));
  97. }
  98. static inline void native_store_gdt(struct desc_ptr *dtr)
  99. {
  100. asm ("sgdt %0":"=m" (*dtr));
  101. }
  102. static inline void native_store_idt(struct desc_ptr *dtr)
  103. {
  104. asm ("sidt %0":"=m" (*dtr));
  105. }
  106. static inline unsigned long native_store_tr(void)
  107. {
  108. unsigned long tr;
  109. asm ("str %0":"=r" (tr));
  110. return tr;
  111. }
  112. static inline void native_load_tls(struct thread_struct *t, unsigned int cpu)
  113. {
  114. unsigned int i;
  115. struct desc_struct *gdt = get_cpu_gdt_table(cpu);
  116. for (i = 0; i < GDT_ENTRY_TLS_ENTRIES; i++)
  117. gdt[GDT_ENTRY_TLS_MIN + i] = t->tls_array[i];
  118. }
  119. static inline void _set_gate(int gate, unsigned int type, void *addr, unsigned short seg)
  120. {
  121. gate_desc g;
  122. pack_gate(&g, (unsigned long)addr, seg, type, 0);
  123. write_idt_entry(idt_table, gate, &g);
  124. }
  125. static inline void __set_tss_desc(unsigned int cpu, unsigned int entry, const void *addr)
  126. {
  127. __u32 a, b;
  128. pack_descriptor(&a, &b, (unsigned long)addr,
  129. offsetof(struct tss_struct, __cacheline_filler) - 1,
  130. DESCTYPE_TSS, 0);
  131. write_gdt_entry(get_cpu_gdt_table(cpu), entry, a, b);
  132. }
  133. #define set_tss_desc(cpu,addr) __set_tss_desc(cpu, GDT_ENTRY_TSS, addr)
  134. #define LDT_empty(info) (\
  135. (info)->base_addr == 0 && \
  136. (info)->limit == 0 && \
  137. (info)->contents == 0 && \
  138. (info)->read_exec_only == 1 && \
  139. (info)->seg_32bit == 0 && \
  140. (info)->limit_in_pages == 0 && \
  141. (info)->seg_not_present == 1 && \
  142. (info)->useable == 0 )
  143. static inline void clear_LDT(void)
  144. {
  145. set_ldt(NULL, 0);
  146. }
  147. /*
  148. * load one particular LDT into the current CPU
  149. */
  150. static inline void load_LDT_nolock(mm_context_t *pc)
  151. {
  152. set_ldt(pc->ldt, pc->size);
  153. }
  154. static inline void load_LDT(mm_context_t *pc)
  155. {
  156. preempt_disable();
  157. load_LDT_nolock(pc);
  158. preempt_enable();
  159. }
  160. static inline unsigned long get_desc_base(unsigned long *desc)
  161. {
  162. unsigned long base;
  163. base = ((desc[0] >> 16) & 0x0000ffff) |
  164. ((desc[1] << 16) & 0x00ff0000) |
  165. (desc[1] & 0xff000000);
  166. return base;
  167. }
  168. #else /* __ASSEMBLY__ */
  169. /*
  170. * GET_DESC_BASE reads the descriptor base of the specified segment.
  171. *
  172. * Args:
  173. * idx - descriptor index
  174. * gdt - GDT pointer
  175. * base - 32bit register to which the base will be written
  176. * lo_w - lo word of the "base" register
  177. * lo_b - lo byte of the "base" register
  178. * hi_b - hi byte of the low word of the "base" register
  179. *
  180. * Example:
  181. * GET_DESC_BASE(GDT_ENTRY_ESPFIX_SS, %ebx, %eax, %ax, %al, %ah)
  182. * Will read the base address of GDT_ENTRY_ESPFIX_SS and put it into %eax.
  183. */
  184. #define GET_DESC_BASE(idx, gdt, base, lo_w, lo_b, hi_b) \
  185. movb idx*8+4(gdt), lo_b; \
  186. movb idx*8+7(gdt), hi_b; \
  187. shll $16, base; \
  188. movw idx*8+2(gdt), lo_w;
  189. #endif /* !__ASSEMBLY__ */
  190. #endif