sumo_dpm.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "sumod.h"
  26. #include "r600_dpm.h"
  27. #include "cypress_dpm.h"
  28. #include "sumo_dpm.h"
  29. #include "atom.h"
  30. #define SUMO_MAX_DEEPSLEEP_DIVIDER_ID 5
  31. #define SUMO_MINIMUM_ENGINE_CLOCK 800
  32. #define BOOST_DPM_LEVEL 7
  33. static const u32 sumo_utc[SUMO_PM_NUMBER_OF_TC] =
  34. {
  35. SUMO_UTC_DFLT_00,
  36. SUMO_UTC_DFLT_01,
  37. SUMO_UTC_DFLT_02,
  38. SUMO_UTC_DFLT_03,
  39. SUMO_UTC_DFLT_04,
  40. SUMO_UTC_DFLT_05,
  41. SUMO_UTC_DFLT_06,
  42. SUMO_UTC_DFLT_07,
  43. SUMO_UTC_DFLT_08,
  44. SUMO_UTC_DFLT_09,
  45. SUMO_UTC_DFLT_10,
  46. SUMO_UTC_DFLT_11,
  47. SUMO_UTC_DFLT_12,
  48. SUMO_UTC_DFLT_13,
  49. SUMO_UTC_DFLT_14,
  50. };
  51. static const u32 sumo_dtc[SUMO_PM_NUMBER_OF_TC] =
  52. {
  53. SUMO_DTC_DFLT_00,
  54. SUMO_DTC_DFLT_01,
  55. SUMO_DTC_DFLT_02,
  56. SUMO_DTC_DFLT_03,
  57. SUMO_DTC_DFLT_04,
  58. SUMO_DTC_DFLT_05,
  59. SUMO_DTC_DFLT_06,
  60. SUMO_DTC_DFLT_07,
  61. SUMO_DTC_DFLT_08,
  62. SUMO_DTC_DFLT_09,
  63. SUMO_DTC_DFLT_10,
  64. SUMO_DTC_DFLT_11,
  65. SUMO_DTC_DFLT_12,
  66. SUMO_DTC_DFLT_13,
  67. SUMO_DTC_DFLT_14,
  68. };
  69. struct sumo_ps *sumo_get_ps(struct radeon_ps *rps)
  70. {
  71. struct sumo_ps *ps = rps->ps_priv;
  72. return ps;
  73. }
  74. struct sumo_power_info *sumo_get_pi(struct radeon_device *rdev)
  75. {
  76. struct sumo_power_info *pi = rdev->pm.dpm.priv;
  77. return pi;
  78. }
  79. u32 sumo_get_xclk(struct radeon_device *rdev)
  80. {
  81. return rdev->clock.spll.reference_freq;
  82. }
  83. static void sumo_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
  84. {
  85. if (enable)
  86. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  87. else {
  88. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  89. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  90. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  91. RREG32(GB_ADDR_CONFIG);
  92. }
  93. }
  94. #define CGCG_CGTT_LOCAL0_MASK 0xE5BFFFFF
  95. #define CGCG_CGTT_LOCAL1_MASK 0xEFFF07FF
  96. static void sumo_mg_clockgating_enable(struct radeon_device *rdev, bool enable)
  97. {
  98. u32 local0;
  99. u32 local1;
  100. local0 = RREG32(CG_CGTT_LOCAL_0);
  101. local1 = RREG32(CG_CGTT_LOCAL_1);
  102. if (enable) {
  103. WREG32(CG_CGTT_LOCAL_0, (0 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  104. WREG32(CG_CGTT_LOCAL_1, (0 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  105. } else {
  106. WREG32(CG_CGTT_LOCAL_0, (0xFFFFFFFF & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
  107. WREG32(CG_CGTT_LOCAL_1, (0xFFFFCFFF & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
  108. }
  109. }
  110. static void sumo_program_git(struct radeon_device *rdev)
  111. {
  112. u32 p, u;
  113. u32 xclk = sumo_get_xclk(rdev);
  114. r600_calculate_u_and_p(SUMO_GICST_DFLT,
  115. xclk, 16, &p, &u);
  116. WREG32_P(CG_GIT, CG_GICST(p), ~CG_GICST_MASK);
  117. }
  118. static void sumo_program_grsd(struct radeon_device *rdev)
  119. {
  120. u32 p, u;
  121. u32 xclk = sumo_get_xclk(rdev);
  122. u32 grs = 256 * 25 / 100;
  123. r600_calculate_u_and_p(1, xclk, 14, &p, &u);
  124. WREG32(CG_GCOOR, PHC(grs) | SDC(p) | SU(u));
  125. }
  126. static void sumo_gfx_clockgating_initialize(struct radeon_device *rdev)
  127. {
  128. sumo_program_git(rdev);
  129. sumo_program_grsd(rdev);
  130. }
  131. static void sumo_gfx_powergating_initialize(struct radeon_device *rdev)
  132. {
  133. u32 rcu_pwr_gating_cntl;
  134. u32 p, u;
  135. u32 p_c, p_p, d_p;
  136. u32 r_t, i_t;
  137. u32 xclk = sumo_get_xclk(rdev);
  138. if (rdev->family == CHIP_PALM) {
  139. p_c = 4;
  140. d_p = 10;
  141. r_t = 10;
  142. i_t = 4;
  143. p_p = 50 + 1000/200 + 6 * 32;
  144. } else {
  145. p_c = 16;
  146. d_p = 50;
  147. r_t = 50;
  148. i_t = 50;
  149. p_p = 113;
  150. }
  151. WREG32(CG_SCRATCH2, 0x01B60A17);
  152. r600_calculate_u_and_p(SUMO_GFXPOWERGATINGT_DFLT,
  153. xclk, 16, &p, &u);
  154. WREG32_P(CG_PWR_GATING_CNTL, PGP(p) | PGU(u),
  155. ~(PGP_MASK | PGU_MASK));
  156. r600_calculate_u_and_p(SUMO_VOLTAGEDROPT_DFLT,
  157. xclk, 16, &p, &u);
  158. WREG32_P(CG_CG_VOLTAGE_CNTL, PGP(p) | PGU(u),
  159. ~(PGP_MASK | PGU_MASK));
  160. if (rdev->family == CHIP_PALM) {
  161. WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x10103210);
  162. WREG32_RCU(RCU_PWR_GATING_SEQ1, 0x10101010);
  163. } else {
  164. WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x76543210);
  165. WREG32_RCU(RCU_PWR_GATING_SEQ1, 0xFEDCBA98);
  166. }
  167. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  168. rcu_pwr_gating_cntl &=
  169. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  170. rcu_pwr_gating_cntl |= PCV(p_c) | PGS(1) | PWR_GATING_EN;
  171. if (rdev->family == CHIP_PALM) {
  172. rcu_pwr_gating_cntl &= ~PCP_MASK;
  173. rcu_pwr_gating_cntl |= PCP(0x77);
  174. }
  175. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  176. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  177. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  178. rcu_pwr_gating_cntl |= MPPU(p_p) | MPPD(50);
  179. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  180. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  181. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  182. rcu_pwr_gating_cntl |= DPPU(d_p) | DPPD(50);
  183. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  184. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_4);
  185. rcu_pwr_gating_cntl &= ~(RT_MASK | IT_MASK);
  186. rcu_pwr_gating_cntl |= RT(r_t) | IT(i_t);
  187. WREG32_RCU(RCU_PWR_GATING_CNTL_4, rcu_pwr_gating_cntl);
  188. if (rdev->family == CHIP_PALM)
  189. WREG32_RCU(RCU_PWR_GATING_CNTL_5, 0xA02);
  190. sumo_smu_pg_init(rdev);
  191. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  192. rcu_pwr_gating_cntl &=
  193. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  194. rcu_pwr_gating_cntl |= PCV(p_c) | PGS(4) | PWR_GATING_EN;
  195. if (rdev->family == CHIP_PALM) {
  196. rcu_pwr_gating_cntl &= ~PCP_MASK;
  197. rcu_pwr_gating_cntl |= PCP(0x77);
  198. }
  199. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  200. if (rdev->family == CHIP_PALM) {
  201. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  202. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  203. rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
  204. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  205. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  206. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  207. rcu_pwr_gating_cntl |= DPPU(16) | DPPD(50);
  208. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  209. }
  210. sumo_smu_pg_init(rdev);
  211. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
  212. rcu_pwr_gating_cntl &=
  213. ~(RSVD_MASK | PCV_MASK | PGS_MASK);
  214. rcu_pwr_gating_cntl |= PGS(5) | PWR_GATING_EN;
  215. if (rdev->family == CHIP_PALM) {
  216. rcu_pwr_gating_cntl |= PCV(4);
  217. rcu_pwr_gating_cntl &= ~PCP_MASK;
  218. rcu_pwr_gating_cntl |= PCP(0x77);
  219. } else
  220. rcu_pwr_gating_cntl |= PCV(11);
  221. WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
  222. if (rdev->family == CHIP_PALM) {
  223. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
  224. rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
  225. rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
  226. WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
  227. rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
  228. rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
  229. rcu_pwr_gating_cntl |= DPPU(22) | DPPD(50);
  230. WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
  231. }
  232. sumo_smu_pg_init(rdev);
  233. }
  234. static void sumo_gfx_powergating_enable(struct radeon_device *rdev, bool enable)
  235. {
  236. if (enable)
  237. WREG32_P(CG_PWR_GATING_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
  238. else {
  239. WREG32_P(CG_PWR_GATING_CNTL, 0, ~DYN_PWR_DOWN_EN);
  240. RREG32(GB_ADDR_CONFIG);
  241. }
  242. }
  243. static int sumo_enable_clock_power_gating(struct radeon_device *rdev)
  244. {
  245. struct sumo_power_info *pi = sumo_get_pi(rdev);
  246. if (pi->enable_gfx_clock_gating)
  247. sumo_gfx_clockgating_initialize(rdev);
  248. if (pi->enable_gfx_power_gating)
  249. sumo_gfx_powergating_initialize(rdev);
  250. if (pi->enable_mg_clock_gating)
  251. sumo_mg_clockgating_enable(rdev, true);
  252. if (pi->enable_gfx_clock_gating)
  253. sumo_gfx_clockgating_enable(rdev, true);
  254. if (pi->enable_gfx_power_gating)
  255. sumo_gfx_powergating_enable(rdev, true);
  256. return 0;
  257. }
  258. static void sumo_disable_clock_power_gating(struct radeon_device *rdev)
  259. {
  260. struct sumo_power_info *pi = sumo_get_pi(rdev);
  261. if (pi->enable_gfx_clock_gating)
  262. sumo_gfx_clockgating_enable(rdev, false);
  263. if (pi->enable_gfx_power_gating)
  264. sumo_gfx_powergating_enable(rdev, false);
  265. if (pi->enable_mg_clock_gating)
  266. sumo_mg_clockgating_enable(rdev, false);
  267. }
  268. static void sumo_calculate_bsp(struct radeon_device *rdev,
  269. u32 high_clk)
  270. {
  271. struct sumo_power_info *pi = sumo_get_pi(rdev);
  272. u32 xclk = sumo_get_xclk(rdev);
  273. pi->pasi = 65535 * 100 / high_clk;
  274. pi->asi = 65535 * 100 / high_clk;
  275. r600_calculate_u_and_p(pi->asi,
  276. xclk, 16, &pi->bsp, &pi->bsu);
  277. r600_calculate_u_and_p(pi->pasi,
  278. xclk, 16, &pi->pbsp, &pi->pbsu);
  279. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  280. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  281. }
  282. static void sumo_init_bsp(struct radeon_device *rdev)
  283. {
  284. struct sumo_power_info *pi = sumo_get_pi(rdev);
  285. WREG32(CG_BSP_0, pi->psp);
  286. }
  287. static void sumo_program_bsp(struct radeon_device *rdev)
  288. {
  289. struct sumo_power_info *pi = sumo_get_pi(rdev);
  290. struct sumo_ps *ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  291. u32 i;
  292. u32 highest_engine_clock = ps->levels[ps->num_levels - 1].sclk;
  293. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  294. highest_engine_clock = pi->boost_pl.sclk;
  295. sumo_calculate_bsp(rdev, highest_engine_clock);
  296. for (i = 0; i < ps->num_levels - 1; i++)
  297. WREG32(CG_BSP_0 + (i * 4), pi->dsp);
  298. WREG32(CG_BSP_0 + (i * 4), pi->psp);
  299. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  300. WREG32(CG_BSP_0 + (BOOST_DPM_LEVEL * 4), pi->psp);
  301. }
  302. static void sumo_write_at(struct radeon_device *rdev,
  303. u32 index, u32 value)
  304. {
  305. if (index == 0)
  306. WREG32(CG_AT_0, value);
  307. else if (index == 1)
  308. WREG32(CG_AT_1, value);
  309. else if (index == 2)
  310. WREG32(CG_AT_2, value);
  311. else if (index == 3)
  312. WREG32(CG_AT_3, value);
  313. else if (index == 4)
  314. WREG32(CG_AT_4, value);
  315. else if (index == 5)
  316. WREG32(CG_AT_5, value);
  317. else if (index == 6)
  318. WREG32(CG_AT_6, value);
  319. else if (index == 7)
  320. WREG32(CG_AT_7, value);
  321. }
  322. static void sumo_program_at(struct radeon_device *rdev)
  323. {
  324. struct sumo_power_info *pi = sumo_get_pi(rdev);
  325. struct sumo_ps *ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  326. u32 asi;
  327. u32 i;
  328. u32 m_a;
  329. u32 a_t;
  330. u32 r[SUMO_MAX_HARDWARE_POWERLEVELS];
  331. u32 l[SUMO_MAX_HARDWARE_POWERLEVELS];
  332. r[0] = SUMO_R_DFLT0;
  333. r[1] = SUMO_R_DFLT1;
  334. r[2] = SUMO_R_DFLT2;
  335. r[3] = SUMO_R_DFLT3;
  336. r[4] = SUMO_R_DFLT4;
  337. l[0] = SUMO_L_DFLT0;
  338. l[1] = SUMO_L_DFLT1;
  339. l[2] = SUMO_L_DFLT2;
  340. l[3] = SUMO_L_DFLT3;
  341. l[4] = SUMO_L_DFLT4;
  342. for (i = 0; i < ps->num_levels; i++) {
  343. asi = (i == ps->num_levels - 1) ? pi->pasi : pi->asi;
  344. m_a = asi * ps->levels[i].sclk / 100;
  345. a_t = CG_R(m_a * r[i] / 100) | CG_L(m_a * l[i] / 100);
  346. sumo_write_at(rdev, i, a_t);
  347. }
  348. if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
  349. asi = pi->pasi;
  350. m_a = asi * pi->boost_pl.sclk / 100;
  351. a_t = CG_R(m_a * r[ps->num_levels - 1] / 100) |
  352. CG_L(m_a * l[ps->num_levels - 1] / 100);
  353. sumo_write_at(rdev, BOOST_DPM_LEVEL, a_t);
  354. }
  355. }
  356. static void sumo_program_tp(struct radeon_device *rdev)
  357. {
  358. int i;
  359. enum r600_td td = R600_TD_DFLT;
  360. for (i = 0; i < SUMO_PM_NUMBER_OF_TC; i++) {
  361. WREG32_P(CG_FFCT_0 + (i * 4), UTC_0(sumo_utc[i]), ~UTC_0_MASK);
  362. WREG32_P(CG_FFCT_0 + (i * 4), DTC_0(sumo_dtc[i]), ~DTC_0_MASK);
  363. }
  364. if (td == R600_TD_AUTO)
  365. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  366. else
  367. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  368. if (td == R600_TD_UP)
  369. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  370. if (td == R600_TD_DOWN)
  371. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  372. }
  373. static void sumo_program_vc(struct radeon_device *rdev)
  374. {
  375. WREG32(CG_FTV, SUMO_VRC_DFLT);
  376. }
  377. static void sumo_clear_vc(struct radeon_device *rdev)
  378. {
  379. WREG32(CG_FTV, 0);
  380. }
  381. static void sumo_program_sstp(struct radeon_device *rdev)
  382. {
  383. u32 p, u;
  384. u32 xclk = sumo_get_xclk(rdev);
  385. r600_calculate_u_and_p(SUMO_SST_DFLT,
  386. xclk, 16, &p, &u);
  387. WREG32(CG_SSP, SSTU(u) | SST(p));
  388. }
  389. static void sumo_set_divider_value(struct radeon_device *rdev,
  390. u32 index, u32 divider)
  391. {
  392. u32 reg_index = index / 4;
  393. u32 field_index = index % 4;
  394. if (field_index == 0)
  395. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  396. SCLK_FSTATE_0_DIV(divider), ~SCLK_FSTATE_0_DIV_MASK);
  397. else if (field_index == 1)
  398. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  399. SCLK_FSTATE_1_DIV(divider), ~SCLK_FSTATE_1_DIV_MASK);
  400. else if (field_index == 2)
  401. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  402. SCLK_FSTATE_2_DIV(divider), ~SCLK_FSTATE_2_DIV_MASK);
  403. else if (field_index == 3)
  404. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  405. SCLK_FSTATE_3_DIV(divider), ~SCLK_FSTATE_3_DIV_MASK);
  406. }
  407. static void sumo_set_ds_dividers(struct radeon_device *rdev,
  408. u32 index, u32 divider)
  409. {
  410. struct sumo_power_info *pi = sumo_get_pi(rdev);
  411. if (pi->enable_sclk_ds) {
  412. u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_6);
  413. dpm_ctrl &= ~(0x7 << (index * 3));
  414. dpm_ctrl |= (divider << (index * 3));
  415. WREG32(CG_SCLK_DPM_CTRL_6, dpm_ctrl);
  416. }
  417. }
  418. static void sumo_set_ss_dividers(struct radeon_device *rdev,
  419. u32 index, u32 divider)
  420. {
  421. struct sumo_power_info *pi = sumo_get_pi(rdev);
  422. if (pi->enable_sclk_ds) {
  423. u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_11);
  424. dpm_ctrl &= ~(0x7 << (index * 3));
  425. dpm_ctrl |= (divider << (index * 3));
  426. WREG32(CG_SCLK_DPM_CTRL_11, dpm_ctrl);
  427. }
  428. }
  429. static void sumo_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
  430. {
  431. u32 voltage_cntl = RREG32(CG_DPM_VOLTAGE_CNTL);
  432. voltage_cntl &= ~(DPM_STATE0_LEVEL_MASK << (index * 2));
  433. voltage_cntl |= (vid << (DPM_STATE0_LEVEL_SHIFT + index * 2));
  434. WREG32(CG_DPM_VOLTAGE_CNTL, voltage_cntl);
  435. }
  436. static void sumo_set_allos_gnb_slow(struct radeon_device *rdev, u32 index, u32 gnb_slow)
  437. {
  438. struct sumo_power_info *pi = sumo_get_pi(rdev);
  439. u32 temp = gnb_slow;
  440. u32 cg_sclk_dpm_ctrl_3;
  441. if (pi->driver_nbps_policy_disable)
  442. temp = 1;
  443. cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
  444. cg_sclk_dpm_ctrl_3 &= ~(GNB_SLOW_FSTATE_0_MASK << index);
  445. cg_sclk_dpm_ctrl_3 |= (temp << (GNB_SLOW_FSTATE_0_SHIFT + index));
  446. WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
  447. }
  448. static void sumo_program_power_level(struct radeon_device *rdev,
  449. struct sumo_pl *pl, u32 index)
  450. {
  451. struct sumo_power_info *pi = sumo_get_pi(rdev);
  452. int ret;
  453. struct atom_clock_dividers dividers;
  454. u32 ds_en = RREG32(DEEP_SLEEP_CNTL) & ENABLE_DS;
  455. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  456. pl->sclk, false, &dividers);
  457. if (ret)
  458. return;
  459. sumo_set_divider_value(rdev, index, dividers.post_div);
  460. sumo_set_vid(rdev, index, pl->vddc_index);
  461. if (pl->ss_divider_index == 0 || pl->ds_divider_index == 0) {
  462. if (ds_en)
  463. WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
  464. } else {
  465. sumo_set_ss_dividers(rdev, index, pl->ss_divider_index);
  466. sumo_set_ds_dividers(rdev, index, pl->ds_divider_index);
  467. if (!ds_en)
  468. WREG32_P(DEEP_SLEEP_CNTL, ENABLE_DS, ~ENABLE_DS);
  469. }
  470. sumo_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
  471. if (pi->enable_boost)
  472. sumo_set_tdp_limit(rdev, index, pl->sclk_dpm_tdp_limit);
  473. }
  474. static void sumo_power_level_enable(struct radeon_device *rdev, u32 index, bool enable)
  475. {
  476. u32 reg_index = index / 4;
  477. u32 field_index = index % 4;
  478. if (field_index == 0)
  479. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  480. enable ? SCLK_FSTATE_0_VLD : 0, ~SCLK_FSTATE_0_VLD);
  481. else if (field_index == 1)
  482. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  483. enable ? SCLK_FSTATE_1_VLD : 0, ~SCLK_FSTATE_1_VLD);
  484. else if (field_index == 2)
  485. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  486. enable ? SCLK_FSTATE_2_VLD : 0, ~SCLK_FSTATE_2_VLD);
  487. else if (field_index == 3)
  488. WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
  489. enable ? SCLK_FSTATE_3_VLD : 0, ~SCLK_FSTATE_3_VLD);
  490. }
  491. static bool sumo_dpm_enabled(struct radeon_device *rdev)
  492. {
  493. if (RREG32(CG_SCLK_DPM_CTRL_3) & DPM_SCLK_ENABLE)
  494. return true;
  495. else
  496. return false;
  497. }
  498. static void sumo_start_dpm(struct radeon_device *rdev)
  499. {
  500. WREG32_P(CG_SCLK_DPM_CTRL_3, DPM_SCLK_ENABLE, ~DPM_SCLK_ENABLE);
  501. }
  502. static void sumo_stop_dpm(struct radeon_device *rdev)
  503. {
  504. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~DPM_SCLK_ENABLE);
  505. }
  506. static void sumo_set_forced_mode(struct radeon_device *rdev, bool enable)
  507. {
  508. if (enable)
  509. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE_EN, ~FORCE_SCLK_STATE_EN);
  510. else
  511. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_SCLK_STATE_EN);
  512. }
  513. static void sumo_set_forced_mode_enabled(struct radeon_device *rdev)
  514. {
  515. int i;
  516. sumo_set_forced_mode(rdev, true);
  517. for (i = 0; i < rdev->usec_timeout; i++) {
  518. if (RREG32(CG_SCLK_STATUS) & SCLK_OVERCLK_DETECT)
  519. break;
  520. udelay(1);
  521. }
  522. }
  523. static void sumo_wait_for_level_0(struct radeon_device *rdev)
  524. {
  525. int i;
  526. for (i = 0; i < rdev->usec_timeout; i++) {
  527. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) == 0)
  528. break;
  529. udelay(1);
  530. }
  531. for (i = 0; i < rdev->usec_timeout; i++) {
  532. if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) == 0)
  533. break;
  534. udelay(1);
  535. }
  536. }
  537. static void sumo_set_forced_mode_disabled(struct radeon_device *rdev)
  538. {
  539. sumo_set_forced_mode(rdev, false);
  540. }
  541. static void sumo_enable_power_level_0(struct radeon_device *rdev)
  542. {
  543. sumo_power_level_enable(rdev, 0, true);
  544. }
  545. static void sumo_patch_boost_state(struct radeon_device *rdev)
  546. {
  547. struct sumo_power_info *pi = sumo_get_pi(rdev);
  548. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  549. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
  550. pi->boost_pl = new_ps->levels[new_ps->num_levels - 1];
  551. pi->boost_pl.sclk = pi->sys_info.boost_sclk;
  552. pi->boost_pl.vddc_index = pi->sys_info.boost_vid_2bit;
  553. pi->boost_pl.sclk_dpm_tdp_limit = pi->sys_info.sclk_dpm_tdp_limit_boost;
  554. }
  555. }
  556. static void sumo_pre_notify_alt_vddnb_change(struct radeon_device *rdev)
  557. {
  558. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  559. struct sumo_ps *old_ps = sumo_get_ps(rdev->pm.dpm.current_ps);
  560. u32 nbps1_old = 0;
  561. u32 nbps1_new = 0;
  562. if (old_ps != NULL)
  563. nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
  564. nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
  565. if (nbps1_old == 1 && nbps1_new == 0)
  566. sumo_smu_notify_alt_vddnb_change(rdev, 0, 0);
  567. }
  568. static void sumo_post_notify_alt_vddnb_change(struct radeon_device *rdev)
  569. {
  570. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  571. struct sumo_ps *old_ps = sumo_get_ps(rdev->pm.dpm.current_ps);
  572. u32 nbps1_old = 0;
  573. u32 nbps1_new = 0;
  574. if (old_ps != NULL)
  575. nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
  576. nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
  577. if (nbps1_old == 0 && nbps1_new == 1)
  578. sumo_smu_notify_alt_vddnb_change(rdev, 1, 1);
  579. }
  580. static void sumo_enable_boost(struct radeon_device *rdev, bool enable)
  581. {
  582. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  583. if (enable) {
  584. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  585. sumo_boost_state_enable(rdev, true);
  586. } else
  587. sumo_boost_state_enable(rdev, false);
  588. }
  589. static void sumo_update_current_power_levels(struct radeon_device *rdev)
  590. {
  591. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  592. struct sumo_power_info *pi = sumo_get_pi(rdev);
  593. pi->current_ps = *new_ps;
  594. }
  595. static void sumo_set_forced_level(struct radeon_device *rdev, u32 index)
  596. {
  597. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE(index), ~FORCE_SCLK_STATE_MASK);
  598. }
  599. static void sumo_set_forced_level_0(struct radeon_device *rdev)
  600. {
  601. sumo_set_forced_level(rdev, 0);
  602. }
  603. static void sumo_program_wl(struct radeon_device *rdev)
  604. {
  605. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  606. u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
  607. dpm_ctrl4 &= 0xFFFFFF00;
  608. dpm_ctrl4 |= (1 << (new_ps->num_levels - 1));
  609. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  610. dpm_ctrl4 |= (1 << BOOST_DPM_LEVEL);
  611. WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
  612. }
  613. static void sumo_program_power_levels_0_to_n(struct radeon_device *rdev)
  614. {
  615. struct sumo_power_info *pi = sumo_get_pi(rdev);
  616. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  617. struct sumo_ps *old_ps = sumo_get_ps(rdev->pm.dpm.current_ps);
  618. u32 i;
  619. u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
  620. for (i = 0; i < new_ps->num_levels; i++) {
  621. sumo_program_power_level(rdev, &new_ps->levels[i], i);
  622. sumo_power_level_enable(rdev, i, true);
  623. }
  624. for (i = new_ps->num_levels; i < n_current_state_levels; i++)
  625. sumo_power_level_enable(rdev, i, false);
  626. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
  627. sumo_program_power_level(rdev, &pi->boost_pl, BOOST_DPM_LEVEL);
  628. }
  629. static void sumo_enable_acpi_pm(struct radeon_device *rdev)
  630. {
  631. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  632. }
  633. static void sumo_program_power_level_enter_state(struct radeon_device *rdev)
  634. {
  635. WREG32_P(CG_SCLK_DPM_CTRL_5, SCLK_FSTATE_BOOTUP(0), ~SCLK_FSTATE_BOOTUP_MASK);
  636. }
  637. static void sumo_program_acpi_power_level(struct radeon_device *rdev)
  638. {
  639. struct sumo_power_info *pi = sumo_get_pi(rdev);
  640. struct atom_clock_dividers dividers;
  641. int ret;
  642. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  643. pi->acpi_pl.sclk,
  644. false, &dividers);
  645. if (ret)
  646. return;
  647. WREG32_P(CG_ACPI_CNTL, SCLK_ACPI_DIV(dividers.post_div), ~SCLK_ACPI_DIV_MASK);
  648. WREG32_P(CG_ACPI_VOLTAGE_CNTL, 0, ~ACPI_VOLTAGE_EN);
  649. }
  650. static void sumo_program_bootup_state(struct radeon_device *rdev)
  651. {
  652. struct sumo_power_info *pi = sumo_get_pi(rdev);
  653. u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
  654. u32 i;
  655. sumo_program_power_level(rdev, &pi->boot_pl, 0);
  656. dpm_ctrl4 &= 0xFFFFFF00;
  657. WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
  658. for (i = 1; i < 8; i++)
  659. sumo_power_level_enable(rdev, i, false);
  660. }
  661. static void sumo_take_smu_control(struct radeon_device *rdev, bool enable)
  662. {
  663. u32 v = RREG32(DOUT_SCRATCH3);
  664. if (enable)
  665. v |= 0x4;
  666. else
  667. v &= 0xFFFFFFFB;
  668. WREG32(DOUT_SCRATCH3, v);
  669. }
  670. static void sumo_enable_sclk_ds(struct radeon_device *rdev, bool enable)
  671. {
  672. if (enable) {
  673. u32 deep_sleep_cntl = RREG32(DEEP_SLEEP_CNTL);
  674. u32 deep_sleep_cntl2 = RREG32(DEEP_SLEEP_CNTL2);
  675. u32 t = 1;
  676. deep_sleep_cntl &= ~R_DIS;
  677. deep_sleep_cntl &= ~HS_MASK;
  678. deep_sleep_cntl |= HS(t > 4095 ? 4095 : t);
  679. deep_sleep_cntl2 |= LB_UFP_EN;
  680. deep_sleep_cntl2 &= INOUT_C_MASK;
  681. deep_sleep_cntl2 |= INOUT_C(0xf);
  682. WREG32(DEEP_SLEEP_CNTL2, deep_sleep_cntl2);
  683. WREG32(DEEP_SLEEP_CNTL, deep_sleep_cntl);
  684. } else
  685. WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
  686. }
  687. static void sumo_program_bootup_at(struct radeon_device *rdev)
  688. {
  689. WREG32_P(CG_AT_0, CG_R(0xffff), ~CG_R_MASK);
  690. WREG32_P(CG_AT_0, CG_L(0), ~CG_L_MASK);
  691. }
  692. static void sumo_reset_am(struct radeon_device *rdev)
  693. {
  694. WREG32_P(SCLK_PWRMGT_CNTL, FIR_RESET, ~FIR_RESET);
  695. }
  696. static void sumo_start_am(struct radeon_device *rdev)
  697. {
  698. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_RESET);
  699. }
  700. static void sumo_program_ttp(struct radeon_device *rdev)
  701. {
  702. u32 xclk = sumo_get_xclk(rdev);
  703. u32 p, u;
  704. u32 cg_sclk_dpm_ctrl_5 = RREG32(CG_SCLK_DPM_CTRL_5);
  705. r600_calculate_u_and_p(1000,
  706. xclk, 16, &p, &u);
  707. cg_sclk_dpm_ctrl_5 &= ~(TT_TP_MASK | TT_TU_MASK);
  708. cg_sclk_dpm_ctrl_5 |= TT_TP(p) | TT_TU(u);
  709. WREG32(CG_SCLK_DPM_CTRL_5, cg_sclk_dpm_ctrl_5);
  710. }
  711. static void sumo_program_ttt(struct radeon_device *rdev)
  712. {
  713. u32 cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
  714. struct sumo_power_info *pi = sumo_get_pi(rdev);
  715. cg_sclk_dpm_ctrl_3 &= ~(GNB_TT_MASK | GNB_THERMTHRO_MASK);
  716. cg_sclk_dpm_ctrl_3 |= GNB_TT(pi->thermal_auto_throttling + 49);
  717. WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
  718. }
  719. static void sumo_enable_voltage_scaling(struct radeon_device *rdev, bool enable)
  720. {
  721. if (enable) {
  722. WREG32_P(CG_DPM_VOLTAGE_CNTL, DPM_VOLTAGE_EN, ~DPM_VOLTAGE_EN);
  723. WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~CG_VOLTAGE_EN);
  724. } else {
  725. WREG32_P(CG_CG_VOLTAGE_CNTL, CG_VOLTAGE_EN, ~CG_VOLTAGE_EN);
  726. WREG32_P(CG_DPM_VOLTAGE_CNTL, 0, ~DPM_VOLTAGE_EN);
  727. }
  728. }
  729. static void sumo_override_cnb_thermal_events(struct radeon_device *rdev)
  730. {
  731. WREG32_P(CG_SCLK_DPM_CTRL_3, CNB_THERMTHRO_MASK_SCLK,
  732. ~CNB_THERMTHRO_MASK_SCLK);
  733. }
  734. static void sumo_program_dc_hto(struct radeon_device *rdev)
  735. {
  736. u32 cg_sclk_dpm_ctrl_4 = RREG32(CG_SCLK_DPM_CTRL_4);
  737. u32 p, u;
  738. u32 xclk = sumo_get_xclk(rdev);
  739. r600_calculate_u_and_p(100000,
  740. xclk, 14, &p, &u);
  741. cg_sclk_dpm_ctrl_4 &= ~(DC_HDC_MASK | DC_HU_MASK);
  742. cg_sclk_dpm_ctrl_4 |= DC_HDC(p) | DC_HU(u);
  743. WREG32(CG_SCLK_DPM_CTRL_4, cg_sclk_dpm_ctrl_4);
  744. }
  745. static void sumo_force_nbp_state(struct radeon_device *rdev)
  746. {
  747. struct sumo_power_info *pi = sumo_get_pi(rdev);
  748. struct sumo_ps *new_ps = sumo_get_ps(rdev->pm.dpm.requested_ps);
  749. if (!pi->driver_nbps_policy_disable) {
  750. if (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
  751. WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_NB_PSTATE_1, ~FORCE_NB_PSTATE_1);
  752. else
  753. WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_NB_PSTATE_1);
  754. }
  755. }
  756. static u32 sumo_get_sleep_divider_from_id(u32 id)
  757. {
  758. return 1 << id;
  759. }
  760. static u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  761. u32 sclk,
  762. u32 min_sclk_in_sr)
  763. {
  764. struct sumo_power_info *pi = sumo_get_pi(rdev);
  765. u32 i;
  766. u32 temp;
  767. u32 min = (min_sclk_in_sr > SUMO_MINIMUM_ENGINE_CLOCK) ?
  768. min_sclk_in_sr : SUMO_MINIMUM_ENGINE_CLOCK;
  769. if (sclk < min)
  770. return 0;
  771. if (!pi->enable_sclk_ds)
  772. return 0;
  773. for (i = SUMO_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  774. temp = sclk / sumo_get_sleep_divider_from_id(i);
  775. if (temp >= min || i == 0)
  776. break;
  777. }
  778. return i;
  779. }
  780. static u32 sumo_get_valid_engine_clock(struct radeon_device *rdev,
  781. u32 lower_limit)
  782. {
  783. struct sumo_power_info *pi = sumo_get_pi(rdev);
  784. u32 i;
  785. for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
  786. if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
  787. return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
  788. }
  789. return pi->sys_info.sclk_voltage_mapping_table.entries[pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1].sclk_frequency;
  790. }
  791. static void sumo_patch_thermal_state(struct radeon_device *rdev,
  792. struct sumo_ps *ps,
  793. struct sumo_ps *current_ps)
  794. {
  795. struct sumo_power_info *pi = sumo_get_pi(rdev);
  796. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  797. u32 current_vddc;
  798. u32 current_sclk;
  799. u32 current_index = 0;
  800. if (current_ps) {
  801. current_vddc = current_ps->levels[current_index].vddc_index;
  802. current_sclk = current_ps->levels[current_index].sclk;
  803. } else {
  804. current_vddc = pi->boot_pl.vddc_index;
  805. current_sclk = pi->boot_pl.sclk;
  806. }
  807. ps->levels[0].vddc_index = current_vddc;
  808. if (ps->levels[0].sclk > current_sclk)
  809. ps->levels[0].sclk = current_sclk;
  810. ps->levels[0].ss_divider_index =
  811. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
  812. ps->levels[0].ds_divider_index =
  813. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
  814. if (ps->levels[0].ds_divider_index > ps->levels[0].ss_divider_index + 1)
  815. ps->levels[0].ds_divider_index = ps->levels[0].ss_divider_index + 1;
  816. if (ps->levels[0].ss_divider_index == ps->levels[0].ds_divider_index) {
  817. if (ps->levels[0].ss_divider_index > 1)
  818. ps->levels[0].ss_divider_index = ps->levels[0].ss_divider_index - 1;
  819. }
  820. if (ps->levels[0].ss_divider_index == 0)
  821. ps->levels[0].ds_divider_index = 0;
  822. if (ps->levels[0].ds_divider_index == 0)
  823. ps->levels[0].ss_divider_index = 0;
  824. }
  825. static void sumo_apply_state_adjust_rules(struct radeon_device *rdev)
  826. {
  827. struct radeon_ps *rps = rdev->pm.dpm.requested_ps;
  828. struct sumo_ps *ps = sumo_get_ps(rps);
  829. struct sumo_ps *current_ps = sumo_get_ps(rdev->pm.dpm.current_ps);
  830. struct sumo_power_info *pi = sumo_get_pi(rdev);
  831. u32 min_voltage = 0; /* ??? */
  832. u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
  833. u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
  834. u32 i;
  835. if (rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  836. return sumo_patch_thermal_state(rdev, ps, current_ps);
  837. if (pi->enable_boost) {
  838. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE)
  839. ps->flags |= SUMO_POWERSTATE_FLAGS_BOOST_STATE;
  840. }
  841. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) ||
  842. (rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) ||
  843. (rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE))
  844. ps->flags |= SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE;
  845. for (i = 0; i < ps->num_levels; i++) {
  846. if (ps->levels[i].vddc_index < min_voltage)
  847. ps->levels[i].vddc_index = min_voltage;
  848. if (ps->levels[i].sclk < min_sclk)
  849. ps->levels[i].sclk =
  850. sumo_get_valid_engine_clock(rdev, min_sclk);
  851. ps->levels[i].ss_divider_index =
  852. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
  853. ps->levels[i].ds_divider_index =
  854. sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
  855. if (ps->levels[i].ds_divider_index > ps->levels[i].ss_divider_index + 1)
  856. ps->levels[i].ds_divider_index = ps->levels[i].ss_divider_index + 1;
  857. if (ps->levels[i].ss_divider_index == ps->levels[i].ds_divider_index) {
  858. if (ps->levels[i].ss_divider_index > 1)
  859. ps->levels[i].ss_divider_index = ps->levels[i].ss_divider_index - 1;
  860. }
  861. if (ps->levels[i].ss_divider_index == 0)
  862. ps->levels[i].ds_divider_index = 0;
  863. if (ps->levels[i].ds_divider_index == 0)
  864. ps->levels[i].ss_divider_index = 0;
  865. if (ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
  866. ps->levels[i].allow_gnb_slow = 1;
  867. else if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) ||
  868. (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC))
  869. ps->levels[i].allow_gnb_slow = 0;
  870. else if (i == ps->num_levels - 1)
  871. ps->levels[i].allow_gnb_slow = 0;
  872. else
  873. ps->levels[i].allow_gnb_slow = 1;
  874. }
  875. }
  876. static void sumo_cleanup_asic(struct radeon_device *rdev)
  877. {
  878. sumo_take_smu_control(rdev, false);
  879. }
  880. static int sumo_set_thermal_temperature_range(struct radeon_device *rdev,
  881. int min_temp, int max_temp)
  882. {
  883. int low_temp = 0 * 1000;
  884. int high_temp = 255 * 1000;
  885. if (low_temp < min_temp)
  886. low_temp = min_temp;
  887. if (high_temp > max_temp)
  888. high_temp = max_temp;
  889. if (high_temp < low_temp) {
  890. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  891. return -EINVAL;
  892. }
  893. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
  894. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
  895. rdev->pm.dpm.thermal.min_temp = low_temp;
  896. rdev->pm.dpm.thermal.max_temp = high_temp;
  897. return 0;
  898. }
  899. int sumo_dpm_enable(struct radeon_device *rdev)
  900. {
  901. struct sumo_power_info *pi = sumo_get_pi(rdev);
  902. if (sumo_dpm_enabled(rdev))
  903. return -EINVAL;
  904. sumo_enable_clock_power_gating(rdev);
  905. sumo_program_bootup_state(rdev);
  906. sumo_init_bsp(rdev);
  907. sumo_reset_am(rdev);
  908. sumo_program_tp(rdev);
  909. sumo_program_bootup_at(rdev);
  910. sumo_start_am(rdev);
  911. if (pi->enable_auto_thermal_throttling) {
  912. sumo_program_ttp(rdev);
  913. sumo_program_ttt(rdev);
  914. }
  915. sumo_program_dc_hto(rdev);
  916. sumo_program_power_level_enter_state(rdev);
  917. sumo_enable_voltage_scaling(rdev, true);
  918. sumo_program_sstp(rdev);
  919. sumo_program_vc(rdev);
  920. sumo_override_cnb_thermal_events(rdev);
  921. sumo_start_dpm(rdev);
  922. sumo_wait_for_level_0(rdev);
  923. if (pi->enable_sclk_ds)
  924. sumo_enable_sclk_ds(rdev, true);
  925. if (pi->enable_boost)
  926. sumo_enable_boost_timer(rdev);
  927. if (rdev->irq.installed &&
  928. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  929. sumo_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  930. rdev->irq.dpm_thermal = true;
  931. radeon_irq_set(rdev);
  932. }
  933. return 0;
  934. }
  935. void sumo_dpm_disable(struct radeon_device *rdev)
  936. {
  937. struct sumo_power_info *pi = sumo_get_pi(rdev);
  938. if (!sumo_dpm_enabled(rdev))
  939. return;
  940. sumo_disable_clock_power_gating(rdev);
  941. if (pi->enable_sclk_ds)
  942. sumo_enable_sclk_ds(rdev, false);
  943. sumo_clear_vc(rdev);
  944. sumo_wait_for_level_0(rdev);
  945. sumo_stop_dpm(rdev);
  946. sumo_enable_voltage_scaling(rdev, false);
  947. if (rdev->irq.installed &&
  948. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  949. rdev->irq.dpm_thermal = false;
  950. radeon_irq_set(rdev);
  951. }
  952. }
  953. int sumo_dpm_set_power_state(struct radeon_device *rdev)
  954. {
  955. struct sumo_power_info *pi = sumo_get_pi(rdev);
  956. if (pi->enable_dynamic_patch_ps)
  957. sumo_apply_state_adjust_rules(rdev);
  958. sumo_update_current_power_levels(rdev);
  959. if (pi->enable_boost) {
  960. sumo_enable_boost(rdev, false);
  961. sumo_patch_boost_state(rdev);
  962. }
  963. if (pi->enable_dpm) {
  964. sumo_pre_notify_alt_vddnb_change(rdev);
  965. sumo_enable_power_level_0(rdev);
  966. sumo_set_forced_level_0(rdev);
  967. sumo_set_forced_mode_enabled(rdev);
  968. sumo_wait_for_level_0(rdev);
  969. sumo_program_power_levels_0_to_n(rdev);
  970. sumo_program_wl(rdev);
  971. sumo_program_bsp(rdev);
  972. sumo_program_at(rdev);
  973. sumo_force_nbp_state(rdev);
  974. sumo_set_forced_mode_disabled(rdev);
  975. sumo_set_forced_mode_enabled(rdev);
  976. sumo_set_forced_mode_disabled(rdev);
  977. sumo_post_notify_alt_vddnb_change(rdev);
  978. }
  979. if (pi->enable_boost)
  980. sumo_enable_boost(rdev, true);
  981. return 0;
  982. }
  983. void sumo_dpm_reset_asic(struct radeon_device *rdev)
  984. {
  985. sumo_program_bootup_state(rdev);
  986. sumo_enable_power_level_0(rdev);
  987. sumo_set_forced_level_0(rdev);
  988. sumo_set_forced_mode_enabled(rdev);
  989. sumo_wait_for_level_0(rdev);
  990. sumo_set_forced_mode_disabled(rdev);
  991. sumo_set_forced_mode_enabled(rdev);
  992. sumo_set_forced_mode_disabled(rdev);
  993. }
  994. void sumo_dpm_setup_asic(struct radeon_device *rdev)
  995. {
  996. struct sumo_power_info *pi = sumo_get_pi(rdev);
  997. sumo_initialize_m3_arb(rdev);
  998. pi->fw_version = sumo_get_running_fw_version(rdev);
  999. DRM_INFO("Found smc ucode version: 0x%08x\n", pi->fw_version);
  1000. sumo_program_acpi_power_level(rdev);
  1001. sumo_enable_acpi_pm(rdev);
  1002. sumo_take_smu_control(rdev, true);
  1003. }
  1004. void sumo_dpm_display_configuration_changed(struct radeon_device *rdev)
  1005. {
  1006. }
  1007. union power_info {
  1008. struct _ATOM_POWERPLAY_INFO info;
  1009. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1010. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1011. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1012. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1013. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1014. };
  1015. union pplib_clock_info {
  1016. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1017. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1018. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1019. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1020. };
  1021. union pplib_power_state {
  1022. struct _ATOM_PPLIB_STATE v1;
  1023. struct _ATOM_PPLIB_STATE_V2 v2;
  1024. };
  1025. static void sumo_patch_boot_state(struct radeon_device *rdev,
  1026. struct sumo_ps *ps)
  1027. {
  1028. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1029. ps->num_levels = 1;
  1030. ps->flags = 0;
  1031. ps->levels[0] = pi->boot_pl;
  1032. }
  1033. static void sumo_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1034. struct radeon_ps *rps,
  1035. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  1036. u8 table_rev)
  1037. {
  1038. struct sumo_ps *ps = sumo_get_ps(rps);
  1039. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1040. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1041. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1042. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  1043. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  1044. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  1045. } else {
  1046. rps->vclk = 0;
  1047. rps->dclk = 0;
  1048. }
  1049. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1050. rdev->pm.dpm.boot_ps = rps;
  1051. sumo_patch_boot_state(rdev, ps);
  1052. }
  1053. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1054. rdev->pm.dpm.uvd_ps = rps;
  1055. }
  1056. static void sumo_parse_pplib_clock_info(struct radeon_device *rdev,
  1057. struct radeon_ps *rps, int index,
  1058. union pplib_clock_info *clock_info)
  1059. {
  1060. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1061. struct sumo_ps *ps = sumo_get_ps(rps);
  1062. struct sumo_pl *pl = &ps->levels[index];
  1063. u32 sclk;
  1064. sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
  1065. sclk |= clock_info->sumo.ucEngineClockHigh << 16;
  1066. pl->sclk = sclk;
  1067. pl->vddc_index = clock_info->sumo.vddcIndex;
  1068. pl->sclk_dpm_tdp_limit = clock_info->sumo.tdpLimit;
  1069. ps->num_levels = index + 1;
  1070. if (pi->enable_sclk_ds) {
  1071. pl->ds_divider_index = 5;
  1072. pl->ss_divider_index = 4;
  1073. }
  1074. }
  1075. static int sumo_parse_power_table(struct radeon_device *rdev)
  1076. {
  1077. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1078. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1079. union pplib_power_state *power_state;
  1080. int i, j, k, non_clock_array_index, clock_array_index;
  1081. union pplib_clock_info *clock_info;
  1082. struct _StateArray *state_array;
  1083. struct _ClockInfoArray *clock_info_array;
  1084. struct _NonClockInfoArray *non_clock_info_array;
  1085. union power_info *power_info;
  1086. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1087. u16 data_offset;
  1088. u8 frev, crev;
  1089. u8 *power_state_offset;
  1090. struct sumo_ps *ps;
  1091. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1092. &frev, &crev, &data_offset))
  1093. return -EINVAL;
  1094. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1095. state_array = (struct _StateArray *)
  1096. (mode_info->atom_context->bios + data_offset +
  1097. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  1098. clock_info_array = (struct _ClockInfoArray *)
  1099. (mode_info->atom_context->bios + data_offset +
  1100. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  1101. non_clock_info_array = (struct _NonClockInfoArray *)
  1102. (mode_info->atom_context->bios + data_offset +
  1103. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  1104. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  1105. state_array->ucNumEntries, GFP_KERNEL);
  1106. if (!rdev->pm.dpm.ps)
  1107. return -ENOMEM;
  1108. power_state_offset = (u8 *)state_array->states;
  1109. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  1110. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  1111. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  1112. for (i = 0; i < state_array->ucNumEntries; i++) {
  1113. power_state = (union pplib_power_state *)power_state_offset;
  1114. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  1115. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1116. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  1117. if (!rdev->pm.power_state[i].clock_info)
  1118. return -EINVAL;
  1119. ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
  1120. if (ps == NULL) {
  1121. kfree(rdev->pm.dpm.ps);
  1122. return -ENOMEM;
  1123. }
  1124. rdev->pm.dpm.ps[i].ps_priv = ps;
  1125. k = 0;
  1126. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  1127. clock_array_index = power_state->v2.clockInfoIndex[j];
  1128. if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
  1129. break;
  1130. clock_info = (union pplib_clock_info *)
  1131. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  1132. sumo_parse_pplib_clock_info(rdev,
  1133. &rdev->pm.dpm.ps[i], k,
  1134. clock_info);
  1135. k++;
  1136. }
  1137. sumo_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1138. non_clock_info,
  1139. non_clock_info_array->ucEntrySize);
  1140. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  1141. }
  1142. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  1143. return 0;
  1144. }
  1145. static u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev, u32 vid_2bit)
  1146. {
  1147. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1148. u32 i;
  1149. for (i = 0; i < pi->sys_info.vid_mapping_table.num_entries; i++) {
  1150. if (pi->sys_info.vid_mapping_table.entries[i].vid_2bit == vid_2bit)
  1151. return pi->sys_info.vid_mapping_table.entries[i].vid_7bit;
  1152. }
  1153. return pi->sys_info.vid_mapping_table.entries[pi->sys_info.vid_mapping_table.num_entries - 1].vid_7bit;
  1154. }
  1155. static u16 sumo_convert_voltage_index_to_value(struct radeon_device *rdev,
  1156. u32 vid_2bit)
  1157. {
  1158. u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, vid_2bit);
  1159. if (vid_7bit > 0x7C)
  1160. return 0;
  1161. return (15500 - vid_7bit * 125 + 5) / 10;
  1162. }
  1163. static void sumo_construct_display_voltage_mapping_table(struct radeon_device *rdev,
  1164. ATOM_CLK_VOLT_CAPABILITY *table)
  1165. {
  1166. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1167. u32 i;
  1168. for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
  1169. if (table[i].ulMaximumSupportedCLK == 0)
  1170. break;
  1171. pi->sys_info.disp_clk_voltage_mapping_table.display_clock_frequency[i] =
  1172. table[i].ulMaximumSupportedCLK;
  1173. }
  1174. pi->sys_info.disp_clk_voltage_mapping_table.num_max_voltage_levels = i;
  1175. if (pi->sys_info.disp_clk_voltage_mapping_table.num_max_voltage_levels == 0) {
  1176. pi->sys_info.disp_clk_voltage_mapping_table.display_clock_frequency[0] = 80000;
  1177. pi->sys_info.disp_clk_voltage_mapping_table.num_max_voltage_levels = 1;
  1178. }
  1179. }
  1180. static void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
  1181. ATOM_AVAILABLE_SCLK_LIST *table)
  1182. {
  1183. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1184. u32 i;
  1185. u32 n = 0;
  1186. u32 prev_sclk = 0;
  1187. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
  1188. if (table[i].ulSupportedSCLK > prev_sclk) {
  1189. pi->sys_info.sclk_voltage_mapping_table.entries[n].sclk_frequency =
  1190. table[i].ulSupportedSCLK;
  1191. pi->sys_info.sclk_voltage_mapping_table.entries[n].vid_2bit =
  1192. table[i].usVoltageIndex;
  1193. prev_sclk = table[i].ulSupportedSCLK;
  1194. n++;
  1195. }
  1196. }
  1197. pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries = n;
  1198. }
  1199. static void sumo_construct_vid_mapping_table(struct radeon_device *rdev,
  1200. ATOM_AVAILABLE_SCLK_LIST *table)
  1201. {
  1202. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1203. u32 i, j;
  1204. for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
  1205. if (table[i].ulSupportedSCLK != 0) {
  1206. pi->sys_info.vid_mapping_table.entries[table[i].usVoltageIndex].vid_7bit =
  1207. table[i].usVoltageID;
  1208. pi->sys_info.vid_mapping_table.entries[table[i].usVoltageIndex].vid_2bit =
  1209. table[i].usVoltageIndex;
  1210. }
  1211. }
  1212. for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
  1213. if (pi->sys_info.vid_mapping_table.entries[i].vid_7bit == 0) {
  1214. for (j = i + 1; j < SUMO_MAX_NUMBER_VOLTAGES; j++) {
  1215. if (pi->sys_info.vid_mapping_table.entries[j].vid_7bit != 0) {
  1216. pi->sys_info.vid_mapping_table.entries[i] =
  1217. pi->sys_info.vid_mapping_table.entries[j];
  1218. pi->sys_info.vid_mapping_table.entries[j].vid_7bit = 0;
  1219. break;
  1220. }
  1221. }
  1222. if (j == SUMO_MAX_NUMBER_VOLTAGES)
  1223. break;
  1224. }
  1225. }
  1226. pi->sys_info.vid_mapping_table.num_entries = i;
  1227. }
  1228. union igp_info {
  1229. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1230. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1231. struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
  1232. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  1233. };
  1234. static int sumo_parse_sys_info_table(struct radeon_device *rdev)
  1235. {
  1236. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1237. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1238. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1239. union igp_info *igp_info;
  1240. u8 frev, crev;
  1241. u16 data_offset;
  1242. int i;
  1243. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1244. &frev, &crev, &data_offset)) {
  1245. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1246. data_offset);
  1247. if (crev != 6) {
  1248. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1249. return -EINVAL;
  1250. }
  1251. pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_6.ulBootUpEngineClock);
  1252. pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_6.ulMinEngineClock);
  1253. pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_6.ulBootUpUMAClock);
  1254. pi->sys_info.bootup_nb_voltage_index =
  1255. le16_to_cpu(igp_info->info_6.usBootUpNBVoltage);
  1256. if (igp_info->info_6.ucHtcTmpLmt == 0)
  1257. pi->sys_info.htc_tmp_lmt = 203;
  1258. else
  1259. pi->sys_info.htc_tmp_lmt = igp_info->info_6.ucHtcTmpLmt;
  1260. if (igp_info->info_6.ucHtcHystLmt == 0)
  1261. pi->sys_info.htc_hyst_lmt = 5;
  1262. else
  1263. pi->sys_info.htc_hyst_lmt = igp_info->info_6.ucHtcHystLmt;
  1264. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  1265. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  1266. }
  1267. for (i = 0; i < NUMBER_OF_M3ARB_PARAM_SETS; i++) {
  1268. pi->sys_info.csr_m3_arb_cntl_default[i] =
  1269. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_DEFAULT[i]);
  1270. pi->sys_info.csr_m3_arb_cntl_uvd[i] =
  1271. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_UVD[i]);
  1272. pi->sys_info.csr_m3_arb_cntl_fs3d[i] =
  1273. le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_FS3D[i]);
  1274. }
  1275. pi->sys_info.sclk_dpm_boost_margin =
  1276. le32_to_cpu(igp_info->info_6.SclkDpmBoostMargin);
  1277. pi->sys_info.sclk_dpm_throttle_margin =
  1278. le32_to_cpu(igp_info->info_6.SclkDpmThrottleMargin);
  1279. pi->sys_info.sclk_dpm_tdp_limit_pg =
  1280. le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitPG);
  1281. pi->sys_info.gnb_tdp_limit = le16_to_cpu(igp_info->info_6.GnbTdpLimit);
  1282. pi->sys_info.sclk_dpm_tdp_limit_boost =
  1283. le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitBoost);
  1284. pi->sys_info.boost_sclk = le32_to_cpu(igp_info->info_6.ulBoostEngineCLock);
  1285. pi->sys_info.boost_vid_2bit = igp_info->info_6.ulBoostVid_2bit;
  1286. if (igp_info->info_6.EnableBoost)
  1287. pi->sys_info.enable_boost = true;
  1288. else
  1289. pi->sys_info.enable_boost = false;
  1290. sumo_construct_display_voltage_mapping_table(rdev,
  1291. igp_info->info_6.sDISPCLK_Voltage);
  1292. sumo_construct_sclk_voltage_mapping_table(rdev,
  1293. igp_info->info_6.sAvail_SCLK);
  1294. sumo_construct_vid_mapping_table(rdev, igp_info->info_6.sAvail_SCLK);
  1295. }
  1296. return 0;
  1297. }
  1298. static void sumo_construct_boot_and_acpi_state(struct radeon_device *rdev)
  1299. {
  1300. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1301. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  1302. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  1303. pi->boot_pl.ds_divider_index = 0;
  1304. pi->boot_pl.ss_divider_index = 0;
  1305. pi->boot_pl.allow_gnb_slow = 1;
  1306. pi->acpi_pl = pi->boot_pl;
  1307. pi->current_ps.num_levels = 1;
  1308. pi->current_ps.levels[0] = pi->boot_pl;
  1309. }
  1310. int sumo_dpm_init(struct radeon_device *rdev)
  1311. {
  1312. struct sumo_power_info *pi;
  1313. u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
  1314. int ret;
  1315. pi = kzalloc(sizeof(struct sumo_power_info), GFP_KERNEL);
  1316. if (pi == NULL)
  1317. return -ENOMEM;
  1318. rdev->pm.dpm.priv = pi;
  1319. pi->driver_nbps_policy_disable = false;
  1320. if ((rdev->family == CHIP_PALM) && (hw_rev < 3))
  1321. pi->disable_gfx_power_gating_in_uvd = true;
  1322. else
  1323. pi->disable_gfx_power_gating_in_uvd = false;
  1324. pi->enable_alt_vddnb = true;
  1325. pi->enable_sclk_ds = true;
  1326. pi->enable_dynamic_m3_arbiter = false;
  1327. pi->enable_dynamic_patch_ps = true;
  1328. pi->enable_gfx_power_gating = true;
  1329. pi->enable_gfx_clock_gating = true;
  1330. pi->enable_mg_clock_gating = true;
  1331. pi->enable_auto_thermal_throttling = true;
  1332. ret = sumo_parse_sys_info_table(rdev);
  1333. if (ret)
  1334. return ret;
  1335. sumo_construct_boot_and_acpi_state(rdev);
  1336. ret = sumo_parse_power_table(rdev);
  1337. if (ret)
  1338. return ret;
  1339. pi->pasi = CYPRESS_HASI_DFLT;
  1340. pi->asi = RV770_ASI_DFLT;
  1341. pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
  1342. pi->enable_boost = pi->sys_info.enable_boost;
  1343. pi->enable_dpm = true;
  1344. return 0;
  1345. }
  1346. void sumo_dpm_print_power_state(struct radeon_device *rdev,
  1347. struct radeon_ps *rps)
  1348. {
  1349. int i;
  1350. struct sumo_ps *ps = sumo_get_ps(rps);
  1351. r600_dpm_print_class_info(rps->class, rps->class2);
  1352. r600_dpm_print_cap_info(rps->caps);
  1353. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1354. for (i = 0; i < ps->num_levels; i++) {
  1355. struct sumo_pl *pl = &ps->levels[i];
  1356. printk("\t\tpower level %d sclk: %u vddc: %u\n",
  1357. i, pl->sclk,
  1358. sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
  1359. }
  1360. r600_dpm_print_ps_status(rdev, rps);
  1361. }
  1362. void sumo_dpm_fini(struct radeon_device *rdev)
  1363. {
  1364. int i;
  1365. sumo_cleanup_asic(rdev); /* ??? */
  1366. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1367. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1368. }
  1369. kfree(rdev->pm.dpm.ps);
  1370. kfree(rdev->pm.dpm.priv);
  1371. }
  1372. u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low)
  1373. {
  1374. struct sumo_ps *requested_state = sumo_get_ps(rdev->pm.dpm.requested_ps);
  1375. if (low)
  1376. return requested_state->levels[0].sclk;
  1377. else
  1378. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1379. }
  1380. u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low)
  1381. {
  1382. struct sumo_power_info *pi = sumo_get_pi(rdev);
  1383. return pi->sys_info.bootup_uma_clk;
  1384. }