vmwgfx_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FIFO_DEBUG \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FIFO_DEBUG, \
  81. struct drm_vmw_fifo_debug_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. /**
  86. * The core DRM version of this macro doesn't account for
  87. * DRM_COMMAND_BASE.
  88. */
  89. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  90. [DRM_IOCTL_NR(ioctl) - DRM_COMMAND_BASE] = {ioctl, flags, func}
  91. /**
  92. * Ioctl definitions.
  93. */
  94. static struct drm_ioctl_desc vmw_ioctls[] = {
  95. VMW_IOCTL_DEF(DRM_IOCTL_VMW_GET_PARAM, vmw_getparam_ioctl,
  96. DRM_AUTH | DRM_UNLOCKED),
  97. VMW_IOCTL_DEF(DRM_IOCTL_VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  98. DRM_AUTH | DRM_UNLOCKED),
  99. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  100. DRM_AUTH | DRM_UNLOCKED),
  101. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CURSOR_BYPASS,
  102. vmw_kms_cursor_bypass_ioctl,
  103. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  105. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  106. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  107. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  108. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  109. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  110. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  111. DRM_AUTH | DRM_UNLOCKED),
  112. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  113. DRM_AUTH | DRM_UNLOCKED),
  114. VMW_IOCTL_DEF(DRM_IOCTL_VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  115. DRM_AUTH | DRM_UNLOCKED),
  116. VMW_IOCTL_DEF(DRM_IOCTL_VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(DRM_IOCTL_VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(DRM_IOCTL_VMW_EXECBUF, vmw_execbuf_ioctl,
  121. DRM_AUTH | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(DRM_IOCTL_VMW_FIFO_DEBUG, vmw_fifo_debug_ioctl,
  123. DRM_AUTH | DRM_ROOT_ONLY | DRM_MASTER | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(DRM_IOCTL_VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  125. DRM_AUTH | DRM_UNLOCKED)
  126. };
  127. static struct pci_device_id vmw_pci_id_list[] = {
  128. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  129. {0, 0, 0}
  130. };
  131. static char *vmw_devname = "vmwgfx";
  132. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  133. static void vmw_master_init(struct vmw_master *);
  134. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  135. void *ptr);
  136. static void vmw_print_capabilities(uint32_t capabilities)
  137. {
  138. DRM_INFO("Capabilities:\n");
  139. if (capabilities & SVGA_CAP_RECT_COPY)
  140. DRM_INFO(" Rect copy.\n");
  141. if (capabilities & SVGA_CAP_CURSOR)
  142. DRM_INFO(" Cursor.\n");
  143. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  144. DRM_INFO(" Cursor bypass.\n");
  145. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  146. DRM_INFO(" Cursor bypass 2.\n");
  147. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  148. DRM_INFO(" 8bit emulation.\n");
  149. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  150. DRM_INFO(" Alpha cursor.\n");
  151. if (capabilities & SVGA_CAP_3D)
  152. DRM_INFO(" 3D.\n");
  153. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  154. DRM_INFO(" Extended Fifo.\n");
  155. if (capabilities & SVGA_CAP_MULTIMON)
  156. DRM_INFO(" Multimon.\n");
  157. if (capabilities & SVGA_CAP_PITCHLOCK)
  158. DRM_INFO(" Pitchlock.\n");
  159. if (capabilities & SVGA_CAP_IRQMASK)
  160. DRM_INFO(" Irq mask.\n");
  161. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  162. DRM_INFO(" Display Topology.\n");
  163. if (capabilities & SVGA_CAP_GMR)
  164. DRM_INFO(" GMR.\n");
  165. if (capabilities & SVGA_CAP_TRACES)
  166. DRM_INFO(" Traces.\n");
  167. }
  168. static int vmw_request_device(struct vmw_private *dev_priv)
  169. {
  170. int ret;
  171. vmw_kms_save_vga(dev_priv);
  172. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  173. if (unlikely(ret != 0)) {
  174. DRM_ERROR("Unable to initialize FIFO.\n");
  175. return ret;
  176. }
  177. return 0;
  178. }
  179. static void vmw_release_device(struct vmw_private *dev_priv)
  180. {
  181. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  182. vmw_kms_restore_vga(dev_priv);
  183. }
  184. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  185. {
  186. struct vmw_private *dev_priv;
  187. int ret;
  188. uint32_t svga_id;
  189. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  190. if (unlikely(dev_priv == NULL)) {
  191. DRM_ERROR("Failed allocating a device private struct.\n");
  192. return -ENOMEM;
  193. }
  194. memset(dev_priv, 0, sizeof(*dev_priv));
  195. dev_priv->dev = dev;
  196. dev_priv->vmw_chipset = chipset;
  197. dev_priv->last_read_sequence = (uint32_t) -100;
  198. mutex_init(&dev_priv->hw_mutex);
  199. mutex_init(&dev_priv->cmdbuf_mutex);
  200. rwlock_init(&dev_priv->resource_lock);
  201. idr_init(&dev_priv->context_idr);
  202. idr_init(&dev_priv->surface_idr);
  203. idr_init(&dev_priv->stream_idr);
  204. ida_init(&dev_priv->gmr_ida);
  205. mutex_init(&dev_priv->init_mutex);
  206. init_waitqueue_head(&dev_priv->fence_queue);
  207. init_waitqueue_head(&dev_priv->fifo_queue);
  208. atomic_set(&dev_priv->fence_queue_waiters, 0);
  209. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  210. INIT_LIST_HEAD(&dev_priv->gmr_lru);
  211. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  212. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  213. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  214. mutex_lock(&dev_priv->hw_mutex);
  215. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  216. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  217. if (svga_id != SVGA_ID_2) {
  218. ret = -ENOSYS;
  219. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  220. mutex_unlock(&dev_priv->hw_mutex);
  221. goto out_err0;
  222. }
  223. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  224. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  225. dev_priv->max_gmr_descriptors =
  226. vmw_read(dev_priv,
  227. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  228. dev_priv->max_gmr_ids =
  229. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  230. }
  231. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  232. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  233. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  234. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  235. mutex_unlock(&dev_priv->hw_mutex);
  236. vmw_print_capabilities(dev_priv->capabilities);
  237. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  238. DRM_INFO("Max GMR ids is %u\n",
  239. (unsigned)dev_priv->max_gmr_ids);
  240. DRM_INFO("Max GMR descriptors is %u\n",
  241. (unsigned)dev_priv->max_gmr_descriptors);
  242. }
  243. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  244. dev_priv->vram_start, dev_priv->vram_size / 1024);
  245. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  246. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  247. ret = vmw_ttm_global_init(dev_priv);
  248. if (unlikely(ret != 0))
  249. goto out_err0;
  250. vmw_master_init(&dev_priv->fbdev_master);
  251. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  252. dev_priv->active_master = &dev_priv->fbdev_master;
  253. ret = ttm_bo_device_init(&dev_priv->bdev,
  254. dev_priv->bo_global_ref.ref.object,
  255. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  256. false);
  257. if (unlikely(ret != 0)) {
  258. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  259. goto out_err1;
  260. }
  261. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  262. (dev_priv->vram_size >> PAGE_SHIFT));
  263. if (unlikely(ret != 0)) {
  264. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  265. goto out_err2;
  266. }
  267. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  268. dev_priv->mmio_size, DRM_MTRR_WC);
  269. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  270. dev_priv->mmio_size);
  271. if (unlikely(dev_priv->mmio_virt == NULL)) {
  272. ret = -ENOMEM;
  273. DRM_ERROR("Failed mapping MMIO.\n");
  274. goto out_err3;
  275. }
  276. dev_priv->tdev = ttm_object_device_init
  277. (dev_priv->mem_global_ref.object, 12);
  278. if (unlikely(dev_priv->tdev == NULL)) {
  279. DRM_ERROR("Unable to initialize TTM object management.\n");
  280. ret = -ENOMEM;
  281. goto out_err4;
  282. }
  283. dev->dev_private = dev_priv;
  284. if (!dev->devname)
  285. dev->devname = vmw_devname;
  286. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  287. ret = drm_irq_install(dev);
  288. if (unlikely(ret != 0)) {
  289. DRM_ERROR("Failed installing irq: %d\n", ret);
  290. goto out_no_irq;
  291. }
  292. }
  293. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  294. dev_priv->stealth = (ret != 0);
  295. if (dev_priv->stealth) {
  296. /**
  297. * Request at least the mmio PCI resource.
  298. */
  299. DRM_INFO("It appears like vesafb is loaded. "
  300. "Ignore above error if any. Entering stealth mode.\n");
  301. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  302. if (unlikely(ret != 0)) {
  303. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  304. goto out_no_device;
  305. }
  306. vmw_kms_init(dev_priv);
  307. vmw_overlay_init(dev_priv);
  308. } else {
  309. ret = vmw_request_device(dev_priv);
  310. if (unlikely(ret != 0))
  311. goto out_no_device;
  312. vmw_kms_init(dev_priv);
  313. vmw_overlay_init(dev_priv);
  314. vmw_fb_init(dev_priv);
  315. }
  316. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  317. register_pm_notifier(&dev_priv->pm_nb);
  318. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ? "Have 3D\n" : "No 3D\n");
  319. return 0;
  320. out_no_device:
  321. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  322. drm_irq_uninstall(dev_priv->dev);
  323. if (dev->devname == vmw_devname)
  324. dev->devname = NULL;
  325. out_no_irq:
  326. ttm_object_device_release(&dev_priv->tdev);
  327. out_err4:
  328. iounmap(dev_priv->mmio_virt);
  329. out_err3:
  330. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  331. dev_priv->mmio_size, DRM_MTRR_WC);
  332. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  333. out_err2:
  334. (void)ttm_bo_device_release(&dev_priv->bdev);
  335. out_err1:
  336. vmw_ttm_global_release(dev_priv);
  337. out_err0:
  338. ida_destroy(&dev_priv->gmr_ida);
  339. idr_destroy(&dev_priv->surface_idr);
  340. idr_destroy(&dev_priv->context_idr);
  341. idr_destroy(&dev_priv->stream_idr);
  342. kfree(dev_priv);
  343. return ret;
  344. }
  345. static int vmw_driver_unload(struct drm_device *dev)
  346. {
  347. struct vmw_private *dev_priv = vmw_priv(dev);
  348. DRM_INFO(VMWGFX_DRIVER_NAME " unload.\n");
  349. unregister_pm_notifier(&dev_priv->pm_nb);
  350. if (!dev_priv->stealth) {
  351. vmw_fb_close(dev_priv);
  352. vmw_kms_close(dev_priv);
  353. vmw_overlay_close(dev_priv);
  354. vmw_release_device(dev_priv);
  355. pci_release_regions(dev->pdev);
  356. } else {
  357. vmw_kms_close(dev_priv);
  358. vmw_overlay_close(dev_priv);
  359. pci_release_region(dev->pdev, 2);
  360. }
  361. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  362. drm_irq_uninstall(dev_priv->dev);
  363. if (dev->devname == vmw_devname)
  364. dev->devname = NULL;
  365. ttm_object_device_release(&dev_priv->tdev);
  366. iounmap(dev_priv->mmio_virt);
  367. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  368. dev_priv->mmio_size, DRM_MTRR_WC);
  369. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  370. (void)ttm_bo_device_release(&dev_priv->bdev);
  371. vmw_ttm_global_release(dev_priv);
  372. ida_destroy(&dev_priv->gmr_ida);
  373. idr_destroy(&dev_priv->surface_idr);
  374. idr_destroy(&dev_priv->context_idr);
  375. idr_destroy(&dev_priv->stream_idr);
  376. kfree(dev_priv);
  377. return 0;
  378. }
  379. static void vmw_postclose(struct drm_device *dev,
  380. struct drm_file *file_priv)
  381. {
  382. struct vmw_fpriv *vmw_fp;
  383. vmw_fp = vmw_fpriv(file_priv);
  384. ttm_object_file_release(&vmw_fp->tfile);
  385. if (vmw_fp->locked_master)
  386. drm_master_put(&vmw_fp->locked_master);
  387. kfree(vmw_fp);
  388. }
  389. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  390. {
  391. struct vmw_private *dev_priv = vmw_priv(dev);
  392. struct vmw_fpriv *vmw_fp;
  393. int ret = -ENOMEM;
  394. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  395. if (unlikely(vmw_fp == NULL))
  396. return ret;
  397. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  398. if (unlikely(vmw_fp->tfile == NULL))
  399. goto out_no_tfile;
  400. file_priv->driver_priv = vmw_fp;
  401. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  402. dev_priv->bdev.dev_mapping =
  403. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  404. return 0;
  405. out_no_tfile:
  406. kfree(vmw_fp);
  407. return ret;
  408. }
  409. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  410. unsigned long arg)
  411. {
  412. struct drm_file *file_priv = filp->private_data;
  413. struct drm_device *dev = file_priv->minor->dev;
  414. unsigned int nr = DRM_IOCTL_NR(cmd);
  415. /*
  416. * Do extra checking on driver private ioctls.
  417. */
  418. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  419. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  420. struct drm_ioctl_desc *ioctl =
  421. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  422. if (unlikely(ioctl->cmd != cmd)) {
  423. DRM_ERROR("Invalid command format, ioctl %d\n",
  424. nr - DRM_COMMAND_BASE);
  425. return -EINVAL;
  426. }
  427. }
  428. return drm_ioctl(filp, cmd, arg);
  429. }
  430. static int vmw_firstopen(struct drm_device *dev)
  431. {
  432. struct vmw_private *dev_priv = vmw_priv(dev);
  433. dev_priv->is_opened = true;
  434. return 0;
  435. }
  436. static void vmw_lastclose(struct drm_device *dev)
  437. {
  438. struct vmw_private *dev_priv = vmw_priv(dev);
  439. struct drm_crtc *crtc;
  440. struct drm_mode_set set;
  441. int ret;
  442. /**
  443. * Do nothing on the lastclose call from drm_unload.
  444. */
  445. if (!dev_priv->is_opened)
  446. return;
  447. dev_priv->is_opened = false;
  448. set.x = 0;
  449. set.y = 0;
  450. set.fb = NULL;
  451. set.mode = NULL;
  452. set.connectors = NULL;
  453. set.num_connectors = 0;
  454. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  455. set.crtc = crtc;
  456. ret = crtc->funcs->set_config(&set);
  457. WARN_ON(ret != 0);
  458. }
  459. }
  460. static void vmw_master_init(struct vmw_master *vmaster)
  461. {
  462. ttm_lock_init(&vmaster->lock);
  463. }
  464. static int vmw_master_create(struct drm_device *dev,
  465. struct drm_master *master)
  466. {
  467. struct vmw_master *vmaster;
  468. DRM_INFO("Master create.\n");
  469. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  470. if (unlikely(vmaster == NULL))
  471. return -ENOMEM;
  472. ttm_lock_init(&vmaster->lock);
  473. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  474. master->driver_priv = vmaster;
  475. return 0;
  476. }
  477. static void vmw_master_destroy(struct drm_device *dev,
  478. struct drm_master *master)
  479. {
  480. struct vmw_master *vmaster = vmw_master(master);
  481. DRM_INFO("Master destroy.\n");
  482. master->driver_priv = NULL;
  483. kfree(vmaster);
  484. }
  485. static int vmw_master_set(struct drm_device *dev,
  486. struct drm_file *file_priv,
  487. bool from_open)
  488. {
  489. struct vmw_private *dev_priv = vmw_priv(dev);
  490. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  491. struct vmw_master *active = dev_priv->active_master;
  492. struct vmw_master *vmaster = vmw_master(file_priv->master);
  493. int ret = 0;
  494. DRM_INFO("Master set.\n");
  495. if (dev_priv->stealth) {
  496. ret = vmw_request_device(dev_priv);
  497. if (unlikely(ret != 0))
  498. return ret;
  499. }
  500. if (active) {
  501. BUG_ON(active != &dev_priv->fbdev_master);
  502. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  503. if (unlikely(ret != 0))
  504. goto out_no_active_lock;
  505. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  506. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  507. if (unlikely(ret != 0)) {
  508. DRM_ERROR("Unable to clean VRAM on "
  509. "master drop.\n");
  510. }
  511. dev_priv->active_master = NULL;
  512. }
  513. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  514. if (!from_open) {
  515. ttm_vt_unlock(&vmaster->lock);
  516. BUG_ON(vmw_fp->locked_master != file_priv->master);
  517. drm_master_put(&vmw_fp->locked_master);
  518. }
  519. dev_priv->active_master = vmaster;
  520. return 0;
  521. out_no_active_lock:
  522. vmw_release_device(dev_priv);
  523. return ret;
  524. }
  525. static void vmw_master_drop(struct drm_device *dev,
  526. struct drm_file *file_priv,
  527. bool from_release)
  528. {
  529. struct vmw_private *dev_priv = vmw_priv(dev);
  530. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  531. struct vmw_master *vmaster = vmw_master(file_priv->master);
  532. int ret;
  533. DRM_INFO("Master drop.\n");
  534. /**
  535. * Make sure the master doesn't disappear while we have
  536. * it locked.
  537. */
  538. vmw_fp->locked_master = drm_master_get(file_priv->master);
  539. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  540. if (unlikely((ret != 0))) {
  541. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  542. drm_master_put(&vmw_fp->locked_master);
  543. }
  544. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  545. if (dev_priv->stealth) {
  546. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  547. if (unlikely(ret != 0))
  548. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  549. vmw_release_device(dev_priv);
  550. }
  551. dev_priv->active_master = &dev_priv->fbdev_master;
  552. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  553. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  554. if (!dev_priv->stealth)
  555. vmw_fb_on(dev_priv);
  556. }
  557. static void vmw_remove(struct pci_dev *pdev)
  558. {
  559. struct drm_device *dev = pci_get_drvdata(pdev);
  560. drm_put_dev(dev);
  561. }
  562. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  563. void *ptr)
  564. {
  565. struct vmw_private *dev_priv =
  566. container_of(nb, struct vmw_private, pm_nb);
  567. struct vmw_master *vmaster = dev_priv->active_master;
  568. switch (val) {
  569. case PM_HIBERNATION_PREPARE:
  570. case PM_SUSPEND_PREPARE:
  571. ttm_suspend_lock(&vmaster->lock);
  572. /**
  573. * This empties VRAM and unbinds all GMR bindings.
  574. * Buffer contents is moved to swappable memory.
  575. */
  576. ttm_bo_swapout_all(&dev_priv->bdev);
  577. break;
  578. case PM_POST_HIBERNATION:
  579. case PM_POST_SUSPEND:
  580. ttm_suspend_unlock(&vmaster->lock);
  581. break;
  582. case PM_RESTORE_PREPARE:
  583. break;
  584. case PM_POST_RESTORE:
  585. break;
  586. default:
  587. break;
  588. }
  589. return 0;
  590. }
  591. /**
  592. * These might not be needed with the virtual SVGA device.
  593. */
  594. int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  595. {
  596. pci_save_state(pdev);
  597. pci_disable_device(pdev);
  598. pci_set_power_state(pdev, PCI_D3hot);
  599. return 0;
  600. }
  601. int vmw_pci_resume(struct pci_dev *pdev)
  602. {
  603. pci_set_power_state(pdev, PCI_D0);
  604. pci_restore_state(pdev);
  605. return pci_enable_device(pdev);
  606. }
  607. static struct drm_driver driver = {
  608. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  609. DRIVER_MODESET,
  610. .load = vmw_driver_load,
  611. .unload = vmw_driver_unload,
  612. .firstopen = vmw_firstopen,
  613. .lastclose = vmw_lastclose,
  614. .irq_preinstall = vmw_irq_preinstall,
  615. .irq_postinstall = vmw_irq_postinstall,
  616. .irq_uninstall = vmw_irq_uninstall,
  617. .irq_handler = vmw_irq_handler,
  618. .reclaim_buffers_locked = NULL,
  619. .get_map_ofs = drm_core_get_map_ofs,
  620. .get_reg_ofs = drm_core_get_reg_ofs,
  621. .ioctls = vmw_ioctls,
  622. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  623. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  624. .master_create = vmw_master_create,
  625. .master_destroy = vmw_master_destroy,
  626. .master_set = vmw_master_set,
  627. .master_drop = vmw_master_drop,
  628. .open = vmw_driver_open,
  629. .postclose = vmw_postclose,
  630. .fops = {
  631. .owner = THIS_MODULE,
  632. .open = drm_open,
  633. .release = drm_release,
  634. .unlocked_ioctl = vmw_unlocked_ioctl,
  635. .mmap = vmw_mmap,
  636. .poll = drm_poll,
  637. .fasync = drm_fasync,
  638. #if defined(CONFIG_COMPAT)
  639. .compat_ioctl = drm_compat_ioctl,
  640. #endif
  641. },
  642. .pci_driver = {
  643. .name = VMWGFX_DRIVER_NAME,
  644. .id_table = vmw_pci_id_list,
  645. .probe = vmw_probe,
  646. .remove = vmw_remove,
  647. .suspend = vmw_pci_suspend,
  648. .resume = vmw_pci_resume
  649. },
  650. .name = VMWGFX_DRIVER_NAME,
  651. .desc = VMWGFX_DRIVER_DESC,
  652. .date = VMWGFX_DRIVER_DATE,
  653. .major = VMWGFX_DRIVER_MAJOR,
  654. .minor = VMWGFX_DRIVER_MINOR,
  655. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  656. };
  657. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  658. {
  659. return drm_get_dev(pdev, ent, &driver);
  660. }
  661. static int __init vmwgfx_init(void)
  662. {
  663. int ret;
  664. ret = drm_init(&driver);
  665. if (ret)
  666. DRM_ERROR("Failed initializing DRM.\n");
  667. return ret;
  668. }
  669. static void __exit vmwgfx_exit(void)
  670. {
  671. drm_exit(&driver);
  672. }
  673. module_init(vmwgfx_init);
  674. module_exit(vmwgfx_exit);
  675. MODULE_AUTHOR("VMware Inc. and others");
  676. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  677. MODULE_LICENSE("GPL and additional rights");