r600.c 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define RLC_UCODE_SIZE 768
  41. #define R700_PFP_UCODE_SIZE 848
  42. #define R700_PM4_UCODE_SIZE 1360
  43. #define R700_RLC_UCODE_SIZE 1024
  44. /* Firmware Names */
  45. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  46. MODULE_FIRMWARE("radeon/R600_me.bin");
  47. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV610_me.bin");
  49. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV630_me.bin");
  51. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV620_me.bin");
  53. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV635_me.bin");
  55. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV670_me.bin");
  57. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RS780_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV770_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV730_me.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  66. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  67. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /* r600,rv610,rv630,rv620,rv635,rv670 */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /* hpd for digital panel detect/disconnect */
  73. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  74. {
  75. bool connected = false;
  76. if (ASIC_IS_DCE3(rdev)) {
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  80. connected = true;
  81. break;
  82. case RADEON_HPD_2:
  83. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  84. connected = true;
  85. break;
  86. case RADEON_HPD_3:
  87. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  88. connected = true;
  89. break;
  90. case RADEON_HPD_4:
  91. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  92. connected = true;
  93. break;
  94. /* DCE 3.2 */
  95. case RADEON_HPD_5:
  96. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_6:
  100. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. default:
  104. break;
  105. }
  106. } else {
  107. switch (hpd) {
  108. case RADEON_HPD_1:
  109. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  110. connected = true;
  111. break;
  112. case RADEON_HPD_2:
  113. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_3:
  117. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  118. connected = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. return connected;
  125. }
  126. void r600_hpd_set_polarity(struct radeon_device *rdev,
  127. enum radeon_hpd_id hpd)
  128. {
  129. u32 tmp;
  130. bool connected = r600_hpd_sense(rdev, hpd);
  131. if (ASIC_IS_DCE3(rdev)) {
  132. switch (hpd) {
  133. case RADEON_HPD_1:
  134. tmp = RREG32(DC_HPD1_INT_CONTROL);
  135. if (connected)
  136. tmp &= ~DC_HPDx_INT_POLARITY;
  137. else
  138. tmp |= DC_HPDx_INT_POLARITY;
  139. WREG32(DC_HPD1_INT_CONTROL, tmp);
  140. break;
  141. case RADEON_HPD_2:
  142. tmp = RREG32(DC_HPD2_INT_CONTROL);
  143. if (connected)
  144. tmp &= ~DC_HPDx_INT_POLARITY;
  145. else
  146. tmp |= DC_HPDx_INT_POLARITY;
  147. WREG32(DC_HPD2_INT_CONTROL, tmp);
  148. break;
  149. case RADEON_HPD_3:
  150. tmp = RREG32(DC_HPD3_INT_CONTROL);
  151. if (connected)
  152. tmp &= ~DC_HPDx_INT_POLARITY;
  153. else
  154. tmp |= DC_HPDx_INT_POLARITY;
  155. WREG32(DC_HPD3_INT_CONTROL, tmp);
  156. break;
  157. case RADEON_HPD_4:
  158. tmp = RREG32(DC_HPD4_INT_CONTROL);
  159. if (connected)
  160. tmp &= ~DC_HPDx_INT_POLARITY;
  161. else
  162. tmp |= DC_HPDx_INT_POLARITY;
  163. WREG32(DC_HPD4_INT_CONTROL, tmp);
  164. break;
  165. case RADEON_HPD_5:
  166. tmp = RREG32(DC_HPD5_INT_CONTROL);
  167. if (connected)
  168. tmp &= ~DC_HPDx_INT_POLARITY;
  169. else
  170. tmp |= DC_HPDx_INT_POLARITY;
  171. WREG32(DC_HPD5_INT_CONTROL, tmp);
  172. break;
  173. /* DCE 3.2 */
  174. case RADEON_HPD_6:
  175. tmp = RREG32(DC_HPD6_INT_CONTROL);
  176. if (connected)
  177. tmp &= ~DC_HPDx_INT_POLARITY;
  178. else
  179. tmp |= DC_HPDx_INT_POLARITY;
  180. WREG32(DC_HPD6_INT_CONTROL, tmp);
  181. break;
  182. default:
  183. break;
  184. }
  185. } else {
  186. switch (hpd) {
  187. case RADEON_HPD_1:
  188. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  189. if (connected)
  190. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  191. else
  192. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  193. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  194. break;
  195. case RADEON_HPD_2:
  196. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  197. if (connected)
  198. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  199. else
  200. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  201. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  202. break;
  203. case RADEON_HPD_3:
  204. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  205. if (connected)
  206. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  207. else
  208. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. }
  216. void r600_hpd_init(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. if (ASIC_IS_DCE3(rdev)) {
  221. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  222. if (ASIC_IS_DCE32(rdev))
  223. tmp |= DC_HPDx_EN;
  224. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  226. switch (radeon_connector->hpd.hpd) {
  227. case RADEON_HPD_1:
  228. WREG32(DC_HPD1_CONTROL, tmp);
  229. rdev->irq.hpd[0] = true;
  230. break;
  231. case RADEON_HPD_2:
  232. WREG32(DC_HPD2_CONTROL, tmp);
  233. rdev->irq.hpd[1] = true;
  234. break;
  235. case RADEON_HPD_3:
  236. WREG32(DC_HPD3_CONTROL, tmp);
  237. rdev->irq.hpd[2] = true;
  238. break;
  239. case RADEON_HPD_4:
  240. WREG32(DC_HPD4_CONTROL, tmp);
  241. rdev->irq.hpd[3] = true;
  242. break;
  243. /* DCE 3.2 */
  244. case RADEON_HPD_5:
  245. WREG32(DC_HPD5_CONTROL, tmp);
  246. rdev->irq.hpd[4] = true;
  247. break;
  248. case RADEON_HPD_6:
  249. WREG32(DC_HPD6_CONTROL, tmp);
  250. rdev->irq.hpd[5] = true;
  251. break;
  252. default:
  253. break;
  254. }
  255. }
  256. } else {
  257. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  258. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  259. switch (radeon_connector->hpd.hpd) {
  260. case RADEON_HPD_1:
  261. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  262. rdev->irq.hpd[0] = true;
  263. break;
  264. case RADEON_HPD_2:
  265. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  266. rdev->irq.hpd[1] = true;
  267. break;
  268. case RADEON_HPD_3:
  269. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  270. rdev->irq.hpd[2] = true;
  271. break;
  272. default:
  273. break;
  274. }
  275. }
  276. }
  277. if (rdev->irq.installed)
  278. r600_irq_set(rdev);
  279. }
  280. void r600_hpd_fini(struct radeon_device *rdev)
  281. {
  282. struct drm_device *dev = rdev->ddev;
  283. struct drm_connector *connector;
  284. if (ASIC_IS_DCE3(rdev)) {
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. /* DCE 3.2 */
  305. case RADEON_HPD_5:
  306. WREG32(DC_HPD5_CONTROL, 0);
  307. rdev->irq.hpd[4] = false;
  308. break;
  309. case RADEON_HPD_6:
  310. WREG32(DC_HPD6_CONTROL, 0);
  311. rdev->irq.hpd[5] = false;
  312. break;
  313. default:
  314. break;
  315. }
  316. }
  317. } else {
  318. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  319. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  320. switch (radeon_connector->hpd.hpd) {
  321. case RADEON_HPD_1:
  322. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  323. rdev->irq.hpd[0] = false;
  324. break;
  325. case RADEON_HPD_2:
  326. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  327. rdev->irq.hpd[1] = false;
  328. break;
  329. case RADEON_HPD_3:
  330. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  331. rdev->irq.hpd[2] = false;
  332. break;
  333. default:
  334. break;
  335. }
  336. }
  337. }
  338. }
  339. /*
  340. * R600 PCIE GART
  341. */
  342. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  343. {
  344. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  345. u64 pte;
  346. if (i < 0 || i > rdev->gart.num_gpu_pages)
  347. return -EINVAL;
  348. pte = 0;
  349. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  350. return 0;
  351. }
  352. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  353. {
  354. unsigned i;
  355. u32 tmp;
  356. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  357. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  358. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  359. for (i = 0; i < rdev->usec_timeout; i++) {
  360. /* read MC_STATUS */
  361. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  362. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  363. if (tmp == 2) {
  364. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  365. return;
  366. }
  367. if (tmp) {
  368. return;
  369. }
  370. udelay(1);
  371. }
  372. }
  373. int r600_pcie_gart_init(struct radeon_device *rdev)
  374. {
  375. int r;
  376. if (rdev->gart.table.vram.robj) {
  377. WARN(1, "R600 PCIE GART already initialized.\n");
  378. return 0;
  379. }
  380. /* Initialize common gart structure */
  381. r = radeon_gart_init(rdev);
  382. if (r)
  383. return r;
  384. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  385. return radeon_gart_table_vram_alloc(rdev);
  386. }
  387. int r600_pcie_gart_enable(struct radeon_device *rdev)
  388. {
  389. u32 tmp;
  390. int r, i;
  391. if (rdev->gart.table.vram.robj == NULL) {
  392. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  393. return -EINVAL;
  394. }
  395. r = radeon_gart_table_vram_pin(rdev);
  396. if (r)
  397. return r;
  398. /* Setup L2 cache */
  399. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  400. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  401. EFFECTIVE_L2_QUEUE_SIZE(7));
  402. WREG32(VM_L2_CNTL2, 0);
  403. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  404. /* Setup TLB control */
  405. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  406. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  407. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  408. ENABLE_WAIT_L2_QUERY;
  409. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  411. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  412. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  416. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  417. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  418. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  419. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  422. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  423. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  424. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  425. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  426. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  427. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  428. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  429. (u32)(rdev->dummy_page.addr >> 12));
  430. for (i = 1; i < 7; i++)
  431. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  432. r600_pcie_gart_tlb_flush(rdev);
  433. rdev->gart.ready = true;
  434. return 0;
  435. }
  436. void r600_pcie_gart_disable(struct radeon_device *rdev)
  437. {
  438. u32 tmp;
  439. int i, r;
  440. /* Disable all tables */
  441. for (i = 0; i < 7; i++)
  442. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  443. /* Disable L2 cache */
  444. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  445. EFFECTIVE_L2_QUEUE_SIZE(7));
  446. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  447. /* Setup L1 TLB control */
  448. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  449. ENABLE_WAIT_L2_QUERY;
  450. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  459. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  460. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  464. if (rdev->gart.table.vram.robj) {
  465. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  466. if (likely(r == 0)) {
  467. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  468. radeon_bo_unpin(rdev->gart.table.vram.robj);
  469. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  470. }
  471. }
  472. }
  473. void r600_pcie_gart_fini(struct radeon_device *rdev)
  474. {
  475. r600_pcie_gart_disable(rdev);
  476. radeon_gart_table_vram_free(rdev);
  477. radeon_gart_fini(rdev);
  478. }
  479. void r600_agp_enable(struct radeon_device *rdev)
  480. {
  481. u32 tmp;
  482. int i;
  483. /* Setup L2 cache */
  484. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  485. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  486. EFFECTIVE_L2_QUEUE_SIZE(7));
  487. WREG32(VM_L2_CNTL2, 0);
  488. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  489. /* Setup TLB control */
  490. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  491. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  492. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  493. ENABLE_WAIT_L2_QUERY;
  494. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  496. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  497. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  501. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  502. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  503. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  504. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  507. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  508. for (i = 0; i < 7; i++)
  509. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  510. }
  511. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  512. {
  513. unsigned i;
  514. u32 tmp;
  515. for (i = 0; i < rdev->usec_timeout; i++) {
  516. /* read MC_STATUS */
  517. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  518. if (!tmp)
  519. return 0;
  520. udelay(1);
  521. }
  522. return -1;
  523. }
  524. static void r600_mc_program(struct radeon_device *rdev)
  525. {
  526. struct rv515_mc_save save;
  527. u32 tmp;
  528. int i, j;
  529. /* Initialize HDP */
  530. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  531. WREG32((0x2c14 + j), 0x00000000);
  532. WREG32((0x2c18 + j), 0x00000000);
  533. WREG32((0x2c1c + j), 0x00000000);
  534. WREG32((0x2c20 + j), 0x00000000);
  535. WREG32((0x2c24 + j), 0x00000000);
  536. }
  537. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  538. rv515_mc_stop(rdev, &save);
  539. if (r600_mc_wait_for_idle(rdev)) {
  540. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  541. }
  542. /* Lockout access through VGA aperture (doesn't exist before R600) */
  543. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  544. /* Update configuration */
  545. if (rdev->flags & RADEON_IS_AGP) {
  546. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  547. /* VRAM before AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.vram_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.gtt_end >> 12);
  552. } else {
  553. /* VRAM after AGP */
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  555. rdev->mc.gtt_start >> 12);
  556. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  557. rdev->mc.vram_end >> 12);
  558. }
  559. } else {
  560. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  561. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  562. }
  563. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  564. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  565. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  566. WREG32(MC_VM_FB_LOCATION, tmp);
  567. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  568. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  569. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  570. if (rdev->flags & RADEON_IS_AGP) {
  571. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  572. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  573. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  574. } else {
  575. WREG32(MC_VM_AGP_BASE, 0);
  576. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  577. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  578. }
  579. if (r600_mc_wait_for_idle(rdev)) {
  580. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  581. }
  582. rv515_mc_resume(rdev, &save);
  583. /* we need to own VRAM, so turn off the VGA renderer here
  584. * to stop it overwriting our objects */
  585. rv515_vga_render_disable(rdev);
  586. }
  587. int r600_mc_init(struct radeon_device *rdev)
  588. {
  589. fixed20_12 a;
  590. u32 tmp;
  591. int chansize, numchan;
  592. /* Get VRAM informations */
  593. rdev->mc.vram_is_ddr = true;
  594. tmp = RREG32(RAMCFG);
  595. if (tmp & CHANSIZE_OVERRIDE) {
  596. chansize = 16;
  597. } else if (tmp & CHANSIZE_MASK) {
  598. chansize = 64;
  599. } else {
  600. chansize = 32;
  601. }
  602. tmp = RREG32(CHMAP);
  603. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  604. case 0:
  605. default:
  606. numchan = 1;
  607. break;
  608. case 1:
  609. numchan = 2;
  610. break;
  611. case 2:
  612. numchan = 4;
  613. break;
  614. case 3:
  615. numchan = 8;
  616. break;
  617. }
  618. rdev->mc.vram_width = numchan * chansize;
  619. /* Could aper size report 0 ? */
  620. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  621. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  622. /* Setup GPU memory space */
  623. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  624. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  625. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  626. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  627. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  628. rdev->mc.real_vram_size = rdev->mc.aper_size;
  629. if (rdev->flags & RADEON_IS_AGP) {
  630. /* gtt_size is setup by radeon_agp_init */
  631. rdev->mc.gtt_location = rdev->mc.agp_base;
  632. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  633. /* Try to put vram before or after AGP because we
  634. * we want SYSTEM_APERTURE to cover both VRAM and
  635. * AGP so that GPU can catch out of VRAM/AGP access
  636. */
  637. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  638. /* Enough place before */
  639. rdev->mc.vram_location = rdev->mc.gtt_location -
  640. rdev->mc.mc_vram_size;
  641. } else if (tmp > rdev->mc.mc_vram_size) {
  642. /* Enough place after */
  643. rdev->mc.vram_location = rdev->mc.gtt_location +
  644. rdev->mc.gtt_size;
  645. } else {
  646. /* Try to setup VRAM then AGP might not
  647. * not work on some card
  648. */
  649. rdev->mc.vram_location = 0x00000000UL;
  650. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  651. }
  652. } else {
  653. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  654. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  655. 0xFFFF) << 24;
  656. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  657. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  658. /* Enough place after vram */
  659. rdev->mc.gtt_location = tmp;
  660. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  661. /* Enough place before vram */
  662. rdev->mc.gtt_location = 0;
  663. } else {
  664. /* Not enough place after or before shrink
  665. * gart size
  666. */
  667. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  668. rdev->mc.gtt_location = 0;
  669. rdev->mc.gtt_size = rdev->mc.vram_location;
  670. } else {
  671. rdev->mc.gtt_location = tmp;
  672. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  673. }
  674. }
  675. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  676. }
  677. rdev->mc.vram_start = rdev->mc.vram_location;
  678. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  679. rdev->mc.gtt_start = rdev->mc.gtt_location;
  680. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  681. /* FIXME: we should enforce default clock in case GPU is not in
  682. * default setup
  683. */
  684. a.full = rfixed_const(100);
  685. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  686. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  687. if (rdev->flags & RADEON_IS_IGP)
  688. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  689. return 0;
  690. }
  691. /* We doesn't check that the GPU really needs a reset we simply do the
  692. * reset, it's up to the caller to determine if the GPU needs one. We
  693. * might add an helper function to check that.
  694. */
  695. int r600_gpu_soft_reset(struct radeon_device *rdev)
  696. {
  697. struct rv515_mc_save save;
  698. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  699. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  700. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  701. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  702. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  703. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  704. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  705. S_008010_GUI_ACTIVE(1);
  706. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  707. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  708. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  709. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  710. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  711. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  712. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  713. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  714. u32 srbm_reset = 0;
  715. u32 tmp;
  716. dev_info(rdev->dev, "GPU softreset \n");
  717. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  718. RREG32(R_008010_GRBM_STATUS));
  719. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  720. RREG32(R_008014_GRBM_STATUS2));
  721. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  722. RREG32(R_000E50_SRBM_STATUS));
  723. rv515_mc_stop(rdev, &save);
  724. if (r600_mc_wait_for_idle(rdev)) {
  725. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  726. }
  727. /* Disable CP parsing/prefetching */
  728. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  729. /* Check if any of the rendering block is busy and reset it */
  730. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  731. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  732. tmp = S_008020_SOFT_RESET_CR(1) |
  733. S_008020_SOFT_RESET_DB(1) |
  734. S_008020_SOFT_RESET_CB(1) |
  735. S_008020_SOFT_RESET_PA(1) |
  736. S_008020_SOFT_RESET_SC(1) |
  737. S_008020_SOFT_RESET_SMX(1) |
  738. S_008020_SOFT_RESET_SPI(1) |
  739. S_008020_SOFT_RESET_SX(1) |
  740. S_008020_SOFT_RESET_SH(1) |
  741. S_008020_SOFT_RESET_TC(1) |
  742. S_008020_SOFT_RESET_TA(1) |
  743. S_008020_SOFT_RESET_VC(1) |
  744. S_008020_SOFT_RESET_VGT(1);
  745. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  746. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  747. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  748. udelay(50);
  749. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  750. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  751. }
  752. /* Reset CP (we always reset CP) */
  753. tmp = S_008020_SOFT_RESET_CP(1);
  754. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  755. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  756. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  757. udelay(50);
  758. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  759. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  760. /* Reset others GPU block if necessary */
  761. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  762. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  763. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  764. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  765. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  766. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  767. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  768. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  769. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  770. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  771. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  772. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  773. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  774. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  775. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  776. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  777. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  778. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  779. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  780. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  781. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  782. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  783. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  784. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  785. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  786. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  787. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  788. udelay(50);
  789. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  790. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  791. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  792. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  793. udelay(50);
  794. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  795. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  796. /* Wait a little for things to settle down */
  797. udelay(50);
  798. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  799. RREG32(R_008010_GRBM_STATUS));
  800. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  801. RREG32(R_008014_GRBM_STATUS2));
  802. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  803. RREG32(R_000E50_SRBM_STATUS));
  804. /* After reset we need to reinit the asic as GPU often endup in an
  805. * incoherent state.
  806. */
  807. atom_asic_init(rdev->mode_info.atom_context);
  808. rv515_mc_resume(rdev, &save);
  809. return 0;
  810. }
  811. int r600_gpu_reset(struct radeon_device *rdev)
  812. {
  813. return r600_gpu_soft_reset(rdev);
  814. }
  815. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  816. u32 num_backends,
  817. u32 backend_disable_mask)
  818. {
  819. u32 backend_map = 0;
  820. u32 enabled_backends_mask;
  821. u32 enabled_backends_count;
  822. u32 cur_pipe;
  823. u32 swizzle_pipe[R6XX_MAX_PIPES];
  824. u32 cur_backend;
  825. u32 i;
  826. if (num_tile_pipes > R6XX_MAX_PIPES)
  827. num_tile_pipes = R6XX_MAX_PIPES;
  828. if (num_tile_pipes < 1)
  829. num_tile_pipes = 1;
  830. if (num_backends > R6XX_MAX_BACKENDS)
  831. num_backends = R6XX_MAX_BACKENDS;
  832. if (num_backends < 1)
  833. num_backends = 1;
  834. enabled_backends_mask = 0;
  835. enabled_backends_count = 0;
  836. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  837. if (((backend_disable_mask >> i) & 1) == 0) {
  838. enabled_backends_mask |= (1 << i);
  839. ++enabled_backends_count;
  840. }
  841. if (enabled_backends_count == num_backends)
  842. break;
  843. }
  844. if (enabled_backends_count == 0) {
  845. enabled_backends_mask = 1;
  846. enabled_backends_count = 1;
  847. }
  848. if (enabled_backends_count != num_backends)
  849. num_backends = enabled_backends_count;
  850. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  851. switch (num_tile_pipes) {
  852. case 1:
  853. swizzle_pipe[0] = 0;
  854. break;
  855. case 2:
  856. swizzle_pipe[0] = 0;
  857. swizzle_pipe[1] = 1;
  858. break;
  859. case 3:
  860. swizzle_pipe[0] = 0;
  861. swizzle_pipe[1] = 1;
  862. swizzle_pipe[2] = 2;
  863. break;
  864. case 4:
  865. swizzle_pipe[0] = 0;
  866. swizzle_pipe[1] = 1;
  867. swizzle_pipe[2] = 2;
  868. swizzle_pipe[3] = 3;
  869. break;
  870. case 5:
  871. swizzle_pipe[0] = 0;
  872. swizzle_pipe[1] = 1;
  873. swizzle_pipe[2] = 2;
  874. swizzle_pipe[3] = 3;
  875. swizzle_pipe[4] = 4;
  876. break;
  877. case 6:
  878. swizzle_pipe[0] = 0;
  879. swizzle_pipe[1] = 2;
  880. swizzle_pipe[2] = 4;
  881. swizzle_pipe[3] = 5;
  882. swizzle_pipe[4] = 1;
  883. swizzle_pipe[5] = 3;
  884. break;
  885. case 7:
  886. swizzle_pipe[0] = 0;
  887. swizzle_pipe[1] = 2;
  888. swizzle_pipe[2] = 4;
  889. swizzle_pipe[3] = 6;
  890. swizzle_pipe[4] = 1;
  891. swizzle_pipe[5] = 3;
  892. swizzle_pipe[6] = 5;
  893. break;
  894. case 8:
  895. swizzle_pipe[0] = 0;
  896. swizzle_pipe[1] = 2;
  897. swizzle_pipe[2] = 4;
  898. swizzle_pipe[3] = 6;
  899. swizzle_pipe[4] = 1;
  900. swizzle_pipe[5] = 3;
  901. swizzle_pipe[6] = 5;
  902. swizzle_pipe[7] = 7;
  903. break;
  904. }
  905. cur_backend = 0;
  906. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  907. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  908. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  909. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  910. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  911. }
  912. return backend_map;
  913. }
  914. int r600_count_pipe_bits(uint32_t val)
  915. {
  916. int i, ret = 0;
  917. for (i = 0; i < 32; i++) {
  918. ret += val & 1;
  919. val >>= 1;
  920. }
  921. return ret;
  922. }
  923. void r600_gpu_init(struct radeon_device *rdev)
  924. {
  925. u32 tiling_config;
  926. u32 ramcfg;
  927. u32 tmp;
  928. int i, j;
  929. u32 sq_config;
  930. u32 sq_gpr_resource_mgmt_1 = 0;
  931. u32 sq_gpr_resource_mgmt_2 = 0;
  932. u32 sq_thread_resource_mgmt = 0;
  933. u32 sq_stack_resource_mgmt_1 = 0;
  934. u32 sq_stack_resource_mgmt_2 = 0;
  935. /* FIXME: implement */
  936. switch (rdev->family) {
  937. case CHIP_R600:
  938. rdev->config.r600.max_pipes = 4;
  939. rdev->config.r600.max_tile_pipes = 8;
  940. rdev->config.r600.max_simds = 4;
  941. rdev->config.r600.max_backends = 4;
  942. rdev->config.r600.max_gprs = 256;
  943. rdev->config.r600.max_threads = 192;
  944. rdev->config.r600.max_stack_entries = 256;
  945. rdev->config.r600.max_hw_contexts = 8;
  946. rdev->config.r600.max_gs_threads = 16;
  947. rdev->config.r600.sx_max_export_size = 128;
  948. rdev->config.r600.sx_max_export_pos_size = 16;
  949. rdev->config.r600.sx_max_export_smx_size = 128;
  950. rdev->config.r600.sq_num_cf_insts = 2;
  951. break;
  952. case CHIP_RV630:
  953. case CHIP_RV635:
  954. rdev->config.r600.max_pipes = 2;
  955. rdev->config.r600.max_tile_pipes = 2;
  956. rdev->config.r600.max_simds = 3;
  957. rdev->config.r600.max_backends = 1;
  958. rdev->config.r600.max_gprs = 128;
  959. rdev->config.r600.max_threads = 192;
  960. rdev->config.r600.max_stack_entries = 128;
  961. rdev->config.r600.max_hw_contexts = 8;
  962. rdev->config.r600.max_gs_threads = 4;
  963. rdev->config.r600.sx_max_export_size = 128;
  964. rdev->config.r600.sx_max_export_pos_size = 16;
  965. rdev->config.r600.sx_max_export_smx_size = 128;
  966. rdev->config.r600.sq_num_cf_insts = 2;
  967. break;
  968. case CHIP_RV610:
  969. case CHIP_RV620:
  970. case CHIP_RS780:
  971. case CHIP_RS880:
  972. rdev->config.r600.max_pipes = 1;
  973. rdev->config.r600.max_tile_pipes = 1;
  974. rdev->config.r600.max_simds = 2;
  975. rdev->config.r600.max_backends = 1;
  976. rdev->config.r600.max_gprs = 128;
  977. rdev->config.r600.max_threads = 192;
  978. rdev->config.r600.max_stack_entries = 128;
  979. rdev->config.r600.max_hw_contexts = 4;
  980. rdev->config.r600.max_gs_threads = 4;
  981. rdev->config.r600.sx_max_export_size = 128;
  982. rdev->config.r600.sx_max_export_pos_size = 16;
  983. rdev->config.r600.sx_max_export_smx_size = 128;
  984. rdev->config.r600.sq_num_cf_insts = 1;
  985. break;
  986. case CHIP_RV670:
  987. rdev->config.r600.max_pipes = 4;
  988. rdev->config.r600.max_tile_pipes = 4;
  989. rdev->config.r600.max_simds = 4;
  990. rdev->config.r600.max_backends = 4;
  991. rdev->config.r600.max_gprs = 192;
  992. rdev->config.r600.max_threads = 192;
  993. rdev->config.r600.max_stack_entries = 256;
  994. rdev->config.r600.max_hw_contexts = 8;
  995. rdev->config.r600.max_gs_threads = 16;
  996. rdev->config.r600.sx_max_export_size = 128;
  997. rdev->config.r600.sx_max_export_pos_size = 16;
  998. rdev->config.r600.sx_max_export_smx_size = 128;
  999. rdev->config.r600.sq_num_cf_insts = 2;
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. /* Initialize HDP */
  1005. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1006. WREG32((0x2c14 + j), 0x00000000);
  1007. WREG32((0x2c18 + j), 0x00000000);
  1008. WREG32((0x2c1c + j), 0x00000000);
  1009. WREG32((0x2c20 + j), 0x00000000);
  1010. WREG32((0x2c24 + j), 0x00000000);
  1011. }
  1012. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1013. /* Setup tiling */
  1014. tiling_config = 0;
  1015. ramcfg = RREG32(RAMCFG);
  1016. switch (rdev->config.r600.max_tile_pipes) {
  1017. case 1:
  1018. tiling_config |= PIPE_TILING(0);
  1019. break;
  1020. case 2:
  1021. tiling_config |= PIPE_TILING(1);
  1022. break;
  1023. case 4:
  1024. tiling_config |= PIPE_TILING(2);
  1025. break;
  1026. case 8:
  1027. tiling_config |= PIPE_TILING(3);
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1033. tiling_config |= GROUP_SIZE(0);
  1034. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1035. if (tmp > 3) {
  1036. tiling_config |= ROW_TILING(3);
  1037. tiling_config |= SAMPLE_SPLIT(3);
  1038. } else {
  1039. tiling_config |= ROW_TILING(tmp);
  1040. tiling_config |= SAMPLE_SPLIT(tmp);
  1041. }
  1042. tiling_config |= BANK_SWAPS(1);
  1043. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1044. rdev->config.r600.max_backends,
  1045. (0xff << rdev->config.r600.max_backends) & 0xff);
  1046. tiling_config |= BACKEND_MAP(tmp);
  1047. WREG32(GB_TILING_CONFIG, tiling_config);
  1048. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1049. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1050. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1051. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  1052. /* Setup pipes */
  1053. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1054. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1055. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  1056. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  1057. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  1058. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1059. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1060. /* Setup some CP states */
  1061. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1062. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1063. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1064. SYNC_WALKER | SYNC_ALIGNER));
  1065. /* Setup various GPU states */
  1066. if (rdev->family == CHIP_RV670)
  1067. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1068. tmp = RREG32(SX_DEBUG_1);
  1069. tmp |= SMX_EVENT_RELEASE;
  1070. if ((rdev->family > CHIP_R600))
  1071. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1072. WREG32(SX_DEBUG_1, tmp);
  1073. if (((rdev->family) == CHIP_R600) ||
  1074. ((rdev->family) == CHIP_RV630) ||
  1075. ((rdev->family) == CHIP_RV610) ||
  1076. ((rdev->family) == CHIP_RV620) ||
  1077. ((rdev->family) == CHIP_RS780) ||
  1078. ((rdev->family) == CHIP_RS880)) {
  1079. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1080. } else {
  1081. WREG32(DB_DEBUG, 0);
  1082. }
  1083. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1084. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1085. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1086. WREG32(VGT_NUM_INSTANCES, 0);
  1087. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1088. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1089. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1090. if (((rdev->family) == CHIP_RV610) ||
  1091. ((rdev->family) == CHIP_RV620) ||
  1092. ((rdev->family) == CHIP_RS780) ||
  1093. ((rdev->family) == CHIP_RS880)) {
  1094. tmp = (CACHE_FIFO_SIZE(0xa) |
  1095. FETCH_FIFO_HIWATER(0xa) |
  1096. DONE_FIFO_HIWATER(0xe0) |
  1097. ALU_UPDATE_FIFO_HIWATER(0x8));
  1098. } else if (((rdev->family) == CHIP_R600) ||
  1099. ((rdev->family) == CHIP_RV630)) {
  1100. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1101. tmp |= DONE_FIFO_HIWATER(0x4);
  1102. }
  1103. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1104. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1105. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1106. */
  1107. sq_config = RREG32(SQ_CONFIG);
  1108. sq_config &= ~(PS_PRIO(3) |
  1109. VS_PRIO(3) |
  1110. GS_PRIO(3) |
  1111. ES_PRIO(3));
  1112. sq_config |= (DX9_CONSTS |
  1113. VC_ENABLE |
  1114. PS_PRIO(0) |
  1115. VS_PRIO(1) |
  1116. GS_PRIO(2) |
  1117. ES_PRIO(3));
  1118. if ((rdev->family) == CHIP_R600) {
  1119. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1120. NUM_VS_GPRS(124) |
  1121. NUM_CLAUSE_TEMP_GPRS(4));
  1122. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1123. NUM_ES_GPRS(0));
  1124. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1125. NUM_VS_THREADS(48) |
  1126. NUM_GS_THREADS(4) |
  1127. NUM_ES_THREADS(4));
  1128. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1129. NUM_VS_STACK_ENTRIES(128));
  1130. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1131. NUM_ES_STACK_ENTRIES(0));
  1132. } else if (((rdev->family) == CHIP_RV610) ||
  1133. ((rdev->family) == CHIP_RV620) ||
  1134. ((rdev->family) == CHIP_RS780) ||
  1135. ((rdev->family) == CHIP_RS880)) {
  1136. /* no vertex cache */
  1137. sq_config &= ~VC_ENABLE;
  1138. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1139. NUM_VS_GPRS(44) |
  1140. NUM_CLAUSE_TEMP_GPRS(2));
  1141. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1142. NUM_ES_GPRS(17));
  1143. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1144. NUM_VS_THREADS(78) |
  1145. NUM_GS_THREADS(4) |
  1146. NUM_ES_THREADS(31));
  1147. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1148. NUM_VS_STACK_ENTRIES(40));
  1149. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1150. NUM_ES_STACK_ENTRIES(16));
  1151. } else if (((rdev->family) == CHIP_RV630) ||
  1152. ((rdev->family) == CHIP_RV635)) {
  1153. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1154. NUM_VS_GPRS(44) |
  1155. NUM_CLAUSE_TEMP_GPRS(2));
  1156. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1157. NUM_ES_GPRS(18));
  1158. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1159. NUM_VS_THREADS(78) |
  1160. NUM_GS_THREADS(4) |
  1161. NUM_ES_THREADS(31));
  1162. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1163. NUM_VS_STACK_ENTRIES(40));
  1164. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1165. NUM_ES_STACK_ENTRIES(16));
  1166. } else if ((rdev->family) == CHIP_RV670) {
  1167. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1168. NUM_VS_GPRS(44) |
  1169. NUM_CLAUSE_TEMP_GPRS(2));
  1170. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1171. NUM_ES_GPRS(17));
  1172. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1173. NUM_VS_THREADS(78) |
  1174. NUM_GS_THREADS(4) |
  1175. NUM_ES_THREADS(31));
  1176. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1177. NUM_VS_STACK_ENTRIES(64));
  1178. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1179. NUM_ES_STACK_ENTRIES(64));
  1180. }
  1181. WREG32(SQ_CONFIG, sq_config);
  1182. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1183. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1184. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1185. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1186. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1187. if (((rdev->family) == CHIP_RV610) ||
  1188. ((rdev->family) == CHIP_RV620) ||
  1189. ((rdev->family) == CHIP_RS780) ||
  1190. ((rdev->family) == CHIP_RS880)) {
  1191. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1192. } else {
  1193. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1194. }
  1195. /* More default values. 2D/3D driver should adjust as needed */
  1196. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1197. S1_X(0x4) | S1_Y(0xc)));
  1198. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1199. S1_X(0x2) | S1_Y(0x2) |
  1200. S2_X(0xa) | S2_Y(0x6) |
  1201. S3_X(0x6) | S3_Y(0xa)));
  1202. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1203. S1_X(0x4) | S1_Y(0xc) |
  1204. S2_X(0x1) | S2_Y(0x6) |
  1205. S3_X(0xa) | S3_Y(0xe)));
  1206. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1207. S5_X(0x0) | S5_Y(0x0) |
  1208. S6_X(0xb) | S6_Y(0x4) |
  1209. S7_X(0x7) | S7_Y(0x8)));
  1210. WREG32(VGT_STRMOUT_EN, 0);
  1211. tmp = rdev->config.r600.max_pipes * 16;
  1212. switch (rdev->family) {
  1213. case CHIP_RV610:
  1214. case CHIP_RV620:
  1215. case CHIP_RS780:
  1216. case CHIP_RS880:
  1217. tmp += 32;
  1218. break;
  1219. case CHIP_RV670:
  1220. tmp += 128;
  1221. break;
  1222. default:
  1223. break;
  1224. }
  1225. if (tmp > 256) {
  1226. tmp = 256;
  1227. }
  1228. WREG32(VGT_ES_PER_GS, 128);
  1229. WREG32(VGT_GS_PER_ES, tmp);
  1230. WREG32(VGT_GS_PER_VS, 2);
  1231. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1232. /* more default values. 2D/3D driver should adjust as needed */
  1233. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1234. WREG32(VGT_STRMOUT_EN, 0);
  1235. WREG32(SX_MISC, 0);
  1236. WREG32(PA_SC_MODE_CNTL, 0);
  1237. WREG32(PA_SC_AA_CONFIG, 0);
  1238. WREG32(PA_SC_LINE_STIPPLE, 0);
  1239. WREG32(SPI_INPUT_Z, 0);
  1240. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1241. WREG32(CB_COLOR7_FRAG, 0);
  1242. /* Clear render buffer base addresses */
  1243. WREG32(CB_COLOR0_BASE, 0);
  1244. WREG32(CB_COLOR1_BASE, 0);
  1245. WREG32(CB_COLOR2_BASE, 0);
  1246. WREG32(CB_COLOR3_BASE, 0);
  1247. WREG32(CB_COLOR4_BASE, 0);
  1248. WREG32(CB_COLOR5_BASE, 0);
  1249. WREG32(CB_COLOR6_BASE, 0);
  1250. WREG32(CB_COLOR7_BASE, 0);
  1251. WREG32(CB_COLOR7_FRAG, 0);
  1252. switch (rdev->family) {
  1253. case CHIP_RV610:
  1254. case CHIP_RV620:
  1255. case CHIP_RS780:
  1256. case CHIP_RS880:
  1257. tmp = TC_L2_SIZE(8);
  1258. break;
  1259. case CHIP_RV630:
  1260. case CHIP_RV635:
  1261. tmp = TC_L2_SIZE(4);
  1262. break;
  1263. case CHIP_R600:
  1264. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1265. break;
  1266. default:
  1267. tmp = TC_L2_SIZE(0);
  1268. break;
  1269. }
  1270. WREG32(TC_CNTL, tmp);
  1271. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1272. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1273. tmp = RREG32(ARB_POP);
  1274. tmp |= ENABLE_TC128;
  1275. WREG32(ARB_POP, tmp);
  1276. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1277. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1278. NUM_CLIP_SEQ(3)));
  1279. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1280. }
  1281. /*
  1282. * Indirect registers accessor
  1283. */
  1284. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1285. {
  1286. u32 r;
  1287. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1288. (void)RREG32(PCIE_PORT_INDEX);
  1289. r = RREG32(PCIE_PORT_DATA);
  1290. return r;
  1291. }
  1292. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1293. {
  1294. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1295. (void)RREG32(PCIE_PORT_INDEX);
  1296. WREG32(PCIE_PORT_DATA, (v));
  1297. (void)RREG32(PCIE_PORT_DATA);
  1298. }
  1299. /*
  1300. * CP & Ring
  1301. */
  1302. void r600_cp_stop(struct radeon_device *rdev)
  1303. {
  1304. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1305. }
  1306. int r600_init_microcode(struct radeon_device *rdev)
  1307. {
  1308. struct platform_device *pdev;
  1309. const char *chip_name;
  1310. const char *rlc_chip_name;
  1311. size_t pfp_req_size, me_req_size, rlc_req_size;
  1312. char fw_name[30];
  1313. int err;
  1314. DRM_DEBUG("\n");
  1315. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1316. err = IS_ERR(pdev);
  1317. if (err) {
  1318. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1319. return -EINVAL;
  1320. }
  1321. switch (rdev->family) {
  1322. case CHIP_R600:
  1323. chip_name = "R600";
  1324. rlc_chip_name = "R600";
  1325. break;
  1326. case CHIP_RV610:
  1327. chip_name = "RV610";
  1328. rlc_chip_name = "R600";
  1329. break;
  1330. case CHIP_RV630:
  1331. chip_name = "RV630";
  1332. rlc_chip_name = "R600";
  1333. break;
  1334. case CHIP_RV620:
  1335. chip_name = "RV620";
  1336. rlc_chip_name = "R600";
  1337. break;
  1338. case CHIP_RV635:
  1339. chip_name = "RV635";
  1340. rlc_chip_name = "R600";
  1341. break;
  1342. case CHIP_RV670:
  1343. chip_name = "RV670";
  1344. rlc_chip_name = "R600";
  1345. break;
  1346. case CHIP_RS780:
  1347. case CHIP_RS880:
  1348. chip_name = "RS780";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV770:
  1352. chip_name = "RV770";
  1353. rlc_chip_name = "R700";
  1354. break;
  1355. case CHIP_RV730:
  1356. case CHIP_RV740:
  1357. chip_name = "RV730";
  1358. rlc_chip_name = "R700";
  1359. break;
  1360. case CHIP_RV710:
  1361. chip_name = "RV710";
  1362. rlc_chip_name = "R700";
  1363. break;
  1364. default: BUG();
  1365. }
  1366. if (rdev->family >= CHIP_RV770) {
  1367. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1368. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1369. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1370. } else {
  1371. pfp_req_size = PFP_UCODE_SIZE * 4;
  1372. me_req_size = PM4_UCODE_SIZE * 12;
  1373. rlc_req_size = RLC_UCODE_SIZE * 4;
  1374. }
  1375. DRM_INFO("Loading %s Microcode\n", chip_name);
  1376. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1377. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1378. if (err)
  1379. goto out;
  1380. if (rdev->pfp_fw->size != pfp_req_size) {
  1381. printk(KERN_ERR
  1382. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1383. rdev->pfp_fw->size, fw_name);
  1384. err = -EINVAL;
  1385. goto out;
  1386. }
  1387. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1388. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1389. if (err)
  1390. goto out;
  1391. if (rdev->me_fw->size != me_req_size) {
  1392. printk(KERN_ERR
  1393. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1394. rdev->me_fw->size, fw_name);
  1395. err = -EINVAL;
  1396. }
  1397. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1398. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1399. if (err)
  1400. goto out;
  1401. if (rdev->rlc_fw->size != rlc_req_size) {
  1402. printk(KERN_ERR
  1403. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1404. rdev->rlc_fw->size, fw_name);
  1405. err = -EINVAL;
  1406. }
  1407. out:
  1408. platform_device_unregister(pdev);
  1409. if (err) {
  1410. if (err != -EINVAL)
  1411. printk(KERN_ERR
  1412. "r600_cp: Failed to load firmware \"%s\"\n",
  1413. fw_name);
  1414. release_firmware(rdev->pfp_fw);
  1415. rdev->pfp_fw = NULL;
  1416. release_firmware(rdev->me_fw);
  1417. rdev->me_fw = NULL;
  1418. release_firmware(rdev->rlc_fw);
  1419. rdev->rlc_fw = NULL;
  1420. }
  1421. return err;
  1422. }
  1423. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1424. {
  1425. const __be32 *fw_data;
  1426. int i;
  1427. if (!rdev->me_fw || !rdev->pfp_fw)
  1428. return -EINVAL;
  1429. r600_cp_stop(rdev);
  1430. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1431. /* Reset cp */
  1432. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1433. RREG32(GRBM_SOFT_RESET);
  1434. mdelay(15);
  1435. WREG32(GRBM_SOFT_RESET, 0);
  1436. WREG32(CP_ME_RAM_WADDR, 0);
  1437. fw_data = (const __be32 *)rdev->me_fw->data;
  1438. WREG32(CP_ME_RAM_WADDR, 0);
  1439. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1440. WREG32(CP_ME_RAM_DATA,
  1441. be32_to_cpup(fw_data++));
  1442. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1443. WREG32(CP_PFP_UCODE_ADDR, 0);
  1444. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1445. WREG32(CP_PFP_UCODE_DATA,
  1446. be32_to_cpup(fw_data++));
  1447. WREG32(CP_PFP_UCODE_ADDR, 0);
  1448. WREG32(CP_ME_RAM_WADDR, 0);
  1449. WREG32(CP_ME_RAM_RADDR, 0);
  1450. return 0;
  1451. }
  1452. int r600_cp_start(struct radeon_device *rdev)
  1453. {
  1454. int r;
  1455. uint32_t cp_me;
  1456. r = radeon_ring_lock(rdev, 7);
  1457. if (r) {
  1458. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1459. return r;
  1460. }
  1461. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1462. radeon_ring_write(rdev, 0x1);
  1463. if (rdev->family < CHIP_RV770) {
  1464. radeon_ring_write(rdev, 0x3);
  1465. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1466. } else {
  1467. radeon_ring_write(rdev, 0x0);
  1468. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1469. }
  1470. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1471. radeon_ring_write(rdev, 0);
  1472. radeon_ring_write(rdev, 0);
  1473. radeon_ring_unlock_commit(rdev);
  1474. cp_me = 0xff;
  1475. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1476. return 0;
  1477. }
  1478. int r600_cp_resume(struct radeon_device *rdev)
  1479. {
  1480. u32 tmp;
  1481. u32 rb_bufsz;
  1482. int r;
  1483. /* Reset cp */
  1484. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1485. RREG32(GRBM_SOFT_RESET);
  1486. mdelay(15);
  1487. WREG32(GRBM_SOFT_RESET, 0);
  1488. /* Set ring buffer size */
  1489. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1490. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1491. #ifdef __BIG_ENDIAN
  1492. tmp |= BUF_SWAP_32BIT;
  1493. #endif
  1494. WREG32(CP_RB_CNTL, tmp);
  1495. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1496. /* Set the write pointer delay */
  1497. WREG32(CP_RB_WPTR_DELAY, 0);
  1498. /* Initialize the ring buffer's read and write pointers */
  1499. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1500. WREG32(CP_RB_RPTR_WR, 0);
  1501. WREG32(CP_RB_WPTR, 0);
  1502. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1503. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1504. mdelay(1);
  1505. WREG32(CP_RB_CNTL, tmp);
  1506. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1507. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1508. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1509. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1510. r600_cp_start(rdev);
  1511. rdev->cp.ready = true;
  1512. r = radeon_ring_test(rdev);
  1513. if (r) {
  1514. rdev->cp.ready = false;
  1515. return r;
  1516. }
  1517. return 0;
  1518. }
  1519. void r600_cp_commit(struct radeon_device *rdev)
  1520. {
  1521. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1522. (void)RREG32(CP_RB_WPTR);
  1523. }
  1524. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1525. {
  1526. u32 rb_bufsz;
  1527. /* Align ring size */
  1528. rb_bufsz = drm_order(ring_size / 8);
  1529. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1530. rdev->cp.ring_size = ring_size;
  1531. rdev->cp.align_mask = 16 - 1;
  1532. }
  1533. void r600_cp_fini(struct radeon_device *rdev)
  1534. {
  1535. r600_cp_stop(rdev);
  1536. radeon_ring_fini(rdev);
  1537. }
  1538. /*
  1539. * GPU scratch registers helpers function.
  1540. */
  1541. void r600_scratch_init(struct radeon_device *rdev)
  1542. {
  1543. int i;
  1544. rdev->scratch.num_reg = 7;
  1545. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1546. rdev->scratch.free[i] = true;
  1547. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1548. }
  1549. }
  1550. int r600_ring_test(struct radeon_device *rdev)
  1551. {
  1552. uint32_t scratch;
  1553. uint32_t tmp = 0;
  1554. unsigned i;
  1555. int r;
  1556. r = radeon_scratch_get(rdev, &scratch);
  1557. if (r) {
  1558. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1559. return r;
  1560. }
  1561. WREG32(scratch, 0xCAFEDEAD);
  1562. r = radeon_ring_lock(rdev, 3);
  1563. if (r) {
  1564. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1565. radeon_scratch_free(rdev, scratch);
  1566. return r;
  1567. }
  1568. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1569. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1570. radeon_ring_write(rdev, 0xDEADBEEF);
  1571. radeon_ring_unlock_commit(rdev);
  1572. for (i = 0; i < rdev->usec_timeout; i++) {
  1573. tmp = RREG32(scratch);
  1574. if (tmp == 0xDEADBEEF)
  1575. break;
  1576. DRM_UDELAY(1);
  1577. }
  1578. if (i < rdev->usec_timeout) {
  1579. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1580. } else {
  1581. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1582. scratch, tmp);
  1583. r = -EINVAL;
  1584. }
  1585. radeon_scratch_free(rdev, scratch);
  1586. return r;
  1587. }
  1588. void r600_wb_disable(struct radeon_device *rdev)
  1589. {
  1590. int r;
  1591. WREG32(SCRATCH_UMSK, 0);
  1592. if (rdev->wb.wb_obj) {
  1593. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1594. if (unlikely(r != 0))
  1595. return;
  1596. radeon_bo_kunmap(rdev->wb.wb_obj);
  1597. radeon_bo_unpin(rdev->wb.wb_obj);
  1598. radeon_bo_unreserve(rdev->wb.wb_obj);
  1599. }
  1600. }
  1601. void r600_wb_fini(struct radeon_device *rdev)
  1602. {
  1603. r600_wb_disable(rdev);
  1604. if (rdev->wb.wb_obj) {
  1605. radeon_bo_unref(&rdev->wb.wb_obj);
  1606. rdev->wb.wb = NULL;
  1607. rdev->wb.wb_obj = NULL;
  1608. }
  1609. }
  1610. int r600_wb_enable(struct radeon_device *rdev)
  1611. {
  1612. int r;
  1613. if (rdev->wb.wb_obj == NULL) {
  1614. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1615. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1616. if (r) {
  1617. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1618. return r;
  1619. }
  1620. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1621. if (unlikely(r != 0)) {
  1622. r600_wb_fini(rdev);
  1623. return r;
  1624. }
  1625. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1626. &rdev->wb.gpu_addr);
  1627. if (r) {
  1628. radeon_bo_unreserve(rdev->wb.wb_obj);
  1629. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1630. r600_wb_fini(rdev);
  1631. return r;
  1632. }
  1633. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1634. radeon_bo_unreserve(rdev->wb.wb_obj);
  1635. if (r) {
  1636. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1637. r600_wb_fini(rdev);
  1638. return r;
  1639. }
  1640. }
  1641. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1642. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1643. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1644. WREG32(SCRATCH_UMSK, 0xff);
  1645. return 0;
  1646. }
  1647. void r600_fence_ring_emit(struct radeon_device *rdev,
  1648. struct radeon_fence *fence)
  1649. {
  1650. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1651. /* Emit fence sequence & fire IRQ */
  1652. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1653. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1654. radeon_ring_write(rdev, fence->seq);
  1655. radeon_ring_write(rdev, PACKET0(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1656. radeon_ring_write(rdev, 1);
  1657. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1658. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1659. radeon_ring_write(rdev, RB_INT_STAT);
  1660. }
  1661. int r600_copy_blit(struct radeon_device *rdev,
  1662. uint64_t src_offset, uint64_t dst_offset,
  1663. unsigned num_pages, struct radeon_fence *fence)
  1664. {
  1665. int r;
  1666. mutex_lock(&rdev->r600_blit.mutex);
  1667. rdev->r600_blit.vb_ib = NULL;
  1668. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1669. if (r) {
  1670. if (rdev->r600_blit.vb_ib)
  1671. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1672. mutex_unlock(&rdev->r600_blit.mutex);
  1673. return r;
  1674. }
  1675. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1676. r600_blit_done_copy(rdev, fence);
  1677. mutex_unlock(&rdev->r600_blit.mutex);
  1678. return 0;
  1679. }
  1680. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1681. uint32_t tiling_flags, uint32_t pitch,
  1682. uint32_t offset, uint32_t obj_size)
  1683. {
  1684. /* FIXME: implement */
  1685. return 0;
  1686. }
  1687. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1688. {
  1689. /* FIXME: implement */
  1690. }
  1691. bool r600_card_posted(struct radeon_device *rdev)
  1692. {
  1693. uint32_t reg;
  1694. /* first check CRTCs */
  1695. reg = RREG32(D1CRTC_CONTROL) |
  1696. RREG32(D2CRTC_CONTROL);
  1697. if (reg & CRTC_EN)
  1698. return true;
  1699. /* then check MEM_SIZE, in case the crtcs are off */
  1700. if (RREG32(CONFIG_MEMSIZE))
  1701. return true;
  1702. return false;
  1703. }
  1704. int r600_startup(struct radeon_device *rdev)
  1705. {
  1706. int r;
  1707. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1708. r = r600_init_microcode(rdev);
  1709. if (r) {
  1710. DRM_ERROR("Failed to load firmware!\n");
  1711. return r;
  1712. }
  1713. }
  1714. r600_mc_program(rdev);
  1715. if (rdev->flags & RADEON_IS_AGP) {
  1716. r600_agp_enable(rdev);
  1717. } else {
  1718. r = r600_pcie_gart_enable(rdev);
  1719. if (r)
  1720. return r;
  1721. }
  1722. r600_gpu_init(rdev);
  1723. r = r600_blit_init(rdev);
  1724. if (r) {
  1725. r600_blit_fini(rdev);
  1726. rdev->asic->copy = NULL;
  1727. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1728. }
  1729. /* pin copy shader into vram */
  1730. if (rdev->r600_blit.shader_obj) {
  1731. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1732. if (unlikely(r != 0))
  1733. return r;
  1734. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1735. &rdev->r600_blit.shader_gpu_addr);
  1736. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1737. if (r) {
  1738. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1739. return r;
  1740. }
  1741. }
  1742. /* Enable IRQ */
  1743. r = r600_irq_init(rdev);
  1744. if (r) {
  1745. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1746. radeon_irq_kms_fini(rdev);
  1747. return r;
  1748. }
  1749. r600_irq_set(rdev);
  1750. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1751. if (r)
  1752. return r;
  1753. r = r600_cp_load_microcode(rdev);
  1754. if (r)
  1755. return r;
  1756. r = r600_cp_resume(rdev);
  1757. if (r)
  1758. return r;
  1759. /* write back buffer are not vital so don't worry about failure */
  1760. r600_wb_enable(rdev);
  1761. return 0;
  1762. }
  1763. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1764. {
  1765. uint32_t temp;
  1766. temp = RREG32(CONFIG_CNTL);
  1767. if (state == false) {
  1768. temp &= ~(1<<0);
  1769. temp |= (1<<1);
  1770. } else {
  1771. temp &= ~(1<<1);
  1772. }
  1773. WREG32(CONFIG_CNTL, temp);
  1774. }
  1775. int r600_resume(struct radeon_device *rdev)
  1776. {
  1777. int r;
  1778. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1779. * posting will perform necessary task to bring back GPU into good
  1780. * shape.
  1781. */
  1782. /* post card */
  1783. atom_asic_init(rdev->mode_info.atom_context);
  1784. /* Initialize clocks */
  1785. r = radeon_clocks_init(rdev);
  1786. if (r) {
  1787. return r;
  1788. }
  1789. r = r600_startup(rdev);
  1790. if (r) {
  1791. DRM_ERROR("r600 startup failed on resume\n");
  1792. return r;
  1793. }
  1794. r = r600_ib_test(rdev);
  1795. if (r) {
  1796. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1797. return r;
  1798. }
  1799. r = r600_audio_init(rdev);
  1800. if (r) {
  1801. DRM_ERROR("radeon: audio resume failed\n");
  1802. return r;
  1803. }
  1804. return r;
  1805. }
  1806. int r600_suspend(struct radeon_device *rdev)
  1807. {
  1808. int r;
  1809. r600_audio_fini(rdev);
  1810. /* FIXME: we should wait for ring to be empty */
  1811. r600_cp_stop(rdev);
  1812. rdev->cp.ready = false;
  1813. r600_irq_suspend(rdev);
  1814. r600_wb_disable(rdev);
  1815. r600_pcie_gart_disable(rdev);
  1816. /* unpin shaders bo */
  1817. if (rdev->r600_blit.shader_obj) {
  1818. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1819. if (!r) {
  1820. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1821. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1822. }
  1823. }
  1824. return 0;
  1825. }
  1826. /* Plan is to move initialization in that function and use
  1827. * helper function so that radeon_device_init pretty much
  1828. * do nothing more than calling asic specific function. This
  1829. * should also allow to remove a bunch of callback function
  1830. * like vram_info.
  1831. */
  1832. int r600_init(struct radeon_device *rdev)
  1833. {
  1834. int r;
  1835. r = radeon_dummy_page_init(rdev);
  1836. if (r)
  1837. return r;
  1838. if (r600_debugfs_mc_info_init(rdev)) {
  1839. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1840. }
  1841. /* This don't do much */
  1842. r = radeon_gem_init(rdev);
  1843. if (r)
  1844. return r;
  1845. /* Read BIOS */
  1846. if (!radeon_get_bios(rdev)) {
  1847. if (ASIC_IS_AVIVO(rdev))
  1848. return -EINVAL;
  1849. }
  1850. /* Must be an ATOMBIOS */
  1851. if (!rdev->is_atom_bios) {
  1852. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1853. return -EINVAL;
  1854. }
  1855. r = radeon_atombios_init(rdev);
  1856. if (r)
  1857. return r;
  1858. /* Post card if necessary */
  1859. if (!r600_card_posted(rdev)) {
  1860. if (!rdev->bios) {
  1861. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1862. return -EINVAL;
  1863. }
  1864. DRM_INFO("GPU not posted. posting now...\n");
  1865. atom_asic_init(rdev->mode_info.atom_context);
  1866. }
  1867. /* Initialize scratch registers */
  1868. r600_scratch_init(rdev);
  1869. /* Initialize surface registers */
  1870. radeon_surface_init(rdev);
  1871. /* Initialize clocks */
  1872. radeon_get_clock_info(rdev->ddev);
  1873. r = radeon_clocks_init(rdev);
  1874. if (r)
  1875. return r;
  1876. /* Initialize power management */
  1877. radeon_pm_init(rdev);
  1878. /* Fence driver */
  1879. r = radeon_fence_driver_init(rdev);
  1880. if (r)
  1881. return r;
  1882. if (rdev->flags & RADEON_IS_AGP) {
  1883. r = radeon_agp_init(rdev);
  1884. if (r)
  1885. radeon_agp_disable(rdev);
  1886. }
  1887. r = r600_mc_init(rdev);
  1888. if (r)
  1889. return r;
  1890. /* Memory manager */
  1891. r = radeon_bo_init(rdev);
  1892. if (r)
  1893. return r;
  1894. r = radeon_irq_kms_init(rdev);
  1895. if (r)
  1896. return r;
  1897. rdev->cp.ring_obj = NULL;
  1898. r600_ring_init(rdev, 1024 * 1024);
  1899. rdev->ih.ring_obj = NULL;
  1900. r600_ih_ring_init(rdev, 64 * 1024);
  1901. r = r600_pcie_gart_init(rdev);
  1902. if (r)
  1903. return r;
  1904. rdev->accel_working = true;
  1905. r = r600_startup(rdev);
  1906. if (r) {
  1907. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1908. r600_cp_fini(rdev);
  1909. r600_wb_fini(rdev);
  1910. r600_irq_fini(rdev);
  1911. radeon_irq_kms_fini(rdev);
  1912. r600_pcie_gart_fini(rdev);
  1913. rdev->accel_working = false;
  1914. }
  1915. if (rdev->accel_working) {
  1916. r = radeon_ib_pool_init(rdev);
  1917. if (r) {
  1918. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1919. rdev->accel_working = false;
  1920. } else {
  1921. r = r600_ib_test(rdev);
  1922. if (r) {
  1923. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1924. rdev->accel_working = false;
  1925. }
  1926. }
  1927. }
  1928. r = r600_audio_init(rdev);
  1929. if (r)
  1930. return r; /* TODO error handling */
  1931. return 0;
  1932. }
  1933. void r600_fini(struct radeon_device *rdev)
  1934. {
  1935. r600_audio_fini(rdev);
  1936. r600_blit_fini(rdev);
  1937. r600_cp_fini(rdev);
  1938. r600_wb_fini(rdev);
  1939. r600_irq_fini(rdev);
  1940. radeon_irq_kms_fini(rdev);
  1941. r600_pcie_gart_fini(rdev);
  1942. radeon_agp_fini(rdev);
  1943. radeon_gem_fini(rdev);
  1944. radeon_fence_driver_fini(rdev);
  1945. radeon_clocks_fini(rdev);
  1946. radeon_bo_fini(rdev);
  1947. radeon_atombios_fini(rdev);
  1948. kfree(rdev->bios);
  1949. rdev->bios = NULL;
  1950. radeon_dummy_page_fini(rdev);
  1951. }
  1952. /*
  1953. * CS stuff
  1954. */
  1955. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1956. {
  1957. /* FIXME: implement */
  1958. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1959. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1960. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1961. radeon_ring_write(rdev, ib->length_dw);
  1962. }
  1963. int r600_ib_test(struct radeon_device *rdev)
  1964. {
  1965. struct radeon_ib *ib;
  1966. uint32_t scratch;
  1967. uint32_t tmp = 0;
  1968. unsigned i;
  1969. int r;
  1970. r = radeon_scratch_get(rdev, &scratch);
  1971. if (r) {
  1972. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1973. return r;
  1974. }
  1975. WREG32(scratch, 0xCAFEDEAD);
  1976. r = radeon_ib_get(rdev, &ib);
  1977. if (r) {
  1978. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1979. return r;
  1980. }
  1981. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1982. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1983. ib->ptr[2] = 0xDEADBEEF;
  1984. ib->ptr[3] = PACKET2(0);
  1985. ib->ptr[4] = PACKET2(0);
  1986. ib->ptr[5] = PACKET2(0);
  1987. ib->ptr[6] = PACKET2(0);
  1988. ib->ptr[7] = PACKET2(0);
  1989. ib->ptr[8] = PACKET2(0);
  1990. ib->ptr[9] = PACKET2(0);
  1991. ib->ptr[10] = PACKET2(0);
  1992. ib->ptr[11] = PACKET2(0);
  1993. ib->ptr[12] = PACKET2(0);
  1994. ib->ptr[13] = PACKET2(0);
  1995. ib->ptr[14] = PACKET2(0);
  1996. ib->ptr[15] = PACKET2(0);
  1997. ib->length_dw = 16;
  1998. r = radeon_ib_schedule(rdev, ib);
  1999. if (r) {
  2000. radeon_scratch_free(rdev, scratch);
  2001. radeon_ib_free(rdev, &ib);
  2002. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2003. return r;
  2004. }
  2005. r = radeon_fence_wait(ib->fence, false);
  2006. if (r) {
  2007. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2008. return r;
  2009. }
  2010. for (i = 0; i < rdev->usec_timeout; i++) {
  2011. tmp = RREG32(scratch);
  2012. if (tmp == 0xDEADBEEF)
  2013. break;
  2014. DRM_UDELAY(1);
  2015. }
  2016. if (i < rdev->usec_timeout) {
  2017. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2018. } else {
  2019. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2020. scratch, tmp);
  2021. r = -EINVAL;
  2022. }
  2023. radeon_scratch_free(rdev, scratch);
  2024. radeon_ib_free(rdev, &ib);
  2025. return r;
  2026. }
  2027. /*
  2028. * Interrupts
  2029. *
  2030. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2031. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2032. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2033. * and host consumes. As the host irq handler processes interrupts, it
  2034. * increments the rptr. When the rptr catches up with the wptr, all the
  2035. * current interrupts have been processed.
  2036. */
  2037. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2038. {
  2039. u32 rb_bufsz;
  2040. /* Align ring size */
  2041. rb_bufsz = drm_order(ring_size / 4);
  2042. ring_size = (1 << rb_bufsz) * 4;
  2043. rdev->ih.ring_size = ring_size;
  2044. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2045. rdev->ih.rptr = 0;
  2046. }
  2047. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2048. {
  2049. int r;
  2050. /* Allocate ring buffer */
  2051. if (rdev->ih.ring_obj == NULL) {
  2052. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2053. true,
  2054. RADEON_GEM_DOMAIN_GTT,
  2055. &rdev->ih.ring_obj);
  2056. if (r) {
  2057. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2058. return r;
  2059. }
  2060. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2061. if (unlikely(r != 0))
  2062. return r;
  2063. r = radeon_bo_pin(rdev->ih.ring_obj,
  2064. RADEON_GEM_DOMAIN_GTT,
  2065. &rdev->ih.gpu_addr);
  2066. if (r) {
  2067. radeon_bo_unreserve(rdev->ih.ring_obj);
  2068. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2069. return r;
  2070. }
  2071. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2072. (void **)&rdev->ih.ring);
  2073. radeon_bo_unreserve(rdev->ih.ring_obj);
  2074. if (r) {
  2075. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2076. return r;
  2077. }
  2078. }
  2079. return 0;
  2080. }
  2081. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2082. {
  2083. int r;
  2084. if (rdev->ih.ring_obj) {
  2085. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2086. if (likely(r == 0)) {
  2087. radeon_bo_kunmap(rdev->ih.ring_obj);
  2088. radeon_bo_unpin(rdev->ih.ring_obj);
  2089. radeon_bo_unreserve(rdev->ih.ring_obj);
  2090. }
  2091. radeon_bo_unref(&rdev->ih.ring_obj);
  2092. rdev->ih.ring = NULL;
  2093. rdev->ih.ring_obj = NULL;
  2094. }
  2095. }
  2096. static void r600_rlc_stop(struct radeon_device *rdev)
  2097. {
  2098. if (rdev->family >= CHIP_RV770) {
  2099. /* r7xx asics need to soft reset RLC before halting */
  2100. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2101. RREG32(SRBM_SOFT_RESET);
  2102. udelay(15000);
  2103. WREG32(SRBM_SOFT_RESET, 0);
  2104. RREG32(SRBM_SOFT_RESET);
  2105. }
  2106. WREG32(RLC_CNTL, 0);
  2107. }
  2108. static void r600_rlc_start(struct radeon_device *rdev)
  2109. {
  2110. WREG32(RLC_CNTL, RLC_ENABLE);
  2111. }
  2112. static int r600_rlc_init(struct radeon_device *rdev)
  2113. {
  2114. u32 i;
  2115. const __be32 *fw_data;
  2116. if (!rdev->rlc_fw)
  2117. return -EINVAL;
  2118. r600_rlc_stop(rdev);
  2119. WREG32(RLC_HB_BASE, 0);
  2120. WREG32(RLC_HB_CNTL, 0);
  2121. WREG32(RLC_HB_RPTR, 0);
  2122. WREG32(RLC_HB_WPTR, 0);
  2123. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2124. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2125. WREG32(RLC_MC_CNTL, 0);
  2126. WREG32(RLC_UCODE_CNTL, 0);
  2127. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2128. if (rdev->family >= CHIP_RV770) {
  2129. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2130. WREG32(RLC_UCODE_ADDR, i);
  2131. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2132. }
  2133. } else {
  2134. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2135. WREG32(RLC_UCODE_ADDR, i);
  2136. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2137. }
  2138. }
  2139. WREG32(RLC_UCODE_ADDR, 0);
  2140. r600_rlc_start(rdev);
  2141. return 0;
  2142. }
  2143. static void r600_enable_interrupts(struct radeon_device *rdev)
  2144. {
  2145. u32 ih_cntl = RREG32(IH_CNTL);
  2146. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2147. ih_cntl |= ENABLE_INTR;
  2148. ih_rb_cntl |= IH_RB_ENABLE;
  2149. WREG32(IH_CNTL, ih_cntl);
  2150. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2151. rdev->ih.enabled = true;
  2152. }
  2153. static void r600_disable_interrupts(struct radeon_device *rdev)
  2154. {
  2155. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2156. u32 ih_cntl = RREG32(IH_CNTL);
  2157. ih_rb_cntl &= ~IH_RB_ENABLE;
  2158. ih_cntl &= ~ENABLE_INTR;
  2159. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2160. WREG32(IH_CNTL, ih_cntl);
  2161. /* set rptr, wptr to 0 */
  2162. WREG32(IH_RB_RPTR, 0);
  2163. WREG32(IH_RB_WPTR, 0);
  2164. rdev->ih.enabled = false;
  2165. rdev->ih.wptr = 0;
  2166. rdev->ih.rptr = 0;
  2167. }
  2168. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2169. {
  2170. u32 tmp;
  2171. WREG32(CP_INT_CNTL, 0);
  2172. WREG32(GRBM_INT_CNTL, 0);
  2173. WREG32(DxMODE_INT_MASK, 0);
  2174. if (ASIC_IS_DCE3(rdev)) {
  2175. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2176. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2177. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2178. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2179. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2180. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2181. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2182. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2183. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2184. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2185. if (ASIC_IS_DCE32(rdev)) {
  2186. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2187. WREG32(DC_HPD5_INT_CONTROL, 0);
  2188. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2189. WREG32(DC_HPD6_INT_CONTROL, 0);
  2190. }
  2191. } else {
  2192. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2193. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2194. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2195. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2196. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2197. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2198. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2199. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2200. }
  2201. }
  2202. int r600_irq_init(struct radeon_device *rdev)
  2203. {
  2204. int ret = 0;
  2205. int rb_bufsz;
  2206. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2207. /* allocate ring */
  2208. ret = r600_ih_ring_alloc(rdev);
  2209. if (ret)
  2210. return ret;
  2211. /* disable irqs */
  2212. r600_disable_interrupts(rdev);
  2213. /* init rlc */
  2214. ret = r600_rlc_init(rdev);
  2215. if (ret) {
  2216. r600_ih_ring_fini(rdev);
  2217. return ret;
  2218. }
  2219. /* setup interrupt control */
  2220. /* set dummy read address to ring address */
  2221. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2222. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2223. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2224. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2225. */
  2226. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2227. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2228. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2229. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2230. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2231. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2232. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2233. IH_WPTR_OVERFLOW_CLEAR |
  2234. (rb_bufsz << 1));
  2235. /* WPTR writeback, not yet */
  2236. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2237. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2238. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2239. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2240. /* set rptr, wptr to 0 */
  2241. WREG32(IH_RB_RPTR, 0);
  2242. WREG32(IH_RB_WPTR, 0);
  2243. /* Default settings for IH_CNTL (disabled at first) */
  2244. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2245. /* RPTR_REARM only works if msi's are enabled */
  2246. if (rdev->msi_enabled)
  2247. ih_cntl |= RPTR_REARM;
  2248. #ifdef __BIG_ENDIAN
  2249. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2250. #endif
  2251. WREG32(IH_CNTL, ih_cntl);
  2252. /* force the active interrupt state to all disabled */
  2253. r600_disable_interrupt_state(rdev);
  2254. /* enable irqs */
  2255. r600_enable_interrupts(rdev);
  2256. return ret;
  2257. }
  2258. void r600_irq_suspend(struct radeon_device *rdev)
  2259. {
  2260. r600_disable_interrupts(rdev);
  2261. r600_rlc_stop(rdev);
  2262. }
  2263. void r600_irq_fini(struct radeon_device *rdev)
  2264. {
  2265. r600_irq_suspend(rdev);
  2266. r600_ih_ring_fini(rdev);
  2267. }
  2268. int r600_irq_set(struct radeon_device *rdev)
  2269. {
  2270. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2271. u32 mode_int = 0;
  2272. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2273. if (!rdev->irq.installed) {
  2274. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2275. return -EINVAL;
  2276. }
  2277. /* don't enable anything if the ih is disabled */
  2278. if (!rdev->ih.enabled) {
  2279. r600_disable_interrupts(rdev);
  2280. /* force the active interrupt state to all disabled */
  2281. r600_disable_interrupt_state(rdev);
  2282. return 0;
  2283. }
  2284. if (ASIC_IS_DCE3(rdev)) {
  2285. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2286. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2287. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2288. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2289. if (ASIC_IS_DCE32(rdev)) {
  2290. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2291. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2292. }
  2293. } else {
  2294. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2295. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2296. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2297. }
  2298. if (rdev->irq.sw_int) {
  2299. DRM_DEBUG("r600_irq_set: sw int\n");
  2300. cp_int_cntl |= RB_INT_ENABLE;
  2301. }
  2302. if (rdev->irq.crtc_vblank_int[0]) {
  2303. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2304. mode_int |= D1MODE_VBLANK_INT_MASK;
  2305. }
  2306. if (rdev->irq.crtc_vblank_int[1]) {
  2307. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2308. mode_int |= D2MODE_VBLANK_INT_MASK;
  2309. }
  2310. if (rdev->irq.hpd[0]) {
  2311. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2312. hpd1 |= DC_HPDx_INT_EN;
  2313. }
  2314. if (rdev->irq.hpd[1]) {
  2315. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2316. hpd2 |= DC_HPDx_INT_EN;
  2317. }
  2318. if (rdev->irq.hpd[2]) {
  2319. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2320. hpd3 |= DC_HPDx_INT_EN;
  2321. }
  2322. if (rdev->irq.hpd[3]) {
  2323. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2324. hpd4 |= DC_HPDx_INT_EN;
  2325. }
  2326. if (rdev->irq.hpd[4]) {
  2327. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2328. hpd5 |= DC_HPDx_INT_EN;
  2329. }
  2330. if (rdev->irq.hpd[5]) {
  2331. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2332. hpd6 |= DC_HPDx_INT_EN;
  2333. }
  2334. WREG32(CP_INT_CNTL, cp_int_cntl);
  2335. WREG32(DxMODE_INT_MASK, mode_int);
  2336. if (ASIC_IS_DCE3(rdev)) {
  2337. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2338. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2339. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2340. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2341. if (ASIC_IS_DCE32(rdev)) {
  2342. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2343. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2344. }
  2345. } else {
  2346. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2347. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2348. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2349. }
  2350. return 0;
  2351. }
  2352. static inline void r600_irq_ack(struct radeon_device *rdev,
  2353. u32 *disp_int,
  2354. u32 *disp_int_cont,
  2355. u32 *disp_int_cont2)
  2356. {
  2357. u32 tmp;
  2358. if (ASIC_IS_DCE3(rdev)) {
  2359. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2360. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2361. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2362. } else {
  2363. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2364. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2365. *disp_int_cont2 = 0;
  2366. }
  2367. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2368. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2369. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2370. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2371. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2372. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2373. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2374. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2375. if (*disp_int & DC_HPD1_INTERRUPT) {
  2376. if (ASIC_IS_DCE3(rdev)) {
  2377. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2378. tmp |= DC_HPDx_INT_ACK;
  2379. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2380. } else {
  2381. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2382. tmp |= DC_HPDx_INT_ACK;
  2383. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2384. }
  2385. }
  2386. if (*disp_int & DC_HPD2_INTERRUPT) {
  2387. if (ASIC_IS_DCE3(rdev)) {
  2388. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2389. tmp |= DC_HPDx_INT_ACK;
  2390. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2391. } else {
  2392. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2393. tmp |= DC_HPDx_INT_ACK;
  2394. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2395. }
  2396. }
  2397. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2398. if (ASIC_IS_DCE3(rdev)) {
  2399. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2400. tmp |= DC_HPDx_INT_ACK;
  2401. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2402. } else {
  2403. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2404. tmp |= DC_HPDx_INT_ACK;
  2405. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2406. }
  2407. }
  2408. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2409. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2410. tmp |= DC_HPDx_INT_ACK;
  2411. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2412. }
  2413. if (ASIC_IS_DCE32(rdev)) {
  2414. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2415. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2416. tmp |= DC_HPDx_INT_ACK;
  2417. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2418. }
  2419. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2420. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2421. tmp |= DC_HPDx_INT_ACK;
  2422. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2423. }
  2424. }
  2425. }
  2426. void r600_irq_disable(struct radeon_device *rdev)
  2427. {
  2428. u32 disp_int, disp_int_cont, disp_int_cont2;
  2429. r600_disable_interrupts(rdev);
  2430. /* Wait and acknowledge irq */
  2431. mdelay(1);
  2432. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2433. r600_disable_interrupt_state(rdev);
  2434. }
  2435. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2436. {
  2437. u32 wptr, tmp;
  2438. /* XXX use writeback */
  2439. wptr = RREG32(IH_RB_WPTR);
  2440. if (wptr & RB_OVERFLOW) {
  2441. /* When a ring buffer overflow happen start parsing interrupt
  2442. * from the last not overwritten vector (wptr + 16). Hopefully
  2443. * this should allow us to catchup.
  2444. */
  2445. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2446. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2447. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2448. tmp = RREG32(IH_RB_CNTL);
  2449. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2450. WREG32(IH_RB_CNTL, tmp);
  2451. }
  2452. return (wptr & rdev->ih.ptr_mask);
  2453. }
  2454. /* r600 IV Ring
  2455. * Each IV ring entry is 128 bits:
  2456. * [7:0] - interrupt source id
  2457. * [31:8] - reserved
  2458. * [59:32] - interrupt source data
  2459. * [127:60] - reserved
  2460. *
  2461. * The basic interrupt vector entries
  2462. * are decoded as follows:
  2463. * src_id src_data description
  2464. * 1 0 D1 Vblank
  2465. * 1 1 D1 Vline
  2466. * 5 0 D2 Vblank
  2467. * 5 1 D2 Vline
  2468. * 19 0 FP Hot plug detection A
  2469. * 19 1 FP Hot plug detection B
  2470. * 19 2 DAC A auto-detection
  2471. * 19 3 DAC B auto-detection
  2472. * 176 - CP_INT RB
  2473. * 177 - CP_INT IB1
  2474. * 178 - CP_INT IB2
  2475. * 181 - EOP Interrupt
  2476. * 233 - GUI Idle
  2477. *
  2478. * Note, these are based on r600 and may need to be
  2479. * adjusted or added to on newer asics
  2480. */
  2481. int r600_irq_process(struct radeon_device *rdev)
  2482. {
  2483. u32 wptr = r600_get_ih_wptr(rdev);
  2484. u32 rptr = rdev->ih.rptr;
  2485. u32 src_id, src_data;
  2486. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2487. unsigned long flags;
  2488. bool queue_hotplug = false;
  2489. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2490. if (!rdev->ih.enabled)
  2491. return IRQ_NONE;
  2492. spin_lock_irqsave(&rdev->ih.lock, flags);
  2493. if (rptr == wptr) {
  2494. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2495. return IRQ_NONE;
  2496. }
  2497. if (rdev->shutdown) {
  2498. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2499. return IRQ_NONE;
  2500. }
  2501. restart_ih:
  2502. /* display interrupts */
  2503. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2504. rdev->ih.wptr = wptr;
  2505. while (rptr != wptr) {
  2506. /* wptr/rptr are in bytes! */
  2507. ring_index = rptr / 4;
  2508. src_id = rdev->ih.ring[ring_index] & 0xff;
  2509. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2510. switch (src_id) {
  2511. case 1: /* D1 vblank/vline */
  2512. switch (src_data) {
  2513. case 0: /* D1 vblank */
  2514. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2515. drm_handle_vblank(rdev->ddev, 0);
  2516. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2517. DRM_DEBUG("IH: D1 vblank\n");
  2518. }
  2519. break;
  2520. case 1: /* D1 vline */
  2521. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2522. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2523. DRM_DEBUG("IH: D1 vline\n");
  2524. }
  2525. break;
  2526. default:
  2527. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2528. break;
  2529. }
  2530. break;
  2531. case 5: /* D2 vblank/vline */
  2532. switch (src_data) {
  2533. case 0: /* D2 vblank */
  2534. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2535. drm_handle_vblank(rdev->ddev, 1);
  2536. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2537. DRM_DEBUG("IH: D2 vblank\n");
  2538. }
  2539. break;
  2540. case 1: /* D1 vline */
  2541. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2542. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2543. DRM_DEBUG("IH: D2 vline\n");
  2544. }
  2545. break;
  2546. default:
  2547. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2548. break;
  2549. }
  2550. break;
  2551. case 19: /* HPD/DAC hotplug */
  2552. switch (src_data) {
  2553. case 0:
  2554. if (disp_int & DC_HPD1_INTERRUPT) {
  2555. disp_int &= ~DC_HPD1_INTERRUPT;
  2556. queue_hotplug = true;
  2557. DRM_DEBUG("IH: HPD1\n");
  2558. }
  2559. break;
  2560. case 1:
  2561. if (disp_int & DC_HPD2_INTERRUPT) {
  2562. disp_int &= ~DC_HPD2_INTERRUPT;
  2563. queue_hotplug = true;
  2564. DRM_DEBUG("IH: HPD2\n");
  2565. }
  2566. break;
  2567. case 4:
  2568. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2569. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2570. queue_hotplug = true;
  2571. DRM_DEBUG("IH: HPD3\n");
  2572. }
  2573. break;
  2574. case 5:
  2575. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2576. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2577. queue_hotplug = true;
  2578. DRM_DEBUG("IH: HPD4\n");
  2579. }
  2580. break;
  2581. case 10:
  2582. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2583. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2584. queue_hotplug = true;
  2585. DRM_DEBUG("IH: HPD5\n");
  2586. }
  2587. break;
  2588. case 12:
  2589. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2590. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2591. queue_hotplug = true;
  2592. DRM_DEBUG("IH: HPD6\n");
  2593. }
  2594. break;
  2595. default:
  2596. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2597. break;
  2598. }
  2599. break;
  2600. case 176: /* CP_INT in ring buffer */
  2601. case 177: /* CP_INT in IB1 */
  2602. case 178: /* CP_INT in IB2 */
  2603. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2604. radeon_fence_process(rdev);
  2605. break;
  2606. case 181: /* CP EOP event */
  2607. DRM_DEBUG("IH: CP EOP\n");
  2608. break;
  2609. default:
  2610. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2611. break;
  2612. }
  2613. /* wptr/rptr are in bytes! */
  2614. rptr += 16;
  2615. rptr &= rdev->ih.ptr_mask;
  2616. }
  2617. /* make sure wptr hasn't changed while processing */
  2618. wptr = r600_get_ih_wptr(rdev);
  2619. if (wptr != rdev->ih.wptr)
  2620. goto restart_ih;
  2621. if (queue_hotplug)
  2622. queue_work(rdev->wq, &rdev->hotplug_work);
  2623. rdev->ih.rptr = rptr;
  2624. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2625. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2626. return IRQ_HANDLED;
  2627. }
  2628. /*
  2629. * Debugfs info
  2630. */
  2631. #if defined(CONFIG_DEBUG_FS)
  2632. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2633. {
  2634. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2635. struct drm_device *dev = node->minor->dev;
  2636. struct radeon_device *rdev = dev->dev_private;
  2637. unsigned count, i, j;
  2638. radeon_ring_free_size(rdev);
  2639. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2640. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2641. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2642. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2643. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2644. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2645. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2646. seq_printf(m, "%u dwords in ring\n", count);
  2647. i = rdev->cp.rptr;
  2648. for (j = 0; j <= count; j++) {
  2649. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2650. i = (i + 1) & rdev->cp.ptr_mask;
  2651. }
  2652. return 0;
  2653. }
  2654. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2655. {
  2656. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2657. struct drm_device *dev = node->minor->dev;
  2658. struct radeon_device *rdev = dev->dev_private;
  2659. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2660. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2661. return 0;
  2662. }
  2663. static struct drm_info_list r600_mc_info_list[] = {
  2664. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2665. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2666. };
  2667. #endif
  2668. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2669. {
  2670. #if defined(CONFIG_DEBUG_FS)
  2671. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2672. #else
  2673. return 0;
  2674. #endif
  2675. }
  2676. /**
  2677. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2678. * rdev: radeon device structure
  2679. * bo: buffer object struct which userspace is waiting for idle
  2680. *
  2681. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2682. * through ring buffer, this leads to corruption in rendering, see
  2683. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2684. * directly perform HDP flush by writing register through MMIO.
  2685. */
  2686. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2687. {
  2688. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2689. }