perf_event.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. #ifndef _ASM_X86_PERF_EVENT_H
  2. #define _ASM_X86_PERF_EVENT_H
  3. /*
  4. * Performance event hw details:
  5. */
  6. #define X86_PMC_MAX_GENERIC 8
  7. #define X86_PMC_MAX_FIXED 3
  8. #define X86_PMC_IDX_GENERIC 0
  9. #define X86_PMC_IDX_FIXED 32
  10. #define X86_PMC_IDX_MAX 64
  11. #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
  12. #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
  13. #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
  14. #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
  15. #define ARCH_PERFMON_EVENTSEL0_ENABLE (1 << 22)
  16. #define ARCH_PERFMON_EVENTSEL_ANY (1 << 21)
  17. #define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
  18. #define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
  19. #define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
  20. /*
  21. * Includes eventsel and unit mask as well:
  22. */
  23. #define ARCH_PERFMON_EVENT_MASK 0xffff
  24. /*
  25. * filter mask to validate fixed counter events.
  26. * the following filters disqualify for fixed counters:
  27. * - inv
  28. * - edge
  29. * - cnt-mask
  30. * The other filters are supported by fixed counters.
  31. * The any-thread option is supported starting with v3.
  32. */
  33. #define ARCH_PERFMON_EVENT_FILTER_MASK 0xff840000
  34. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
  35. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
  36. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
  37. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
  38. (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
  39. #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
  40. /*
  41. * Intel "Architectural Performance Monitoring" CPUID
  42. * detection/enumeration details:
  43. */
  44. union cpuid10_eax {
  45. struct {
  46. unsigned int version_id:8;
  47. unsigned int num_events:8;
  48. unsigned int bit_width:8;
  49. unsigned int mask_length:8;
  50. } split;
  51. unsigned int full;
  52. };
  53. union cpuid10_edx {
  54. struct {
  55. unsigned int num_events_fixed:4;
  56. unsigned int reserved:28;
  57. } split;
  58. unsigned int full;
  59. };
  60. /*
  61. * Fixed-purpose performance events:
  62. */
  63. /*
  64. * All 3 fixed-mode PMCs are configured via this single MSR:
  65. */
  66. #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
  67. /*
  68. * The counts are available in three separate MSRs:
  69. */
  70. /* Instr_Retired.Any: */
  71. #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
  72. #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
  73. /* CPU_CLK_Unhalted.Core: */
  74. #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
  75. #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
  76. /* CPU_CLK_Unhalted.Ref: */
  77. #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
  78. #define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
  79. /*
  80. * We model BTS tracing as another fixed-mode PMC.
  81. *
  82. * We choose a value in the middle of the fixed event range, since lower
  83. * values are used by actual fixed events and higher values are used
  84. * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
  85. */
  86. #define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
  87. #ifdef CONFIG_PERF_EVENTS
  88. extern void init_hw_perf_events(void);
  89. extern void perf_events_lapic_init(void);
  90. #define PERF_EVENT_INDEX_OFFSET 0
  91. #else
  92. static inline void init_hw_perf_events(void) { }
  93. static inline void perf_events_lapic_init(void) { }
  94. #endif
  95. #endif /* _ASM_X86_PERF_EVENT_H */