clock44xx_data.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. * Copyright (C) 2009 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/clk.h>
  24. #include <plat/control.h>
  25. #include <plat/clkdev_omap.h>
  26. #include "clock.h"
  27. #include "clock44xx.h"
  28. #include "cm.h"
  29. #include "cm-regbits-44xx.h"
  30. #include "prm.h"
  31. #include "prm-regbits-44xx.h"
  32. /* Root clocks */
  33. static struct clk extalt_clkin_ck = {
  34. .name = "extalt_clkin_ck",
  35. .rate = 59000000,
  36. .ops = &clkops_null,
  37. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  38. };
  39. static struct clk pad_clks_ck = {
  40. .name = "pad_clks_ck",
  41. .rate = 12000000,
  42. .ops = &clkops_null,
  43. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  44. };
  45. static struct clk pad_slimbus_core_clks_ck = {
  46. .name = "pad_slimbus_core_clks_ck",
  47. .rate = 12000000,
  48. .ops = &clkops_null,
  49. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  50. };
  51. static struct clk secure_32k_clk_src_ck = {
  52. .name = "secure_32k_clk_src_ck",
  53. .rate = 32768,
  54. .ops = &clkops_null,
  55. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  56. };
  57. static struct clk slimbus_clk = {
  58. .name = "slimbus_clk",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  62. };
  63. static struct clk sys_32k_ck = {
  64. .name = "sys_32k_ck",
  65. .rate = 32768,
  66. .ops = &clkops_null,
  67. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  68. };
  69. static struct clk virt_12000000_ck = {
  70. .name = "virt_12000000_ck",
  71. .ops = &clkops_null,
  72. .rate = 12000000,
  73. };
  74. static struct clk virt_13000000_ck = {
  75. .name = "virt_13000000_ck",
  76. .ops = &clkops_null,
  77. .rate = 13000000,
  78. };
  79. static struct clk virt_16800000_ck = {
  80. .name = "virt_16800000_ck",
  81. .ops = &clkops_null,
  82. .rate = 16800000,
  83. };
  84. static struct clk virt_19200000_ck = {
  85. .name = "virt_19200000_ck",
  86. .ops = &clkops_null,
  87. .rate = 19200000,
  88. };
  89. static struct clk virt_26000000_ck = {
  90. .name = "virt_26000000_ck",
  91. .ops = &clkops_null,
  92. .rate = 26000000,
  93. };
  94. static struct clk virt_27000000_ck = {
  95. .name = "virt_27000000_ck",
  96. .ops = &clkops_null,
  97. .rate = 27000000,
  98. };
  99. static struct clk virt_38400000_ck = {
  100. .name = "virt_38400000_ck",
  101. .ops = &clkops_null,
  102. .rate = 38400000,
  103. };
  104. static const struct clksel_rate div_1_0_rates[] = {
  105. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  106. { .div = 0 },
  107. };
  108. static const struct clksel_rate div_1_1_rates[] = {
  109. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  110. { .div = 0 },
  111. };
  112. static const struct clksel_rate div_1_2_rates[] = {
  113. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_3_rates[] = {
  117. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_4_rates[] = {
  121. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_5_rates[] = {
  125. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_6_rates[] = {
  129. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_7_rates[] = {
  133. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel sys_clkin_sel[] = {
  137. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  138. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  139. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  140. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  141. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  142. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  143. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  144. { .parent = NULL },
  145. };
  146. static struct clk sys_clkin_ck = {
  147. .name = "sys_clkin_ck",
  148. .rate = 38400000,
  149. .clksel = sys_clkin_sel,
  150. .init = &omap2_init_clksel_parent,
  151. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  152. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  153. .ops = &clkops_null,
  154. .recalc = &omap2_clksel_recalc,
  155. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  156. };
  157. static struct clk utmi_phy_clkout_ck = {
  158. .name = "utmi_phy_clkout_ck",
  159. .rate = 12000000,
  160. .ops = &clkops_null,
  161. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  162. };
  163. static struct clk xclk60mhsp1_ck = {
  164. .name = "xclk60mhsp1_ck",
  165. .rate = 12000000,
  166. .ops = &clkops_null,
  167. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  168. };
  169. static struct clk xclk60mhsp2_ck = {
  170. .name = "xclk60mhsp2_ck",
  171. .rate = 12000000,
  172. .ops = &clkops_null,
  173. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  174. };
  175. static struct clk xclk60motg_ck = {
  176. .name = "xclk60motg_ck",
  177. .rate = 60000000,
  178. .ops = &clkops_null,
  179. .flags = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
  180. };
  181. /* Module clocks and DPLL outputs */
  182. static const struct clksel_rate div2_1to2_rates[] = {
  183. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  184. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  185. { .div = 0 },
  186. };
  187. static const struct clksel dpll_sys_ref_clk_div[] = {
  188. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  189. { .parent = NULL },
  190. };
  191. static struct clk dpll_sys_ref_clk = {
  192. .name = "dpll_sys_ref_clk",
  193. .parent = &sys_clkin_ck,
  194. .clksel = dpll_sys_ref_clk_div,
  195. .clksel_reg = OMAP4430_CM_DPLL_SYS_REF_CLKSEL,
  196. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  197. .ops = &clkops_null,
  198. .recalc = &omap2_clksel_recalc,
  199. .round_rate = &omap2_clksel_round_rate,
  200. .set_rate = &omap2_clksel_set_rate,
  201. .flags = CLOCK_IN_OMAP4430,
  202. };
  203. static const struct clksel abe_dpll_refclk_mux_sel[] = {
  204. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  205. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  206. { .parent = NULL },
  207. };
  208. static struct clk abe_dpll_refclk_mux_ck = {
  209. .name = "abe_dpll_refclk_mux_ck",
  210. .parent = &dpll_sys_ref_clk,
  211. .clksel = abe_dpll_refclk_mux_sel,
  212. .init = &omap2_init_clksel_parent,
  213. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  214. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  215. .ops = &clkops_null,
  216. .recalc = &omap2_clksel_recalc,
  217. .flags = CLOCK_IN_OMAP4430,
  218. };
  219. /* DPLL_ABE */
  220. static struct dpll_data dpll_abe_dd = {
  221. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  222. .clk_bypass = &sys_clkin_ck,
  223. .clk_ref = &abe_dpll_refclk_mux_ck,
  224. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  225. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  226. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  227. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  228. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  229. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  230. .enable_mask = OMAP4430_DPLL_EN_MASK,
  231. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  232. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  233. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  234. .max_divider = OMAP4430_MAX_DPLL_DIV,
  235. .min_divider = 1,
  236. };
  237. static struct clk dpll_abe_ck = {
  238. .name = "dpll_abe_ck",
  239. .parent = &abe_dpll_refclk_mux_ck,
  240. .dpll_data = &dpll_abe_dd,
  241. .init = &omap2_init_dpll_parent,
  242. .ops = &omap4_clkops_noncore_dpll_ops,
  243. .recalc = &omap3_dpll_recalc,
  244. .round_rate = &omap2_dpll_round_rate,
  245. .set_rate = &omap3_noncore_dpll_set_rate,
  246. .flags = CLOCK_IN_OMAP4430,
  247. };
  248. static struct clk dpll_abe_m2x2_ck = {
  249. .name = "dpll_abe_m2x2_ck",
  250. .parent = &dpll_abe_ck,
  251. .ops = &clkops_null,
  252. .recalc = &followparent_recalc,
  253. .flags = CLOCK_IN_OMAP4430,
  254. };
  255. static struct clk abe_24m_fclk = {
  256. .name = "abe_24m_fclk",
  257. .parent = &dpll_abe_m2x2_ck,
  258. .ops = &clkops_null,
  259. .recalc = &followparent_recalc,
  260. .flags = CLOCK_IN_OMAP4430,
  261. };
  262. static const struct clksel_rate div3_1to4_rates[] = {
  263. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  264. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  265. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  266. { .div = 0 },
  267. };
  268. static const struct clksel abe_clk_div[] = {
  269. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  270. { .parent = NULL },
  271. };
  272. static struct clk abe_clk = {
  273. .name = "abe_clk",
  274. .parent = &dpll_abe_m2x2_ck,
  275. .clksel = abe_clk_div,
  276. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  277. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  278. .ops = &clkops_null,
  279. .recalc = &omap2_clksel_recalc,
  280. .round_rate = &omap2_clksel_round_rate,
  281. .set_rate = &omap2_clksel_set_rate,
  282. .flags = CLOCK_IN_OMAP4430,
  283. };
  284. static const struct clksel aess_fclk_div[] = {
  285. { .parent = &abe_clk, .rates = div2_1to2_rates },
  286. { .parent = NULL },
  287. };
  288. static struct clk aess_fclk = {
  289. .name = "aess_fclk",
  290. .parent = &abe_clk,
  291. .clksel = aess_fclk_div,
  292. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  293. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  294. .ops = &clkops_null,
  295. .recalc = &omap2_clksel_recalc,
  296. .round_rate = &omap2_clksel_round_rate,
  297. .set_rate = &omap2_clksel_set_rate,
  298. .flags = CLOCK_IN_OMAP4430,
  299. };
  300. static const struct clksel_rate div31_1to31_rates[] = {
  301. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  302. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  303. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  304. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  305. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  306. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  307. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  308. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  309. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  310. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  311. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  312. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  313. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  314. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  315. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  316. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  317. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  318. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  319. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  320. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  321. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  322. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  323. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  324. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  325. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  326. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  327. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  328. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  329. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  330. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  331. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  332. { .div = 0 },
  333. };
  334. static const struct clksel dpll_abe_m3_div[] = {
  335. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  336. { .parent = NULL },
  337. };
  338. static struct clk dpll_abe_m3_ck = {
  339. .name = "dpll_abe_m3_ck",
  340. .parent = &dpll_abe_ck,
  341. .clksel = dpll_abe_m3_div,
  342. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  343. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  344. .ops = &clkops_null,
  345. .recalc = &omap2_clksel_recalc,
  346. .round_rate = &omap2_clksel_round_rate,
  347. .set_rate = &omap2_clksel_set_rate,
  348. .flags = CLOCK_IN_OMAP4430,
  349. };
  350. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  351. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  352. { .parent = &dpll_abe_m3_ck, .rates = div_1_1_rates },
  353. { .parent = NULL },
  354. };
  355. static struct clk core_hsd_byp_clk_mux_ck = {
  356. .name = "core_hsd_byp_clk_mux_ck",
  357. .parent = &dpll_sys_ref_clk,
  358. .clksel = core_hsd_byp_clk_mux_sel,
  359. .init = &omap2_init_clksel_parent,
  360. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  361. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  362. .ops = &clkops_null,
  363. .recalc = &omap2_clksel_recalc,
  364. .flags = CLOCK_IN_OMAP4430,
  365. };
  366. /* DPLL_CORE */
  367. static struct dpll_data dpll_core_dd = {
  368. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  369. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  370. .clk_ref = &dpll_sys_ref_clk,
  371. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  372. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  373. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  374. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  375. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  376. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  377. .enable_mask = OMAP4430_DPLL_EN_MASK,
  378. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  379. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  380. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  381. .max_divider = OMAP4430_MAX_DPLL_DIV,
  382. .min_divider = 1,
  383. };
  384. static struct clk dpll_core_ck = {
  385. .name = "dpll_core_ck",
  386. .parent = &dpll_sys_ref_clk,
  387. .dpll_data = &dpll_core_dd,
  388. .init = &omap2_init_dpll_parent,
  389. .ops = &clkops_null,
  390. .recalc = &omap3_dpll_recalc,
  391. .flags = CLOCK_IN_OMAP4430,
  392. };
  393. static const struct clksel dpll_core_m6_div[] = {
  394. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  395. { .parent = NULL },
  396. };
  397. static struct clk dpll_core_m6_ck = {
  398. .name = "dpll_core_m6_ck",
  399. .parent = &dpll_core_ck,
  400. .clksel = dpll_core_m6_div,
  401. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  402. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  403. .ops = &clkops_null,
  404. .recalc = &omap2_clksel_recalc,
  405. .round_rate = &omap2_clksel_round_rate,
  406. .set_rate = &omap2_clksel_set_rate,
  407. .flags = CLOCK_IN_OMAP4430,
  408. };
  409. static const struct clksel dbgclk_mux_sel[] = {
  410. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  411. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  412. { .parent = NULL },
  413. };
  414. static struct clk dbgclk_mux_ck = {
  415. .name = "dbgclk_mux_ck",
  416. .parent = &sys_clkin_ck,
  417. .ops = &clkops_null,
  418. .recalc = &followparent_recalc,
  419. .flags = CLOCK_IN_OMAP4430,
  420. };
  421. static struct clk dpll_core_m2_ck = {
  422. .name = "dpll_core_m2_ck",
  423. .parent = &dpll_core_ck,
  424. .clksel = dpll_core_m6_div,
  425. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  426. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  427. .ops = &clkops_null,
  428. .recalc = &omap2_clksel_recalc,
  429. .round_rate = &omap2_clksel_round_rate,
  430. .set_rate = &omap2_clksel_set_rate,
  431. .flags = CLOCK_IN_OMAP4430,
  432. };
  433. static struct clk ddrphy_ck = {
  434. .name = "ddrphy_ck",
  435. .parent = &dpll_core_m2_ck,
  436. .ops = &clkops_null,
  437. .recalc = &followparent_recalc,
  438. .flags = CLOCK_IN_OMAP4430,
  439. };
  440. static struct clk dpll_core_m5_ck = {
  441. .name = "dpll_core_m5_ck",
  442. .parent = &dpll_core_ck,
  443. .clksel = dpll_core_m6_div,
  444. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  445. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  446. .ops = &clkops_null,
  447. .recalc = &omap2_clksel_recalc,
  448. .round_rate = &omap2_clksel_round_rate,
  449. .set_rate = &omap2_clksel_set_rate,
  450. .flags = CLOCK_IN_OMAP4430,
  451. };
  452. static const struct clksel div_core_div[] = {
  453. { .parent = &dpll_core_m5_ck, .rates = div2_1to2_rates },
  454. { .parent = NULL },
  455. };
  456. static struct clk div_core_ck = {
  457. .name = "div_core_ck",
  458. .parent = &dpll_core_m5_ck,
  459. .clksel = div_core_div,
  460. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  461. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  462. .ops = &clkops_null,
  463. .recalc = &omap2_clksel_recalc,
  464. .round_rate = &omap2_clksel_round_rate,
  465. .set_rate = &omap2_clksel_set_rate,
  466. .flags = CLOCK_IN_OMAP4430,
  467. };
  468. static const struct clksel_rate div4_1to8_rates[] = {
  469. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  470. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  471. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  472. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  473. { .div = 0 },
  474. };
  475. static const struct clksel div_iva_hs_clk_div[] = {
  476. { .parent = &dpll_core_m5_ck, .rates = div4_1to8_rates },
  477. { .parent = NULL },
  478. };
  479. static struct clk div_iva_hs_clk = {
  480. .name = "div_iva_hs_clk",
  481. .parent = &dpll_core_m5_ck,
  482. .clksel = div_iva_hs_clk_div,
  483. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  484. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  485. .ops = &clkops_null,
  486. .recalc = &omap2_clksel_recalc,
  487. .round_rate = &omap2_clksel_round_rate,
  488. .set_rate = &omap2_clksel_set_rate,
  489. .flags = CLOCK_IN_OMAP4430,
  490. };
  491. static struct clk div_mpu_hs_clk = {
  492. .name = "div_mpu_hs_clk",
  493. .parent = &dpll_core_m5_ck,
  494. .clksel = div_iva_hs_clk_div,
  495. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  496. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  497. .ops = &clkops_null,
  498. .recalc = &omap2_clksel_recalc,
  499. .round_rate = &omap2_clksel_round_rate,
  500. .set_rate = &omap2_clksel_set_rate,
  501. .flags = CLOCK_IN_OMAP4430,
  502. };
  503. static struct clk dpll_core_m4_ck = {
  504. .name = "dpll_core_m4_ck",
  505. .parent = &dpll_core_ck,
  506. .clksel = dpll_core_m6_div,
  507. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  508. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  509. .ops = &clkops_null,
  510. .recalc = &omap2_clksel_recalc,
  511. .round_rate = &omap2_clksel_round_rate,
  512. .set_rate = &omap2_clksel_set_rate,
  513. .flags = CLOCK_IN_OMAP4430,
  514. };
  515. static struct clk dll_clk_div_ck = {
  516. .name = "dll_clk_div_ck",
  517. .parent = &dpll_core_m4_ck,
  518. .ops = &clkops_null,
  519. .recalc = &followparent_recalc,
  520. .flags = CLOCK_IN_OMAP4430,
  521. };
  522. static struct clk dpll_abe_m2_ck = {
  523. .name = "dpll_abe_m2_ck",
  524. .parent = &dpll_abe_ck,
  525. .clksel = dpll_abe_m3_div,
  526. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  527. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  528. .ops = &clkops_null,
  529. .recalc = &omap2_clksel_recalc,
  530. .round_rate = &omap2_clksel_round_rate,
  531. .set_rate = &omap2_clksel_set_rate,
  532. .flags = CLOCK_IN_OMAP4430,
  533. };
  534. static struct clk dpll_core_m3_ck = {
  535. .name = "dpll_core_m3_ck",
  536. .parent = &dpll_core_ck,
  537. .clksel = dpll_core_m6_div,
  538. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  539. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  540. .ops = &clkops_null,
  541. .recalc = &omap2_clksel_recalc,
  542. .round_rate = &omap2_clksel_round_rate,
  543. .set_rate = &omap2_clksel_set_rate,
  544. .flags = CLOCK_IN_OMAP4430,
  545. };
  546. static struct clk dpll_core_m7_ck = {
  547. .name = "dpll_core_m7_ck",
  548. .parent = &dpll_core_ck,
  549. .clksel = dpll_core_m6_div,
  550. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  551. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  552. .ops = &clkops_null,
  553. .recalc = &omap2_clksel_recalc,
  554. .round_rate = &omap2_clksel_round_rate,
  555. .set_rate = &omap2_clksel_set_rate,
  556. .flags = CLOCK_IN_OMAP4430,
  557. };
  558. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  559. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  560. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  561. { .parent = NULL },
  562. };
  563. static struct clk iva_hsd_byp_clk_mux_ck = {
  564. .name = "iva_hsd_byp_clk_mux_ck",
  565. .parent = &dpll_sys_ref_clk,
  566. .ops = &clkops_null,
  567. .recalc = &followparent_recalc,
  568. .flags = CLOCK_IN_OMAP4430,
  569. };
  570. /* DPLL_IVA */
  571. static struct dpll_data dpll_iva_dd = {
  572. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  573. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  574. .clk_ref = &dpll_sys_ref_clk,
  575. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  576. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  577. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  578. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  579. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  580. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  581. .enable_mask = OMAP4430_DPLL_EN_MASK,
  582. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  583. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  584. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  585. .max_divider = OMAP4430_MAX_DPLL_DIV,
  586. .min_divider = 1,
  587. };
  588. static struct clk dpll_iva_ck = {
  589. .name = "dpll_iva_ck",
  590. .parent = &dpll_sys_ref_clk,
  591. .dpll_data = &dpll_iva_dd,
  592. .init = &omap2_init_dpll_parent,
  593. .ops = &omap4_clkops_noncore_dpll_ops,
  594. .recalc = &omap3_dpll_recalc,
  595. .round_rate = &omap2_dpll_round_rate,
  596. .set_rate = &omap3_noncore_dpll_set_rate,
  597. .flags = CLOCK_IN_OMAP4430,
  598. };
  599. static const struct clksel dpll_iva_m4_div[] = {
  600. { .parent = &dpll_iva_ck, .rates = div31_1to31_rates },
  601. { .parent = NULL },
  602. };
  603. static struct clk dpll_iva_m4_ck = {
  604. .name = "dpll_iva_m4_ck",
  605. .parent = &dpll_iva_ck,
  606. .clksel = dpll_iva_m4_div,
  607. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  608. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  609. .ops = &clkops_null,
  610. .recalc = &omap2_clksel_recalc,
  611. .round_rate = &omap2_clksel_round_rate,
  612. .set_rate = &omap2_clksel_set_rate,
  613. .flags = CLOCK_IN_OMAP4430,
  614. };
  615. static struct clk dpll_iva_m5_ck = {
  616. .name = "dpll_iva_m5_ck",
  617. .parent = &dpll_iva_ck,
  618. .clksel = dpll_iva_m4_div,
  619. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  620. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  621. .ops = &clkops_null,
  622. .recalc = &omap2_clksel_recalc,
  623. .round_rate = &omap2_clksel_round_rate,
  624. .set_rate = &omap2_clksel_set_rate,
  625. .flags = CLOCK_IN_OMAP4430,
  626. };
  627. /* DPLL_MPU */
  628. static struct dpll_data dpll_mpu_dd = {
  629. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  630. .clk_bypass = &div_mpu_hs_clk,
  631. .clk_ref = &dpll_sys_ref_clk,
  632. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  633. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  634. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  635. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  636. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  637. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  638. .enable_mask = OMAP4430_DPLL_EN_MASK,
  639. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  640. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  641. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  642. .max_divider = OMAP4430_MAX_DPLL_DIV,
  643. .min_divider = 1,
  644. };
  645. static struct clk dpll_mpu_ck = {
  646. .name = "dpll_mpu_ck",
  647. .parent = &dpll_sys_ref_clk,
  648. .dpll_data = &dpll_mpu_dd,
  649. .init = &omap2_init_dpll_parent,
  650. .ops = &omap4_clkops_noncore_dpll_ops,
  651. .recalc = &omap3_dpll_recalc,
  652. .round_rate = &omap2_dpll_round_rate,
  653. .set_rate = &omap3_noncore_dpll_set_rate,
  654. .flags = CLOCK_IN_OMAP4430,
  655. };
  656. static const struct clksel dpll_mpu_m2_div[] = {
  657. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  658. { .parent = NULL },
  659. };
  660. static struct clk dpll_mpu_m2_ck = {
  661. .name = "dpll_mpu_m2_ck",
  662. .parent = &dpll_mpu_ck,
  663. .clksel = dpll_mpu_m2_div,
  664. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  665. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  666. .ops = &clkops_null,
  667. .recalc = &omap2_clksel_recalc,
  668. .round_rate = &omap2_clksel_round_rate,
  669. .set_rate = &omap2_clksel_set_rate,
  670. .flags = CLOCK_IN_OMAP4430,
  671. };
  672. static struct clk per_hs_clk_div_ck = {
  673. .name = "per_hs_clk_div_ck",
  674. .parent = &dpll_abe_m3_ck,
  675. .ops = &clkops_null,
  676. .recalc = &followparent_recalc,
  677. .flags = CLOCK_IN_OMAP4430,
  678. };
  679. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  680. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  681. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  682. { .parent = NULL },
  683. };
  684. static struct clk per_hsd_byp_clk_mux_ck = {
  685. .name = "per_hsd_byp_clk_mux_ck",
  686. .parent = &dpll_sys_ref_clk,
  687. .clksel = per_hsd_byp_clk_mux_sel,
  688. .init = &omap2_init_clksel_parent,
  689. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  690. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  691. .ops = &clkops_null,
  692. .recalc = &omap2_clksel_recalc,
  693. .flags = CLOCK_IN_OMAP4430,
  694. };
  695. /* DPLL_PER */
  696. static struct dpll_data dpll_per_dd = {
  697. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  698. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  699. .clk_ref = &dpll_sys_ref_clk,
  700. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  701. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  702. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  703. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  704. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  705. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  706. .enable_mask = OMAP4430_DPLL_EN_MASK,
  707. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  708. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  709. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  710. .max_divider = OMAP4430_MAX_DPLL_DIV,
  711. .min_divider = 1,
  712. };
  713. static struct clk dpll_per_ck = {
  714. .name = "dpll_per_ck",
  715. .parent = &dpll_sys_ref_clk,
  716. .dpll_data = &dpll_per_dd,
  717. .init = &omap2_init_dpll_parent,
  718. .ops = &omap4_clkops_noncore_dpll_ops,
  719. .recalc = &omap3_dpll_recalc,
  720. .round_rate = &omap2_dpll_round_rate,
  721. .set_rate = &omap3_noncore_dpll_set_rate,
  722. .flags = CLOCK_IN_OMAP4430,
  723. };
  724. static const struct clksel dpll_per_m2_div[] = {
  725. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  726. { .parent = NULL },
  727. };
  728. static struct clk dpll_per_m2_ck = {
  729. .name = "dpll_per_m2_ck",
  730. .parent = &dpll_per_ck,
  731. .clksel = dpll_per_m2_div,
  732. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  733. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  734. .ops = &clkops_null,
  735. .recalc = &omap2_clksel_recalc,
  736. .round_rate = &omap2_clksel_round_rate,
  737. .set_rate = &omap2_clksel_set_rate,
  738. .flags = CLOCK_IN_OMAP4430,
  739. };
  740. static struct clk dpll_per_m2x2_ck = {
  741. .name = "dpll_per_m2x2_ck",
  742. .parent = &dpll_per_ck,
  743. .ops = &clkops_null,
  744. .recalc = &followparent_recalc,
  745. .flags = CLOCK_IN_OMAP4430,
  746. };
  747. static struct clk dpll_per_m3_ck = {
  748. .name = "dpll_per_m3_ck",
  749. .parent = &dpll_per_ck,
  750. .clksel = dpll_per_m2_div,
  751. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  752. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  753. .ops = &clkops_null,
  754. .recalc = &omap2_clksel_recalc,
  755. .round_rate = &omap2_clksel_round_rate,
  756. .set_rate = &omap2_clksel_set_rate,
  757. .flags = CLOCK_IN_OMAP4430,
  758. };
  759. static struct clk dpll_per_m4_ck = {
  760. .name = "dpll_per_m4_ck",
  761. .parent = &dpll_per_ck,
  762. .clksel = dpll_per_m2_div,
  763. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  764. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  765. .ops = &clkops_null,
  766. .recalc = &omap2_clksel_recalc,
  767. .round_rate = &omap2_clksel_round_rate,
  768. .set_rate = &omap2_clksel_set_rate,
  769. .flags = CLOCK_IN_OMAP4430,
  770. };
  771. static struct clk dpll_per_m5_ck = {
  772. .name = "dpll_per_m5_ck",
  773. .parent = &dpll_per_ck,
  774. .clksel = dpll_per_m2_div,
  775. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  776. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  777. .ops = &clkops_null,
  778. .recalc = &omap2_clksel_recalc,
  779. .round_rate = &omap2_clksel_round_rate,
  780. .set_rate = &omap2_clksel_set_rate,
  781. .flags = CLOCK_IN_OMAP4430,
  782. };
  783. static struct clk dpll_per_m6_ck = {
  784. .name = "dpll_per_m6_ck",
  785. .parent = &dpll_per_ck,
  786. .clksel = dpll_per_m2_div,
  787. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  788. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  789. .ops = &clkops_null,
  790. .recalc = &omap2_clksel_recalc,
  791. .round_rate = &omap2_clksel_round_rate,
  792. .set_rate = &omap2_clksel_set_rate,
  793. .flags = CLOCK_IN_OMAP4430,
  794. };
  795. static struct clk dpll_per_m7_ck = {
  796. .name = "dpll_per_m7_ck",
  797. .parent = &dpll_per_ck,
  798. .clksel = dpll_per_m2_div,
  799. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  800. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  801. .ops = &clkops_null,
  802. .recalc = &omap2_clksel_recalc,
  803. .round_rate = &omap2_clksel_round_rate,
  804. .set_rate = &omap2_clksel_set_rate,
  805. .flags = CLOCK_IN_OMAP4430,
  806. };
  807. /* DPLL_UNIPRO */
  808. static struct dpll_data dpll_unipro_dd = {
  809. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  810. .clk_bypass = &dpll_sys_ref_clk,
  811. .clk_ref = &dpll_sys_ref_clk,
  812. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  813. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  814. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  815. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  816. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  817. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  818. .enable_mask = OMAP4430_DPLL_EN_MASK,
  819. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  820. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  821. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  822. .max_divider = OMAP4430_MAX_DPLL_DIV,
  823. .min_divider = 1,
  824. };
  825. static struct clk dpll_unipro_ck = {
  826. .name = "dpll_unipro_ck",
  827. .parent = &dpll_sys_ref_clk,
  828. .dpll_data = &dpll_unipro_dd,
  829. .init = &omap2_init_dpll_parent,
  830. .ops = &omap4_clkops_noncore_dpll_ops,
  831. .recalc = &omap3_dpll_recalc,
  832. .round_rate = &omap2_dpll_round_rate,
  833. .set_rate = &omap3_noncore_dpll_set_rate,
  834. .flags = CLOCK_IN_OMAP4430,
  835. };
  836. static const struct clksel dpll_unipro_m2x2_div[] = {
  837. { .parent = &dpll_unipro_ck, .rates = div31_1to31_rates },
  838. { .parent = NULL },
  839. };
  840. static struct clk dpll_unipro_m2x2_ck = {
  841. .name = "dpll_unipro_m2x2_ck",
  842. .parent = &dpll_unipro_ck,
  843. .clksel = dpll_unipro_m2x2_div,
  844. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  845. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  846. .ops = &clkops_null,
  847. .recalc = &omap2_clksel_recalc,
  848. .round_rate = &omap2_clksel_round_rate,
  849. .set_rate = &omap2_clksel_set_rate,
  850. .flags = CLOCK_IN_OMAP4430,
  851. };
  852. static struct clk usb_hs_clk_div_ck = {
  853. .name = "usb_hs_clk_div_ck",
  854. .parent = &dpll_abe_m3_ck,
  855. .ops = &clkops_null,
  856. .recalc = &followparent_recalc,
  857. .flags = CLOCK_IN_OMAP4430,
  858. };
  859. /* DPLL_USB */
  860. static struct dpll_data dpll_usb_dd = {
  861. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  862. .clk_bypass = &usb_hs_clk_div_ck,
  863. .clk_ref = &dpll_sys_ref_clk,
  864. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  865. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  866. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  867. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  868. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  869. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  870. .enable_mask = OMAP4430_DPLL_EN_MASK,
  871. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  872. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  873. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  874. .max_divider = OMAP4430_MAX_DPLL_DIV,
  875. .min_divider = 1,
  876. };
  877. static struct clk dpll_usb_ck = {
  878. .name = "dpll_usb_ck",
  879. .parent = &dpll_sys_ref_clk,
  880. .dpll_data = &dpll_usb_dd,
  881. .init = &omap2_init_dpll_parent,
  882. .ops = &omap4_clkops_noncore_dpll_ops,
  883. .recalc = &omap3_dpll_recalc,
  884. .round_rate = &omap2_dpll_round_rate,
  885. .set_rate = &omap3_noncore_dpll_set_rate,
  886. .flags = CLOCK_IN_OMAP4430,
  887. };
  888. static struct clk dpll_usb_clkdcoldo_ck = {
  889. .name = "dpll_usb_clkdcoldo_ck",
  890. .parent = &dpll_usb_ck,
  891. .ops = &clkops_null,
  892. .recalc = &followparent_recalc,
  893. .flags = CLOCK_IN_OMAP4430,
  894. };
  895. static const struct clksel dpll_usb_m2_div[] = {
  896. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  897. { .parent = NULL },
  898. };
  899. static struct clk dpll_usb_m2_ck = {
  900. .name = "dpll_usb_m2_ck",
  901. .parent = &dpll_usb_ck,
  902. .clksel = dpll_usb_m2_div,
  903. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  904. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  905. .ops = &clkops_null,
  906. .recalc = &omap2_clksel_recalc,
  907. .round_rate = &omap2_clksel_round_rate,
  908. .set_rate = &omap2_clksel_set_rate,
  909. .flags = CLOCK_IN_OMAP4430,
  910. };
  911. static const struct clksel ducati_clk_mux_sel[] = {
  912. { .parent = &div_core_ck, .rates = div_1_0_rates },
  913. { .parent = &dpll_per_m6_ck, .rates = div_1_1_rates },
  914. { .parent = NULL },
  915. };
  916. static struct clk ducati_clk_mux_ck = {
  917. .name = "ducati_clk_mux_ck",
  918. .parent = &div_core_ck,
  919. .clksel = ducati_clk_mux_sel,
  920. .init = &omap2_init_clksel_parent,
  921. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  922. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  923. .ops = &clkops_null,
  924. .recalc = &omap2_clksel_recalc,
  925. .flags = CLOCK_IN_OMAP4430,
  926. };
  927. static struct clk func_12m_fclk = {
  928. .name = "func_12m_fclk",
  929. .parent = &dpll_per_m2x2_ck,
  930. .ops = &clkops_null,
  931. .recalc = &followparent_recalc,
  932. .flags = CLOCK_IN_OMAP4430,
  933. };
  934. static struct clk func_24m_clk = {
  935. .name = "func_24m_clk",
  936. .parent = &dpll_per_m2_ck,
  937. .ops = &clkops_null,
  938. .recalc = &followparent_recalc,
  939. .flags = CLOCK_IN_OMAP4430,
  940. };
  941. static struct clk func_24mc_fclk = {
  942. .name = "func_24mc_fclk",
  943. .parent = &dpll_per_m2x2_ck,
  944. .ops = &clkops_null,
  945. .recalc = &followparent_recalc,
  946. .flags = CLOCK_IN_OMAP4430,
  947. };
  948. static const struct clksel_rate div2_4to8_rates[] = {
  949. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  950. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  951. { .div = 0 },
  952. };
  953. static const struct clksel func_48m_fclk_div[] = {
  954. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  955. { .parent = NULL },
  956. };
  957. static struct clk func_48m_fclk = {
  958. .name = "func_48m_fclk",
  959. .parent = &dpll_per_m2x2_ck,
  960. .clksel = func_48m_fclk_div,
  961. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  962. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  963. .ops = &clkops_null,
  964. .recalc = &omap2_clksel_recalc,
  965. .round_rate = &omap2_clksel_round_rate,
  966. .set_rate = &omap2_clksel_set_rate,
  967. .flags = CLOCK_IN_OMAP4430,
  968. };
  969. static struct clk func_48mc_fclk = {
  970. .name = "func_48mc_fclk",
  971. .parent = &dpll_per_m2x2_ck,
  972. .ops = &clkops_null,
  973. .recalc = &followparent_recalc,
  974. .flags = CLOCK_IN_OMAP4430,
  975. };
  976. static const struct clksel_rate div2_2to4_rates[] = {
  977. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  978. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  979. { .div = 0 },
  980. };
  981. static const struct clksel func_64m_fclk_div[] = {
  982. { .parent = &dpll_per_m4_ck, .rates = div2_2to4_rates },
  983. { .parent = NULL },
  984. };
  985. static struct clk func_64m_fclk = {
  986. .name = "func_64m_fclk",
  987. .parent = &dpll_per_m4_ck,
  988. .clksel = func_64m_fclk_div,
  989. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  990. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  991. .ops = &clkops_null,
  992. .recalc = &omap2_clksel_recalc,
  993. .round_rate = &omap2_clksel_round_rate,
  994. .set_rate = &omap2_clksel_set_rate,
  995. .flags = CLOCK_IN_OMAP4430,
  996. };
  997. static const struct clksel func_96m_fclk_div[] = {
  998. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  999. { .parent = NULL },
  1000. };
  1001. static struct clk func_96m_fclk = {
  1002. .name = "func_96m_fclk",
  1003. .parent = &dpll_per_m2x2_ck,
  1004. .clksel = func_96m_fclk_div,
  1005. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1006. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1007. .ops = &clkops_null,
  1008. .recalc = &omap2_clksel_recalc,
  1009. .round_rate = &omap2_clksel_round_rate,
  1010. .set_rate = &omap2_clksel_set_rate,
  1011. .flags = CLOCK_IN_OMAP4430,
  1012. };
  1013. static const struct clksel hsmmc6_fclk_sel[] = {
  1014. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1015. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1016. { .parent = NULL },
  1017. };
  1018. static struct clk hsmmc6_fclk = {
  1019. .name = "hsmmc6_fclk",
  1020. .parent = &func_64m_fclk,
  1021. .ops = &clkops_null,
  1022. .recalc = &followparent_recalc,
  1023. .flags = CLOCK_IN_OMAP4430,
  1024. };
  1025. static const struct clksel_rate div2_1to8_rates[] = {
  1026. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1027. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1028. { .div = 0 },
  1029. };
  1030. static const struct clksel init_60m_fclk_div[] = {
  1031. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1032. { .parent = NULL },
  1033. };
  1034. static struct clk init_60m_fclk = {
  1035. .name = "init_60m_fclk",
  1036. .parent = &dpll_usb_m2_ck,
  1037. .clksel = init_60m_fclk_div,
  1038. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1039. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1040. .ops = &clkops_null,
  1041. .recalc = &omap2_clksel_recalc,
  1042. .round_rate = &omap2_clksel_round_rate,
  1043. .set_rate = &omap2_clksel_set_rate,
  1044. .flags = CLOCK_IN_OMAP4430,
  1045. };
  1046. static const struct clksel l3_div_div[] = {
  1047. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1048. { .parent = NULL },
  1049. };
  1050. static struct clk l3_div_ck = {
  1051. .name = "l3_div_ck",
  1052. .parent = &div_core_ck,
  1053. .clksel = l3_div_div,
  1054. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1055. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. .round_rate = &omap2_clksel_round_rate,
  1059. .set_rate = &omap2_clksel_set_rate,
  1060. .flags = CLOCK_IN_OMAP4430,
  1061. };
  1062. static const struct clksel l4_div_div[] = {
  1063. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1064. { .parent = NULL },
  1065. };
  1066. static struct clk l4_div_ck = {
  1067. .name = "l4_div_ck",
  1068. .parent = &l3_div_ck,
  1069. .clksel = l4_div_div,
  1070. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1071. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1072. .ops = &clkops_null,
  1073. .recalc = &omap2_clksel_recalc,
  1074. .round_rate = &omap2_clksel_round_rate,
  1075. .set_rate = &omap2_clksel_set_rate,
  1076. .flags = CLOCK_IN_OMAP4430,
  1077. };
  1078. static struct clk lp_clk_div_ck = {
  1079. .name = "lp_clk_div_ck",
  1080. .parent = &dpll_abe_m2x2_ck,
  1081. .ops = &clkops_null,
  1082. .recalc = &followparent_recalc,
  1083. .flags = CLOCK_IN_OMAP4430,
  1084. };
  1085. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1086. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1087. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1088. { .parent = NULL },
  1089. };
  1090. static struct clk l4_wkup_clk_mux_ck = {
  1091. .name = "l4_wkup_clk_mux_ck",
  1092. .parent = &sys_clkin_ck,
  1093. .clksel = l4_wkup_clk_mux_sel,
  1094. .init = &omap2_init_clksel_parent,
  1095. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1096. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1097. .ops = &clkops_null,
  1098. .recalc = &omap2_clksel_recalc,
  1099. .flags = CLOCK_IN_OMAP4430,
  1100. };
  1101. static const struct clksel per_abe_nc_fclk_div[] = {
  1102. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1103. { .parent = NULL },
  1104. };
  1105. static struct clk per_abe_nc_fclk = {
  1106. .name = "per_abe_nc_fclk",
  1107. .parent = &dpll_abe_m2_ck,
  1108. .clksel = per_abe_nc_fclk_div,
  1109. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1110. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1111. .ops = &clkops_null,
  1112. .recalc = &omap2_clksel_recalc,
  1113. .round_rate = &omap2_clksel_round_rate,
  1114. .set_rate = &omap2_clksel_set_rate,
  1115. .flags = CLOCK_IN_OMAP4430,
  1116. };
  1117. static const struct clksel mcasp2_fclk_sel[] = {
  1118. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1119. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1120. { .parent = NULL },
  1121. };
  1122. static struct clk mcasp2_fclk = {
  1123. .name = "mcasp2_fclk",
  1124. .parent = &func_96m_fclk,
  1125. .ops = &clkops_null,
  1126. .recalc = &followparent_recalc,
  1127. .flags = CLOCK_IN_OMAP4430,
  1128. };
  1129. static struct clk mcasp3_fclk = {
  1130. .name = "mcasp3_fclk",
  1131. .parent = &func_96m_fclk,
  1132. .ops = &clkops_null,
  1133. .recalc = &followparent_recalc,
  1134. .flags = CLOCK_IN_OMAP4430,
  1135. };
  1136. static struct clk ocp_abe_iclk = {
  1137. .name = "ocp_abe_iclk",
  1138. .parent = &aess_fclk,
  1139. .ops = &clkops_null,
  1140. .recalc = &followparent_recalc,
  1141. .flags = CLOCK_IN_OMAP4430,
  1142. };
  1143. static struct clk per_abe_24m_fclk = {
  1144. .name = "per_abe_24m_fclk",
  1145. .parent = &dpll_abe_m2_ck,
  1146. .ops = &clkops_null,
  1147. .recalc = &followparent_recalc,
  1148. .flags = CLOCK_IN_OMAP4430,
  1149. };
  1150. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1151. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1152. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  1153. { .parent = &dpll_per_m7_ck, .rates = div_1_2_rates },
  1154. { .parent = NULL },
  1155. };
  1156. static struct clk pmd_stm_clock_mux_ck = {
  1157. .name = "pmd_stm_clock_mux_ck",
  1158. .parent = &sys_clkin_ck,
  1159. .ops = &clkops_null,
  1160. .recalc = &followparent_recalc,
  1161. .flags = CLOCK_IN_OMAP4430,
  1162. };
  1163. static struct clk pmd_trace_clk_mux_ck = {
  1164. .name = "pmd_trace_clk_mux_ck",
  1165. .parent = &sys_clkin_ck,
  1166. .ops = &clkops_null,
  1167. .recalc = &followparent_recalc,
  1168. .flags = CLOCK_IN_OMAP4430,
  1169. };
  1170. static struct clk syc_clk_div_ck = {
  1171. .name = "syc_clk_div_ck",
  1172. .parent = &sys_clkin_ck,
  1173. .clksel = dpll_sys_ref_clk_div,
  1174. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1175. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1176. .ops = &clkops_null,
  1177. .recalc = &omap2_clksel_recalc,
  1178. .round_rate = &omap2_clksel_round_rate,
  1179. .set_rate = &omap2_clksel_set_rate,
  1180. .flags = CLOCK_IN_OMAP4430,
  1181. };
  1182. /* Leaf clocks controlled by modules */
  1183. static struct clk aes1_ck = {
  1184. .name = "aes1_ck",
  1185. .ops = &clkops_omap2_dflt,
  1186. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1187. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1188. .clkdm_name = "l4_secure_clkdm",
  1189. .parent = &l3_div_ck,
  1190. .recalc = &followparent_recalc,
  1191. };
  1192. static struct clk aes2_ck = {
  1193. .name = "aes2_ck",
  1194. .ops = &clkops_omap2_dflt,
  1195. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1196. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1197. .clkdm_name = "l4_secure_clkdm",
  1198. .parent = &l3_div_ck,
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static struct clk aess_ck = {
  1202. .name = "aess_ck",
  1203. .ops = &clkops_omap2_dflt,
  1204. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1205. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1206. .clkdm_name = "abe_clkdm",
  1207. .parent = &aess_fclk,
  1208. .recalc = &followparent_recalc,
  1209. };
  1210. static struct clk cust_efuse_ck = {
  1211. .name = "cust_efuse_ck",
  1212. .ops = &clkops_omap2_dflt,
  1213. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1214. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1215. .clkdm_name = "l4_cefuse_clkdm",
  1216. .parent = &sys_clkin_ck,
  1217. .recalc = &followparent_recalc,
  1218. };
  1219. static struct clk des3des_ck = {
  1220. .name = "des3des_ck",
  1221. .ops = &clkops_omap2_dflt,
  1222. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1223. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1224. .clkdm_name = "l4_secure_clkdm",
  1225. .parent = &l4_div_ck,
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static const struct clksel dmic_sync_mux_sel[] = {
  1229. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1230. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1231. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1232. { .parent = NULL },
  1233. };
  1234. static struct clk dmic_sync_mux_ck = {
  1235. .name = "dmic_sync_mux_ck",
  1236. .parent = &abe_24m_fclk,
  1237. .clksel = dmic_sync_mux_sel,
  1238. .init = &omap2_init_clksel_parent,
  1239. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1240. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1241. .ops = &clkops_null,
  1242. .recalc = &omap2_clksel_recalc,
  1243. .flags = CLOCK_IN_OMAP4430,
  1244. };
  1245. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1246. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1247. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1248. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1249. { .parent = NULL },
  1250. };
  1251. /* Merged func_dmic_abe_gfclk into dmic_ck */
  1252. static struct clk dmic_ck = {
  1253. .name = "dmic_ck",
  1254. .parent = &dmic_sync_mux_ck,
  1255. .clksel = func_dmic_abe_gfclk_sel,
  1256. .init = &omap2_init_clksel_parent,
  1257. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1258. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1259. .ops = &clkops_omap2_dflt,
  1260. .recalc = &omap2_clksel_recalc,
  1261. .flags = CLOCK_IN_OMAP4430,
  1262. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1263. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1264. .clkdm_name = "abe_clkdm",
  1265. };
  1266. static struct clk dss_ck = {
  1267. .name = "dss_ck",
  1268. .ops = &clkops_omap2_dflt,
  1269. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1270. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1271. .clkdm_name = "l3_dss_clkdm",
  1272. .parent = &l3_div_ck,
  1273. .recalc = &followparent_recalc,
  1274. };
  1275. static struct clk ducati_ck = {
  1276. .name = "ducati_ck",
  1277. .ops = &clkops_omap2_dflt,
  1278. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1279. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1280. .clkdm_name = "ducati_clkdm",
  1281. .parent = &ducati_clk_mux_ck,
  1282. .recalc = &followparent_recalc,
  1283. };
  1284. static struct clk emif1_ck = {
  1285. .name = "emif1_ck",
  1286. .ops = &clkops_omap2_dflt,
  1287. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1288. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1289. .clkdm_name = "l3_emif_clkdm",
  1290. .parent = &ddrphy_ck,
  1291. .recalc = &followparent_recalc,
  1292. };
  1293. static struct clk emif2_ck = {
  1294. .name = "emif2_ck",
  1295. .ops = &clkops_omap2_dflt,
  1296. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1297. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1298. .clkdm_name = "l3_emif_clkdm",
  1299. .parent = &ddrphy_ck,
  1300. .recalc = &followparent_recalc,
  1301. };
  1302. static const struct clksel fdif_fclk_div[] = {
  1303. { .parent = &dpll_per_m4_ck, .rates = div3_1to4_rates },
  1304. { .parent = NULL },
  1305. };
  1306. /* Merged fdif_fclk into fdif_ck */
  1307. static struct clk fdif_ck = {
  1308. .name = "fdif_ck",
  1309. .parent = &dpll_per_m4_ck,
  1310. .clksel = fdif_fclk_div,
  1311. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1312. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1313. .ops = &clkops_omap2_dflt,
  1314. .recalc = &omap2_clksel_recalc,
  1315. .round_rate = &omap2_clksel_round_rate,
  1316. .set_rate = &omap2_clksel_set_rate,
  1317. .flags = CLOCK_IN_OMAP4430,
  1318. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1319. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1320. .clkdm_name = "iss_clkdm",
  1321. };
  1322. static const struct clksel per_sgx_fclk_div[] = {
  1323. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1324. { .parent = NULL },
  1325. };
  1326. static struct clk per_sgx_fclk = {
  1327. .name = "per_sgx_fclk",
  1328. .parent = &dpll_per_m2x2_ck,
  1329. .clksel = per_sgx_fclk_div,
  1330. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1331. .clksel_mask = OMAP4430_CLKSEL_PER_192M_MASK,
  1332. .ops = &clkops_null,
  1333. .recalc = &omap2_clksel_recalc,
  1334. .round_rate = &omap2_clksel_round_rate,
  1335. .set_rate = &omap2_clksel_set_rate,
  1336. .flags = CLOCK_IN_OMAP4430,
  1337. };
  1338. static const struct clksel sgx_clk_mux_sel[] = {
  1339. { .parent = &dpll_core_m7_ck, .rates = div_1_0_rates },
  1340. { .parent = &per_sgx_fclk, .rates = div_1_1_rates },
  1341. { .parent = NULL },
  1342. };
  1343. /* Merged sgx_clk_mux into gfx_ck */
  1344. static struct clk gfx_ck = {
  1345. .name = "gfx_ck",
  1346. .parent = &dpll_core_m7_ck,
  1347. .clksel = sgx_clk_mux_sel,
  1348. .init = &omap2_init_clksel_parent,
  1349. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1350. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1351. .ops = &clkops_omap2_dflt,
  1352. .recalc = &omap2_clksel_recalc,
  1353. .flags = CLOCK_IN_OMAP4430,
  1354. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1355. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1356. .clkdm_name = "l3_gfx_clkdm",
  1357. };
  1358. static struct clk gpio1_ck = {
  1359. .name = "gpio1_ck",
  1360. .ops = &clkops_omap2_dflt,
  1361. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1362. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1363. .clkdm_name = "l4_wkup_clkdm",
  1364. .parent = &l4_wkup_clk_mux_ck,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. static struct clk gpio2_ck = {
  1368. .name = "gpio2_ck",
  1369. .ops = &clkops_omap2_dflt,
  1370. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1371. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1372. .clkdm_name = "l4_per_clkdm",
  1373. .parent = &l4_div_ck,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. static struct clk gpio3_ck = {
  1377. .name = "gpio3_ck",
  1378. .ops = &clkops_omap2_dflt,
  1379. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1380. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1381. .clkdm_name = "l4_per_clkdm",
  1382. .parent = &l4_div_ck,
  1383. .recalc = &followparent_recalc,
  1384. };
  1385. static struct clk gpio4_ck = {
  1386. .name = "gpio4_ck",
  1387. .ops = &clkops_omap2_dflt,
  1388. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1389. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1390. .clkdm_name = "l4_per_clkdm",
  1391. .parent = &l4_div_ck,
  1392. .recalc = &followparent_recalc,
  1393. };
  1394. static struct clk gpio5_ck = {
  1395. .name = "gpio5_ck",
  1396. .ops = &clkops_omap2_dflt,
  1397. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1398. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1399. .clkdm_name = "l4_per_clkdm",
  1400. .parent = &l4_div_ck,
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk gpio6_ck = {
  1404. .name = "gpio6_ck",
  1405. .ops = &clkops_omap2_dflt,
  1406. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1407. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1408. .clkdm_name = "l4_per_clkdm",
  1409. .parent = &l4_div_ck,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk gpmc_ck = {
  1413. .name = "gpmc_ck",
  1414. .ops = &clkops_omap2_dflt,
  1415. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1416. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1417. .clkdm_name = "l3_2_clkdm",
  1418. .parent = &l3_div_ck,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static const struct clksel dmt1_clk_mux_sel[] = {
  1422. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1423. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1424. { .parent = NULL },
  1425. };
  1426. /* Merged dmt1_clk_mux into gptimer1_ck */
  1427. static struct clk gptimer1_ck = {
  1428. .name = "gptimer1_ck",
  1429. .parent = &sys_clkin_ck,
  1430. .clksel = dmt1_clk_mux_sel,
  1431. .init = &omap2_init_clksel_parent,
  1432. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1433. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1434. .ops = &clkops_omap2_dflt,
  1435. .recalc = &omap2_clksel_recalc,
  1436. .flags = CLOCK_IN_OMAP4430,
  1437. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1438. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1439. .clkdm_name = "l4_wkup_clkdm",
  1440. };
  1441. /* Merged cm2_dm10_mux into gptimer10_ck */
  1442. static struct clk gptimer10_ck = {
  1443. .name = "gptimer10_ck",
  1444. .parent = &sys_clkin_ck,
  1445. .clksel = dmt1_clk_mux_sel,
  1446. .init = &omap2_init_clksel_parent,
  1447. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1448. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1449. .ops = &clkops_omap2_dflt,
  1450. .recalc = &omap2_clksel_recalc,
  1451. .flags = CLOCK_IN_OMAP4430,
  1452. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1453. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1454. .clkdm_name = "l4_per_clkdm",
  1455. };
  1456. /* Merged cm2_dm11_mux into gptimer11_ck */
  1457. static struct clk gptimer11_ck = {
  1458. .name = "gptimer11_ck",
  1459. .parent = &sys_clkin_ck,
  1460. .clksel = dmt1_clk_mux_sel,
  1461. .init = &omap2_init_clksel_parent,
  1462. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1463. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1464. .ops = &clkops_omap2_dflt,
  1465. .recalc = &omap2_clksel_recalc,
  1466. .flags = CLOCK_IN_OMAP4430,
  1467. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1468. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1469. .clkdm_name = "l4_per_clkdm",
  1470. };
  1471. /* Merged cm2_dm2_mux into gptimer2_ck */
  1472. static struct clk gptimer2_ck = {
  1473. .name = "gptimer2_ck",
  1474. .parent = &sys_clkin_ck,
  1475. .clksel = dmt1_clk_mux_sel,
  1476. .init = &omap2_init_clksel_parent,
  1477. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1478. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1479. .ops = &clkops_omap2_dflt,
  1480. .recalc = &omap2_clksel_recalc,
  1481. .flags = CLOCK_IN_OMAP4430,
  1482. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1483. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1484. .clkdm_name = "l4_per_clkdm",
  1485. };
  1486. /* Merged cm2_dm3_mux into gptimer3_ck */
  1487. static struct clk gptimer3_ck = {
  1488. .name = "gptimer3_ck",
  1489. .parent = &sys_clkin_ck,
  1490. .clksel = dmt1_clk_mux_sel,
  1491. .init = &omap2_init_clksel_parent,
  1492. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1493. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1494. .ops = &clkops_omap2_dflt,
  1495. .recalc = &omap2_clksel_recalc,
  1496. .flags = CLOCK_IN_OMAP4430,
  1497. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1498. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1499. .clkdm_name = "l4_per_clkdm",
  1500. };
  1501. /* Merged cm2_dm4_mux into gptimer4_ck */
  1502. static struct clk gptimer4_ck = {
  1503. .name = "gptimer4_ck",
  1504. .parent = &sys_clkin_ck,
  1505. .clksel = dmt1_clk_mux_sel,
  1506. .init = &omap2_init_clksel_parent,
  1507. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1508. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1509. .ops = &clkops_omap2_dflt,
  1510. .recalc = &omap2_clksel_recalc,
  1511. .flags = CLOCK_IN_OMAP4430,
  1512. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1513. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1514. .clkdm_name = "l4_per_clkdm",
  1515. };
  1516. static const struct clksel timer5_sync_mux_sel[] = {
  1517. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1518. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1519. { .parent = NULL },
  1520. };
  1521. /* Merged timer5_sync_mux into gptimer5_ck */
  1522. static struct clk gptimer5_ck = {
  1523. .name = "gptimer5_ck",
  1524. .parent = &syc_clk_div_ck,
  1525. .clksel = timer5_sync_mux_sel,
  1526. .init = &omap2_init_clksel_parent,
  1527. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1528. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1529. .ops = &clkops_omap2_dflt,
  1530. .recalc = &omap2_clksel_recalc,
  1531. .flags = CLOCK_IN_OMAP4430,
  1532. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1533. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1534. .clkdm_name = "abe_clkdm",
  1535. };
  1536. /* Merged timer6_sync_mux into gptimer6_ck */
  1537. static struct clk gptimer6_ck = {
  1538. .name = "gptimer6_ck",
  1539. .parent = &syc_clk_div_ck,
  1540. .clksel = timer5_sync_mux_sel,
  1541. .init = &omap2_init_clksel_parent,
  1542. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1543. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1544. .ops = &clkops_omap2_dflt,
  1545. .recalc = &omap2_clksel_recalc,
  1546. .flags = CLOCK_IN_OMAP4430,
  1547. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1548. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1549. .clkdm_name = "abe_clkdm",
  1550. };
  1551. /* Merged timer7_sync_mux into gptimer7_ck */
  1552. static struct clk gptimer7_ck = {
  1553. .name = "gptimer7_ck",
  1554. .parent = &syc_clk_div_ck,
  1555. .clksel = timer5_sync_mux_sel,
  1556. .init = &omap2_init_clksel_parent,
  1557. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1558. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1559. .ops = &clkops_omap2_dflt,
  1560. .recalc = &omap2_clksel_recalc,
  1561. .flags = CLOCK_IN_OMAP4430,
  1562. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1563. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1564. .clkdm_name = "abe_clkdm",
  1565. };
  1566. /* Merged timer8_sync_mux into gptimer8_ck */
  1567. static struct clk gptimer8_ck = {
  1568. .name = "gptimer8_ck",
  1569. .parent = &syc_clk_div_ck,
  1570. .clksel = timer5_sync_mux_sel,
  1571. .init = &omap2_init_clksel_parent,
  1572. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1573. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1574. .ops = &clkops_omap2_dflt,
  1575. .recalc = &omap2_clksel_recalc,
  1576. .flags = CLOCK_IN_OMAP4430,
  1577. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1578. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1579. .clkdm_name = "abe_clkdm",
  1580. };
  1581. /* Merged cm2_dm9_mux into gptimer9_ck */
  1582. static struct clk gptimer9_ck = {
  1583. .name = "gptimer9_ck",
  1584. .parent = &sys_clkin_ck,
  1585. .clksel = dmt1_clk_mux_sel,
  1586. .init = &omap2_init_clksel_parent,
  1587. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1588. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1589. .ops = &clkops_omap2_dflt,
  1590. .recalc = &omap2_clksel_recalc,
  1591. .flags = CLOCK_IN_OMAP4430,
  1592. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1593. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1594. .clkdm_name = "l4_per_clkdm",
  1595. };
  1596. static struct clk hdq1w_ck = {
  1597. .name = "hdq1w_ck",
  1598. .ops = &clkops_omap2_dflt,
  1599. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1600. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1601. .clkdm_name = "l4_per_clkdm",
  1602. .parent = &func_12m_fclk,
  1603. .recalc = &followparent_recalc,
  1604. };
  1605. /* Merged hsi_fclk into hsi_ck */
  1606. static struct clk hsi_ck = {
  1607. .name = "hsi_ck",
  1608. .parent = &dpll_per_m2x2_ck,
  1609. .clksel = per_sgx_fclk_div,
  1610. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1611. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1612. .ops = &clkops_omap2_dflt,
  1613. .recalc = &omap2_clksel_recalc,
  1614. .round_rate = &omap2_clksel_round_rate,
  1615. .set_rate = &omap2_clksel_set_rate,
  1616. .flags = CLOCK_IN_OMAP4430,
  1617. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1618. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1619. .clkdm_name = "l3_init_clkdm",
  1620. };
  1621. static struct clk i2c1_ck = {
  1622. .name = "i2c1_ck",
  1623. .ops = &clkops_omap2_dflt,
  1624. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1625. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1626. .clkdm_name = "l4_per_clkdm",
  1627. .parent = &func_96m_fclk,
  1628. .recalc = &followparent_recalc,
  1629. };
  1630. static struct clk i2c2_ck = {
  1631. .name = "i2c2_ck",
  1632. .ops = &clkops_omap2_dflt,
  1633. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1634. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1635. .clkdm_name = "l4_per_clkdm",
  1636. .parent = &func_96m_fclk,
  1637. .recalc = &followparent_recalc,
  1638. };
  1639. static struct clk i2c3_ck = {
  1640. .name = "i2c3_ck",
  1641. .ops = &clkops_omap2_dflt,
  1642. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1643. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1644. .clkdm_name = "l4_per_clkdm",
  1645. .parent = &func_96m_fclk,
  1646. .recalc = &followparent_recalc,
  1647. };
  1648. static struct clk i2c4_ck = {
  1649. .name = "i2c4_ck",
  1650. .ops = &clkops_omap2_dflt,
  1651. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1652. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1653. .clkdm_name = "l4_per_clkdm",
  1654. .parent = &func_96m_fclk,
  1655. .recalc = &followparent_recalc,
  1656. };
  1657. static struct clk iss_ck = {
  1658. .name = "iss_ck",
  1659. .ops = &clkops_omap2_dflt,
  1660. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1661. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1662. .clkdm_name = "iss_clkdm",
  1663. .parent = &ducati_clk_mux_ck,
  1664. .recalc = &followparent_recalc,
  1665. };
  1666. static struct clk ivahd_ck = {
  1667. .name = "ivahd_ck",
  1668. .ops = &clkops_omap2_dflt,
  1669. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1670. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1671. .clkdm_name = "ivahd_clkdm",
  1672. .parent = &dpll_iva_m5_ck,
  1673. .recalc = &followparent_recalc,
  1674. };
  1675. static struct clk keyboard_ck = {
  1676. .name = "keyboard_ck",
  1677. .ops = &clkops_omap2_dflt,
  1678. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1679. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1680. .clkdm_name = "l4_wkup_clkdm",
  1681. .parent = &sys_32k_ck,
  1682. .recalc = &followparent_recalc,
  1683. };
  1684. static struct clk l3_instr_interconnect_ck = {
  1685. .name = "l3_instr_interconnect_ck",
  1686. .ops = &clkops_omap2_dflt,
  1687. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1688. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1689. .clkdm_name = "l3_instr_clkdm",
  1690. .parent = &l3_div_ck,
  1691. .recalc = &followparent_recalc,
  1692. };
  1693. static struct clk l3_interconnect_3_ck = {
  1694. .name = "l3_interconnect_3_ck",
  1695. .ops = &clkops_omap2_dflt,
  1696. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1697. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1698. .clkdm_name = "l3_instr_clkdm",
  1699. .parent = &l3_div_ck,
  1700. .recalc = &followparent_recalc,
  1701. };
  1702. static struct clk mcasp_sync_mux_ck = {
  1703. .name = "mcasp_sync_mux_ck",
  1704. .parent = &abe_24m_fclk,
  1705. .clksel = dmic_sync_mux_sel,
  1706. .init = &omap2_init_clksel_parent,
  1707. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1708. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1709. .ops = &clkops_null,
  1710. .recalc = &omap2_clksel_recalc,
  1711. .flags = CLOCK_IN_OMAP4430,
  1712. };
  1713. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1714. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1715. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1716. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1717. { .parent = NULL },
  1718. };
  1719. /* Merged func_mcasp_abe_gfclk into mcasp_ck */
  1720. static struct clk mcasp_ck = {
  1721. .name = "mcasp_ck",
  1722. .parent = &mcasp_sync_mux_ck,
  1723. .clksel = func_mcasp_abe_gfclk_sel,
  1724. .init = &omap2_init_clksel_parent,
  1725. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1726. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1727. .ops = &clkops_omap2_dflt,
  1728. .recalc = &omap2_clksel_recalc,
  1729. .flags = CLOCK_IN_OMAP4430,
  1730. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1731. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1732. .clkdm_name = "abe_clkdm",
  1733. };
  1734. static struct clk mcbsp1_sync_mux_ck = {
  1735. .name = "mcbsp1_sync_mux_ck",
  1736. .parent = &abe_24m_fclk,
  1737. .clksel = dmic_sync_mux_sel,
  1738. .init = &omap2_init_clksel_parent,
  1739. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1740. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1741. .ops = &clkops_null,
  1742. .recalc = &omap2_clksel_recalc,
  1743. .flags = CLOCK_IN_OMAP4430,
  1744. };
  1745. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1746. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1747. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1748. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1749. { .parent = NULL },
  1750. };
  1751. /* Merged func_mcbsp1_gfclk into mcbsp1_ck */
  1752. static struct clk mcbsp1_ck = {
  1753. .name = "mcbsp1_ck",
  1754. .parent = &mcbsp1_sync_mux_ck,
  1755. .clksel = func_mcbsp1_gfclk_sel,
  1756. .init = &omap2_init_clksel_parent,
  1757. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1758. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1759. .ops = &clkops_omap2_dflt,
  1760. .recalc = &omap2_clksel_recalc,
  1761. .flags = CLOCK_IN_OMAP4430,
  1762. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1763. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1764. .clkdm_name = "abe_clkdm",
  1765. };
  1766. static struct clk mcbsp2_sync_mux_ck = {
  1767. .name = "mcbsp2_sync_mux_ck",
  1768. .parent = &abe_24m_fclk,
  1769. .clksel = dmic_sync_mux_sel,
  1770. .init = &omap2_init_clksel_parent,
  1771. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1772. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1773. .ops = &clkops_null,
  1774. .recalc = &omap2_clksel_recalc,
  1775. .flags = CLOCK_IN_OMAP4430,
  1776. };
  1777. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1778. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1779. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1780. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1781. { .parent = NULL },
  1782. };
  1783. /* Merged func_mcbsp2_gfclk into mcbsp2_ck */
  1784. static struct clk mcbsp2_ck = {
  1785. .name = "mcbsp2_ck",
  1786. .parent = &mcbsp2_sync_mux_ck,
  1787. .clksel = func_mcbsp2_gfclk_sel,
  1788. .init = &omap2_init_clksel_parent,
  1789. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1790. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1791. .ops = &clkops_omap2_dflt,
  1792. .recalc = &omap2_clksel_recalc,
  1793. .flags = CLOCK_IN_OMAP4430,
  1794. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1795. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1796. .clkdm_name = "abe_clkdm",
  1797. };
  1798. static struct clk mcbsp3_sync_mux_ck = {
  1799. .name = "mcbsp3_sync_mux_ck",
  1800. .parent = &abe_24m_fclk,
  1801. .clksel = dmic_sync_mux_sel,
  1802. .init = &omap2_init_clksel_parent,
  1803. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1804. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1805. .ops = &clkops_null,
  1806. .recalc = &omap2_clksel_recalc,
  1807. .flags = CLOCK_IN_OMAP4430,
  1808. };
  1809. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1810. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1811. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1812. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1813. { .parent = NULL },
  1814. };
  1815. /* Merged func_mcbsp3_gfclk into mcbsp3_ck */
  1816. static struct clk mcbsp3_ck = {
  1817. .name = "mcbsp3_ck",
  1818. .parent = &mcbsp3_sync_mux_ck,
  1819. .clksel = func_mcbsp3_gfclk_sel,
  1820. .init = &omap2_init_clksel_parent,
  1821. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1822. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1823. .ops = &clkops_omap2_dflt,
  1824. .recalc = &omap2_clksel_recalc,
  1825. .flags = CLOCK_IN_OMAP4430,
  1826. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1827. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1828. .clkdm_name = "abe_clkdm",
  1829. };
  1830. static struct clk mcbsp4_sync_mux_ck = {
  1831. .name = "mcbsp4_sync_mux_ck",
  1832. .parent = &func_96m_fclk,
  1833. .clksel = mcasp2_fclk_sel,
  1834. .init = &omap2_init_clksel_parent,
  1835. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1836. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1837. .ops = &clkops_null,
  1838. .recalc = &omap2_clksel_recalc,
  1839. .flags = CLOCK_IN_OMAP4430,
  1840. };
  1841. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1842. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1843. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1844. { .parent = NULL },
  1845. };
  1846. /* Merged per_mcbsp4_gfclk into mcbsp4_ck */
  1847. static struct clk mcbsp4_ck = {
  1848. .name = "mcbsp4_ck",
  1849. .parent = &mcbsp4_sync_mux_ck,
  1850. .clksel = per_mcbsp4_gfclk_sel,
  1851. .init = &omap2_init_clksel_parent,
  1852. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1853. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1854. .ops = &clkops_omap2_dflt,
  1855. .recalc = &omap2_clksel_recalc,
  1856. .flags = CLOCK_IN_OMAP4430,
  1857. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1858. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1859. .clkdm_name = "l4_per_clkdm",
  1860. };
  1861. static struct clk mcspi1_ck = {
  1862. .name = "mcspi1_ck",
  1863. .ops = &clkops_omap2_dflt,
  1864. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1865. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1866. .clkdm_name = "l4_per_clkdm",
  1867. .parent = &func_48m_fclk,
  1868. .recalc = &followparent_recalc,
  1869. };
  1870. static struct clk mcspi2_ck = {
  1871. .name = "mcspi2_ck",
  1872. .ops = &clkops_omap2_dflt,
  1873. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1874. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1875. .clkdm_name = "l4_per_clkdm",
  1876. .parent = &func_48m_fclk,
  1877. .recalc = &followparent_recalc,
  1878. };
  1879. static struct clk mcspi3_ck = {
  1880. .name = "mcspi3_ck",
  1881. .ops = &clkops_omap2_dflt,
  1882. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1883. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1884. .clkdm_name = "l4_per_clkdm",
  1885. .parent = &func_48m_fclk,
  1886. .recalc = &followparent_recalc,
  1887. };
  1888. static struct clk mcspi4_ck = {
  1889. .name = "mcspi4_ck",
  1890. .ops = &clkops_omap2_dflt,
  1891. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1892. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1893. .clkdm_name = "l4_per_clkdm",
  1894. .parent = &func_48m_fclk,
  1895. .recalc = &followparent_recalc,
  1896. };
  1897. /* Merged hsmmc1_fclk into mmc1_ck */
  1898. static struct clk mmc1_ck = {
  1899. .name = "mmc1_ck",
  1900. .parent = &func_64m_fclk,
  1901. .clksel = hsmmc6_fclk_sel,
  1902. .init = &omap2_init_clksel_parent,
  1903. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1904. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1905. .ops = &clkops_omap2_dflt,
  1906. .recalc = &omap2_clksel_recalc,
  1907. .flags = CLOCK_IN_OMAP4430,
  1908. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1909. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1910. .clkdm_name = "l3_init_clkdm",
  1911. };
  1912. /* Merged hsmmc2_fclk into mmc2_ck */
  1913. static struct clk mmc2_ck = {
  1914. .name = "mmc2_ck",
  1915. .parent = &func_64m_fclk,
  1916. .clksel = hsmmc6_fclk_sel,
  1917. .init = &omap2_init_clksel_parent,
  1918. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1919. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1920. .ops = &clkops_omap2_dflt,
  1921. .recalc = &omap2_clksel_recalc,
  1922. .flags = CLOCK_IN_OMAP4430,
  1923. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1924. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1925. .clkdm_name = "l3_init_clkdm",
  1926. };
  1927. static struct clk mmc3_ck = {
  1928. .name = "mmc3_ck",
  1929. .ops = &clkops_omap2_dflt,
  1930. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1931. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1932. .clkdm_name = "l4_per_clkdm",
  1933. .parent = &func_48m_fclk,
  1934. .recalc = &followparent_recalc,
  1935. };
  1936. static struct clk mmc4_ck = {
  1937. .name = "mmc4_ck",
  1938. .ops = &clkops_omap2_dflt,
  1939. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1940. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1941. .clkdm_name = "l4_per_clkdm",
  1942. .parent = &func_48m_fclk,
  1943. .recalc = &followparent_recalc,
  1944. };
  1945. static struct clk mmc5_ck = {
  1946. .name = "mmc5_ck",
  1947. .ops = &clkops_omap2_dflt,
  1948. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1949. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1950. .clkdm_name = "l4_per_clkdm",
  1951. .parent = &func_48m_fclk,
  1952. .recalc = &followparent_recalc,
  1953. };
  1954. static struct clk ocp_wp1_ck = {
  1955. .name = "ocp_wp1_ck",
  1956. .ops = &clkops_omap2_dflt,
  1957. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1958. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1959. .clkdm_name = "l3_instr_clkdm",
  1960. .parent = &l3_div_ck,
  1961. .recalc = &followparent_recalc,
  1962. };
  1963. static struct clk pdm_ck = {
  1964. .name = "pdm_ck",
  1965. .ops = &clkops_omap2_dflt,
  1966. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1967. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1968. .clkdm_name = "abe_clkdm",
  1969. .parent = &pad_clks_ck,
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. static struct clk pkaeip29_ck = {
  1973. .name = "pkaeip29_ck",
  1974. .ops = &clkops_omap2_dflt,
  1975. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1976. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1977. .clkdm_name = "l4_secure_clkdm",
  1978. .parent = &l4_div_ck,
  1979. .recalc = &followparent_recalc,
  1980. };
  1981. static struct clk rng_ck = {
  1982. .name = "rng_ck",
  1983. .ops = &clkops_omap2_dflt,
  1984. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1985. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1986. .clkdm_name = "l4_secure_clkdm",
  1987. .parent = &l4_div_ck,
  1988. .recalc = &followparent_recalc,
  1989. };
  1990. static struct clk sha2md51_ck = {
  1991. .name = "sha2md51_ck",
  1992. .ops = &clkops_omap2_dflt,
  1993. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1994. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1995. .clkdm_name = "l4_secure_clkdm",
  1996. .parent = &l3_div_ck,
  1997. .recalc = &followparent_recalc,
  1998. };
  1999. static struct clk sl2_ck = {
  2000. .name = "sl2_ck",
  2001. .ops = &clkops_omap2_dflt,
  2002. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  2003. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2004. .clkdm_name = "ivahd_clkdm",
  2005. .parent = &dpll_iva_m5_ck,
  2006. .recalc = &followparent_recalc,
  2007. };
  2008. static struct clk slimbus1_ck = {
  2009. .name = "slimbus1_ck",
  2010. .ops = &clkops_omap2_dflt,
  2011. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  2012. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2013. .clkdm_name = "abe_clkdm",
  2014. .parent = &ocp_abe_iclk,
  2015. .recalc = &followparent_recalc,
  2016. };
  2017. static struct clk slimbus2_ck = {
  2018. .name = "slimbus2_ck",
  2019. .ops = &clkops_omap2_dflt,
  2020. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2021. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2022. .clkdm_name = "l4_per_clkdm",
  2023. .parent = &l4_div_ck,
  2024. .recalc = &followparent_recalc,
  2025. };
  2026. static struct clk sr_core_ck = {
  2027. .name = "sr_core_ck",
  2028. .ops = &clkops_omap2_dflt,
  2029. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2030. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2031. .clkdm_name = "l4_ao_clkdm",
  2032. .parent = &l4_wkup_clk_mux_ck,
  2033. .recalc = &followparent_recalc,
  2034. };
  2035. static struct clk sr_iva_ck = {
  2036. .name = "sr_iva_ck",
  2037. .ops = &clkops_omap2_dflt,
  2038. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2039. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2040. .clkdm_name = "l4_ao_clkdm",
  2041. .parent = &l4_wkup_clk_mux_ck,
  2042. .recalc = &followparent_recalc,
  2043. };
  2044. static struct clk sr_mpu_ck = {
  2045. .name = "sr_mpu_ck",
  2046. .ops = &clkops_omap2_dflt,
  2047. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2048. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2049. .clkdm_name = "l4_ao_clkdm",
  2050. .parent = &l4_wkup_clk_mux_ck,
  2051. .recalc = &followparent_recalc,
  2052. };
  2053. static struct clk tesla_ck = {
  2054. .name = "tesla_ck",
  2055. .ops = &clkops_omap2_dflt,
  2056. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  2057. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2058. .clkdm_name = "tesla_clkdm",
  2059. .parent = &dpll_iva_m4_ck,
  2060. .recalc = &followparent_recalc,
  2061. };
  2062. static struct clk uart1_ck = {
  2063. .name = "uart1_ck",
  2064. .ops = &clkops_omap2_dflt,
  2065. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2066. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2067. .clkdm_name = "l4_per_clkdm",
  2068. .parent = &func_48m_fclk,
  2069. .recalc = &followparent_recalc,
  2070. };
  2071. static struct clk uart2_ck = {
  2072. .name = "uart2_ck",
  2073. .ops = &clkops_omap2_dflt,
  2074. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2075. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2076. .clkdm_name = "l4_per_clkdm",
  2077. .parent = &func_48m_fclk,
  2078. .recalc = &followparent_recalc,
  2079. };
  2080. static struct clk uart3_ck = {
  2081. .name = "uart3_ck",
  2082. .ops = &clkops_omap2_dflt,
  2083. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2084. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2085. .clkdm_name = "l4_per_clkdm",
  2086. .parent = &func_48m_fclk,
  2087. .recalc = &followparent_recalc,
  2088. };
  2089. static struct clk uart4_ck = {
  2090. .name = "uart4_ck",
  2091. .ops = &clkops_omap2_dflt,
  2092. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2093. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. .parent = &func_48m_fclk,
  2096. .recalc = &followparent_recalc,
  2097. };
  2098. static struct clk unipro1_ck = {
  2099. .name = "unipro1_ck",
  2100. .ops = &clkops_omap2_dflt,
  2101. .enable_reg = OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL,
  2102. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2103. .clkdm_name = "l3_init_clkdm",
  2104. .parent = &func_96m_fclk,
  2105. .recalc = &followparent_recalc,
  2106. };
  2107. static struct clk usb_host_ck = {
  2108. .name = "usb_host_ck",
  2109. .ops = &clkops_omap2_dflt,
  2110. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2111. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2112. .clkdm_name = "l3_init_clkdm",
  2113. .parent = &init_60m_fclk,
  2114. .recalc = &followparent_recalc,
  2115. };
  2116. static struct clk usb_host_fs_ck = {
  2117. .name = "usb_host_fs_ck",
  2118. .ops = &clkops_omap2_dflt,
  2119. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2120. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2121. .clkdm_name = "l3_init_clkdm",
  2122. .parent = &func_48mc_fclk,
  2123. .recalc = &followparent_recalc,
  2124. };
  2125. static struct clk usb_otg_ck = {
  2126. .name = "usb_otg_ck",
  2127. .ops = &clkops_omap2_dflt,
  2128. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2129. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2130. .clkdm_name = "l3_init_clkdm",
  2131. .parent = &l3_div_ck,
  2132. .recalc = &followparent_recalc,
  2133. };
  2134. static struct clk usb_tll_ck = {
  2135. .name = "usb_tll_ck",
  2136. .ops = &clkops_omap2_dflt,
  2137. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2138. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2139. .clkdm_name = "l3_init_clkdm",
  2140. .parent = &l4_div_ck,
  2141. .recalc = &followparent_recalc,
  2142. };
  2143. static struct clk usbphyocp2scp_ck = {
  2144. .name = "usbphyocp2scp_ck",
  2145. .ops = &clkops_omap2_dflt,
  2146. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  2147. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2148. .clkdm_name = "l3_init_clkdm",
  2149. .parent = &l4_div_ck,
  2150. .recalc = &followparent_recalc,
  2151. };
  2152. static struct clk usim_ck = {
  2153. .name = "usim_ck",
  2154. .ops = &clkops_omap2_dflt,
  2155. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2156. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2157. .clkdm_name = "l4_wkup_clkdm",
  2158. .parent = &sys_32k_ck,
  2159. .recalc = &followparent_recalc,
  2160. };
  2161. static struct clk wdt2_ck = {
  2162. .name = "wdt2_ck",
  2163. .ops = &clkops_omap2_dflt,
  2164. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2165. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2166. .clkdm_name = "l4_wkup_clkdm",
  2167. .parent = &sys_32k_ck,
  2168. .recalc = &followparent_recalc,
  2169. };
  2170. static struct clk wdt3_ck = {
  2171. .name = "wdt3_ck",
  2172. .ops = &clkops_omap2_dflt,
  2173. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2174. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2175. .clkdm_name = "abe_clkdm",
  2176. .parent = &sys_32k_ck,
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. /* Remaining optional clocks */
  2180. static const struct clksel otg_60m_gfclk_sel[] = {
  2181. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2182. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2183. { .parent = NULL },
  2184. };
  2185. static struct clk otg_60m_gfclk_ck = {
  2186. .name = "otg_60m_gfclk_ck",
  2187. .parent = &utmi_phy_clkout_ck,
  2188. .clksel = otg_60m_gfclk_sel,
  2189. .init = &omap2_init_clksel_parent,
  2190. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2191. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2192. .ops = &clkops_null,
  2193. .recalc = &omap2_clksel_recalc,
  2194. .flags = CLOCK_IN_OMAP4430,
  2195. };
  2196. static const struct clksel stm_clk_div_div[] = {
  2197. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2198. { .parent = NULL },
  2199. };
  2200. static struct clk stm_clk_div_ck = {
  2201. .name = "stm_clk_div_ck",
  2202. .parent = &pmd_stm_clock_mux_ck,
  2203. .clksel = stm_clk_div_div,
  2204. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2205. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2206. .ops = &clkops_null,
  2207. .recalc = &omap2_clksel_recalc,
  2208. .round_rate = &omap2_clksel_round_rate,
  2209. .set_rate = &omap2_clksel_set_rate,
  2210. .flags = CLOCK_IN_OMAP4430,
  2211. };
  2212. static const struct clksel trace_clk_div_div[] = {
  2213. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2214. { .parent = NULL },
  2215. };
  2216. static struct clk trace_clk_div_ck = {
  2217. .name = "trace_clk_div_ck",
  2218. .parent = &pmd_trace_clk_mux_ck,
  2219. .clksel = trace_clk_div_div,
  2220. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2221. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2222. .ops = &clkops_null,
  2223. .recalc = &omap2_clksel_recalc,
  2224. .round_rate = &omap2_clksel_round_rate,
  2225. .set_rate = &omap2_clksel_set_rate,
  2226. .flags = CLOCK_IN_OMAP4430,
  2227. };
  2228. static const struct clksel_rate div2_14to18_rates[] = {
  2229. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2230. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2231. { .div = 0 },
  2232. };
  2233. static const struct clksel usim_fclk_div[] = {
  2234. { .parent = &dpll_per_m4_ck, .rates = div2_14to18_rates },
  2235. { .parent = NULL },
  2236. };
  2237. static struct clk usim_fclk = {
  2238. .name = "usim_fclk",
  2239. .parent = &dpll_per_m4_ck,
  2240. .clksel = usim_fclk_div,
  2241. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2242. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2243. .ops = &clkops_null,
  2244. .recalc = &omap2_clksel_recalc,
  2245. .round_rate = &omap2_clksel_round_rate,
  2246. .set_rate = &omap2_clksel_set_rate,
  2247. .flags = CLOCK_IN_OMAP4430,
  2248. };
  2249. static const struct clksel utmi_p1_gfclk_sel[] = {
  2250. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2251. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2252. { .parent = NULL },
  2253. };
  2254. static struct clk utmi_p1_gfclk_ck = {
  2255. .name = "utmi_p1_gfclk_ck",
  2256. .parent = &init_60m_fclk,
  2257. .clksel = utmi_p1_gfclk_sel,
  2258. .init = &omap2_init_clksel_parent,
  2259. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2260. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2261. .ops = &clkops_null,
  2262. .recalc = &omap2_clksel_recalc,
  2263. .flags = CLOCK_IN_OMAP4430,
  2264. };
  2265. static const struct clksel utmi_p2_gfclk_sel[] = {
  2266. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2267. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2268. { .parent = NULL },
  2269. };
  2270. static struct clk utmi_p2_gfclk_ck = {
  2271. .name = "utmi_p2_gfclk_ck",
  2272. .parent = &init_60m_fclk,
  2273. .clksel = utmi_p2_gfclk_sel,
  2274. .init = &omap2_init_clksel_parent,
  2275. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2276. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2277. .ops = &clkops_null,
  2278. .recalc = &omap2_clksel_recalc,
  2279. .flags = CLOCK_IN_OMAP4430,
  2280. };
  2281. /*
  2282. * clkdev
  2283. */
  2284. static struct omap_clk omap44xx_clks[] = {
  2285. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2286. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2287. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2288. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2289. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2290. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2291. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2292. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2293. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2294. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2295. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2296. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2297. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2298. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2299. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2300. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2301. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2302. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2303. CLK(NULL, "dpll_sys_ref_clk", &dpll_sys_ref_clk, CK_443X),
  2304. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2305. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2306. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2307. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2308. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2309. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2310. CLK(NULL, "dpll_abe_m3_ck", &dpll_abe_m3_ck, CK_443X),
  2311. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2312. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2313. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck, CK_443X),
  2314. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2315. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2316. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2317. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck, CK_443X),
  2318. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2319. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2320. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2321. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck, CK_443X),
  2322. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2323. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2324. CLK(NULL, "dpll_core_m3_ck", &dpll_core_m3_ck, CK_443X),
  2325. CLK(NULL, "dpll_core_m7_ck", &dpll_core_m7_ck, CK_443X),
  2326. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2327. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2328. CLK(NULL, "dpll_iva_m4_ck", &dpll_iva_m4_ck, CK_443X),
  2329. CLK(NULL, "dpll_iva_m5_ck", &dpll_iva_m5_ck, CK_443X),
  2330. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2331. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2332. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2333. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2334. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2335. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2336. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2337. CLK(NULL, "dpll_per_m3_ck", &dpll_per_m3_ck, CK_443X),
  2338. CLK(NULL, "dpll_per_m4_ck", &dpll_per_m4_ck, CK_443X),
  2339. CLK(NULL, "dpll_per_m5_ck", &dpll_per_m5_ck, CK_443X),
  2340. CLK(NULL, "dpll_per_m6_ck", &dpll_per_m6_ck, CK_443X),
  2341. CLK(NULL, "dpll_per_m7_ck", &dpll_per_m7_ck, CK_443X),
  2342. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2343. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2344. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2345. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2346. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2347. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2348. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2349. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2350. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2351. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2352. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2353. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2354. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2355. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2356. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2357. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2358. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2359. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2360. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2361. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2362. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2363. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2364. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2365. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2366. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2367. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2368. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2369. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2370. CLK(NULL, "aes1_ck", &aes1_ck, CK_443X),
  2371. CLK(NULL, "aes2_ck", &aes2_ck, CK_443X),
  2372. CLK(NULL, "aess_ck", &aess_ck, CK_443X),
  2373. CLK(NULL, "cust_efuse_ck", &cust_efuse_ck, CK_443X),
  2374. CLK(NULL, "des3des_ck", &des3des_ck, CK_443X),
  2375. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2376. CLK(NULL, "dmic_ck", &dmic_ck, CK_443X),
  2377. CLK(NULL, "dss_ck", &dss_ck, CK_443X),
  2378. CLK(NULL, "ducati_ck", &ducati_ck, CK_443X),
  2379. CLK(NULL, "emif1_ck", &emif1_ck, CK_443X),
  2380. CLK(NULL, "emif2_ck", &emif2_ck, CK_443X),
  2381. CLK(NULL, "fdif_ck", &fdif_ck, CK_443X),
  2382. CLK(NULL, "per_sgx_fclk", &per_sgx_fclk, CK_443X),
  2383. CLK(NULL, "gfx_ck", &gfx_ck, CK_443X),
  2384. CLK(NULL, "gpio1_ck", &gpio1_ck, CK_443X),
  2385. CLK(NULL, "gpio2_ck", &gpio2_ck, CK_443X),
  2386. CLK(NULL, "gpio3_ck", &gpio3_ck, CK_443X),
  2387. CLK(NULL, "gpio4_ck", &gpio4_ck, CK_443X),
  2388. CLK(NULL, "gpio5_ck", &gpio5_ck, CK_443X),
  2389. CLK(NULL, "gpio6_ck", &gpio6_ck, CK_443X),
  2390. CLK(NULL, "gpmc_ck", &gpmc_ck, CK_443X),
  2391. CLK(NULL, "gptimer1_ck", &gptimer1_ck, CK_443X),
  2392. CLK(NULL, "gptimer10_ck", &gptimer10_ck, CK_443X),
  2393. CLK(NULL, "gptimer11_ck", &gptimer11_ck, CK_443X),
  2394. CLK(NULL, "gptimer2_ck", &gptimer2_ck, CK_443X),
  2395. CLK(NULL, "gptimer3_ck", &gptimer3_ck, CK_443X),
  2396. CLK(NULL, "gptimer4_ck", &gptimer4_ck, CK_443X),
  2397. CLK(NULL, "gptimer5_ck", &gptimer5_ck, CK_443X),
  2398. CLK(NULL, "gptimer6_ck", &gptimer6_ck, CK_443X),
  2399. CLK(NULL, "gptimer7_ck", &gptimer7_ck, CK_443X),
  2400. CLK(NULL, "gptimer8_ck", &gptimer8_ck, CK_443X),
  2401. CLK(NULL, "gptimer9_ck", &gptimer9_ck, CK_443X),
  2402. CLK("omap2_hdq.0", "ick", &hdq1w_ck, CK_443X),
  2403. CLK(NULL, "hsi_ck", &hsi_ck, CK_443X),
  2404. CLK("i2c_omap.1", "ick", &i2c1_ck, CK_443X),
  2405. CLK("i2c_omap.2", "ick", &i2c2_ck, CK_443X),
  2406. CLK("i2c_omap.3", "ick", &i2c3_ck, CK_443X),
  2407. CLK("i2c_omap.4", "ick", &i2c4_ck, CK_443X),
  2408. CLK(NULL, "iss_ck", &iss_ck, CK_443X),
  2409. CLK(NULL, "ivahd_ck", &ivahd_ck, CK_443X),
  2410. CLK(NULL, "keyboard_ck", &keyboard_ck, CK_443X),
  2411. CLK(NULL, "l3_instr_interconnect_ck", &l3_instr_interconnect_ck, CK_443X),
  2412. CLK(NULL, "l3_interconnect_3_ck", &l3_interconnect_3_ck, CK_443X),
  2413. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2414. CLK(NULL, "mcasp_ck", &mcasp_ck, CK_443X),
  2415. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2416. CLK("omap-mcbsp.1", "fck", &mcbsp1_ck, CK_443X),
  2417. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2418. CLK("omap-mcbsp.2", "fck", &mcbsp2_ck, CK_443X),
  2419. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2420. CLK("omap-mcbsp.3", "fck", &mcbsp3_ck, CK_443X),
  2421. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2422. CLK("omap-mcbsp.4", "fck", &mcbsp4_ck, CK_443X),
  2423. CLK("omap2_mcspi.1", "fck", &mcspi1_ck, CK_443X),
  2424. CLK("omap2_mcspi.2", "fck", &mcspi2_ck, CK_443X),
  2425. CLK("omap2_mcspi.3", "fck", &mcspi3_ck, CK_443X),
  2426. CLK("omap2_mcspi.4", "fck", &mcspi4_ck, CK_443X),
  2427. CLK("mmci-omap-hs.0", "fck", &mmc1_ck, CK_443X),
  2428. CLK("mmci-omap-hs.1", "fck", &mmc2_ck, CK_443X),
  2429. CLK("mmci-omap-hs.2", "fck", &mmc3_ck, CK_443X),
  2430. CLK("mmci-omap-hs.3", "fck", &mmc4_ck, CK_443X),
  2431. CLK("mmci-omap-hs.4", "fck", &mmc5_ck, CK_443X),
  2432. CLK(NULL, "ocp_wp1_ck", &ocp_wp1_ck, CK_443X),
  2433. CLK(NULL, "pdm_ck", &pdm_ck, CK_443X),
  2434. CLK(NULL, "pkaeip29_ck", &pkaeip29_ck, CK_443X),
  2435. CLK("omap_rng", "ick", &rng_ck, CK_443X),
  2436. CLK(NULL, "sha2md51_ck", &sha2md51_ck, CK_443X),
  2437. CLK(NULL, "sl2_ck", &sl2_ck, CK_443X),
  2438. CLK(NULL, "slimbus1_ck", &slimbus1_ck, CK_443X),
  2439. CLK(NULL, "slimbus2_ck", &slimbus2_ck, CK_443X),
  2440. CLK(NULL, "sr_core_ck", &sr_core_ck, CK_443X),
  2441. CLK(NULL, "sr_iva_ck", &sr_iva_ck, CK_443X),
  2442. CLK(NULL, "sr_mpu_ck", &sr_mpu_ck, CK_443X),
  2443. CLK(NULL, "tesla_ck", &tesla_ck, CK_443X),
  2444. CLK(NULL, "uart1_ck", &uart1_ck, CK_443X),
  2445. CLK(NULL, "uart2_ck", &uart2_ck, CK_443X),
  2446. CLK(NULL, "uart3_ck", &uart3_ck, CK_443X),
  2447. CLK(NULL, "uart4_ck", &uart4_ck, CK_443X),
  2448. CLK(NULL, "unipro1_ck", &unipro1_ck, CK_443X),
  2449. CLK(NULL, "usb_host_ck", &usb_host_ck, CK_443X),
  2450. CLK(NULL, "usb_host_fs_ck", &usb_host_fs_ck, CK_443X),
  2451. CLK("musb_hdrc", "ick", &usb_otg_ck, CK_443X),
  2452. CLK(NULL, "usb_tll_ck", &usb_tll_ck, CK_443X),
  2453. CLK(NULL, "usbphyocp2scp_ck", &usbphyocp2scp_ck, CK_443X),
  2454. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2455. CLK("omap_wdt", "fck", &wdt2_ck, CK_443X),
  2456. CLK(NULL, "wdt3_ck", &wdt3_ck, CK_443X),
  2457. CLK(NULL, "otg_60m_gfclk_ck", &otg_60m_gfclk_ck, CK_443X),
  2458. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2459. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2460. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2461. CLK(NULL, "utmi_p1_gfclk_ck", &utmi_p1_gfclk_ck, CK_443X),
  2462. CLK(NULL, "utmi_p2_gfclk_ck", &utmi_p2_gfclk_ck, CK_443X),
  2463. };
  2464. int __init omap4xxx_clk_init(void)
  2465. {
  2466. struct omap_clk *c;
  2467. u32 cpu_clkflg;
  2468. if (cpu_is_omap44xx()) {
  2469. cpu_mask = RATE_IN_4430;
  2470. cpu_clkflg = CK_443X;
  2471. }
  2472. clk_init(&omap2_clk_functions);
  2473. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2474. c++)
  2475. clk_preinit(c->lk.clk);
  2476. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2477. c++)
  2478. if (c->cpu & cpu_clkflg) {
  2479. clkdev_add(&c->lk);
  2480. clk_register(c->lk.clk);
  2481. omap2_init_clk_clkdm(c->lk.clk);
  2482. }
  2483. recalculate_root_clocks();
  2484. /*
  2485. * Only enable those clocks we will need, let the drivers
  2486. * enable other clocks as necessary
  2487. */
  2488. clk_enable_init_clocks();
  2489. return 0;
  2490. }