clock34xx_data.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279
  1. /*
  2. * OMAP3 clock data
  3. *
  4. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <plat/control.h>
  21. #include <plat/clkdev_omap.h>
  22. #include "clock.h"
  23. #include "clock34xx.h"
  24. #include "cm.h"
  25. #include "cm-regbits-34xx.h"
  26. #include "prm.h"
  27. #include "prm-regbits-34xx.h"
  28. /*
  29. * clocks
  30. */
  31. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* Forward declarations for DPLL bypass clocks */
  43. static struct clk dpll1_fck;
  44. static struct clk dpll2_fck;
  45. /* PRM CLOCKS */
  46. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  47. static struct clk omap_32k_fck = {
  48. .name = "omap_32k_fck",
  49. .ops = &clkops_null,
  50. .rate = 32768,
  51. .flags = RATE_FIXED,
  52. };
  53. static struct clk secure_32k_fck = {
  54. .name = "secure_32k_fck",
  55. .ops = &clkops_null,
  56. .rate = 32768,
  57. .flags = RATE_FIXED,
  58. };
  59. /* Virtual source clocks for osc_sys_ck */
  60. static struct clk virt_12m_ck = {
  61. .name = "virt_12m_ck",
  62. .ops = &clkops_null,
  63. .rate = 12000000,
  64. .flags = RATE_FIXED,
  65. };
  66. static struct clk virt_13m_ck = {
  67. .name = "virt_13m_ck",
  68. .ops = &clkops_null,
  69. .rate = 13000000,
  70. .flags = RATE_FIXED,
  71. };
  72. static struct clk virt_16_8m_ck = {
  73. .name = "virt_16_8m_ck",
  74. .ops = &clkops_null,
  75. .rate = 16800000,
  76. .flags = RATE_FIXED,
  77. };
  78. static struct clk virt_19_2m_ck = {
  79. .name = "virt_19_2m_ck",
  80. .ops = &clkops_null,
  81. .rate = 19200000,
  82. .flags = RATE_FIXED,
  83. };
  84. static struct clk virt_26m_ck = {
  85. .name = "virt_26m_ck",
  86. .ops = &clkops_null,
  87. .rate = 26000000,
  88. .flags = RATE_FIXED,
  89. };
  90. static struct clk virt_38_4m_ck = {
  91. .name = "virt_38_4m_ck",
  92. .ops = &clkops_null,
  93. .rate = 38400000,
  94. .flags = RATE_FIXED,
  95. };
  96. static const struct clksel_rate osc_sys_12m_rates[] = {
  97. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  98. { .div = 0 }
  99. };
  100. static const struct clksel_rate osc_sys_13m_rates[] = {
  101. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  102. { .div = 0 }
  103. };
  104. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  105. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  106. { .div = 0 }
  107. };
  108. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  109. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  110. { .div = 0 }
  111. };
  112. static const struct clksel_rate osc_sys_26m_rates[] = {
  113. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  114. { .div = 0 }
  115. };
  116. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  117. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  118. { .div = 0 }
  119. };
  120. static const struct clksel osc_sys_clksel[] = {
  121. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  122. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  123. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  124. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  125. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  126. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  127. { .parent = NULL },
  128. };
  129. /* Oscillator clock */
  130. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  131. static struct clk osc_sys_ck = {
  132. .name = "osc_sys_ck",
  133. .ops = &clkops_null,
  134. .init = &omap2_init_clksel_parent,
  135. .clksel_reg = OMAP3430_PRM_CLKSEL,
  136. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  137. .clksel = osc_sys_clksel,
  138. /* REVISIT: deal with autoextclkmode? */
  139. .flags = RATE_FIXED,
  140. .recalc = &omap2_clksel_recalc,
  141. };
  142. static const struct clksel_rate div2_rates[] = {
  143. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  144. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  145. { .div = 0 }
  146. };
  147. static const struct clksel sys_clksel[] = {
  148. { .parent = &osc_sys_ck, .rates = div2_rates },
  149. { .parent = NULL }
  150. };
  151. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  152. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  153. static struct clk sys_ck = {
  154. .name = "sys_ck",
  155. .ops = &clkops_null,
  156. .parent = &osc_sys_ck,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  159. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  160. .clksel = sys_clksel,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk sys_altclk = {
  164. .name = "sys_altclk",
  165. .ops = &clkops_null,
  166. };
  167. /* Optional external clock input for some McBSPs */
  168. static struct clk mcbsp_clks = {
  169. .name = "mcbsp_clks",
  170. .ops = &clkops_null,
  171. };
  172. /* PRM EXTERNAL CLOCK OUTPUT */
  173. static struct clk sys_clkout1 = {
  174. .name = "sys_clkout1",
  175. .ops = &clkops_omap2_dflt,
  176. .parent = &osc_sys_ck,
  177. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  178. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  179. .recalc = &followparent_recalc,
  180. };
  181. /* DPLLS */
  182. /* CM CLOCKS */
  183. static const struct clksel_rate div16_dpll_rates[] = {
  184. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  185. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  186. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  187. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  188. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  189. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  190. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  191. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  192. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  193. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  194. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  195. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  196. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  197. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  198. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  199. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  200. { .div = 0 }
  201. };
  202. /* DPLL1 */
  203. /* MPU clock source */
  204. /* Type: DPLL */
  205. static struct dpll_data dpll1_dd = {
  206. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  207. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  208. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  209. .clk_bypass = &dpll1_fck,
  210. .clk_ref = &sys_ck,
  211. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  212. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  213. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  214. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  215. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  216. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  217. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  218. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  219. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  220. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  221. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  222. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  223. .min_divider = 1,
  224. .max_divider = OMAP3_MAX_DPLL_DIV,
  225. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  226. };
  227. static struct clk dpll1_ck = {
  228. .name = "dpll1_ck",
  229. .ops = &clkops_null,
  230. .parent = &sys_ck,
  231. .dpll_data = &dpll1_dd,
  232. .round_rate = &omap2_dpll_round_rate,
  233. .set_rate = &omap3_noncore_dpll_set_rate,
  234. .clkdm_name = "dpll1_clkdm",
  235. .recalc = &omap3_dpll_recalc,
  236. };
  237. /*
  238. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  239. * DPLL isn't bypassed.
  240. */
  241. static struct clk dpll1_x2_ck = {
  242. .name = "dpll1_x2_ck",
  243. .ops = &clkops_null,
  244. .parent = &dpll1_ck,
  245. .clkdm_name = "dpll1_clkdm",
  246. .recalc = &omap3_clkoutx2_recalc,
  247. };
  248. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  249. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  250. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  251. { .parent = NULL }
  252. };
  253. /*
  254. * Does not exist in the TRM - needed to separate the M2 divider from
  255. * bypass selection in mpu_ck
  256. */
  257. static struct clk dpll1_x2m2_ck = {
  258. .name = "dpll1_x2m2_ck",
  259. .ops = &clkops_null,
  260. .parent = &dpll1_x2_ck,
  261. .init = &omap2_init_clksel_parent,
  262. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  263. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  264. .clksel = div16_dpll1_x2m2_clksel,
  265. .clkdm_name = "dpll1_clkdm",
  266. .recalc = &omap2_clksel_recalc,
  267. };
  268. /* DPLL2 */
  269. /* IVA2 clock source */
  270. /* Type: DPLL */
  271. static struct dpll_data dpll2_dd = {
  272. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  273. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  274. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  275. .clk_bypass = &dpll2_fck,
  276. .clk_ref = &sys_ck,
  277. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  278. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  279. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  280. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  281. (1 << DPLL_LOW_POWER_BYPASS),
  282. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  283. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  284. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  285. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  286. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  287. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  288. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  289. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  290. .min_divider = 1,
  291. .max_divider = OMAP3_MAX_DPLL_DIV,
  292. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  293. };
  294. static struct clk dpll2_ck = {
  295. .name = "dpll2_ck",
  296. .ops = &omap3_clkops_noncore_dpll_ops,
  297. .parent = &sys_ck,
  298. .dpll_data = &dpll2_dd,
  299. .round_rate = &omap2_dpll_round_rate,
  300. .set_rate = &omap3_noncore_dpll_set_rate,
  301. .clkdm_name = "dpll2_clkdm",
  302. .recalc = &omap3_dpll_recalc,
  303. };
  304. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  305. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  306. { .parent = NULL }
  307. };
  308. /*
  309. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  310. * or CLKOUTX2. CLKOUT seems most plausible.
  311. */
  312. static struct clk dpll2_m2_ck = {
  313. .name = "dpll2_m2_ck",
  314. .ops = &clkops_null,
  315. .parent = &dpll2_ck,
  316. .init = &omap2_init_clksel_parent,
  317. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  318. OMAP3430_CM_CLKSEL2_PLL),
  319. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  320. .clksel = div16_dpll2_m2x2_clksel,
  321. .clkdm_name = "dpll2_clkdm",
  322. .recalc = &omap2_clksel_recalc,
  323. };
  324. /*
  325. * DPLL3
  326. * Source clock for all interfaces and for some device fclks
  327. * REVISIT: Also supports fast relock bypass - not included below
  328. */
  329. static struct dpll_data dpll3_dd = {
  330. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  331. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  332. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  333. .clk_bypass = &sys_ck,
  334. .clk_ref = &sys_ck,
  335. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  336. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  337. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  338. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  339. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  340. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  341. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  342. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  343. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  344. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  345. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  346. .min_divider = 1,
  347. .max_divider = OMAP3_MAX_DPLL_DIV,
  348. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  349. };
  350. static struct clk dpll3_ck = {
  351. .name = "dpll3_ck",
  352. .ops = &clkops_null,
  353. .parent = &sys_ck,
  354. .dpll_data = &dpll3_dd,
  355. .round_rate = &omap2_dpll_round_rate,
  356. .clkdm_name = "dpll3_clkdm",
  357. .recalc = &omap3_dpll_recalc,
  358. };
  359. /*
  360. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  361. * DPLL isn't bypassed
  362. */
  363. static struct clk dpll3_x2_ck = {
  364. .name = "dpll3_x2_ck",
  365. .ops = &clkops_null,
  366. .parent = &dpll3_ck,
  367. .clkdm_name = "dpll3_clkdm",
  368. .recalc = &omap3_clkoutx2_recalc,
  369. };
  370. static const struct clksel_rate div31_dpll3_rates[] = {
  371. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  372. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  373. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  374. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  375. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  376. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  377. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  378. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  379. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  380. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  381. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  382. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  383. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  384. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  385. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  386. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  387. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  388. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  389. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  390. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  391. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  392. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  393. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  394. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  395. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  396. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  397. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  398. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  399. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  400. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  401. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  402. { .div = 0 },
  403. };
  404. static const struct clksel div31_dpll3m2_clksel[] = {
  405. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  406. { .parent = NULL }
  407. };
  408. /* DPLL3 output M2 - primary control point for CORE speed */
  409. static struct clk dpll3_m2_ck = {
  410. .name = "dpll3_m2_ck",
  411. .ops = &clkops_null,
  412. .parent = &dpll3_ck,
  413. .init = &omap2_init_clksel_parent,
  414. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  415. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  416. .clksel = div31_dpll3m2_clksel,
  417. .clkdm_name = "dpll3_clkdm",
  418. .round_rate = &omap2_clksel_round_rate,
  419. .set_rate = &omap3_core_dpll_m2_set_rate,
  420. .recalc = &omap2_clksel_recalc,
  421. };
  422. static struct clk core_ck = {
  423. .name = "core_ck",
  424. .ops = &clkops_null,
  425. .parent = &dpll3_m2_ck,
  426. .recalc = &followparent_recalc,
  427. };
  428. static struct clk dpll3_m2x2_ck = {
  429. .name = "dpll3_m2x2_ck",
  430. .ops = &clkops_null,
  431. .parent = &dpll3_m2_ck,
  432. .clkdm_name = "dpll3_clkdm",
  433. .recalc = &omap3_clkoutx2_recalc,
  434. };
  435. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  436. static const struct clksel div16_dpll3_clksel[] = {
  437. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  438. { .parent = NULL }
  439. };
  440. /* This virtual clock is the source for dpll3_m3x2_ck */
  441. static struct clk dpll3_m3_ck = {
  442. .name = "dpll3_m3_ck",
  443. .ops = &clkops_null,
  444. .parent = &dpll3_ck,
  445. .init = &omap2_init_clksel_parent,
  446. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  447. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  448. .clksel = div16_dpll3_clksel,
  449. .clkdm_name = "dpll3_clkdm",
  450. .recalc = &omap2_clksel_recalc,
  451. };
  452. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  453. static struct clk dpll3_m3x2_ck = {
  454. .name = "dpll3_m3x2_ck",
  455. .ops = &clkops_omap2_dflt_wait,
  456. .parent = &dpll3_m3_ck,
  457. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  458. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  459. .flags = INVERT_ENABLE,
  460. .clkdm_name = "dpll3_clkdm",
  461. .recalc = &omap3_clkoutx2_recalc,
  462. };
  463. static struct clk emu_core_alwon_ck = {
  464. .name = "emu_core_alwon_ck",
  465. .ops = &clkops_null,
  466. .parent = &dpll3_m3x2_ck,
  467. .clkdm_name = "dpll3_clkdm",
  468. .recalc = &followparent_recalc,
  469. };
  470. /* DPLL4 */
  471. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  472. /* Type: DPLL */
  473. static struct dpll_data dpll4_dd = {
  474. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  475. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  476. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  477. .clk_bypass = &sys_ck,
  478. .clk_ref = &sys_ck,
  479. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  480. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  481. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  482. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  483. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  484. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  485. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  486. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  487. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  488. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  489. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  490. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  491. .min_divider = 1,
  492. .max_divider = OMAP3_MAX_DPLL_DIV,
  493. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  494. };
  495. static struct clk dpll4_ck = {
  496. .name = "dpll4_ck",
  497. .ops = &omap3_clkops_noncore_dpll_ops,
  498. .parent = &sys_ck,
  499. .dpll_data = &dpll4_dd,
  500. .round_rate = &omap2_dpll_round_rate,
  501. .set_rate = &omap3_dpll4_set_rate,
  502. .clkdm_name = "dpll4_clkdm",
  503. .recalc = &omap3_dpll_recalc,
  504. };
  505. /*
  506. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  507. * DPLL isn't bypassed --
  508. * XXX does this serve any downstream clocks?
  509. */
  510. static struct clk dpll4_x2_ck = {
  511. .name = "dpll4_x2_ck",
  512. .ops = &clkops_null,
  513. .parent = &dpll4_ck,
  514. .clkdm_name = "dpll4_clkdm",
  515. .recalc = &omap3_clkoutx2_recalc,
  516. };
  517. static const struct clksel div16_dpll4_clksel[] = {
  518. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  519. { .parent = NULL }
  520. };
  521. /* This virtual clock is the source for dpll4_m2x2_ck */
  522. static struct clk dpll4_m2_ck = {
  523. .name = "dpll4_m2_ck",
  524. .ops = &clkops_null,
  525. .parent = &dpll4_ck,
  526. .init = &omap2_init_clksel_parent,
  527. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  528. .clksel_mask = OMAP3430_DIV_96M_MASK,
  529. .clksel = div16_dpll4_clksel,
  530. .clkdm_name = "dpll4_clkdm",
  531. .recalc = &omap2_clksel_recalc,
  532. };
  533. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  534. static struct clk dpll4_m2x2_ck = {
  535. .name = "dpll4_m2x2_ck",
  536. .ops = &clkops_omap2_dflt_wait,
  537. .parent = &dpll4_m2_ck,
  538. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  539. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  540. .flags = INVERT_ENABLE,
  541. .clkdm_name = "dpll4_clkdm",
  542. .recalc = &omap3_clkoutx2_recalc,
  543. };
  544. /*
  545. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  546. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  547. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  548. * CM_96K_(F)CLK.
  549. */
  550. static struct clk omap_96m_alwon_fck = {
  551. .name = "omap_96m_alwon_fck",
  552. .ops = &clkops_null,
  553. .parent = &dpll4_m2x2_ck,
  554. .recalc = &followparent_recalc,
  555. };
  556. static struct clk cm_96m_fck = {
  557. .name = "cm_96m_fck",
  558. .ops = &clkops_null,
  559. .parent = &omap_96m_alwon_fck,
  560. .recalc = &followparent_recalc,
  561. };
  562. static const struct clksel_rate omap_96m_dpll_rates[] = {
  563. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  564. { .div = 0 }
  565. };
  566. static const struct clksel_rate omap_96m_sys_rates[] = {
  567. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  568. { .div = 0 }
  569. };
  570. static const struct clksel omap_96m_fck_clksel[] = {
  571. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  572. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  573. { .parent = NULL }
  574. };
  575. static struct clk omap_96m_fck = {
  576. .name = "omap_96m_fck",
  577. .ops = &clkops_null,
  578. .parent = &sys_ck,
  579. .init = &omap2_init_clksel_parent,
  580. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  581. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  582. .clksel = omap_96m_fck_clksel,
  583. .recalc = &omap2_clksel_recalc,
  584. };
  585. /* This virtual clock is the source for dpll4_m3x2_ck */
  586. static struct clk dpll4_m3_ck = {
  587. .name = "dpll4_m3_ck",
  588. .ops = &clkops_null,
  589. .parent = &dpll4_ck,
  590. .init = &omap2_init_clksel_parent,
  591. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  592. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  593. .clksel = div16_dpll4_clksel,
  594. .clkdm_name = "dpll4_clkdm",
  595. .recalc = &omap2_clksel_recalc,
  596. };
  597. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  598. static struct clk dpll4_m3x2_ck = {
  599. .name = "dpll4_m3x2_ck",
  600. .ops = &clkops_omap2_dflt_wait,
  601. .parent = &dpll4_m3_ck,
  602. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  603. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  604. .flags = INVERT_ENABLE,
  605. .clkdm_name = "dpll4_clkdm",
  606. .recalc = &omap3_clkoutx2_recalc,
  607. };
  608. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  609. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  610. { .div = 0 }
  611. };
  612. static const struct clksel_rate omap_54m_alt_rates[] = {
  613. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  614. { .div = 0 }
  615. };
  616. static const struct clksel omap_54m_clksel[] = {
  617. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  618. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  619. { .parent = NULL }
  620. };
  621. static struct clk omap_54m_fck = {
  622. .name = "omap_54m_fck",
  623. .ops = &clkops_null,
  624. .init = &omap2_init_clksel_parent,
  625. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  626. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  627. .clksel = omap_54m_clksel,
  628. .recalc = &omap2_clksel_recalc,
  629. };
  630. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  631. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  632. { .div = 0 }
  633. };
  634. static const struct clksel_rate omap_48m_alt_rates[] = {
  635. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  636. { .div = 0 }
  637. };
  638. static const struct clksel omap_48m_clksel[] = {
  639. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  640. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  641. { .parent = NULL }
  642. };
  643. static struct clk omap_48m_fck = {
  644. .name = "omap_48m_fck",
  645. .ops = &clkops_null,
  646. .init = &omap2_init_clksel_parent,
  647. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  648. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  649. .clksel = omap_48m_clksel,
  650. .recalc = &omap2_clksel_recalc,
  651. };
  652. static struct clk omap_12m_fck = {
  653. .name = "omap_12m_fck",
  654. .ops = &clkops_null,
  655. .parent = &omap_48m_fck,
  656. .fixed_div = 4,
  657. .recalc = &omap_fixed_divisor_recalc,
  658. };
  659. /* This virstual clock is the source for dpll4_m4x2_ck */
  660. static struct clk dpll4_m4_ck = {
  661. .name = "dpll4_m4_ck",
  662. .ops = &clkops_null,
  663. .parent = &dpll4_ck,
  664. .init = &omap2_init_clksel_parent,
  665. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  666. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  667. .clksel = div16_dpll4_clksel,
  668. .clkdm_name = "dpll4_clkdm",
  669. .recalc = &omap2_clksel_recalc,
  670. .set_rate = &omap2_clksel_set_rate,
  671. .round_rate = &omap2_clksel_round_rate,
  672. };
  673. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  674. static struct clk dpll4_m4x2_ck = {
  675. .name = "dpll4_m4x2_ck",
  676. .ops = &clkops_omap2_dflt_wait,
  677. .parent = &dpll4_m4_ck,
  678. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  679. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  680. .flags = INVERT_ENABLE,
  681. .clkdm_name = "dpll4_clkdm",
  682. .recalc = &omap3_clkoutx2_recalc,
  683. };
  684. /* This virtual clock is the source for dpll4_m5x2_ck */
  685. static struct clk dpll4_m5_ck = {
  686. .name = "dpll4_m5_ck",
  687. .ops = &clkops_null,
  688. .parent = &dpll4_ck,
  689. .init = &omap2_init_clksel_parent,
  690. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  691. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  692. .clksel = div16_dpll4_clksel,
  693. .clkdm_name = "dpll4_clkdm",
  694. .set_rate = &omap2_clksel_set_rate,
  695. .round_rate = &omap2_clksel_round_rate,
  696. .recalc = &omap2_clksel_recalc,
  697. };
  698. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  699. static struct clk dpll4_m5x2_ck = {
  700. .name = "dpll4_m5x2_ck",
  701. .ops = &clkops_omap2_dflt_wait,
  702. .parent = &dpll4_m5_ck,
  703. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  704. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  705. .flags = INVERT_ENABLE,
  706. .clkdm_name = "dpll4_clkdm",
  707. .recalc = &omap3_clkoutx2_recalc,
  708. };
  709. /* This virtual clock is the source for dpll4_m6x2_ck */
  710. static struct clk dpll4_m6_ck = {
  711. .name = "dpll4_m6_ck",
  712. .ops = &clkops_null,
  713. .parent = &dpll4_ck,
  714. .init = &omap2_init_clksel_parent,
  715. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  716. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  717. .clksel = div16_dpll4_clksel,
  718. .clkdm_name = "dpll4_clkdm",
  719. .recalc = &omap2_clksel_recalc,
  720. };
  721. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  722. static struct clk dpll4_m6x2_ck = {
  723. .name = "dpll4_m6x2_ck",
  724. .ops = &clkops_omap2_dflt_wait,
  725. .parent = &dpll4_m6_ck,
  726. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  727. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  728. .flags = INVERT_ENABLE,
  729. .clkdm_name = "dpll4_clkdm",
  730. .recalc = &omap3_clkoutx2_recalc,
  731. };
  732. static struct clk emu_per_alwon_ck = {
  733. .name = "emu_per_alwon_ck",
  734. .ops = &clkops_null,
  735. .parent = &dpll4_m6x2_ck,
  736. .clkdm_name = "dpll4_clkdm",
  737. .recalc = &followparent_recalc,
  738. };
  739. /* DPLL5 */
  740. /* Supplies 120MHz clock, USIM source clock */
  741. /* Type: DPLL */
  742. /* 3430ES2 only */
  743. static struct dpll_data dpll5_dd = {
  744. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  745. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  746. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  747. .clk_bypass = &sys_ck,
  748. .clk_ref = &sys_ck,
  749. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  750. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  751. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  752. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  753. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  754. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  755. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  756. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  757. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  758. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  759. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  760. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  761. .min_divider = 1,
  762. .max_divider = OMAP3_MAX_DPLL_DIV,
  763. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  764. };
  765. static struct clk dpll5_ck = {
  766. .name = "dpll5_ck",
  767. .ops = &omap3_clkops_noncore_dpll_ops,
  768. .parent = &sys_ck,
  769. .dpll_data = &dpll5_dd,
  770. .round_rate = &omap2_dpll_round_rate,
  771. .set_rate = &omap3_noncore_dpll_set_rate,
  772. .clkdm_name = "dpll5_clkdm",
  773. .recalc = &omap3_dpll_recalc,
  774. };
  775. static const struct clksel div16_dpll5_clksel[] = {
  776. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  777. { .parent = NULL }
  778. };
  779. static struct clk dpll5_m2_ck = {
  780. .name = "dpll5_m2_ck",
  781. .ops = &clkops_null,
  782. .parent = &dpll5_ck,
  783. .init = &omap2_init_clksel_parent,
  784. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  785. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  786. .clksel = div16_dpll5_clksel,
  787. .clkdm_name = "dpll5_clkdm",
  788. .recalc = &omap2_clksel_recalc,
  789. };
  790. /* CM EXTERNAL CLOCK OUTPUTS */
  791. static const struct clksel_rate clkout2_src_core_rates[] = {
  792. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  793. { .div = 0 }
  794. };
  795. static const struct clksel_rate clkout2_src_sys_rates[] = {
  796. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  797. { .div = 0 }
  798. };
  799. static const struct clksel_rate clkout2_src_96m_rates[] = {
  800. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  801. { .div = 0 }
  802. };
  803. static const struct clksel_rate clkout2_src_54m_rates[] = {
  804. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  805. { .div = 0 }
  806. };
  807. static const struct clksel clkout2_src_clksel[] = {
  808. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  809. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  810. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  811. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  812. { .parent = NULL }
  813. };
  814. static struct clk clkout2_src_ck = {
  815. .name = "clkout2_src_ck",
  816. .ops = &clkops_omap2_dflt,
  817. .init = &omap2_init_clksel_parent,
  818. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  819. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  820. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  821. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  822. .clksel = clkout2_src_clksel,
  823. .clkdm_name = "core_clkdm",
  824. .recalc = &omap2_clksel_recalc,
  825. };
  826. static const struct clksel_rate sys_clkout2_rates[] = {
  827. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  828. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  829. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  830. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  831. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  832. { .div = 0 },
  833. };
  834. static const struct clksel sys_clkout2_clksel[] = {
  835. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  836. { .parent = NULL },
  837. };
  838. static struct clk sys_clkout2 = {
  839. .name = "sys_clkout2",
  840. .ops = &clkops_null,
  841. .init = &omap2_init_clksel_parent,
  842. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  843. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  844. .clksel = sys_clkout2_clksel,
  845. .recalc = &omap2_clksel_recalc,
  846. };
  847. /* CM OUTPUT CLOCKS */
  848. static struct clk corex2_fck = {
  849. .name = "corex2_fck",
  850. .ops = &clkops_null,
  851. .parent = &dpll3_m2x2_ck,
  852. .recalc = &followparent_recalc,
  853. };
  854. /* DPLL power domain clock controls */
  855. static const struct clksel_rate div4_rates[] = {
  856. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  857. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  858. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  859. { .div = 0 }
  860. };
  861. static const struct clksel div4_core_clksel[] = {
  862. { .parent = &core_ck, .rates = div4_rates },
  863. { .parent = NULL }
  864. };
  865. /*
  866. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  867. * may be inconsistent here?
  868. */
  869. static struct clk dpll1_fck = {
  870. .name = "dpll1_fck",
  871. .ops = &clkops_null,
  872. .parent = &core_ck,
  873. .init = &omap2_init_clksel_parent,
  874. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  875. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  876. .clksel = div4_core_clksel,
  877. .recalc = &omap2_clksel_recalc,
  878. };
  879. static struct clk mpu_ck = {
  880. .name = "mpu_ck",
  881. .ops = &clkops_null,
  882. .parent = &dpll1_x2m2_ck,
  883. .clkdm_name = "mpu_clkdm",
  884. .recalc = &followparent_recalc,
  885. };
  886. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  887. static const struct clksel_rate arm_fck_rates[] = {
  888. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  889. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  890. { .div = 0 },
  891. };
  892. static const struct clksel arm_fck_clksel[] = {
  893. { .parent = &mpu_ck, .rates = arm_fck_rates },
  894. { .parent = NULL }
  895. };
  896. static struct clk arm_fck = {
  897. .name = "arm_fck",
  898. .ops = &clkops_null,
  899. .parent = &mpu_ck,
  900. .init = &omap2_init_clksel_parent,
  901. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  902. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  903. .clksel = arm_fck_clksel,
  904. .clkdm_name = "mpu_clkdm",
  905. .recalc = &omap2_clksel_recalc,
  906. };
  907. /* XXX What about neon_clkdm ? */
  908. /*
  909. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  910. * although it is referenced - so this is a guess
  911. */
  912. static struct clk emu_mpu_alwon_ck = {
  913. .name = "emu_mpu_alwon_ck",
  914. .ops = &clkops_null,
  915. .parent = &mpu_ck,
  916. .recalc = &followparent_recalc,
  917. };
  918. static struct clk dpll2_fck = {
  919. .name = "dpll2_fck",
  920. .ops = &clkops_null,
  921. .parent = &core_ck,
  922. .init = &omap2_init_clksel_parent,
  923. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  924. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  925. .clksel = div4_core_clksel,
  926. .recalc = &omap2_clksel_recalc,
  927. };
  928. static struct clk iva2_ck = {
  929. .name = "iva2_ck",
  930. .ops = &clkops_omap2_dflt_wait,
  931. .parent = &dpll2_m2_ck,
  932. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  933. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  934. .clkdm_name = "iva2_clkdm",
  935. .recalc = &followparent_recalc,
  936. };
  937. /* Common interface clocks */
  938. static const struct clksel div2_core_clksel[] = {
  939. { .parent = &core_ck, .rates = div2_rates },
  940. { .parent = NULL }
  941. };
  942. static struct clk l3_ick = {
  943. .name = "l3_ick",
  944. .ops = &clkops_null,
  945. .parent = &core_ck,
  946. .init = &omap2_init_clksel_parent,
  947. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  948. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  949. .clksel = div2_core_clksel,
  950. .clkdm_name = "core_l3_clkdm",
  951. .recalc = &omap2_clksel_recalc,
  952. };
  953. static const struct clksel div2_l3_clksel[] = {
  954. { .parent = &l3_ick, .rates = div2_rates },
  955. { .parent = NULL }
  956. };
  957. static struct clk l4_ick = {
  958. .name = "l4_ick",
  959. .ops = &clkops_null,
  960. .parent = &l3_ick,
  961. .init = &omap2_init_clksel_parent,
  962. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  963. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  964. .clksel = div2_l3_clksel,
  965. .clkdm_name = "core_l4_clkdm",
  966. .recalc = &omap2_clksel_recalc,
  967. };
  968. static const struct clksel div2_l4_clksel[] = {
  969. { .parent = &l4_ick, .rates = div2_rates },
  970. { .parent = NULL }
  971. };
  972. static struct clk rm_ick = {
  973. .name = "rm_ick",
  974. .ops = &clkops_null,
  975. .parent = &l4_ick,
  976. .init = &omap2_init_clksel_parent,
  977. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  978. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  979. .clksel = div2_l4_clksel,
  980. .recalc = &omap2_clksel_recalc,
  981. };
  982. /* GFX power domain */
  983. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  984. static const struct clksel gfx_l3_clksel[] = {
  985. { .parent = &l3_ick, .rates = gfx_l3_rates },
  986. { .parent = NULL }
  987. };
  988. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  989. static struct clk gfx_l3_ck = {
  990. .name = "gfx_l3_ck",
  991. .ops = &clkops_omap2_dflt_wait,
  992. .parent = &l3_ick,
  993. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  994. .enable_bit = OMAP_EN_GFX_SHIFT,
  995. .recalc = &followparent_recalc,
  996. };
  997. static struct clk gfx_l3_fck = {
  998. .name = "gfx_l3_fck",
  999. .ops = &clkops_null,
  1000. .parent = &gfx_l3_ck,
  1001. .init = &omap2_init_clksel_parent,
  1002. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1003. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1004. .clksel = gfx_l3_clksel,
  1005. .clkdm_name = "gfx_3430es1_clkdm",
  1006. .recalc = &omap2_clksel_recalc,
  1007. };
  1008. static struct clk gfx_l3_ick = {
  1009. .name = "gfx_l3_ick",
  1010. .ops = &clkops_null,
  1011. .parent = &gfx_l3_ck,
  1012. .clkdm_name = "gfx_3430es1_clkdm",
  1013. .recalc = &followparent_recalc,
  1014. };
  1015. static struct clk gfx_cg1_ck = {
  1016. .name = "gfx_cg1_ck",
  1017. .ops = &clkops_omap2_dflt_wait,
  1018. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1019. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1020. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1021. .clkdm_name = "gfx_3430es1_clkdm",
  1022. .recalc = &followparent_recalc,
  1023. };
  1024. static struct clk gfx_cg2_ck = {
  1025. .name = "gfx_cg2_ck",
  1026. .ops = &clkops_omap2_dflt_wait,
  1027. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1028. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1029. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1030. .clkdm_name = "gfx_3430es1_clkdm",
  1031. .recalc = &followparent_recalc,
  1032. };
  1033. /* SGX power domain - 3430ES2 only */
  1034. static const struct clksel_rate sgx_core_rates[] = {
  1035. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1036. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1037. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1038. { .div = 0 },
  1039. };
  1040. static const struct clksel_rate sgx_96m_rates[] = {
  1041. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1042. { .div = 0 },
  1043. };
  1044. static const struct clksel sgx_clksel[] = {
  1045. { .parent = &core_ck, .rates = sgx_core_rates },
  1046. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1047. { .parent = NULL },
  1048. };
  1049. static struct clk sgx_fck = {
  1050. .name = "sgx_fck",
  1051. .ops = &clkops_omap2_dflt_wait,
  1052. .init = &omap2_init_clksel_parent,
  1053. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1054. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1055. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1056. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1057. .clksel = sgx_clksel,
  1058. .clkdm_name = "sgx_clkdm",
  1059. .recalc = &omap2_clksel_recalc,
  1060. };
  1061. static struct clk sgx_ick = {
  1062. .name = "sgx_ick",
  1063. .ops = &clkops_omap2_dflt_wait,
  1064. .parent = &l3_ick,
  1065. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1066. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1067. .clkdm_name = "sgx_clkdm",
  1068. .recalc = &followparent_recalc,
  1069. };
  1070. /* CORE power domain */
  1071. static struct clk d2d_26m_fck = {
  1072. .name = "d2d_26m_fck",
  1073. .ops = &clkops_omap2_dflt_wait,
  1074. .parent = &sys_ck,
  1075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1076. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1077. .clkdm_name = "d2d_clkdm",
  1078. .recalc = &followparent_recalc,
  1079. };
  1080. static struct clk modem_fck = {
  1081. .name = "modem_fck",
  1082. .ops = &clkops_omap2_dflt_wait,
  1083. .parent = &sys_ck,
  1084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1085. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1086. .clkdm_name = "d2d_clkdm",
  1087. .recalc = &followparent_recalc,
  1088. };
  1089. static struct clk sad2d_ick = {
  1090. .name = "sad2d_ick",
  1091. .ops = &clkops_omap2_dflt_wait,
  1092. .parent = &l3_ick,
  1093. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1094. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1095. .clkdm_name = "d2d_clkdm",
  1096. .recalc = &followparent_recalc,
  1097. };
  1098. static struct clk mad2d_ick = {
  1099. .name = "mad2d_ick",
  1100. .ops = &clkops_omap2_dflt_wait,
  1101. .parent = &l3_ick,
  1102. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1103. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1104. .clkdm_name = "d2d_clkdm",
  1105. .recalc = &followparent_recalc,
  1106. };
  1107. static const struct clksel omap343x_gpt_clksel[] = {
  1108. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1109. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1110. { .parent = NULL}
  1111. };
  1112. static struct clk gpt10_fck = {
  1113. .name = "gpt10_fck",
  1114. .ops = &clkops_omap2_dflt_wait,
  1115. .parent = &sys_ck,
  1116. .init = &omap2_init_clksel_parent,
  1117. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1118. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1119. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1120. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1121. .clksel = omap343x_gpt_clksel,
  1122. .clkdm_name = "core_l4_clkdm",
  1123. .recalc = &omap2_clksel_recalc,
  1124. };
  1125. static struct clk gpt11_fck = {
  1126. .name = "gpt11_fck",
  1127. .ops = &clkops_omap2_dflt_wait,
  1128. .parent = &sys_ck,
  1129. .init = &omap2_init_clksel_parent,
  1130. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1131. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1132. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1133. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1134. .clksel = omap343x_gpt_clksel,
  1135. .clkdm_name = "core_l4_clkdm",
  1136. .recalc = &omap2_clksel_recalc,
  1137. };
  1138. static struct clk cpefuse_fck = {
  1139. .name = "cpefuse_fck",
  1140. .ops = &clkops_omap2_dflt,
  1141. .parent = &sys_ck,
  1142. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1143. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1144. .recalc = &followparent_recalc,
  1145. };
  1146. static struct clk ts_fck = {
  1147. .name = "ts_fck",
  1148. .ops = &clkops_omap2_dflt,
  1149. .parent = &omap_32k_fck,
  1150. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1151. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1152. .recalc = &followparent_recalc,
  1153. };
  1154. static struct clk usbtll_fck = {
  1155. .name = "usbtll_fck",
  1156. .ops = &clkops_omap2_dflt,
  1157. .parent = &dpll5_m2_ck,
  1158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1159. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1160. .recalc = &followparent_recalc,
  1161. };
  1162. /* CORE 96M FCLK-derived clocks */
  1163. static struct clk core_96m_fck = {
  1164. .name = "core_96m_fck",
  1165. .ops = &clkops_null,
  1166. .parent = &omap_96m_fck,
  1167. .clkdm_name = "core_l4_clkdm",
  1168. .recalc = &followparent_recalc,
  1169. };
  1170. static struct clk mmchs3_fck = {
  1171. .name = "mmchs_fck",
  1172. .ops = &clkops_omap2_dflt_wait,
  1173. .id = 2,
  1174. .parent = &core_96m_fck,
  1175. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1176. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1177. .clkdm_name = "core_l4_clkdm",
  1178. .recalc = &followparent_recalc,
  1179. };
  1180. static struct clk mmchs2_fck = {
  1181. .name = "mmchs_fck",
  1182. .ops = &clkops_omap2_dflt_wait,
  1183. .id = 1,
  1184. .parent = &core_96m_fck,
  1185. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1186. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1187. .clkdm_name = "core_l4_clkdm",
  1188. .recalc = &followparent_recalc,
  1189. };
  1190. static struct clk mspro_fck = {
  1191. .name = "mspro_fck",
  1192. .ops = &clkops_omap2_dflt_wait,
  1193. .parent = &core_96m_fck,
  1194. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1195. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1196. .clkdm_name = "core_l4_clkdm",
  1197. .recalc = &followparent_recalc,
  1198. };
  1199. static struct clk mmchs1_fck = {
  1200. .name = "mmchs_fck",
  1201. .ops = &clkops_omap2_dflt_wait,
  1202. .parent = &core_96m_fck,
  1203. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1204. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1205. .clkdm_name = "core_l4_clkdm",
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. static struct clk i2c3_fck = {
  1209. .name = "i2c_fck",
  1210. .ops = &clkops_omap2_dflt_wait,
  1211. .id = 3,
  1212. .parent = &core_96m_fck,
  1213. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1214. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1215. .clkdm_name = "core_l4_clkdm",
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk i2c2_fck = {
  1219. .name = "i2c_fck",
  1220. .ops = &clkops_omap2_dflt_wait,
  1221. .id = 2,
  1222. .parent = &core_96m_fck,
  1223. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1224. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1225. .clkdm_name = "core_l4_clkdm",
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static struct clk i2c1_fck = {
  1229. .name = "i2c_fck",
  1230. .ops = &clkops_omap2_dflt_wait,
  1231. .id = 1,
  1232. .parent = &core_96m_fck,
  1233. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1234. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1235. .clkdm_name = "core_l4_clkdm",
  1236. .recalc = &followparent_recalc,
  1237. };
  1238. /*
  1239. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1240. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1241. */
  1242. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1243. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1244. { .div = 0 }
  1245. };
  1246. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1247. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1248. { .div = 0 }
  1249. };
  1250. static const struct clksel mcbsp_15_clksel[] = {
  1251. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1252. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1253. { .parent = NULL }
  1254. };
  1255. static struct clk mcbsp5_fck = {
  1256. .name = "mcbsp_fck",
  1257. .ops = &clkops_omap2_dflt_wait,
  1258. .id = 5,
  1259. .init = &omap2_init_clksel_parent,
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1261. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1262. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1263. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1264. .clksel = mcbsp_15_clksel,
  1265. .clkdm_name = "core_l4_clkdm",
  1266. .recalc = &omap2_clksel_recalc,
  1267. };
  1268. static struct clk mcbsp1_fck = {
  1269. .name = "mcbsp_fck",
  1270. .ops = &clkops_omap2_dflt_wait,
  1271. .id = 1,
  1272. .init = &omap2_init_clksel_parent,
  1273. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1274. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1275. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1276. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1277. .clksel = mcbsp_15_clksel,
  1278. .clkdm_name = "core_l4_clkdm",
  1279. .recalc = &omap2_clksel_recalc,
  1280. };
  1281. /* CORE_48M_FCK-derived clocks */
  1282. static struct clk core_48m_fck = {
  1283. .name = "core_48m_fck",
  1284. .ops = &clkops_null,
  1285. .parent = &omap_48m_fck,
  1286. .clkdm_name = "core_l4_clkdm",
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk mcspi4_fck = {
  1290. .name = "mcspi_fck",
  1291. .ops = &clkops_omap2_dflt_wait,
  1292. .id = 4,
  1293. .parent = &core_48m_fck,
  1294. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1295. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk mcspi3_fck = {
  1299. .name = "mcspi_fck",
  1300. .ops = &clkops_omap2_dflt_wait,
  1301. .id = 3,
  1302. .parent = &core_48m_fck,
  1303. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1304. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk mcspi2_fck = {
  1308. .name = "mcspi_fck",
  1309. .ops = &clkops_omap2_dflt_wait,
  1310. .id = 2,
  1311. .parent = &core_48m_fck,
  1312. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1313. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk mcspi1_fck = {
  1317. .name = "mcspi_fck",
  1318. .ops = &clkops_omap2_dflt_wait,
  1319. .id = 1,
  1320. .parent = &core_48m_fck,
  1321. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1322. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1323. .recalc = &followparent_recalc,
  1324. };
  1325. static struct clk uart2_fck = {
  1326. .name = "uart2_fck",
  1327. .ops = &clkops_omap2_dflt_wait,
  1328. .parent = &core_48m_fck,
  1329. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1330. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1331. .clkdm_name = "core_l4_clkdm",
  1332. .recalc = &followparent_recalc,
  1333. };
  1334. static struct clk uart1_fck = {
  1335. .name = "uart1_fck",
  1336. .ops = &clkops_omap2_dflt_wait,
  1337. .parent = &core_48m_fck,
  1338. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1339. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1340. .clkdm_name = "core_l4_clkdm",
  1341. .recalc = &followparent_recalc,
  1342. };
  1343. static struct clk fshostusb_fck = {
  1344. .name = "fshostusb_fck",
  1345. .ops = &clkops_omap2_dflt_wait,
  1346. .parent = &core_48m_fck,
  1347. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1348. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1349. .recalc = &followparent_recalc,
  1350. };
  1351. /* CORE_12M_FCK based clocks */
  1352. static struct clk core_12m_fck = {
  1353. .name = "core_12m_fck",
  1354. .ops = &clkops_null,
  1355. .parent = &omap_12m_fck,
  1356. .clkdm_name = "core_l4_clkdm",
  1357. .recalc = &followparent_recalc,
  1358. };
  1359. static struct clk hdq_fck = {
  1360. .name = "hdq_fck",
  1361. .ops = &clkops_omap2_dflt_wait,
  1362. .parent = &core_12m_fck,
  1363. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1364. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. /* DPLL3-derived clock */
  1368. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1369. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1370. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1371. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1372. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1373. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1374. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1375. { .div = 0 }
  1376. };
  1377. static const struct clksel ssi_ssr_clksel[] = {
  1378. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1379. { .parent = NULL }
  1380. };
  1381. static struct clk ssi_ssr_fck_3430es1 = {
  1382. .name = "ssi_ssr_fck",
  1383. .ops = &clkops_omap2_dflt,
  1384. .init = &omap2_init_clksel_parent,
  1385. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1386. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1387. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1388. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1389. .clksel = ssi_ssr_clksel,
  1390. .clkdm_name = "core_l4_clkdm",
  1391. .recalc = &omap2_clksel_recalc,
  1392. };
  1393. static struct clk ssi_ssr_fck_3430es2 = {
  1394. .name = "ssi_ssr_fck",
  1395. .ops = &clkops_omap3430es2_ssi_wait,
  1396. .init = &omap2_init_clksel_parent,
  1397. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1398. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1399. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1400. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1401. .clksel = ssi_ssr_clksel,
  1402. .clkdm_name = "core_l4_clkdm",
  1403. .recalc = &omap2_clksel_recalc,
  1404. };
  1405. static struct clk ssi_sst_fck_3430es1 = {
  1406. .name = "ssi_sst_fck",
  1407. .ops = &clkops_null,
  1408. .parent = &ssi_ssr_fck_3430es1,
  1409. .fixed_div = 2,
  1410. .recalc = &omap_fixed_divisor_recalc,
  1411. };
  1412. static struct clk ssi_sst_fck_3430es2 = {
  1413. .name = "ssi_sst_fck",
  1414. .ops = &clkops_null,
  1415. .parent = &ssi_ssr_fck_3430es2,
  1416. .fixed_div = 2,
  1417. .recalc = &omap_fixed_divisor_recalc,
  1418. };
  1419. /* CORE_L3_ICK based clocks */
  1420. /*
  1421. * XXX must add clk_enable/clk_disable for these if standard code won't
  1422. * handle it
  1423. */
  1424. static struct clk core_l3_ick = {
  1425. .name = "core_l3_ick",
  1426. .ops = &clkops_null,
  1427. .parent = &l3_ick,
  1428. .clkdm_name = "core_l3_clkdm",
  1429. .recalc = &followparent_recalc,
  1430. };
  1431. static struct clk hsotgusb_ick_3430es1 = {
  1432. .name = "hsotgusb_ick",
  1433. .ops = &clkops_omap2_dflt,
  1434. .parent = &core_l3_ick,
  1435. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1436. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1437. .clkdm_name = "core_l3_clkdm",
  1438. .recalc = &followparent_recalc,
  1439. };
  1440. static struct clk hsotgusb_ick_3430es2 = {
  1441. .name = "hsotgusb_ick",
  1442. .ops = &clkops_omap3430es2_hsotgusb_wait,
  1443. .parent = &core_l3_ick,
  1444. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1445. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1446. .clkdm_name = "core_l3_clkdm",
  1447. .recalc = &followparent_recalc,
  1448. };
  1449. static struct clk sdrc_ick = {
  1450. .name = "sdrc_ick",
  1451. .ops = &clkops_omap2_dflt_wait,
  1452. .parent = &core_l3_ick,
  1453. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1454. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1455. .flags = ENABLE_ON_INIT,
  1456. .clkdm_name = "core_l3_clkdm",
  1457. .recalc = &followparent_recalc,
  1458. };
  1459. static struct clk gpmc_fck = {
  1460. .name = "gpmc_fck",
  1461. .ops = &clkops_null,
  1462. .parent = &core_l3_ick,
  1463. .flags = ENABLE_ON_INIT, /* huh? */
  1464. .clkdm_name = "core_l3_clkdm",
  1465. .recalc = &followparent_recalc,
  1466. };
  1467. /* SECURITY_L3_ICK based clocks */
  1468. static struct clk security_l3_ick = {
  1469. .name = "security_l3_ick",
  1470. .ops = &clkops_null,
  1471. .parent = &l3_ick,
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk pka_ick = {
  1475. .name = "pka_ick",
  1476. .ops = &clkops_omap2_dflt_wait,
  1477. .parent = &security_l3_ick,
  1478. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1479. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1480. .recalc = &followparent_recalc,
  1481. };
  1482. /* CORE_L4_ICK based clocks */
  1483. static struct clk core_l4_ick = {
  1484. .name = "core_l4_ick",
  1485. .ops = &clkops_null,
  1486. .parent = &l4_ick,
  1487. .clkdm_name = "core_l4_clkdm",
  1488. .recalc = &followparent_recalc,
  1489. };
  1490. static struct clk usbtll_ick = {
  1491. .name = "usbtll_ick",
  1492. .ops = &clkops_omap2_dflt_wait,
  1493. .parent = &core_l4_ick,
  1494. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1495. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1496. .clkdm_name = "core_l4_clkdm",
  1497. .recalc = &followparent_recalc,
  1498. };
  1499. static struct clk mmchs3_ick = {
  1500. .name = "mmchs_ick",
  1501. .ops = &clkops_omap2_dflt_wait,
  1502. .id = 2,
  1503. .parent = &core_l4_ick,
  1504. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1505. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1506. .clkdm_name = "core_l4_clkdm",
  1507. .recalc = &followparent_recalc,
  1508. };
  1509. /* Intersystem Communication Registers - chassis mode only */
  1510. static struct clk icr_ick = {
  1511. .name = "icr_ick",
  1512. .ops = &clkops_omap2_dflt_wait,
  1513. .parent = &core_l4_ick,
  1514. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1515. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1516. .clkdm_name = "core_l4_clkdm",
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. static struct clk aes2_ick = {
  1520. .name = "aes2_ick",
  1521. .ops = &clkops_omap2_dflt_wait,
  1522. .parent = &core_l4_ick,
  1523. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1524. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1525. .clkdm_name = "core_l4_clkdm",
  1526. .recalc = &followparent_recalc,
  1527. };
  1528. static struct clk sha12_ick = {
  1529. .name = "sha12_ick",
  1530. .ops = &clkops_omap2_dflt_wait,
  1531. .parent = &core_l4_ick,
  1532. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1533. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1534. .clkdm_name = "core_l4_clkdm",
  1535. .recalc = &followparent_recalc,
  1536. };
  1537. static struct clk des2_ick = {
  1538. .name = "des2_ick",
  1539. .ops = &clkops_omap2_dflt_wait,
  1540. .parent = &core_l4_ick,
  1541. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1542. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1543. .clkdm_name = "core_l4_clkdm",
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. static struct clk mmchs2_ick = {
  1547. .name = "mmchs_ick",
  1548. .ops = &clkops_omap2_dflt_wait,
  1549. .id = 1,
  1550. .parent = &core_l4_ick,
  1551. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1552. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1553. .clkdm_name = "core_l4_clkdm",
  1554. .recalc = &followparent_recalc,
  1555. };
  1556. static struct clk mmchs1_ick = {
  1557. .name = "mmchs_ick",
  1558. .ops = &clkops_omap2_dflt_wait,
  1559. .parent = &core_l4_ick,
  1560. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1561. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1562. .clkdm_name = "core_l4_clkdm",
  1563. .recalc = &followparent_recalc,
  1564. };
  1565. static struct clk mspro_ick = {
  1566. .name = "mspro_ick",
  1567. .ops = &clkops_omap2_dflt_wait,
  1568. .parent = &core_l4_ick,
  1569. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1570. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1571. .clkdm_name = "core_l4_clkdm",
  1572. .recalc = &followparent_recalc,
  1573. };
  1574. static struct clk hdq_ick = {
  1575. .name = "hdq_ick",
  1576. .ops = &clkops_omap2_dflt_wait,
  1577. .parent = &core_l4_ick,
  1578. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1579. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1580. .clkdm_name = "core_l4_clkdm",
  1581. .recalc = &followparent_recalc,
  1582. };
  1583. static struct clk mcspi4_ick = {
  1584. .name = "mcspi_ick",
  1585. .ops = &clkops_omap2_dflt_wait,
  1586. .id = 4,
  1587. .parent = &core_l4_ick,
  1588. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1589. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1590. .clkdm_name = "core_l4_clkdm",
  1591. .recalc = &followparent_recalc,
  1592. };
  1593. static struct clk mcspi3_ick = {
  1594. .name = "mcspi_ick",
  1595. .ops = &clkops_omap2_dflt_wait,
  1596. .id = 3,
  1597. .parent = &core_l4_ick,
  1598. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1599. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1600. .clkdm_name = "core_l4_clkdm",
  1601. .recalc = &followparent_recalc,
  1602. };
  1603. static struct clk mcspi2_ick = {
  1604. .name = "mcspi_ick",
  1605. .ops = &clkops_omap2_dflt_wait,
  1606. .id = 2,
  1607. .parent = &core_l4_ick,
  1608. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1609. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1610. .clkdm_name = "core_l4_clkdm",
  1611. .recalc = &followparent_recalc,
  1612. };
  1613. static struct clk mcspi1_ick = {
  1614. .name = "mcspi_ick",
  1615. .ops = &clkops_omap2_dflt_wait,
  1616. .id = 1,
  1617. .parent = &core_l4_ick,
  1618. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1619. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1620. .clkdm_name = "core_l4_clkdm",
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk i2c3_ick = {
  1624. .name = "i2c_ick",
  1625. .ops = &clkops_omap2_dflt_wait,
  1626. .id = 3,
  1627. .parent = &core_l4_ick,
  1628. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1629. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1630. .clkdm_name = "core_l4_clkdm",
  1631. .recalc = &followparent_recalc,
  1632. };
  1633. static struct clk i2c2_ick = {
  1634. .name = "i2c_ick",
  1635. .ops = &clkops_omap2_dflt_wait,
  1636. .id = 2,
  1637. .parent = &core_l4_ick,
  1638. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1639. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1640. .clkdm_name = "core_l4_clkdm",
  1641. .recalc = &followparent_recalc,
  1642. };
  1643. static struct clk i2c1_ick = {
  1644. .name = "i2c_ick",
  1645. .ops = &clkops_omap2_dflt_wait,
  1646. .id = 1,
  1647. .parent = &core_l4_ick,
  1648. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1649. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1650. .clkdm_name = "core_l4_clkdm",
  1651. .recalc = &followparent_recalc,
  1652. };
  1653. static struct clk uart2_ick = {
  1654. .name = "uart2_ick",
  1655. .ops = &clkops_omap2_dflt_wait,
  1656. .parent = &core_l4_ick,
  1657. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1658. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1659. .clkdm_name = "core_l4_clkdm",
  1660. .recalc = &followparent_recalc,
  1661. };
  1662. static struct clk uart1_ick = {
  1663. .name = "uart1_ick",
  1664. .ops = &clkops_omap2_dflt_wait,
  1665. .parent = &core_l4_ick,
  1666. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1667. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1668. .clkdm_name = "core_l4_clkdm",
  1669. .recalc = &followparent_recalc,
  1670. };
  1671. static struct clk gpt11_ick = {
  1672. .name = "gpt11_ick",
  1673. .ops = &clkops_omap2_dflt_wait,
  1674. .parent = &core_l4_ick,
  1675. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1676. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1677. .clkdm_name = "core_l4_clkdm",
  1678. .recalc = &followparent_recalc,
  1679. };
  1680. static struct clk gpt10_ick = {
  1681. .name = "gpt10_ick",
  1682. .ops = &clkops_omap2_dflt_wait,
  1683. .parent = &core_l4_ick,
  1684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1685. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1686. .clkdm_name = "core_l4_clkdm",
  1687. .recalc = &followparent_recalc,
  1688. };
  1689. static struct clk mcbsp5_ick = {
  1690. .name = "mcbsp_ick",
  1691. .ops = &clkops_omap2_dflt_wait,
  1692. .id = 5,
  1693. .parent = &core_l4_ick,
  1694. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1695. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1696. .clkdm_name = "core_l4_clkdm",
  1697. .recalc = &followparent_recalc,
  1698. };
  1699. static struct clk mcbsp1_ick = {
  1700. .name = "mcbsp_ick",
  1701. .ops = &clkops_omap2_dflt_wait,
  1702. .id = 1,
  1703. .parent = &core_l4_ick,
  1704. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1705. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1706. .clkdm_name = "core_l4_clkdm",
  1707. .recalc = &followparent_recalc,
  1708. };
  1709. static struct clk fac_ick = {
  1710. .name = "fac_ick",
  1711. .ops = &clkops_omap2_dflt_wait,
  1712. .parent = &core_l4_ick,
  1713. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1714. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1715. .clkdm_name = "core_l4_clkdm",
  1716. .recalc = &followparent_recalc,
  1717. };
  1718. static struct clk mailboxes_ick = {
  1719. .name = "mailboxes_ick",
  1720. .ops = &clkops_omap2_dflt_wait,
  1721. .parent = &core_l4_ick,
  1722. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1723. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1724. .clkdm_name = "core_l4_clkdm",
  1725. .recalc = &followparent_recalc,
  1726. };
  1727. static struct clk omapctrl_ick = {
  1728. .name = "omapctrl_ick",
  1729. .ops = &clkops_omap2_dflt_wait,
  1730. .parent = &core_l4_ick,
  1731. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1732. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1733. .flags = ENABLE_ON_INIT,
  1734. .recalc = &followparent_recalc,
  1735. };
  1736. /* SSI_L4_ICK based clocks */
  1737. static struct clk ssi_l4_ick = {
  1738. .name = "ssi_l4_ick",
  1739. .ops = &clkops_null,
  1740. .parent = &l4_ick,
  1741. .clkdm_name = "core_l4_clkdm",
  1742. .recalc = &followparent_recalc,
  1743. };
  1744. static struct clk ssi_ick_3430es1 = {
  1745. .name = "ssi_ick",
  1746. .ops = &clkops_omap2_dflt,
  1747. .parent = &ssi_l4_ick,
  1748. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1749. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1750. .clkdm_name = "core_l4_clkdm",
  1751. .recalc = &followparent_recalc,
  1752. };
  1753. static struct clk ssi_ick_3430es2 = {
  1754. .name = "ssi_ick",
  1755. .ops = &clkops_omap3430es2_ssi_wait,
  1756. .parent = &ssi_l4_ick,
  1757. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1758. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1759. .clkdm_name = "core_l4_clkdm",
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1763. * but l4_ick makes more sense to me */
  1764. static const struct clksel usb_l4_clksel[] = {
  1765. { .parent = &l4_ick, .rates = div2_rates },
  1766. { .parent = NULL },
  1767. };
  1768. static struct clk usb_l4_ick = {
  1769. .name = "usb_l4_ick",
  1770. .ops = &clkops_omap2_dflt_wait,
  1771. .parent = &l4_ick,
  1772. .init = &omap2_init_clksel_parent,
  1773. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1774. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1775. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1776. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1777. .clksel = usb_l4_clksel,
  1778. .recalc = &omap2_clksel_recalc,
  1779. };
  1780. /* SECURITY_L4_ICK2 based clocks */
  1781. static struct clk security_l4_ick2 = {
  1782. .name = "security_l4_ick2",
  1783. .ops = &clkops_null,
  1784. .parent = &l4_ick,
  1785. .recalc = &followparent_recalc,
  1786. };
  1787. static struct clk aes1_ick = {
  1788. .name = "aes1_ick",
  1789. .ops = &clkops_omap2_dflt_wait,
  1790. .parent = &security_l4_ick2,
  1791. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1792. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1793. .recalc = &followparent_recalc,
  1794. };
  1795. static struct clk rng_ick = {
  1796. .name = "rng_ick",
  1797. .ops = &clkops_omap2_dflt_wait,
  1798. .parent = &security_l4_ick2,
  1799. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1800. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk sha11_ick = {
  1804. .name = "sha11_ick",
  1805. .ops = &clkops_omap2_dflt_wait,
  1806. .parent = &security_l4_ick2,
  1807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1808. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk des1_ick = {
  1812. .name = "des1_ick",
  1813. .ops = &clkops_omap2_dflt_wait,
  1814. .parent = &security_l4_ick2,
  1815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1816. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1817. .recalc = &followparent_recalc,
  1818. };
  1819. /* DSS */
  1820. static struct clk dss1_alwon_fck_3430es1 = {
  1821. .name = "dss1_alwon_fck",
  1822. .ops = &clkops_omap2_dflt,
  1823. .parent = &dpll4_m4x2_ck,
  1824. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1825. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1826. .clkdm_name = "dss_clkdm",
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. static struct clk dss1_alwon_fck_3430es2 = {
  1830. .name = "dss1_alwon_fck",
  1831. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1832. .parent = &dpll4_m4x2_ck,
  1833. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1834. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1835. .clkdm_name = "dss_clkdm",
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. static struct clk dss_tv_fck = {
  1839. .name = "dss_tv_fck",
  1840. .ops = &clkops_omap2_dflt,
  1841. .parent = &omap_54m_fck,
  1842. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1843. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1844. .clkdm_name = "dss_clkdm",
  1845. .recalc = &followparent_recalc,
  1846. };
  1847. static struct clk dss_96m_fck = {
  1848. .name = "dss_96m_fck",
  1849. .ops = &clkops_omap2_dflt,
  1850. .parent = &omap_96m_fck,
  1851. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1852. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1853. .clkdm_name = "dss_clkdm",
  1854. .recalc = &followparent_recalc,
  1855. };
  1856. static struct clk dss2_alwon_fck = {
  1857. .name = "dss2_alwon_fck",
  1858. .ops = &clkops_omap2_dflt,
  1859. .parent = &sys_ck,
  1860. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1861. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1862. .clkdm_name = "dss_clkdm",
  1863. .recalc = &followparent_recalc,
  1864. };
  1865. static struct clk dss_ick_3430es1 = {
  1866. /* Handles both L3 and L4 clocks */
  1867. .name = "dss_ick",
  1868. .ops = &clkops_omap2_dflt,
  1869. .parent = &l4_ick,
  1870. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1871. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1872. .clkdm_name = "dss_clkdm",
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk dss_ick_3430es2 = {
  1876. /* Handles both L3 and L4 clocks */
  1877. .name = "dss_ick",
  1878. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1879. .parent = &l4_ick,
  1880. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1881. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1882. .clkdm_name = "dss_clkdm",
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. /* CAM */
  1886. static struct clk cam_mclk = {
  1887. .name = "cam_mclk",
  1888. .ops = &clkops_omap2_dflt,
  1889. .parent = &dpll4_m5x2_ck,
  1890. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1891. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1892. .clkdm_name = "cam_clkdm",
  1893. .recalc = &followparent_recalc,
  1894. };
  1895. static struct clk cam_ick = {
  1896. /* Handles both L3 and L4 clocks */
  1897. .name = "cam_ick",
  1898. .ops = &clkops_omap2_dflt,
  1899. .parent = &l4_ick,
  1900. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1901. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1902. .clkdm_name = "cam_clkdm",
  1903. .recalc = &followparent_recalc,
  1904. };
  1905. static struct clk csi2_96m_fck = {
  1906. .name = "csi2_96m_fck",
  1907. .ops = &clkops_omap2_dflt,
  1908. .parent = &core_96m_fck,
  1909. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1910. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1911. .clkdm_name = "cam_clkdm",
  1912. .recalc = &followparent_recalc,
  1913. };
  1914. /* USBHOST - 3430ES2 only */
  1915. static struct clk usbhost_120m_fck = {
  1916. .name = "usbhost_120m_fck",
  1917. .ops = &clkops_omap2_dflt,
  1918. .parent = &dpll5_m2_ck,
  1919. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1920. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1921. .clkdm_name = "usbhost_clkdm",
  1922. .recalc = &followparent_recalc,
  1923. };
  1924. static struct clk usbhost_48m_fck = {
  1925. .name = "usbhost_48m_fck",
  1926. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1927. .parent = &omap_48m_fck,
  1928. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1929. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1930. .clkdm_name = "usbhost_clkdm",
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk usbhost_ick = {
  1934. /* Handles both L3 and L4 clocks */
  1935. .name = "usbhost_ick",
  1936. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1937. .parent = &l4_ick,
  1938. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1939. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1940. .clkdm_name = "usbhost_clkdm",
  1941. .recalc = &followparent_recalc,
  1942. };
  1943. /* WKUP */
  1944. static const struct clksel_rate usim_96m_rates[] = {
  1945. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1946. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1947. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1948. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1949. { .div = 0 },
  1950. };
  1951. static const struct clksel_rate usim_120m_rates[] = {
  1952. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1953. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1954. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1955. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1956. { .div = 0 },
  1957. };
  1958. static const struct clksel usim_clksel[] = {
  1959. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1960. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  1961. { .parent = &sys_ck, .rates = div2_rates },
  1962. { .parent = NULL },
  1963. };
  1964. /* 3430ES2 only */
  1965. static struct clk usim_fck = {
  1966. .name = "usim_fck",
  1967. .ops = &clkops_omap2_dflt_wait,
  1968. .init = &omap2_init_clksel_parent,
  1969. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1970. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1971. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1972. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1973. .clksel = usim_clksel,
  1974. .recalc = &omap2_clksel_recalc,
  1975. };
  1976. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  1977. static struct clk gpt1_fck = {
  1978. .name = "gpt1_fck",
  1979. .ops = &clkops_omap2_dflt_wait,
  1980. .init = &omap2_init_clksel_parent,
  1981. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1982. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  1983. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1984. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  1985. .clksel = omap343x_gpt_clksel,
  1986. .clkdm_name = "wkup_clkdm",
  1987. .recalc = &omap2_clksel_recalc,
  1988. };
  1989. static struct clk wkup_32k_fck = {
  1990. .name = "wkup_32k_fck",
  1991. .ops = &clkops_null,
  1992. .parent = &omap_32k_fck,
  1993. .clkdm_name = "wkup_clkdm",
  1994. .recalc = &followparent_recalc,
  1995. };
  1996. static struct clk gpio1_dbck = {
  1997. .name = "gpio1_dbck",
  1998. .ops = &clkops_omap2_dflt,
  1999. .parent = &wkup_32k_fck,
  2000. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2001. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2002. .clkdm_name = "wkup_clkdm",
  2003. .recalc = &followparent_recalc,
  2004. };
  2005. static struct clk wdt2_fck = {
  2006. .name = "wdt2_fck",
  2007. .ops = &clkops_omap2_dflt_wait,
  2008. .parent = &wkup_32k_fck,
  2009. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2010. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2011. .clkdm_name = "wkup_clkdm",
  2012. .recalc = &followparent_recalc,
  2013. };
  2014. static struct clk wkup_l4_ick = {
  2015. .name = "wkup_l4_ick",
  2016. .ops = &clkops_null,
  2017. .parent = &sys_ck,
  2018. .clkdm_name = "wkup_clkdm",
  2019. .recalc = &followparent_recalc,
  2020. };
  2021. /* 3430ES2 only */
  2022. /* Never specifically named in the TRM, so we have to infer a likely name */
  2023. static struct clk usim_ick = {
  2024. .name = "usim_ick",
  2025. .ops = &clkops_omap2_dflt_wait,
  2026. .parent = &wkup_l4_ick,
  2027. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2028. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2029. .clkdm_name = "wkup_clkdm",
  2030. .recalc = &followparent_recalc,
  2031. };
  2032. static struct clk wdt2_ick = {
  2033. .name = "wdt2_ick",
  2034. .ops = &clkops_omap2_dflt_wait,
  2035. .parent = &wkup_l4_ick,
  2036. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2037. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2038. .clkdm_name = "wkup_clkdm",
  2039. .recalc = &followparent_recalc,
  2040. };
  2041. static struct clk wdt1_ick = {
  2042. .name = "wdt1_ick",
  2043. .ops = &clkops_omap2_dflt_wait,
  2044. .parent = &wkup_l4_ick,
  2045. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2046. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2047. .clkdm_name = "wkup_clkdm",
  2048. .recalc = &followparent_recalc,
  2049. };
  2050. static struct clk gpio1_ick = {
  2051. .name = "gpio1_ick",
  2052. .ops = &clkops_omap2_dflt_wait,
  2053. .parent = &wkup_l4_ick,
  2054. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2055. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2056. .clkdm_name = "wkup_clkdm",
  2057. .recalc = &followparent_recalc,
  2058. };
  2059. static struct clk omap_32ksync_ick = {
  2060. .name = "omap_32ksync_ick",
  2061. .ops = &clkops_omap2_dflt_wait,
  2062. .parent = &wkup_l4_ick,
  2063. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2064. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2065. .clkdm_name = "wkup_clkdm",
  2066. .recalc = &followparent_recalc,
  2067. };
  2068. /* XXX This clock no longer exists in 3430 TRM rev F */
  2069. static struct clk gpt12_ick = {
  2070. .name = "gpt12_ick",
  2071. .ops = &clkops_omap2_dflt_wait,
  2072. .parent = &wkup_l4_ick,
  2073. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2074. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2075. .clkdm_name = "wkup_clkdm",
  2076. .recalc = &followparent_recalc,
  2077. };
  2078. static struct clk gpt1_ick = {
  2079. .name = "gpt1_ick",
  2080. .ops = &clkops_omap2_dflt_wait,
  2081. .parent = &wkup_l4_ick,
  2082. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2083. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2084. .clkdm_name = "wkup_clkdm",
  2085. .recalc = &followparent_recalc,
  2086. };
  2087. /* PER clock domain */
  2088. static struct clk per_96m_fck = {
  2089. .name = "per_96m_fck",
  2090. .ops = &clkops_null,
  2091. .parent = &omap_96m_alwon_fck,
  2092. .clkdm_name = "per_clkdm",
  2093. .recalc = &followparent_recalc,
  2094. };
  2095. static struct clk per_48m_fck = {
  2096. .name = "per_48m_fck",
  2097. .ops = &clkops_null,
  2098. .parent = &omap_48m_fck,
  2099. .clkdm_name = "per_clkdm",
  2100. .recalc = &followparent_recalc,
  2101. };
  2102. static struct clk uart3_fck = {
  2103. .name = "uart3_fck",
  2104. .ops = &clkops_omap2_dflt_wait,
  2105. .parent = &per_48m_fck,
  2106. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2107. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2108. .clkdm_name = "per_clkdm",
  2109. .recalc = &followparent_recalc,
  2110. };
  2111. static struct clk gpt2_fck = {
  2112. .name = "gpt2_fck",
  2113. .ops = &clkops_omap2_dflt_wait,
  2114. .init = &omap2_init_clksel_parent,
  2115. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2116. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2117. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2118. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2119. .clksel = omap343x_gpt_clksel,
  2120. .clkdm_name = "per_clkdm",
  2121. .recalc = &omap2_clksel_recalc,
  2122. };
  2123. static struct clk gpt3_fck = {
  2124. .name = "gpt3_fck",
  2125. .ops = &clkops_omap2_dflt_wait,
  2126. .init = &omap2_init_clksel_parent,
  2127. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2128. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2129. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2130. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2131. .clksel = omap343x_gpt_clksel,
  2132. .clkdm_name = "per_clkdm",
  2133. .recalc = &omap2_clksel_recalc,
  2134. };
  2135. static struct clk gpt4_fck = {
  2136. .name = "gpt4_fck",
  2137. .ops = &clkops_omap2_dflt_wait,
  2138. .init = &omap2_init_clksel_parent,
  2139. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2140. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2141. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2142. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2143. .clksel = omap343x_gpt_clksel,
  2144. .clkdm_name = "per_clkdm",
  2145. .recalc = &omap2_clksel_recalc,
  2146. };
  2147. static struct clk gpt5_fck = {
  2148. .name = "gpt5_fck",
  2149. .ops = &clkops_omap2_dflt_wait,
  2150. .init = &omap2_init_clksel_parent,
  2151. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2152. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2153. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2154. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2155. .clksel = omap343x_gpt_clksel,
  2156. .clkdm_name = "per_clkdm",
  2157. .recalc = &omap2_clksel_recalc,
  2158. };
  2159. static struct clk gpt6_fck = {
  2160. .name = "gpt6_fck",
  2161. .ops = &clkops_omap2_dflt_wait,
  2162. .init = &omap2_init_clksel_parent,
  2163. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2164. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2165. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2166. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2167. .clksel = omap343x_gpt_clksel,
  2168. .clkdm_name = "per_clkdm",
  2169. .recalc = &omap2_clksel_recalc,
  2170. };
  2171. static struct clk gpt7_fck = {
  2172. .name = "gpt7_fck",
  2173. .ops = &clkops_omap2_dflt_wait,
  2174. .init = &omap2_init_clksel_parent,
  2175. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2176. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2177. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2178. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2179. .clksel = omap343x_gpt_clksel,
  2180. .clkdm_name = "per_clkdm",
  2181. .recalc = &omap2_clksel_recalc,
  2182. };
  2183. static struct clk gpt8_fck = {
  2184. .name = "gpt8_fck",
  2185. .ops = &clkops_omap2_dflt_wait,
  2186. .init = &omap2_init_clksel_parent,
  2187. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2188. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2189. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2190. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2191. .clksel = omap343x_gpt_clksel,
  2192. .clkdm_name = "per_clkdm",
  2193. .recalc = &omap2_clksel_recalc,
  2194. };
  2195. static struct clk gpt9_fck = {
  2196. .name = "gpt9_fck",
  2197. .ops = &clkops_omap2_dflt_wait,
  2198. .init = &omap2_init_clksel_parent,
  2199. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2200. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2201. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2202. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2203. .clksel = omap343x_gpt_clksel,
  2204. .clkdm_name = "per_clkdm",
  2205. .recalc = &omap2_clksel_recalc,
  2206. };
  2207. static struct clk per_32k_alwon_fck = {
  2208. .name = "per_32k_alwon_fck",
  2209. .ops = &clkops_null,
  2210. .parent = &omap_32k_fck,
  2211. .clkdm_name = "per_clkdm",
  2212. .recalc = &followparent_recalc,
  2213. };
  2214. static struct clk gpio6_dbck = {
  2215. .name = "gpio6_dbck",
  2216. .ops = &clkops_omap2_dflt,
  2217. .parent = &per_32k_alwon_fck,
  2218. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2219. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2220. .clkdm_name = "per_clkdm",
  2221. .recalc = &followparent_recalc,
  2222. };
  2223. static struct clk gpio5_dbck = {
  2224. .name = "gpio5_dbck",
  2225. .ops = &clkops_omap2_dflt,
  2226. .parent = &per_32k_alwon_fck,
  2227. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2228. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2229. .clkdm_name = "per_clkdm",
  2230. .recalc = &followparent_recalc,
  2231. };
  2232. static struct clk gpio4_dbck = {
  2233. .name = "gpio4_dbck",
  2234. .ops = &clkops_omap2_dflt,
  2235. .parent = &per_32k_alwon_fck,
  2236. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2237. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2238. .clkdm_name = "per_clkdm",
  2239. .recalc = &followparent_recalc,
  2240. };
  2241. static struct clk gpio3_dbck = {
  2242. .name = "gpio3_dbck",
  2243. .ops = &clkops_omap2_dflt,
  2244. .parent = &per_32k_alwon_fck,
  2245. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2246. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2247. .clkdm_name = "per_clkdm",
  2248. .recalc = &followparent_recalc,
  2249. };
  2250. static struct clk gpio2_dbck = {
  2251. .name = "gpio2_dbck",
  2252. .ops = &clkops_omap2_dflt,
  2253. .parent = &per_32k_alwon_fck,
  2254. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2255. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2256. .clkdm_name = "per_clkdm",
  2257. .recalc = &followparent_recalc,
  2258. };
  2259. static struct clk wdt3_fck = {
  2260. .name = "wdt3_fck",
  2261. .ops = &clkops_omap2_dflt_wait,
  2262. .parent = &per_32k_alwon_fck,
  2263. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2264. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2265. .clkdm_name = "per_clkdm",
  2266. .recalc = &followparent_recalc,
  2267. };
  2268. static struct clk per_l4_ick = {
  2269. .name = "per_l4_ick",
  2270. .ops = &clkops_null,
  2271. .parent = &l4_ick,
  2272. .clkdm_name = "per_clkdm",
  2273. .recalc = &followparent_recalc,
  2274. };
  2275. static struct clk gpio6_ick = {
  2276. .name = "gpio6_ick",
  2277. .ops = &clkops_omap2_dflt_wait,
  2278. .parent = &per_l4_ick,
  2279. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2280. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2281. .clkdm_name = "per_clkdm",
  2282. .recalc = &followparent_recalc,
  2283. };
  2284. static struct clk gpio5_ick = {
  2285. .name = "gpio5_ick",
  2286. .ops = &clkops_omap2_dflt_wait,
  2287. .parent = &per_l4_ick,
  2288. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2289. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2290. .clkdm_name = "per_clkdm",
  2291. .recalc = &followparent_recalc,
  2292. };
  2293. static struct clk gpio4_ick = {
  2294. .name = "gpio4_ick",
  2295. .ops = &clkops_omap2_dflt_wait,
  2296. .parent = &per_l4_ick,
  2297. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2298. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2299. .clkdm_name = "per_clkdm",
  2300. .recalc = &followparent_recalc,
  2301. };
  2302. static struct clk gpio3_ick = {
  2303. .name = "gpio3_ick",
  2304. .ops = &clkops_omap2_dflt_wait,
  2305. .parent = &per_l4_ick,
  2306. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2307. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2308. .clkdm_name = "per_clkdm",
  2309. .recalc = &followparent_recalc,
  2310. };
  2311. static struct clk gpio2_ick = {
  2312. .name = "gpio2_ick",
  2313. .ops = &clkops_omap2_dflt_wait,
  2314. .parent = &per_l4_ick,
  2315. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2316. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2317. .clkdm_name = "per_clkdm",
  2318. .recalc = &followparent_recalc,
  2319. };
  2320. static struct clk wdt3_ick = {
  2321. .name = "wdt3_ick",
  2322. .ops = &clkops_omap2_dflt_wait,
  2323. .parent = &per_l4_ick,
  2324. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2325. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2326. .clkdm_name = "per_clkdm",
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk uart3_ick = {
  2330. .name = "uart3_ick",
  2331. .ops = &clkops_omap2_dflt_wait,
  2332. .parent = &per_l4_ick,
  2333. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2334. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2335. .clkdm_name = "per_clkdm",
  2336. .recalc = &followparent_recalc,
  2337. };
  2338. static struct clk gpt9_ick = {
  2339. .name = "gpt9_ick",
  2340. .ops = &clkops_omap2_dflt_wait,
  2341. .parent = &per_l4_ick,
  2342. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2343. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2344. .clkdm_name = "per_clkdm",
  2345. .recalc = &followparent_recalc,
  2346. };
  2347. static struct clk gpt8_ick = {
  2348. .name = "gpt8_ick",
  2349. .ops = &clkops_omap2_dflt_wait,
  2350. .parent = &per_l4_ick,
  2351. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2352. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2353. .clkdm_name = "per_clkdm",
  2354. .recalc = &followparent_recalc,
  2355. };
  2356. static struct clk gpt7_ick = {
  2357. .name = "gpt7_ick",
  2358. .ops = &clkops_omap2_dflt_wait,
  2359. .parent = &per_l4_ick,
  2360. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2361. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2362. .clkdm_name = "per_clkdm",
  2363. .recalc = &followparent_recalc,
  2364. };
  2365. static struct clk gpt6_ick = {
  2366. .name = "gpt6_ick",
  2367. .ops = &clkops_omap2_dflt_wait,
  2368. .parent = &per_l4_ick,
  2369. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2370. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2371. .clkdm_name = "per_clkdm",
  2372. .recalc = &followparent_recalc,
  2373. };
  2374. static struct clk gpt5_ick = {
  2375. .name = "gpt5_ick",
  2376. .ops = &clkops_omap2_dflt_wait,
  2377. .parent = &per_l4_ick,
  2378. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2379. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2380. .clkdm_name = "per_clkdm",
  2381. .recalc = &followparent_recalc,
  2382. };
  2383. static struct clk gpt4_ick = {
  2384. .name = "gpt4_ick",
  2385. .ops = &clkops_omap2_dflt_wait,
  2386. .parent = &per_l4_ick,
  2387. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2388. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2389. .clkdm_name = "per_clkdm",
  2390. .recalc = &followparent_recalc,
  2391. };
  2392. static struct clk gpt3_ick = {
  2393. .name = "gpt3_ick",
  2394. .ops = &clkops_omap2_dflt_wait,
  2395. .parent = &per_l4_ick,
  2396. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2397. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2398. .clkdm_name = "per_clkdm",
  2399. .recalc = &followparent_recalc,
  2400. };
  2401. static struct clk gpt2_ick = {
  2402. .name = "gpt2_ick",
  2403. .ops = &clkops_omap2_dflt_wait,
  2404. .parent = &per_l4_ick,
  2405. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2406. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2407. .clkdm_name = "per_clkdm",
  2408. .recalc = &followparent_recalc,
  2409. };
  2410. static struct clk mcbsp2_ick = {
  2411. .name = "mcbsp_ick",
  2412. .ops = &clkops_omap2_dflt_wait,
  2413. .id = 2,
  2414. .parent = &per_l4_ick,
  2415. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2416. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2417. .clkdm_name = "per_clkdm",
  2418. .recalc = &followparent_recalc,
  2419. };
  2420. static struct clk mcbsp3_ick = {
  2421. .name = "mcbsp_ick",
  2422. .ops = &clkops_omap2_dflt_wait,
  2423. .id = 3,
  2424. .parent = &per_l4_ick,
  2425. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2426. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2427. .clkdm_name = "per_clkdm",
  2428. .recalc = &followparent_recalc,
  2429. };
  2430. static struct clk mcbsp4_ick = {
  2431. .name = "mcbsp_ick",
  2432. .ops = &clkops_omap2_dflt_wait,
  2433. .id = 4,
  2434. .parent = &per_l4_ick,
  2435. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2436. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2437. .clkdm_name = "per_clkdm",
  2438. .recalc = &followparent_recalc,
  2439. };
  2440. static const struct clksel mcbsp_234_clksel[] = {
  2441. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2442. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2443. { .parent = NULL }
  2444. };
  2445. static struct clk mcbsp2_fck = {
  2446. .name = "mcbsp_fck",
  2447. .ops = &clkops_omap2_dflt_wait,
  2448. .id = 2,
  2449. .init = &omap2_init_clksel_parent,
  2450. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2451. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2452. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2453. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2454. .clksel = mcbsp_234_clksel,
  2455. .clkdm_name = "per_clkdm",
  2456. .recalc = &omap2_clksel_recalc,
  2457. };
  2458. static struct clk mcbsp3_fck = {
  2459. .name = "mcbsp_fck",
  2460. .ops = &clkops_omap2_dflt_wait,
  2461. .id = 3,
  2462. .init = &omap2_init_clksel_parent,
  2463. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2464. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2465. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2466. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2467. .clksel = mcbsp_234_clksel,
  2468. .clkdm_name = "per_clkdm",
  2469. .recalc = &omap2_clksel_recalc,
  2470. };
  2471. static struct clk mcbsp4_fck = {
  2472. .name = "mcbsp_fck",
  2473. .ops = &clkops_omap2_dflt_wait,
  2474. .id = 4,
  2475. .init = &omap2_init_clksel_parent,
  2476. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2477. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2478. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2479. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2480. .clksel = mcbsp_234_clksel,
  2481. .clkdm_name = "per_clkdm",
  2482. .recalc = &omap2_clksel_recalc,
  2483. };
  2484. /* EMU clocks */
  2485. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2486. static const struct clksel_rate emu_src_sys_rates[] = {
  2487. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2488. { .div = 0 },
  2489. };
  2490. static const struct clksel_rate emu_src_core_rates[] = {
  2491. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2492. { .div = 0 },
  2493. };
  2494. static const struct clksel_rate emu_src_per_rates[] = {
  2495. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2496. { .div = 0 },
  2497. };
  2498. static const struct clksel_rate emu_src_mpu_rates[] = {
  2499. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2500. { .div = 0 },
  2501. };
  2502. static const struct clksel emu_src_clksel[] = {
  2503. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2504. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2505. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2506. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2507. { .parent = NULL },
  2508. };
  2509. /*
  2510. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2511. * to switch the source of some of the EMU clocks.
  2512. * XXX Are there CLKEN bits for these EMU clks?
  2513. */
  2514. static struct clk emu_src_ck = {
  2515. .name = "emu_src_ck",
  2516. .ops = &clkops_null,
  2517. .init = &omap2_init_clksel_parent,
  2518. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2519. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2520. .clksel = emu_src_clksel,
  2521. .clkdm_name = "emu_clkdm",
  2522. .recalc = &omap2_clksel_recalc,
  2523. };
  2524. static const struct clksel_rate pclk_emu_rates[] = {
  2525. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2526. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2527. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2528. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2529. { .div = 0 },
  2530. };
  2531. static const struct clksel pclk_emu_clksel[] = {
  2532. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2533. { .parent = NULL },
  2534. };
  2535. static struct clk pclk_fck = {
  2536. .name = "pclk_fck",
  2537. .ops = &clkops_null,
  2538. .init = &omap2_init_clksel_parent,
  2539. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2540. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2541. .clksel = pclk_emu_clksel,
  2542. .clkdm_name = "emu_clkdm",
  2543. .recalc = &omap2_clksel_recalc,
  2544. };
  2545. static const struct clksel_rate pclkx2_emu_rates[] = {
  2546. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2547. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2548. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2549. { .div = 0 },
  2550. };
  2551. static const struct clksel pclkx2_emu_clksel[] = {
  2552. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2553. { .parent = NULL },
  2554. };
  2555. static struct clk pclkx2_fck = {
  2556. .name = "pclkx2_fck",
  2557. .ops = &clkops_null,
  2558. .init = &omap2_init_clksel_parent,
  2559. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2560. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2561. .clksel = pclkx2_emu_clksel,
  2562. .clkdm_name = "emu_clkdm",
  2563. .recalc = &omap2_clksel_recalc,
  2564. };
  2565. static const struct clksel atclk_emu_clksel[] = {
  2566. { .parent = &emu_src_ck, .rates = div2_rates },
  2567. { .parent = NULL },
  2568. };
  2569. static struct clk atclk_fck = {
  2570. .name = "atclk_fck",
  2571. .ops = &clkops_null,
  2572. .init = &omap2_init_clksel_parent,
  2573. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2574. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2575. .clksel = atclk_emu_clksel,
  2576. .clkdm_name = "emu_clkdm",
  2577. .recalc = &omap2_clksel_recalc,
  2578. };
  2579. static struct clk traceclk_src_fck = {
  2580. .name = "traceclk_src_fck",
  2581. .ops = &clkops_null,
  2582. .init = &omap2_init_clksel_parent,
  2583. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2584. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2585. .clksel = emu_src_clksel,
  2586. .clkdm_name = "emu_clkdm",
  2587. .recalc = &omap2_clksel_recalc,
  2588. };
  2589. static const struct clksel_rate traceclk_rates[] = {
  2590. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2591. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2592. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2593. { .div = 0 },
  2594. };
  2595. static const struct clksel traceclk_clksel[] = {
  2596. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2597. { .parent = NULL },
  2598. };
  2599. static struct clk traceclk_fck = {
  2600. .name = "traceclk_fck",
  2601. .ops = &clkops_null,
  2602. .init = &omap2_init_clksel_parent,
  2603. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2604. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2605. .clksel = traceclk_clksel,
  2606. .clkdm_name = "emu_clkdm",
  2607. .recalc = &omap2_clksel_recalc,
  2608. };
  2609. /* SR clocks */
  2610. /* SmartReflex fclk (VDD1) */
  2611. static struct clk sr1_fck = {
  2612. .name = "sr1_fck",
  2613. .ops = &clkops_omap2_dflt_wait,
  2614. .parent = &sys_ck,
  2615. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2616. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2617. .recalc = &followparent_recalc,
  2618. };
  2619. /* SmartReflex fclk (VDD2) */
  2620. static struct clk sr2_fck = {
  2621. .name = "sr2_fck",
  2622. .ops = &clkops_omap2_dflt_wait,
  2623. .parent = &sys_ck,
  2624. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2625. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2626. .recalc = &followparent_recalc,
  2627. };
  2628. static struct clk sr_l4_ick = {
  2629. .name = "sr_l4_ick",
  2630. .ops = &clkops_null, /* RMK: missing? */
  2631. .parent = &l4_ick,
  2632. .clkdm_name = "core_l4_clkdm",
  2633. .recalc = &followparent_recalc,
  2634. };
  2635. /* SECURE_32K_FCK clocks */
  2636. static struct clk gpt12_fck = {
  2637. .name = "gpt12_fck",
  2638. .ops = &clkops_null,
  2639. .parent = &secure_32k_fck,
  2640. .recalc = &followparent_recalc,
  2641. };
  2642. static struct clk wdt1_fck = {
  2643. .name = "wdt1_fck",
  2644. .ops = &clkops_null,
  2645. .parent = &secure_32k_fck,
  2646. .recalc = &followparent_recalc,
  2647. };
  2648. /*
  2649. * clkdev
  2650. */
  2651. /* XXX At some point we should rename this file to clock3xxx_data.c */
  2652. static struct omap_clk omap3xxx_clks[] = {
  2653. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
  2654. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
  2655. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
  2656. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2 | CK_AM35XX),
  2657. CLK(NULL, "virt_19_2m_ck", &virt_19_2m_ck, CK_3XXX),
  2658. CLK(NULL, "virt_26m_ck", &virt_26m_ck, CK_3XXX),
  2659. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
  2660. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
  2661. CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
  2662. CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
  2663. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
  2664. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
  2665. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
  2666. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
  2667. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
  2668. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_343X),
  2669. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_343X),
  2670. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
  2671. CLK(NULL, "core_ck", &core_ck, CK_3XXX),
  2672. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
  2673. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
  2674. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
  2675. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
  2676. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
  2677. CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2678. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
  2679. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
  2680. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
  2681. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
  2682. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
  2683. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
  2684. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
  2685. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
  2686. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
  2687. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
  2688. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
  2689. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
  2690. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
  2691. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
  2692. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
  2693. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
  2694. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
  2695. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
  2696. CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2697. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2 | CK_AM35XX),
  2698. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2 | CK_AM35XX),
  2699. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
  2700. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
  2701. CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
  2702. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
  2703. CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
  2704. CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
  2705. CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2706. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_343X),
  2707. CLK(NULL, "iva2_ck", &iva2_ck, CK_343X),
  2708. CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
  2709. CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
  2710. CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
  2711. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  2712. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  2713. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  2714. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  2715. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  2716. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2 | CK_3517),
  2717. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2 | CK_3517),
  2718. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  2719. CLK(NULL, "modem_fck", &modem_fck, CK_343X),
  2720. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_343X),
  2721. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_343X),
  2722. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
  2723. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
  2724. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2 | CK_AM35XX),
  2725. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2 | CK_AM35XX),
  2726. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2 | CK_AM35XX),
  2727. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
  2728. CLK("mmci-omap-hs.2", "fck", &mmchs3_fck, CK_3430ES2 | CK_AM35XX),
  2729. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_3XXX),
  2730. CLK(NULL, "mspro_fck", &mspro_fck, CK_343X),
  2731. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_3XXX),
  2732. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_3XXX),
  2733. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_3XXX),
  2734. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_3XXX),
  2735. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_3XXX),
  2736. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_3XXX),
  2737. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
  2738. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_3XXX),
  2739. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_3XXX),
  2740. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_3XXX),
  2741. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_3XXX),
  2742. CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
  2743. CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
  2744. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  2745. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
  2746. CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
  2747. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  2748. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2),
  2749. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  2750. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2),
  2751. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
  2752. CLK("musb_hdrc", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2753. CLK("musb_hdrc", "ick", &hsotgusb_ick_3430es2, CK_3430ES2),
  2754. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
  2755. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
  2756. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_343X),
  2757. CLK(NULL, "pka_ick", &pka_ick, CK_343X),
  2758. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
  2759. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2 | CK_AM35XX),
  2760. CLK("mmci-omap-hs.2", "ick", &mmchs3_ick, CK_3430ES2 | CK_AM35XX),
  2761. CLK(NULL, "icr_ick", &icr_ick, CK_343X),
  2762. CLK(NULL, "aes2_ick", &aes2_ick, CK_343X),
  2763. CLK(NULL, "sha12_ick", &sha12_ick, CK_343X),
  2764. CLK(NULL, "des2_ick", &des2_ick, CK_343X),
  2765. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_3XXX),
  2766. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_3XXX),
  2767. CLK(NULL, "mspro_ick", &mspro_ick, CK_343X),
  2768. CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
  2769. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
  2770. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
  2771. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
  2772. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
  2773. CLK("i2c_omap.3", "ick", &i2c3_ick, CK_3XXX),
  2774. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_3XXX),
  2775. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_3XXX),
  2776. CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
  2777. CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
  2778. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
  2779. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
  2780. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
  2781. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
  2782. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  2783. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_343X),
  2784. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
  2785. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_343X),
  2786. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  2787. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2),
  2788. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  2789. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_343X),
  2790. CLK(NULL, "aes1_ick", &aes1_ick, CK_343X),
  2791. CLK("omap_rng", "ick", &rng_ick, CK_343X),
  2792. CLK(NULL, "sha11_ick", &sha11_ick, CK_343X),
  2793. CLK(NULL, "des1_ick", &des1_ick, CK_343X),
  2794. CLK("omapdss", "dss1_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  2795. CLK("omapdss", "dss1_fck", &dss1_alwon_fck_3430es2, CK_3430ES2 | CK_AM35XX),
  2796. CLK("omapdss", "tv_fck", &dss_tv_fck, CK_3XXX),
  2797. CLK("omapdss", "video_fck", &dss_96m_fck, CK_3XXX),
  2798. CLK("omapdss", "dss2_fck", &dss2_alwon_fck, CK_3XXX),
  2799. CLK("omapdss", "ick", &dss_ick_3430es1, CK_3430ES1),
  2800. CLK("omapdss", "ick", &dss_ick_3430es2, CK_3430ES2 | CK_AM35XX),
  2801. CLK(NULL, "cam_mclk", &cam_mclk, CK_343X),
  2802. CLK(NULL, "cam_ick", &cam_ick, CK_343X),
  2803. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_343X),
  2804. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2 | CK_AM35XX),
  2805. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2 | CK_AM35XX),
  2806. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2 | CK_AM35XX),
  2807. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2),
  2808. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
  2809. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
  2810. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
  2811. CLK("omap_wdt", "fck", &wdt2_fck, CK_3XXX),
  2812. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_343X),
  2813. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2),
  2814. CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
  2815. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
  2816. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
  2817. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
  2818. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
  2819. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
  2820. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
  2821. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
  2822. CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
  2823. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
  2824. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
  2825. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
  2826. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
  2827. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
  2828. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
  2829. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
  2830. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
  2831. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
  2832. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
  2833. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
  2834. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
  2835. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
  2836. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
  2837. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
  2838. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
  2839. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
  2840. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
  2841. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
  2842. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
  2843. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
  2844. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
  2845. CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
  2846. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
  2847. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
  2848. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
  2849. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
  2850. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
  2851. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
  2852. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
  2853. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
  2854. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
  2855. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
  2856. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
  2857. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_3XXX),
  2858. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_3XXX),
  2859. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_3XXX),
  2860. CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
  2861. CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
  2862. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
  2863. CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
  2864. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
  2865. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
  2866. CLK(NULL, "sr1_fck", &sr1_fck, CK_343X),
  2867. CLK(NULL, "sr2_fck", &sr2_fck, CK_343X),
  2868. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_343X),
  2869. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
  2870. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
  2871. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
  2872. };
  2873. int __init omap3xxx_clk_init(void)
  2874. {
  2875. struct omap_clk *c;
  2876. u32 cpu_clkflg = CK_3XXX;
  2877. if (cpu_is_omap3517()) {
  2878. cpu_mask = RATE_IN_343X | RATE_IN_3430ES2;
  2879. cpu_clkflg |= CK_3517;
  2880. } else if (cpu_is_omap3505()) {
  2881. cpu_mask = RATE_IN_343X | RATE_IN_3430ES2;
  2882. cpu_clkflg |= CK_3505;
  2883. } else if (cpu_is_omap34xx()) {
  2884. cpu_mask = RATE_IN_343X;
  2885. cpu_clkflg |= CK_343X;
  2886. /*
  2887. * Update this if there are further clock changes between ES2
  2888. * and production parts
  2889. */
  2890. if (omap_rev() == OMAP3430_REV_ES1_0) {
  2891. /* No 3430ES1-only rates exist, so no RATE_IN_3430ES1 */
  2892. cpu_clkflg |= CK_3430ES1;
  2893. } else {
  2894. cpu_mask |= RATE_IN_3430ES2;
  2895. cpu_clkflg |= CK_3430ES2;
  2896. }
  2897. }
  2898. clk_init(&omap2_clk_functions);
  2899. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks); c++)
  2900. clk_preinit(c->lk.clk);
  2901. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks); c++)
  2902. if (c->cpu & cpu_clkflg) {
  2903. clkdev_add(&c->lk);
  2904. clk_register(c->lk.clk);
  2905. omap2_init_clk_clkdm(c->lk.clk);
  2906. }
  2907. recalculate_root_clocks();
  2908. printk(KERN_INFO "Clocking rate (Crystal/Core/MPU): "
  2909. "%ld.%01ld/%ld/%ld MHz\n",
  2910. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  2911. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  2912. /*
  2913. * Only enable those clocks we will need, let the drivers
  2914. * enable other clocks as necessary
  2915. */
  2916. clk_enable_init_clocks();
  2917. /*
  2918. * Lock DPLL5 and put it in autoidle.
  2919. */
  2920. if (omap_rev() >= OMAP3430_REV_ES2_0)
  2921. omap3_clk_lock_dpll5();
  2922. /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
  2923. sdrc_ick_p = clk_get(NULL, "sdrc_ick");
  2924. arm_fck_p = clk_get(NULL, "arm_fck");
  2925. return 0;
  2926. }