qla3xxx.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548
  1. /*
  2. * QLogic QLA3xxx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qla3xxx for copyright and licensing details.
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/types.h>
  10. #include <linux/module.h>
  11. #include <linux/list.h>
  12. #include <linux/pci.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/dmapool.h>
  17. #include <linux/mempool.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/kthread.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/ip.h>
  24. #include <linux/if_arp.h>
  25. #include <linux/if_ether.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/rtnetlink.h>
  31. #include <linux/if_vlan.h>
  32. #include <linux/init.h>
  33. #include <linux/delay.h>
  34. #include <linux/mm.h>
  35. #include "qla3xxx.h"
  36. #define DRV_NAME "qla3xxx"
  37. #define DRV_STRING "QLogic ISP3XXX Network Driver"
  38. #define DRV_VERSION "v2.02.00-k36"
  39. #define PFX DRV_NAME " "
  40. static const char ql3xxx_driver_name[] = DRV_NAME;
  41. static const char ql3xxx_driver_version[] = DRV_VERSION;
  42. MODULE_AUTHOR("QLogic Corporation");
  43. MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static const u32 default_msg
  47. = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  48. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  49. static int debug = -1; /* defaults above */
  50. module_param(debug, int, 0);
  51. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  52. static int msi;
  53. module_param(msi, int, 0);
  54. MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
  55. static struct pci_device_id ql3xxx_pci_tbl[] __devinitdata = {
  56. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
  57. /* required last entry */
  58. {0,}
  59. };
  60. MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
  61. /*
  62. * Caller must take hw_lock.
  63. */
  64. static int ql_sem_spinlock(struct ql3_adapter *qdev,
  65. u32 sem_mask, u32 sem_bits)
  66. {
  67. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  68. u32 value;
  69. unsigned int seconds = 3;
  70. do {
  71. writel((sem_mask | sem_bits),
  72. &port_regs->CommonRegs.semaphoreReg);
  73. value = readl(&port_regs->CommonRegs.semaphoreReg);
  74. if ((value & (sem_mask >> 16)) == sem_bits)
  75. return 0;
  76. ssleep(1);
  77. } while(--seconds);
  78. return -1;
  79. }
  80. static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
  81. {
  82. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  83. writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
  84. readl(&port_regs->CommonRegs.semaphoreReg);
  85. }
  86. static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
  87. {
  88. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  89. u32 value;
  90. writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
  91. value = readl(&port_regs->CommonRegs.semaphoreReg);
  92. return ((value & (sem_mask >> 16)) == sem_bits);
  93. }
  94. /*
  95. * Caller holds hw_lock.
  96. */
  97. static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
  98. {
  99. int i = 0;
  100. while (1) {
  101. if (!ql_sem_lock(qdev,
  102. QL_DRVR_SEM_MASK,
  103. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  104. * 2) << 1)) {
  105. if (i < 10) {
  106. ssleep(1);
  107. i++;
  108. } else {
  109. printk(KERN_ERR PFX "%s: Timed out waiting for "
  110. "driver lock...\n",
  111. qdev->ndev->name);
  112. return 0;
  113. }
  114. } else {
  115. printk(KERN_DEBUG PFX
  116. "%s: driver lock acquired.\n",
  117. qdev->ndev->name);
  118. return 1;
  119. }
  120. }
  121. }
  122. static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
  123. {
  124. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  125. writel(((ISP_CONTROL_NP_MASK << 16) | page),
  126. &port_regs->CommonRegs.ispControlStatus);
  127. readl(&port_regs->CommonRegs.ispControlStatus);
  128. qdev->current_page = page;
  129. }
  130. static u32 ql_read_common_reg_l(struct ql3_adapter *qdev,
  131. u32 __iomem * reg)
  132. {
  133. u32 value;
  134. unsigned long hw_flags;
  135. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  136. value = readl(reg);
  137. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  138. return value;
  139. }
  140. static u32 ql_read_common_reg(struct ql3_adapter *qdev,
  141. u32 __iomem * reg)
  142. {
  143. return readl(reg);
  144. }
  145. static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
  146. {
  147. u32 value;
  148. unsigned long hw_flags;
  149. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  150. if (qdev->current_page != 0)
  151. ql_set_register_page(qdev,0);
  152. value = readl(reg);
  153. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  154. return value;
  155. }
  156. static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
  157. {
  158. if (qdev->current_page != 0)
  159. ql_set_register_page(qdev,0);
  160. return readl(reg);
  161. }
  162. static void ql_write_common_reg_l(struct ql3_adapter *qdev,
  163. u32 __iomem *reg, u32 value)
  164. {
  165. unsigned long hw_flags;
  166. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  167. writel(value, reg);
  168. readl(reg);
  169. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  170. return;
  171. }
  172. static void ql_write_common_reg(struct ql3_adapter *qdev,
  173. u32 __iomem *reg, u32 value)
  174. {
  175. writel(value, reg);
  176. readl(reg);
  177. return;
  178. }
  179. static void ql_write_nvram_reg(struct ql3_adapter *qdev,
  180. u32 __iomem *reg, u32 value)
  181. {
  182. writel(value, reg);
  183. readl(reg);
  184. udelay(1);
  185. return;
  186. }
  187. static void ql_write_page0_reg(struct ql3_adapter *qdev,
  188. u32 __iomem *reg, u32 value)
  189. {
  190. if (qdev->current_page != 0)
  191. ql_set_register_page(qdev,0);
  192. writel(value, reg);
  193. readl(reg);
  194. return;
  195. }
  196. /*
  197. * Caller holds hw_lock. Only called during init.
  198. */
  199. static void ql_write_page1_reg(struct ql3_adapter *qdev,
  200. u32 __iomem *reg, u32 value)
  201. {
  202. if (qdev->current_page != 1)
  203. ql_set_register_page(qdev,1);
  204. writel(value, reg);
  205. readl(reg);
  206. return;
  207. }
  208. /*
  209. * Caller holds hw_lock. Only called during init.
  210. */
  211. static void ql_write_page2_reg(struct ql3_adapter *qdev,
  212. u32 __iomem *reg, u32 value)
  213. {
  214. if (qdev->current_page != 2)
  215. ql_set_register_page(qdev,2);
  216. writel(value, reg);
  217. readl(reg);
  218. return;
  219. }
  220. static void ql_disable_interrupts(struct ql3_adapter *qdev)
  221. {
  222. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  223. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  224. (ISP_IMR_ENABLE_INT << 16));
  225. }
  226. static void ql_enable_interrupts(struct ql3_adapter *qdev)
  227. {
  228. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  229. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  230. ((0xff << 16) | ISP_IMR_ENABLE_INT));
  231. }
  232. static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
  233. struct ql_rcv_buf_cb *lrg_buf_cb)
  234. {
  235. u64 map;
  236. lrg_buf_cb->next = NULL;
  237. if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
  238. qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
  239. } else {
  240. qdev->lrg_buf_free_tail->next = lrg_buf_cb;
  241. qdev->lrg_buf_free_tail = lrg_buf_cb;
  242. }
  243. if (!lrg_buf_cb->skb) {
  244. lrg_buf_cb->skb = dev_alloc_skb(qdev->lrg_buffer_len);
  245. if (unlikely(!lrg_buf_cb->skb)) {
  246. printk(KERN_ERR PFX "%s: failed dev_alloc_skb().\n",
  247. qdev->ndev->name);
  248. qdev->lrg_buf_skb_check++;
  249. } else {
  250. /*
  251. * We save some space to copy the ethhdr from first
  252. * buffer
  253. */
  254. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  255. map = pci_map_single(qdev->pdev,
  256. lrg_buf_cb->skb->data,
  257. qdev->lrg_buffer_len -
  258. QL_HEADER_SPACE,
  259. PCI_DMA_FROMDEVICE);
  260. lrg_buf_cb->buf_phy_addr_low =
  261. cpu_to_le32(LS_64BITS(map));
  262. lrg_buf_cb->buf_phy_addr_high =
  263. cpu_to_le32(MS_64BITS(map));
  264. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  265. pci_unmap_len_set(lrg_buf_cb, maplen,
  266. qdev->lrg_buffer_len -
  267. QL_HEADER_SPACE);
  268. }
  269. }
  270. qdev->lrg_buf_free_count++;
  271. }
  272. static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
  273. *qdev)
  274. {
  275. struct ql_rcv_buf_cb *lrg_buf_cb;
  276. if ((lrg_buf_cb = qdev->lrg_buf_free_head) != NULL) {
  277. if ((qdev->lrg_buf_free_head = lrg_buf_cb->next) == NULL)
  278. qdev->lrg_buf_free_tail = NULL;
  279. qdev->lrg_buf_free_count--;
  280. }
  281. return lrg_buf_cb;
  282. }
  283. static u32 addrBits = EEPROM_NO_ADDR_BITS;
  284. static u32 dataBits = EEPROM_NO_DATA_BITS;
  285. static void fm93c56a_deselect(struct ql3_adapter *qdev);
  286. static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
  287. unsigned short *value);
  288. /*
  289. * Caller holds hw_lock.
  290. */
  291. static void fm93c56a_select(struct ql3_adapter *qdev)
  292. {
  293. struct ql3xxx_port_registers __iomem *port_regs =
  294. qdev->mem_map_registers;
  295. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
  296. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  297. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  298. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  299. ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
  300. }
  301. /*
  302. * Caller holds hw_lock.
  303. */
  304. static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
  305. {
  306. int i;
  307. u32 mask;
  308. u32 dataBit;
  309. u32 previousBit;
  310. struct ql3xxx_port_registers __iomem *port_regs =
  311. qdev->mem_map_registers;
  312. /* Clock in a zero, then do the start bit */
  313. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  314. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  315. AUBURN_EEPROM_DO_1);
  316. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  317. ISP_NVRAM_MASK | qdev->
  318. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  319. AUBURN_EEPROM_CLK_RISE);
  320. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  321. ISP_NVRAM_MASK | qdev->
  322. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  323. AUBURN_EEPROM_CLK_FALL);
  324. mask = 1 << (FM93C56A_CMD_BITS - 1);
  325. /* Force the previous data bit to be different */
  326. previousBit = 0xffff;
  327. for (i = 0; i < FM93C56A_CMD_BITS; i++) {
  328. dataBit =
  329. (cmd & mask) ? AUBURN_EEPROM_DO_1 : AUBURN_EEPROM_DO_0;
  330. if (previousBit != dataBit) {
  331. /*
  332. * If the bit changed, then change the DO state to
  333. * match
  334. */
  335. ql_write_nvram_reg(qdev,
  336. &port_regs->CommonRegs.
  337. serialPortInterfaceReg,
  338. ISP_NVRAM_MASK | qdev->
  339. eeprom_cmd_data | dataBit);
  340. previousBit = dataBit;
  341. }
  342. ql_write_nvram_reg(qdev,
  343. &port_regs->CommonRegs.
  344. serialPortInterfaceReg,
  345. ISP_NVRAM_MASK | qdev->
  346. eeprom_cmd_data | dataBit |
  347. AUBURN_EEPROM_CLK_RISE);
  348. ql_write_nvram_reg(qdev,
  349. &port_regs->CommonRegs.
  350. serialPortInterfaceReg,
  351. ISP_NVRAM_MASK | qdev->
  352. eeprom_cmd_data | dataBit |
  353. AUBURN_EEPROM_CLK_FALL);
  354. cmd = cmd << 1;
  355. }
  356. mask = 1 << (addrBits - 1);
  357. /* Force the previous data bit to be different */
  358. previousBit = 0xffff;
  359. for (i = 0; i < addrBits; i++) {
  360. dataBit =
  361. (eepromAddr & mask) ? AUBURN_EEPROM_DO_1 :
  362. AUBURN_EEPROM_DO_0;
  363. if (previousBit != dataBit) {
  364. /*
  365. * If the bit changed, then change the DO state to
  366. * match
  367. */
  368. ql_write_nvram_reg(qdev,
  369. &port_regs->CommonRegs.
  370. serialPortInterfaceReg,
  371. ISP_NVRAM_MASK | qdev->
  372. eeprom_cmd_data | dataBit);
  373. previousBit = dataBit;
  374. }
  375. ql_write_nvram_reg(qdev,
  376. &port_regs->CommonRegs.
  377. serialPortInterfaceReg,
  378. ISP_NVRAM_MASK | qdev->
  379. eeprom_cmd_data | dataBit |
  380. AUBURN_EEPROM_CLK_RISE);
  381. ql_write_nvram_reg(qdev,
  382. &port_regs->CommonRegs.
  383. serialPortInterfaceReg,
  384. ISP_NVRAM_MASK | qdev->
  385. eeprom_cmd_data | dataBit |
  386. AUBURN_EEPROM_CLK_FALL);
  387. eepromAddr = eepromAddr << 1;
  388. }
  389. }
  390. /*
  391. * Caller holds hw_lock.
  392. */
  393. static void fm93c56a_deselect(struct ql3_adapter *qdev)
  394. {
  395. struct ql3xxx_port_registers __iomem *port_regs =
  396. qdev->mem_map_registers;
  397. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
  398. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  399. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  400. }
  401. /*
  402. * Caller holds hw_lock.
  403. */
  404. static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
  405. {
  406. int i;
  407. u32 data = 0;
  408. u32 dataBit;
  409. struct ql3xxx_port_registers __iomem *port_regs =
  410. qdev->mem_map_registers;
  411. /* Read the data bits */
  412. /* The first bit is a dummy. Clock right over it. */
  413. for (i = 0; i < dataBits; i++) {
  414. ql_write_nvram_reg(qdev,
  415. &port_regs->CommonRegs.
  416. serialPortInterfaceReg,
  417. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  418. AUBURN_EEPROM_CLK_RISE);
  419. ql_write_nvram_reg(qdev,
  420. &port_regs->CommonRegs.
  421. serialPortInterfaceReg,
  422. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  423. AUBURN_EEPROM_CLK_FALL);
  424. dataBit =
  425. (ql_read_common_reg
  426. (qdev,
  427. &port_regs->CommonRegs.
  428. serialPortInterfaceReg) & AUBURN_EEPROM_DI_1) ? 1 : 0;
  429. data = (data << 1) | dataBit;
  430. }
  431. *value = (u16) data;
  432. }
  433. /*
  434. * Caller holds hw_lock.
  435. */
  436. static void eeprom_readword(struct ql3_adapter *qdev,
  437. u32 eepromAddr, unsigned short *value)
  438. {
  439. fm93c56a_select(qdev);
  440. fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
  441. fm93c56a_datain(qdev, value);
  442. fm93c56a_deselect(qdev);
  443. }
  444. static void ql_swap_mac_addr(u8 * macAddress)
  445. {
  446. #ifdef __BIG_ENDIAN
  447. u8 temp;
  448. temp = macAddress[0];
  449. macAddress[0] = macAddress[1];
  450. macAddress[1] = temp;
  451. temp = macAddress[2];
  452. macAddress[2] = macAddress[3];
  453. macAddress[3] = temp;
  454. temp = macAddress[4];
  455. macAddress[4] = macAddress[5];
  456. macAddress[5] = temp;
  457. #endif
  458. }
  459. static int ql_get_nvram_params(struct ql3_adapter *qdev)
  460. {
  461. u16 *pEEPROMData;
  462. u16 checksum = 0;
  463. u32 index;
  464. unsigned long hw_flags;
  465. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  466. pEEPROMData = (u16 *) & qdev->nvram_data;
  467. qdev->eeprom_cmd_data = 0;
  468. if(ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
  469. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  470. 2) << 10)) {
  471. printk(KERN_ERR PFX"%s: Failed ql_sem_spinlock().\n",
  472. __func__);
  473. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  474. return -1;
  475. }
  476. for (index = 0; index < EEPROM_SIZE; index++) {
  477. eeprom_readword(qdev, index, pEEPROMData);
  478. checksum += *pEEPROMData;
  479. pEEPROMData++;
  480. }
  481. ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
  482. if (checksum != 0) {
  483. printk(KERN_ERR PFX "%s: checksum should be zero, is %x!!\n",
  484. qdev->ndev->name, checksum);
  485. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  486. return -1;
  487. }
  488. /*
  489. * We have a problem with endianness for the MAC addresses
  490. * and the two 8-bit values version, and numPorts. We
  491. * have to swap them on big endian systems.
  492. */
  493. ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn0.macAddress);
  494. ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn1.macAddress);
  495. ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn2.macAddress);
  496. ql_swap_mac_addr(qdev->nvram_data.funcCfg_fn3.macAddress);
  497. pEEPROMData = (u16 *) & qdev->nvram_data.version;
  498. *pEEPROMData = le16_to_cpu(*pEEPROMData);
  499. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  500. return checksum;
  501. }
  502. static const u32 PHYAddr[2] = {
  503. PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
  504. };
  505. static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
  506. {
  507. struct ql3xxx_port_registers __iomem *port_regs =
  508. qdev->mem_map_registers;
  509. u32 temp;
  510. int count = 1000;
  511. while (count) {
  512. temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
  513. if (!(temp & MAC_MII_STATUS_BSY))
  514. return 0;
  515. udelay(10);
  516. count--;
  517. }
  518. return -1;
  519. }
  520. static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
  521. {
  522. struct ql3xxx_port_registers __iomem *port_regs =
  523. qdev->mem_map_registers;
  524. u32 scanControl;
  525. if (qdev->numPorts > 1) {
  526. /* Auto scan will cycle through multiple ports */
  527. scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
  528. } else {
  529. scanControl = MAC_MII_CONTROL_SC;
  530. }
  531. /*
  532. * Scan register 1 of PHY/PETBI,
  533. * Set up to scan both devices
  534. * The autoscan starts from the first register, completes
  535. * the last one before rolling over to the first
  536. */
  537. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  538. PHYAddr[0] | MII_SCAN_REGISTER);
  539. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  540. (scanControl) |
  541. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
  542. }
  543. static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
  544. {
  545. u8 ret;
  546. struct ql3xxx_port_registers __iomem *port_regs =
  547. qdev->mem_map_registers;
  548. /* See if scan mode is enabled before we turn it off */
  549. if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
  550. (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
  551. /* Scan is enabled */
  552. ret = 1;
  553. } else {
  554. /* Scan is disabled */
  555. ret = 0;
  556. }
  557. /*
  558. * When disabling scan mode you must first change the MII register
  559. * address
  560. */
  561. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  562. PHYAddr[0] | MII_SCAN_REGISTER);
  563. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  564. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
  565. MAC_MII_CONTROL_RC) << 16));
  566. return ret;
  567. }
  568. static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
  569. u16 regAddr, u16 value, u32 mac_index)
  570. {
  571. struct ql3xxx_port_registers __iomem *port_regs =
  572. qdev->mem_map_registers;
  573. u8 scanWasEnabled;
  574. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  575. if (ql_wait_for_mii_ready(qdev)) {
  576. if (netif_msg_link(qdev))
  577. printk(KERN_WARNING PFX
  578. "%s Timed out waiting for management port to "
  579. "get free before issuing command.\n",
  580. qdev->ndev->name);
  581. return -1;
  582. }
  583. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  584. PHYAddr[mac_index] | regAddr);
  585. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  586. /* Wait for write to complete 9/10/04 SJP */
  587. if (ql_wait_for_mii_ready(qdev)) {
  588. if (netif_msg_link(qdev))
  589. printk(KERN_WARNING PFX
  590. "%s: Timed out waiting for management port to"
  591. "get free before issuing command.\n",
  592. qdev->ndev->name);
  593. return -1;
  594. }
  595. if (scanWasEnabled)
  596. ql_mii_enable_scan_mode(qdev);
  597. return 0;
  598. }
  599. static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
  600. u16 * value, u32 mac_index)
  601. {
  602. struct ql3xxx_port_registers __iomem *port_regs =
  603. qdev->mem_map_registers;
  604. u8 scanWasEnabled;
  605. u32 temp;
  606. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  607. if (ql_wait_for_mii_ready(qdev)) {
  608. if (netif_msg_link(qdev))
  609. printk(KERN_WARNING PFX
  610. "%s: Timed out waiting for management port to "
  611. "get free before issuing command.\n",
  612. qdev->ndev->name);
  613. return -1;
  614. }
  615. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  616. PHYAddr[mac_index] | regAddr);
  617. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  618. (MAC_MII_CONTROL_RC << 16));
  619. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  620. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  621. /* Wait for the read to complete */
  622. if (ql_wait_for_mii_ready(qdev)) {
  623. if (netif_msg_link(qdev))
  624. printk(KERN_WARNING PFX
  625. "%s: Timed out waiting for management port to "
  626. "get free after issuing command.\n",
  627. qdev->ndev->name);
  628. return -1;
  629. }
  630. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  631. *value = (u16) temp;
  632. if (scanWasEnabled)
  633. ql_mii_enable_scan_mode(qdev);
  634. return 0;
  635. }
  636. static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
  637. {
  638. struct ql3xxx_port_registers __iomem *port_regs =
  639. qdev->mem_map_registers;
  640. ql_mii_disable_scan_mode(qdev);
  641. if (ql_wait_for_mii_ready(qdev)) {
  642. if (netif_msg_link(qdev))
  643. printk(KERN_WARNING PFX
  644. "%s: Timed out waiting for management port to "
  645. "get free before issuing command.\n",
  646. qdev->ndev->name);
  647. return -1;
  648. }
  649. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  650. qdev->PHYAddr | regAddr);
  651. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  652. /* Wait for write to complete. */
  653. if (ql_wait_for_mii_ready(qdev)) {
  654. if (netif_msg_link(qdev))
  655. printk(KERN_WARNING PFX
  656. "%s: Timed out waiting for management port to "
  657. "get free before issuing command.\n",
  658. qdev->ndev->name);
  659. return -1;
  660. }
  661. ql_mii_enable_scan_mode(qdev);
  662. return 0;
  663. }
  664. static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
  665. {
  666. u32 temp;
  667. struct ql3xxx_port_registers __iomem *port_regs =
  668. qdev->mem_map_registers;
  669. ql_mii_disable_scan_mode(qdev);
  670. if (ql_wait_for_mii_ready(qdev)) {
  671. if (netif_msg_link(qdev))
  672. printk(KERN_WARNING PFX
  673. "%s: Timed out waiting for management port to "
  674. "get free before issuing command.\n",
  675. qdev->ndev->name);
  676. return -1;
  677. }
  678. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  679. qdev->PHYAddr | regAddr);
  680. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  681. (MAC_MII_CONTROL_RC << 16));
  682. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  683. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  684. /* Wait for the read to complete */
  685. if (ql_wait_for_mii_ready(qdev)) {
  686. if (netif_msg_link(qdev))
  687. printk(KERN_WARNING PFX
  688. "%s: Timed out waiting for management port to "
  689. "get free before issuing command.\n",
  690. qdev->ndev->name);
  691. return -1;
  692. }
  693. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  694. *value = (u16) temp;
  695. ql_mii_enable_scan_mode(qdev);
  696. return 0;
  697. }
  698. static void ql_petbi_reset(struct ql3_adapter *qdev)
  699. {
  700. ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
  701. }
  702. static void ql_petbi_start_neg(struct ql3_adapter *qdev)
  703. {
  704. u16 reg;
  705. /* Enable Auto-negotiation sense */
  706. ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
  707. reg |= PETBI_TBI_AUTO_SENSE;
  708. ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
  709. ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
  710. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
  711. ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
  712. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  713. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
  714. }
  715. static void ql_petbi_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
  716. {
  717. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
  718. mac_index);
  719. }
  720. static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
  721. {
  722. u16 reg;
  723. /* Enable Auto-negotiation sense */
  724. ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg, mac_index);
  725. reg |= PETBI_TBI_AUTO_SENSE;
  726. ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg, mac_index);
  727. ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
  728. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX, mac_index);
  729. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
  730. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  731. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
  732. mac_index);
  733. }
  734. static void ql_petbi_init(struct ql3_adapter *qdev)
  735. {
  736. ql_petbi_reset(qdev);
  737. ql_petbi_start_neg(qdev);
  738. }
  739. static void ql_petbi_init_ex(struct ql3_adapter *qdev, u32 mac_index)
  740. {
  741. ql_petbi_reset_ex(qdev, mac_index);
  742. ql_petbi_start_neg_ex(qdev, mac_index);
  743. }
  744. static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
  745. {
  746. u16 reg;
  747. if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
  748. return 0;
  749. return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
  750. }
  751. static int ql_phy_get_speed(struct ql3_adapter *qdev)
  752. {
  753. u16 reg;
  754. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  755. return 0;
  756. reg = (((reg & 0x18) >> 3) & 3);
  757. if (reg == 2)
  758. return SPEED_1000;
  759. else if (reg == 1)
  760. return SPEED_100;
  761. else if (reg == 0)
  762. return SPEED_10;
  763. else
  764. return -1;
  765. }
  766. static int ql_is_full_dup(struct ql3_adapter *qdev)
  767. {
  768. u16 reg;
  769. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  770. return 0;
  771. return (reg & PHY_AUX_DUPLEX_STAT) != 0;
  772. }
  773. static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
  774. {
  775. u16 reg;
  776. if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
  777. return 0;
  778. return (reg & PHY_NEG_PAUSE) != 0;
  779. }
  780. /*
  781. * Caller holds hw_lock.
  782. */
  783. static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
  784. {
  785. struct ql3xxx_port_registers __iomem *port_regs =
  786. qdev->mem_map_registers;
  787. u32 value;
  788. if (enable)
  789. value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
  790. else
  791. value = (MAC_CONFIG_REG_PE << 16);
  792. if (qdev->mac_index)
  793. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  794. else
  795. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  796. }
  797. /*
  798. * Caller holds hw_lock.
  799. */
  800. static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
  801. {
  802. struct ql3xxx_port_registers __iomem *port_regs =
  803. qdev->mem_map_registers;
  804. u32 value;
  805. if (enable)
  806. value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
  807. else
  808. value = (MAC_CONFIG_REG_SR << 16);
  809. if (qdev->mac_index)
  810. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  811. else
  812. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  813. }
  814. /*
  815. * Caller holds hw_lock.
  816. */
  817. static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
  818. {
  819. struct ql3xxx_port_registers __iomem *port_regs =
  820. qdev->mem_map_registers;
  821. u32 value;
  822. if (enable)
  823. value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
  824. else
  825. value = (MAC_CONFIG_REG_GM << 16);
  826. if (qdev->mac_index)
  827. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  828. else
  829. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  830. }
  831. /*
  832. * Caller holds hw_lock.
  833. */
  834. static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
  835. {
  836. struct ql3xxx_port_registers __iomem *port_regs =
  837. qdev->mem_map_registers;
  838. u32 value;
  839. if (enable)
  840. value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
  841. else
  842. value = (MAC_CONFIG_REG_FD << 16);
  843. if (qdev->mac_index)
  844. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  845. else
  846. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  847. }
  848. /*
  849. * Caller holds hw_lock.
  850. */
  851. static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
  852. {
  853. struct ql3xxx_port_registers __iomem *port_regs =
  854. qdev->mem_map_registers;
  855. u32 value;
  856. if (enable)
  857. value =
  858. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
  859. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
  860. else
  861. value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
  862. if (qdev->mac_index)
  863. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  864. else
  865. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  866. }
  867. /*
  868. * Caller holds hw_lock.
  869. */
  870. static int ql_is_fiber(struct ql3_adapter *qdev)
  871. {
  872. struct ql3xxx_port_registers __iomem *port_regs =
  873. qdev->mem_map_registers;
  874. u32 bitToCheck = 0;
  875. u32 temp;
  876. switch (qdev->mac_index) {
  877. case 0:
  878. bitToCheck = PORT_STATUS_SM0;
  879. break;
  880. case 1:
  881. bitToCheck = PORT_STATUS_SM1;
  882. break;
  883. }
  884. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  885. return (temp & bitToCheck) != 0;
  886. }
  887. static int ql_is_auto_cfg(struct ql3_adapter *qdev)
  888. {
  889. u16 reg;
  890. ql_mii_read_reg(qdev, 0x00, &reg);
  891. return (reg & 0x1000) != 0;
  892. }
  893. /*
  894. * Caller holds hw_lock.
  895. */
  896. static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
  897. {
  898. struct ql3xxx_port_registers __iomem *port_regs =
  899. qdev->mem_map_registers;
  900. u32 bitToCheck = 0;
  901. u32 temp;
  902. switch (qdev->mac_index) {
  903. case 0:
  904. bitToCheck = PORT_STATUS_AC0;
  905. break;
  906. case 1:
  907. bitToCheck = PORT_STATUS_AC1;
  908. break;
  909. }
  910. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  911. if (temp & bitToCheck) {
  912. if (netif_msg_link(qdev))
  913. printk(KERN_INFO PFX
  914. "%s: Auto-Negotiate complete.\n",
  915. qdev->ndev->name);
  916. return 1;
  917. } else {
  918. if (netif_msg_link(qdev))
  919. printk(KERN_WARNING PFX
  920. "%s: Auto-Negotiate incomplete.\n",
  921. qdev->ndev->name);
  922. return 0;
  923. }
  924. }
  925. /*
  926. * ql_is_neg_pause() returns 1 if pause was negotiated to be on
  927. */
  928. static int ql_is_neg_pause(struct ql3_adapter *qdev)
  929. {
  930. if (ql_is_fiber(qdev))
  931. return ql_is_petbi_neg_pause(qdev);
  932. else
  933. return ql_is_phy_neg_pause(qdev);
  934. }
  935. static int ql_auto_neg_error(struct ql3_adapter *qdev)
  936. {
  937. struct ql3xxx_port_registers __iomem *port_regs =
  938. qdev->mem_map_registers;
  939. u32 bitToCheck = 0;
  940. u32 temp;
  941. switch (qdev->mac_index) {
  942. case 0:
  943. bitToCheck = PORT_STATUS_AE0;
  944. break;
  945. case 1:
  946. bitToCheck = PORT_STATUS_AE1;
  947. break;
  948. }
  949. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  950. return (temp & bitToCheck) != 0;
  951. }
  952. static u32 ql_get_link_speed(struct ql3_adapter *qdev)
  953. {
  954. if (ql_is_fiber(qdev))
  955. return SPEED_1000;
  956. else
  957. return ql_phy_get_speed(qdev);
  958. }
  959. static int ql_is_link_full_dup(struct ql3_adapter *qdev)
  960. {
  961. if (ql_is_fiber(qdev))
  962. return 1;
  963. else
  964. return ql_is_full_dup(qdev);
  965. }
  966. /*
  967. * Caller holds hw_lock.
  968. */
  969. static int ql_link_down_detect(struct ql3_adapter *qdev)
  970. {
  971. struct ql3xxx_port_registers __iomem *port_regs =
  972. qdev->mem_map_registers;
  973. u32 bitToCheck = 0;
  974. u32 temp;
  975. switch (qdev->mac_index) {
  976. case 0:
  977. bitToCheck = ISP_CONTROL_LINK_DN_0;
  978. break;
  979. case 1:
  980. bitToCheck = ISP_CONTROL_LINK_DN_1;
  981. break;
  982. }
  983. temp =
  984. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  985. return (temp & bitToCheck) != 0;
  986. }
  987. /*
  988. * Caller holds hw_lock.
  989. */
  990. static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
  991. {
  992. struct ql3xxx_port_registers __iomem *port_regs =
  993. qdev->mem_map_registers;
  994. switch (qdev->mac_index) {
  995. case 0:
  996. ql_write_common_reg(qdev,
  997. &port_regs->CommonRegs.ispControlStatus,
  998. (ISP_CONTROL_LINK_DN_0) |
  999. (ISP_CONTROL_LINK_DN_0 << 16));
  1000. break;
  1001. case 1:
  1002. ql_write_common_reg(qdev,
  1003. &port_regs->CommonRegs.ispControlStatus,
  1004. (ISP_CONTROL_LINK_DN_1) |
  1005. (ISP_CONTROL_LINK_DN_1 << 16));
  1006. break;
  1007. default:
  1008. return 1;
  1009. }
  1010. return 0;
  1011. }
  1012. /*
  1013. * Caller holds hw_lock.
  1014. */
  1015. static int ql_this_adapter_controls_port(struct ql3_adapter *qdev,
  1016. u32 mac_index)
  1017. {
  1018. struct ql3xxx_port_registers __iomem *port_regs =
  1019. qdev->mem_map_registers;
  1020. u32 bitToCheck = 0;
  1021. u32 temp;
  1022. switch (mac_index) {
  1023. case 0:
  1024. bitToCheck = PORT_STATUS_F1_ENABLED;
  1025. break;
  1026. case 1:
  1027. bitToCheck = PORT_STATUS_F3_ENABLED;
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1033. if (temp & bitToCheck) {
  1034. if (netif_msg_link(qdev))
  1035. printk(KERN_DEBUG PFX
  1036. "%s: is not link master.\n", qdev->ndev->name);
  1037. return 0;
  1038. } else {
  1039. if (netif_msg_link(qdev))
  1040. printk(KERN_DEBUG PFX
  1041. "%s: is link master.\n", qdev->ndev->name);
  1042. return 1;
  1043. }
  1044. }
  1045. static void ql_phy_reset_ex(struct ql3_adapter *qdev, u32 mac_index)
  1046. {
  1047. ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET, mac_index);
  1048. }
  1049. static void ql_phy_start_neg_ex(struct ql3_adapter *qdev, u32 mac_index)
  1050. {
  1051. u16 reg;
  1052. ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER,
  1053. PHY_NEG_PAUSE | PHY_NEG_ADV_SPEED | 1, mac_index);
  1054. ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, mac_index);
  1055. ql_mii_write_reg_ex(qdev, CONTROL_REG, reg | PHY_CTRL_RESTART_NEG,
  1056. mac_index);
  1057. }
  1058. static void ql_phy_init_ex(struct ql3_adapter *qdev, u32 mac_index)
  1059. {
  1060. ql_phy_reset_ex(qdev, mac_index);
  1061. ql_phy_start_neg_ex(qdev, mac_index);
  1062. }
  1063. /*
  1064. * Caller holds hw_lock.
  1065. */
  1066. static u32 ql_get_link_state(struct ql3_adapter *qdev)
  1067. {
  1068. struct ql3xxx_port_registers __iomem *port_regs =
  1069. qdev->mem_map_registers;
  1070. u32 bitToCheck = 0;
  1071. u32 temp, linkState;
  1072. switch (qdev->mac_index) {
  1073. case 0:
  1074. bitToCheck = PORT_STATUS_UP0;
  1075. break;
  1076. case 1:
  1077. bitToCheck = PORT_STATUS_UP1;
  1078. break;
  1079. }
  1080. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1081. if (temp & bitToCheck) {
  1082. linkState = LS_UP;
  1083. } else {
  1084. linkState = LS_DOWN;
  1085. if (netif_msg_link(qdev))
  1086. printk(KERN_WARNING PFX
  1087. "%s: Link is down.\n", qdev->ndev->name);
  1088. }
  1089. return linkState;
  1090. }
  1091. static int ql_port_start(struct ql3_adapter *qdev)
  1092. {
  1093. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1094. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1095. 2) << 7))
  1096. return -1;
  1097. if (ql_is_fiber(qdev)) {
  1098. ql_petbi_init(qdev);
  1099. } else {
  1100. /* Copper port */
  1101. ql_phy_init_ex(qdev, qdev->mac_index);
  1102. }
  1103. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1104. return 0;
  1105. }
  1106. static int ql_finish_auto_neg(struct ql3_adapter *qdev)
  1107. {
  1108. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1109. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1110. 2) << 7))
  1111. return -1;
  1112. if (!ql_auto_neg_error(qdev)) {
  1113. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1114. /* configure the MAC */
  1115. if (netif_msg_link(qdev))
  1116. printk(KERN_DEBUG PFX
  1117. "%s: Configuring link.\n",
  1118. qdev->ndev->
  1119. name);
  1120. ql_mac_cfg_soft_reset(qdev, 1);
  1121. ql_mac_cfg_gig(qdev,
  1122. (ql_get_link_speed
  1123. (qdev) ==
  1124. SPEED_1000));
  1125. ql_mac_cfg_full_dup(qdev,
  1126. ql_is_link_full_dup
  1127. (qdev));
  1128. ql_mac_cfg_pause(qdev,
  1129. ql_is_neg_pause
  1130. (qdev));
  1131. ql_mac_cfg_soft_reset(qdev, 0);
  1132. /* enable the MAC */
  1133. if (netif_msg_link(qdev))
  1134. printk(KERN_DEBUG PFX
  1135. "%s: Enabling mac.\n",
  1136. qdev->ndev->
  1137. name);
  1138. ql_mac_enable(qdev, 1);
  1139. }
  1140. if (netif_msg_link(qdev))
  1141. printk(KERN_DEBUG PFX
  1142. "%s: Change port_link_state LS_DOWN to LS_UP.\n",
  1143. qdev->ndev->name);
  1144. qdev->port_link_state = LS_UP;
  1145. netif_start_queue(qdev->ndev);
  1146. netif_carrier_on(qdev->ndev);
  1147. if (netif_msg_link(qdev))
  1148. printk(KERN_INFO PFX
  1149. "%s: Link is up at %d Mbps, %s duplex.\n",
  1150. qdev->ndev->name,
  1151. ql_get_link_speed(qdev),
  1152. ql_is_link_full_dup(qdev)
  1153. ? "full" : "half");
  1154. } else { /* Remote error detected */
  1155. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1156. if (netif_msg_link(qdev))
  1157. printk(KERN_DEBUG PFX
  1158. "%s: Remote error detected. "
  1159. "Calling ql_port_start().\n",
  1160. qdev->ndev->
  1161. name);
  1162. /*
  1163. * ql_port_start() is shared code and needs
  1164. * to lock the PHY on it's own.
  1165. */
  1166. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1167. if(ql_port_start(qdev)) {/* Restart port */
  1168. return -1;
  1169. } else
  1170. return 0;
  1171. }
  1172. }
  1173. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1174. return 0;
  1175. }
  1176. static void ql_link_state_machine(struct ql3_adapter *qdev)
  1177. {
  1178. u32 curr_link_state;
  1179. unsigned long hw_flags;
  1180. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1181. curr_link_state = ql_get_link_state(qdev);
  1182. if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
  1183. if (netif_msg_link(qdev))
  1184. printk(KERN_INFO PFX
  1185. "%s: Reset in progress, skip processing link "
  1186. "state.\n", qdev->ndev->name);
  1187. return;
  1188. }
  1189. switch (qdev->port_link_state) {
  1190. default:
  1191. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1192. ql_port_start(qdev);
  1193. }
  1194. qdev->port_link_state = LS_DOWN;
  1195. /* Fall Through */
  1196. case LS_DOWN:
  1197. if (netif_msg_link(qdev))
  1198. printk(KERN_DEBUG PFX
  1199. "%s: port_link_state = LS_DOWN.\n",
  1200. qdev->ndev->name);
  1201. if (curr_link_state == LS_UP) {
  1202. if (netif_msg_link(qdev))
  1203. printk(KERN_DEBUG PFX
  1204. "%s: curr_link_state = LS_UP.\n",
  1205. qdev->ndev->name);
  1206. if (ql_is_auto_neg_complete(qdev))
  1207. ql_finish_auto_neg(qdev);
  1208. if (qdev->port_link_state == LS_UP)
  1209. ql_link_down_detect_clear(qdev);
  1210. }
  1211. break;
  1212. case LS_UP:
  1213. /*
  1214. * See if the link is currently down or went down and came
  1215. * back up
  1216. */
  1217. if ((curr_link_state == LS_DOWN) || ql_link_down_detect(qdev)) {
  1218. if (netif_msg_link(qdev))
  1219. printk(KERN_INFO PFX "%s: Link is down.\n",
  1220. qdev->ndev->name);
  1221. qdev->port_link_state = LS_DOWN;
  1222. }
  1223. break;
  1224. }
  1225. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1226. }
  1227. /*
  1228. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1229. */
  1230. static void ql_get_phy_owner(struct ql3_adapter *qdev)
  1231. {
  1232. if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
  1233. set_bit(QL_LINK_MASTER,&qdev->flags);
  1234. else
  1235. clear_bit(QL_LINK_MASTER,&qdev->flags);
  1236. }
  1237. /*
  1238. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1239. */
  1240. static void ql_init_scan_mode(struct ql3_adapter *qdev)
  1241. {
  1242. ql_mii_enable_scan_mode(qdev);
  1243. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1244. if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
  1245. ql_petbi_init_ex(qdev, qdev->mac_index);
  1246. } else {
  1247. if (ql_this_adapter_controls_port(qdev, qdev->mac_index))
  1248. ql_phy_init_ex(qdev, qdev->mac_index);
  1249. }
  1250. }
  1251. /*
  1252. * MII_Setup needs to be called before taking the PHY out of reset so that the
  1253. * management interface clock speed can be set properly. It would be better if
  1254. * we had a way to disable MDC until after the PHY is out of reset, but we
  1255. * don't have that capability.
  1256. */
  1257. static int ql_mii_setup(struct ql3_adapter *qdev)
  1258. {
  1259. u32 reg;
  1260. struct ql3xxx_port_registers __iomem *port_regs =
  1261. qdev->mem_map_registers;
  1262. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1263. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1264. 2) << 7))
  1265. return -1;
  1266. /* Divide 125MHz clock by 28 to meet PHY timing requirements */
  1267. reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
  1268. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  1269. reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
  1270. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1271. return 0;
  1272. }
  1273. static u32 ql_supported_modes(struct ql3_adapter *qdev)
  1274. {
  1275. u32 supported;
  1276. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1277. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1278. | SUPPORTED_Autoneg;
  1279. } else {
  1280. supported = SUPPORTED_10baseT_Half
  1281. | SUPPORTED_10baseT_Full
  1282. | SUPPORTED_100baseT_Half
  1283. | SUPPORTED_100baseT_Full
  1284. | SUPPORTED_1000baseT_Half
  1285. | SUPPORTED_1000baseT_Full
  1286. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1287. }
  1288. return supported;
  1289. }
  1290. static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
  1291. {
  1292. int status;
  1293. unsigned long hw_flags;
  1294. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1295. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1296. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1297. 2) << 7))
  1298. return 0;
  1299. status = ql_is_auto_cfg(qdev);
  1300. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1301. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1302. return status;
  1303. }
  1304. static u32 ql_get_speed(struct ql3_adapter *qdev)
  1305. {
  1306. u32 status;
  1307. unsigned long hw_flags;
  1308. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1309. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1310. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1311. 2) << 7))
  1312. return 0;
  1313. status = ql_get_link_speed(qdev);
  1314. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1315. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1316. return status;
  1317. }
  1318. static int ql_get_full_dup(struct ql3_adapter *qdev)
  1319. {
  1320. int status;
  1321. unsigned long hw_flags;
  1322. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1323. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1324. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1325. 2) << 7))
  1326. return 0;
  1327. status = ql_is_link_full_dup(qdev);
  1328. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1329. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1330. return status;
  1331. }
  1332. static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  1333. {
  1334. struct ql3_adapter *qdev = netdev_priv(ndev);
  1335. ecmd->transceiver = XCVR_INTERNAL;
  1336. ecmd->supported = ql_supported_modes(qdev);
  1337. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1338. ecmd->port = PORT_FIBRE;
  1339. } else {
  1340. ecmd->port = PORT_TP;
  1341. ecmd->phy_address = qdev->PHYAddr;
  1342. }
  1343. ecmd->advertising = ql_supported_modes(qdev);
  1344. ecmd->autoneg = ql_get_auto_cfg_status(qdev);
  1345. ecmd->speed = ql_get_speed(qdev);
  1346. ecmd->duplex = ql_get_full_dup(qdev);
  1347. return 0;
  1348. }
  1349. static void ql_get_drvinfo(struct net_device *ndev,
  1350. struct ethtool_drvinfo *drvinfo)
  1351. {
  1352. struct ql3_adapter *qdev = netdev_priv(ndev);
  1353. strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
  1354. strncpy(drvinfo->version, ql3xxx_driver_version, 32);
  1355. strncpy(drvinfo->fw_version, "N/A", 32);
  1356. strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
  1357. drvinfo->n_stats = 0;
  1358. drvinfo->testinfo_len = 0;
  1359. drvinfo->regdump_len = 0;
  1360. drvinfo->eedump_len = 0;
  1361. }
  1362. static u32 ql_get_msglevel(struct net_device *ndev)
  1363. {
  1364. struct ql3_adapter *qdev = netdev_priv(ndev);
  1365. return qdev->msg_enable;
  1366. }
  1367. static void ql_set_msglevel(struct net_device *ndev, u32 value)
  1368. {
  1369. struct ql3_adapter *qdev = netdev_priv(ndev);
  1370. qdev->msg_enable = value;
  1371. }
  1372. static const struct ethtool_ops ql3xxx_ethtool_ops = {
  1373. .get_settings = ql_get_settings,
  1374. .get_drvinfo = ql_get_drvinfo,
  1375. .get_perm_addr = ethtool_op_get_perm_addr,
  1376. .get_link = ethtool_op_get_link,
  1377. .get_msglevel = ql_get_msglevel,
  1378. .set_msglevel = ql_set_msglevel,
  1379. };
  1380. static int ql_populate_free_queue(struct ql3_adapter *qdev)
  1381. {
  1382. struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
  1383. u64 map;
  1384. while (lrg_buf_cb) {
  1385. if (!lrg_buf_cb->skb) {
  1386. lrg_buf_cb->skb = dev_alloc_skb(qdev->lrg_buffer_len);
  1387. if (unlikely(!lrg_buf_cb->skb)) {
  1388. printk(KERN_DEBUG PFX
  1389. "%s: Failed dev_alloc_skb().\n",
  1390. qdev->ndev->name);
  1391. break;
  1392. } else {
  1393. /*
  1394. * We save some space to copy the ethhdr from
  1395. * first buffer
  1396. */
  1397. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  1398. map = pci_map_single(qdev->pdev,
  1399. lrg_buf_cb->skb->data,
  1400. qdev->lrg_buffer_len -
  1401. QL_HEADER_SPACE,
  1402. PCI_DMA_FROMDEVICE);
  1403. lrg_buf_cb->buf_phy_addr_low =
  1404. cpu_to_le32(LS_64BITS(map));
  1405. lrg_buf_cb->buf_phy_addr_high =
  1406. cpu_to_le32(MS_64BITS(map));
  1407. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  1408. pci_unmap_len_set(lrg_buf_cb, maplen,
  1409. qdev->lrg_buffer_len -
  1410. QL_HEADER_SPACE);
  1411. --qdev->lrg_buf_skb_check;
  1412. if (!qdev->lrg_buf_skb_check)
  1413. return 1;
  1414. }
  1415. }
  1416. lrg_buf_cb = lrg_buf_cb->next;
  1417. }
  1418. return 0;
  1419. }
  1420. /*
  1421. * Caller holds hw_lock.
  1422. */
  1423. static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
  1424. {
  1425. struct bufq_addr_element *lrg_buf_q_ele;
  1426. int i;
  1427. struct ql_rcv_buf_cb *lrg_buf_cb;
  1428. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1429. if ((qdev->lrg_buf_free_count >= 8)
  1430. && (qdev->lrg_buf_release_cnt >= 16)) {
  1431. if (qdev->lrg_buf_skb_check)
  1432. if (!ql_populate_free_queue(qdev))
  1433. return;
  1434. lrg_buf_q_ele = qdev->lrg_buf_next_free;
  1435. while ((qdev->lrg_buf_release_cnt >= 16)
  1436. && (qdev->lrg_buf_free_count >= 8)) {
  1437. for (i = 0; i < 8; i++) {
  1438. lrg_buf_cb =
  1439. ql_get_from_lrg_buf_free_list(qdev);
  1440. lrg_buf_q_ele->addr_high =
  1441. lrg_buf_cb->buf_phy_addr_high;
  1442. lrg_buf_q_ele->addr_low =
  1443. lrg_buf_cb->buf_phy_addr_low;
  1444. lrg_buf_q_ele++;
  1445. qdev->lrg_buf_release_cnt--;
  1446. }
  1447. qdev->lrg_buf_q_producer_index++;
  1448. if (qdev->lrg_buf_q_producer_index == NUM_LBUFQ_ENTRIES)
  1449. qdev->lrg_buf_q_producer_index = 0;
  1450. if (qdev->lrg_buf_q_producer_index ==
  1451. (NUM_LBUFQ_ENTRIES - 1)) {
  1452. lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
  1453. }
  1454. }
  1455. qdev->lrg_buf_next_free = lrg_buf_q_ele;
  1456. ql_write_common_reg(qdev,
  1457. &port_regs->CommonRegs.
  1458. rxLargeQProducerIndex,
  1459. qdev->lrg_buf_q_producer_index);
  1460. }
  1461. }
  1462. static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
  1463. struct ob_mac_iocb_rsp *mac_rsp)
  1464. {
  1465. struct ql_tx_buf_cb *tx_cb;
  1466. tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
  1467. pci_unmap_single(qdev->pdev,
  1468. pci_unmap_addr(tx_cb, mapaddr),
  1469. pci_unmap_len(tx_cb, maplen), PCI_DMA_TODEVICE);
  1470. dev_kfree_skb_irq(tx_cb->skb);
  1471. qdev->stats.tx_packets++;
  1472. qdev->stats.tx_bytes += tx_cb->skb->len;
  1473. tx_cb->skb = NULL;
  1474. atomic_inc(&qdev->tx_count);
  1475. }
  1476. static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
  1477. struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
  1478. {
  1479. long int offset;
  1480. u32 lrg_buf_phy_addr_low = 0;
  1481. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1482. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1483. u32 *curr_ial_ptr;
  1484. struct sk_buff *skb;
  1485. u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
  1486. /*
  1487. * Get the inbound address list (small buffer).
  1488. */
  1489. offset = qdev->small_buf_index * QL_SMALL_BUFFER_SIZE;
  1490. if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
  1491. qdev->small_buf_index = 0;
  1492. curr_ial_ptr = (u32 *) (qdev->small_buf_virt_addr + offset);
  1493. qdev->last_rsp_offset = qdev->small_buf_phy_addr_low + offset;
  1494. qdev->small_buf_release_cnt++;
  1495. /* start of first buffer */
  1496. lrg_buf_phy_addr_low = le32_to_cpu(*curr_ial_ptr);
  1497. lrg_buf_cb1 = &qdev->lrg_buf[qdev->lrg_buf_index];
  1498. qdev->lrg_buf_release_cnt++;
  1499. if (++qdev->lrg_buf_index == NUM_LARGE_BUFFERS)
  1500. qdev->lrg_buf_index = 0;
  1501. curr_ial_ptr++; /* 64-bit pointers require two incs. */
  1502. curr_ial_ptr++;
  1503. /* start of second buffer */
  1504. lrg_buf_phy_addr_low = le32_to_cpu(*curr_ial_ptr);
  1505. lrg_buf_cb2 = &qdev->lrg_buf[qdev->lrg_buf_index];
  1506. /*
  1507. * Second buffer gets sent up the stack.
  1508. */
  1509. qdev->lrg_buf_release_cnt++;
  1510. if (++qdev->lrg_buf_index == NUM_LARGE_BUFFERS)
  1511. qdev->lrg_buf_index = 0;
  1512. skb = lrg_buf_cb2->skb;
  1513. qdev->stats.rx_packets++;
  1514. qdev->stats.rx_bytes += length;
  1515. skb_put(skb, length);
  1516. pci_unmap_single(qdev->pdev,
  1517. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1518. pci_unmap_len(lrg_buf_cb2, maplen),
  1519. PCI_DMA_FROMDEVICE);
  1520. prefetch(skb->data);
  1521. skb->dev = qdev->ndev;
  1522. skb->ip_summed = CHECKSUM_NONE;
  1523. skb->protocol = eth_type_trans(skb, qdev->ndev);
  1524. netif_receive_skb(skb);
  1525. qdev->ndev->last_rx = jiffies;
  1526. lrg_buf_cb2->skb = NULL;
  1527. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1528. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1529. }
  1530. static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
  1531. struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
  1532. {
  1533. long int offset;
  1534. u32 lrg_buf_phy_addr_low = 0;
  1535. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1536. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1537. u32 *curr_ial_ptr;
  1538. struct sk_buff *skb1, *skb2;
  1539. struct net_device *ndev = qdev->ndev;
  1540. u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
  1541. u16 size = 0;
  1542. /*
  1543. * Get the inbound address list (small buffer).
  1544. */
  1545. offset = qdev->small_buf_index * QL_SMALL_BUFFER_SIZE;
  1546. if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
  1547. qdev->small_buf_index = 0;
  1548. curr_ial_ptr = (u32 *) (qdev->small_buf_virt_addr + offset);
  1549. qdev->last_rsp_offset = qdev->small_buf_phy_addr_low + offset;
  1550. qdev->small_buf_release_cnt++;
  1551. /* start of first buffer */
  1552. lrg_buf_phy_addr_low = le32_to_cpu(*curr_ial_ptr);
  1553. lrg_buf_cb1 = &qdev->lrg_buf[qdev->lrg_buf_index];
  1554. qdev->lrg_buf_release_cnt++;
  1555. if (++qdev->lrg_buf_index == NUM_LARGE_BUFFERS)
  1556. qdev->lrg_buf_index = 0;
  1557. skb1 = lrg_buf_cb1->skb;
  1558. curr_ial_ptr++; /* 64-bit pointers require two incs. */
  1559. curr_ial_ptr++;
  1560. /* start of second buffer */
  1561. lrg_buf_phy_addr_low = le32_to_cpu(*curr_ial_ptr);
  1562. lrg_buf_cb2 = &qdev->lrg_buf[qdev->lrg_buf_index];
  1563. skb2 = lrg_buf_cb2->skb;
  1564. qdev->lrg_buf_release_cnt++;
  1565. if (++qdev->lrg_buf_index == NUM_LARGE_BUFFERS)
  1566. qdev->lrg_buf_index = 0;
  1567. qdev->stats.rx_packets++;
  1568. qdev->stats.rx_bytes += length;
  1569. /*
  1570. * Copy the ethhdr from first buffer to second. This
  1571. * is necessary for IP completions.
  1572. */
  1573. if (*((u16 *) skb1->data) != 0xFFFF)
  1574. size = VLAN_ETH_HLEN;
  1575. else
  1576. size = ETH_HLEN;
  1577. skb_put(skb2, length); /* Just the second buffer length here. */
  1578. pci_unmap_single(qdev->pdev,
  1579. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1580. pci_unmap_len(lrg_buf_cb2, maplen),
  1581. PCI_DMA_FROMDEVICE);
  1582. prefetch(skb2->data);
  1583. memcpy(skb_push(skb2, size), skb1->data + VLAN_ID_LEN, size);
  1584. skb2->dev = qdev->ndev;
  1585. skb2->ip_summed = CHECKSUM_NONE;
  1586. skb2->protocol = eth_type_trans(skb2, qdev->ndev);
  1587. netif_receive_skb(skb2);
  1588. ndev->last_rx = jiffies;
  1589. lrg_buf_cb2->skb = NULL;
  1590. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1591. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1592. }
  1593. static int ql_tx_rx_clean(struct ql3_adapter *qdev,
  1594. int *tx_cleaned, int *rx_cleaned, int work_to_do)
  1595. {
  1596. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1597. struct net_rsp_iocb *net_rsp;
  1598. struct net_device *ndev = qdev->ndev;
  1599. unsigned long hw_flags;
  1600. /* While there are entries in the completion queue. */
  1601. while ((cpu_to_le32(*(qdev->prsp_producer_index)) !=
  1602. qdev->rsp_consumer_index) && (*rx_cleaned < work_to_do)) {
  1603. net_rsp = qdev->rsp_current;
  1604. switch (net_rsp->opcode) {
  1605. case OPCODE_OB_MAC_IOCB_FN0:
  1606. case OPCODE_OB_MAC_IOCB_FN2:
  1607. ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
  1608. net_rsp);
  1609. (*tx_cleaned)++;
  1610. break;
  1611. case OPCODE_IB_MAC_IOCB:
  1612. ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
  1613. net_rsp);
  1614. (*rx_cleaned)++;
  1615. break;
  1616. case OPCODE_IB_IP_IOCB:
  1617. ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
  1618. net_rsp);
  1619. (*rx_cleaned)++;
  1620. break;
  1621. default:
  1622. {
  1623. u32 *tmp = (u32 *) net_rsp;
  1624. printk(KERN_ERR PFX
  1625. "%s: Hit default case, not "
  1626. "handled!\n"
  1627. " dropping the packet, opcode = "
  1628. "%x.\n",
  1629. ndev->name, net_rsp->opcode);
  1630. printk(KERN_ERR PFX
  1631. "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
  1632. (unsigned long int)tmp[0],
  1633. (unsigned long int)tmp[1],
  1634. (unsigned long int)tmp[2],
  1635. (unsigned long int)tmp[3]);
  1636. }
  1637. }
  1638. qdev->rsp_consumer_index++;
  1639. if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
  1640. qdev->rsp_consumer_index = 0;
  1641. qdev->rsp_current = qdev->rsp_q_virt_addr;
  1642. } else {
  1643. qdev->rsp_current++;
  1644. }
  1645. }
  1646. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1647. ql_update_lrg_bufq_prod_index(qdev);
  1648. if (qdev->small_buf_release_cnt >= 16) {
  1649. while (qdev->small_buf_release_cnt >= 16) {
  1650. qdev->small_buf_q_producer_index++;
  1651. if (qdev->small_buf_q_producer_index ==
  1652. NUM_SBUFQ_ENTRIES)
  1653. qdev->small_buf_q_producer_index = 0;
  1654. qdev->small_buf_release_cnt -= 8;
  1655. }
  1656. ql_write_common_reg(qdev,
  1657. &port_regs->CommonRegs.
  1658. rxSmallQProducerIndex,
  1659. qdev->small_buf_q_producer_index);
  1660. }
  1661. ql_write_common_reg(qdev,
  1662. &port_regs->CommonRegs.rspQConsumerIndex,
  1663. qdev->rsp_consumer_index);
  1664. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1665. if (unlikely(netif_queue_stopped(qdev->ndev))) {
  1666. if (netif_queue_stopped(qdev->ndev) &&
  1667. (atomic_read(&qdev->tx_count) > (NUM_REQ_Q_ENTRIES / 4)))
  1668. netif_wake_queue(qdev->ndev);
  1669. }
  1670. return *tx_cleaned + *rx_cleaned;
  1671. }
  1672. static int ql_poll(struct net_device *ndev, int *budget)
  1673. {
  1674. struct ql3_adapter *qdev = netdev_priv(ndev);
  1675. int work_to_do = min(*budget, ndev->quota);
  1676. int rx_cleaned = 0, tx_cleaned = 0;
  1677. if (!netif_carrier_ok(ndev))
  1678. goto quit_polling;
  1679. ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, work_to_do);
  1680. *budget -= rx_cleaned;
  1681. ndev->quota -= rx_cleaned;
  1682. if ((!tx_cleaned && !rx_cleaned) || !netif_running(ndev)) {
  1683. quit_polling:
  1684. netif_rx_complete(ndev);
  1685. ql_enable_interrupts(qdev);
  1686. return 0;
  1687. }
  1688. return 1;
  1689. }
  1690. static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
  1691. {
  1692. struct net_device *ndev = dev_id;
  1693. struct ql3_adapter *qdev = netdev_priv(ndev);
  1694. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1695. u32 value;
  1696. int handled = 1;
  1697. u32 var;
  1698. port_regs = qdev->mem_map_registers;
  1699. value =
  1700. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  1701. if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
  1702. spin_lock(&qdev->adapter_lock);
  1703. netif_stop_queue(qdev->ndev);
  1704. netif_carrier_off(qdev->ndev);
  1705. ql_disable_interrupts(qdev);
  1706. qdev->port_link_state = LS_DOWN;
  1707. set_bit(QL_RESET_ACTIVE,&qdev->flags) ;
  1708. if (value & ISP_CONTROL_FE) {
  1709. /*
  1710. * Chip Fatal Error.
  1711. */
  1712. var =
  1713. ql_read_page0_reg_l(qdev,
  1714. &port_regs->PortFatalErrStatus);
  1715. printk(KERN_WARNING PFX
  1716. "%s: Resetting chip. PortFatalErrStatus "
  1717. "register = 0x%x\n", ndev->name, var);
  1718. set_bit(QL_RESET_START,&qdev->flags) ;
  1719. } else {
  1720. /*
  1721. * Soft Reset Requested.
  1722. */
  1723. set_bit(QL_RESET_PER_SCSI,&qdev->flags) ;
  1724. printk(KERN_ERR PFX
  1725. "%s: Another function issued a reset to the "
  1726. "chip. ISR value = %x.\n", ndev->name, value);
  1727. }
  1728. queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
  1729. spin_unlock(&qdev->adapter_lock);
  1730. } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
  1731. ql_disable_interrupts(qdev);
  1732. if (likely(netif_rx_schedule_prep(ndev)))
  1733. __netif_rx_schedule(ndev);
  1734. else
  1735. ql_enable_interrupts(qdev);
  1736. } else {
  1737. return IRQ_NONE;
  1738. }
  1739. return IRQ_RETVAL(handled);
  1740. }
  1741. static int ql3xxx_send(struct sk_buff *skb, struct net_device *ndev)
  1742. {
  1743. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  1744. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1745. struct ql_tx_buf_cb *tx_cb;
  1746. struct ob_mac_iocb_req *mac_iocb_ptr;
  1747. u64 map;
  1748. if (unlikely(atomic_read(&qdev->tx_count) < 2)) {
  1749. if (!netif_queue_stopped(ndev))
  1750. netif_stop_queue(ndev);
  1751. return NETDEV_TX_BUSY;
  1752. }
  1753. tx_cb = &qdev->tx_buf[qdev->req_producer_index] ;
  1754. mac_iocb_ptr = tx_cb->queue_entry;
  1755. memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
  1756. mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
  1757. mac_iocb_ptr->flags |= qdev->mb_bit_mask;
  1758. mac_iocb_ptr->transaction_id = qdev->req_producer_index;
  1759. mac_iocb_ptr->data_len = cpu_to_le16((u16) skb->len);
  1760. tx_cb->skb = skb;
  1761. map = pci_map_single(qdev->pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1762. mac_iocb_ptr->buf_addr0_low = cpu_to_le32(LS_64BITS(map));
  1763. mac_iocb_ptr->buf_addr0_high = cpu_to_le32(MS_64BITS(map));
  1764. mac_iocb_ptr->buf_0_len = cpu_to_le32(skb->len | OB_MAC_IOCB_REQ_E);
  1765. pci_unmap_addr_set(tx_cb, mapaddr, map);
  1766. pci_unmap_len_set(tx_cb, maplen, skb->len);
  1767. atomic_dec(&qdev->tx_count);
  1768. qdev->req_producer_index++;
  1769. if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
  1770. qdev->req_producer_index = 0;
  1771. wmb();
  1772. ql_write_common_reg_l(qdev,
  1773. &port_regs->CommonRegs.reqQProducerIndex,
  1774. qdev->req_producer_index);
  1775. ndev->trans_start = jiffies;
  1776. if (netif_msg_tx_queued(qdev))
  1777. printk(KERN_DEBUG PFX "%s: tx queued, slot %d, len %d\n",
  1778. ndev->name, qdev->req_producer_index, skb->len);
  1779. return NETDEV_TX_OK;
  1780. }
  1781. static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
  1782. {
  1783. qdev->req_q_size =
  1784. (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
  1785. qdev->req_q_virt_addr =
  1786. pci_alloc_consistent(qdev->pdev,
  1787. (size_t) qdev->req_q_size,
  1788. &qdev->req_q_phy_addr);
  1789. if ((qdev->req_q_virt_addr == NULL) ||
  1790. LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
  1791. printk(KERN_ERR PFX "%s: reqQ failed.\n",
  1792. qdev->ndev->name);
  1793. return -ENOMEM;
  1794. }
  1795. qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
  1796. qdev->rsp_q_virt_addr =
  1797. pci_alloc_consistent(qdev->pdev,
  1798. (size_t) qdev->rsp_q_size,
  1799. &qdev->rsp_q_phy_addr);
  1800. if ((qdev->rsp_q_virt_addr == NULL) ||
  1801. LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
  1802. printk(KERN_ERR PFX
  1803. "%s: rspQ allocation failed\n",
  1804. qdev->ndev->name);
  1805. pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
  1806. qdev->req_q_virt_addr,
  1807. qdev->req_q_phy_addr);
  1808. return -ENOMEM;
  1809. }
  1810. set_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  1811. return 0;
  1812. }
  1813. static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
  1814. {
  1815. if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags)) {
  1816. printk(KERN_INFO PFX
  1817. "%s: Already done.\n", qdev->ndev->name);
  1818. return;
  1819. }
  1820. pci_free_consistent(qdev->pdev,
  1821. qdev->req_q_size,
  1822. qdev->req_q_virt_addr, qdev->req_q_phy_addr);
  1823. qdev->req_q_virt_addr = NULL;
  1824. pci_free_consistent(qdev->pdev,
  1825. qdev->rsp_q_size,
  1826. qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
  1827. qdev->rsp_q_virt_addr = NULL;
  1828. clear_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  1829. }
  1830. static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
  1831. {
  1832. /* Create Large Buffer Queue */
  1833. qdev->lrg_buf_q_size =
  1834. NUM_LBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
  1835. if (qdev->lrg_buf_q_size < PAGE_SIZE)
  1836. qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
  1837. else
  1838. qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
  1839. qdev->lrg_buf_q_alloc_virt_addr =
  1840. pci_alloc_consistent(qdev->pdev,
  1841. qdev->lrg_buf_q_alloc_size,
  1842. &qdev->lrg_buf_q_alloc_phy_addr);
  1843. if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
  1844. printk(KERN_ERR PFX
  1845. "%s: lBufQ failed\n", qdev->ndev->name);
  1846. return -ENOMEM;
  1847. }
  1848. qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
  1849. qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
  1850. /* Create Small Buffer Queue */
  1851. qdev->small_buf_q_size =
  1852. NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
  1853. if (qdev->small_buf_q_size < PAGE_SIZE)
  1854. qdev->small_buf_q_alloc_size = PAGE_SIZE;
  1855. else
  1856. qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
  1857. qdev->small_buf_q_alloc_virt_addr =
  1858. pci_alloc_consistent(qdev->pdev,
  1859. qdev->small_buf_q_alloc_size,
  1860. &qdev->small_buf_q_alloc_phy_addr);
  1861. if (qdev->small_buf_q_alloc_virt_addr == NULL) {
  1862. printk(KERN_ERR PFX
  1863. "%s: Small Buffer Queue allocation failed.\n",
  1864. qdev->ndev->name);
  1865. pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
  1866. qdev->lrg_buf_q_alloc_virt_addr,
  1867. qdev->lrg_buf_q_alloc_phy_addr);
  1868. return -ENOMEM;
  1869. }
  1870. qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
  1871. qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
  1872. set_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  1873. return 0;
  1874. }
  1875. static void ql_free_buffer_queues(struct ql3_adapter *qdev)
  1876. {
  1877. if (!test_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags)) {
  1878. printk(KERN_INFO PFX
  1879. "%s: Already done.\n", qdev->ndev->name);
  1880. return;
  1881. }
  1882. pci_free_consistent(qdev->pdev,
  1883. qdev->lrg_buf_q_alloc_size,
  1884. qdev->lrg_buf_q_alloc_virt_addr,
  1885. qdev->lrg_buf_q_alloc_phy_addr);
  1886. qdev->lrg_buf_q_virt_addr = NULL;
  1887. pci_free_consistent(qdev->pdev,
  1888. qdev->small_buf_q_alloc_size,
  1889. qdev->small_buf_q_alloc_virt_addr,
  1890. qdev->small_buf_q_alloc_phy_addr);
  1891. qdev->small_buf_q_virt_addr = NULL;
  1892. clear_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  1893. }
  1894. static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
  1895. {
  1896. int i;
  1897. struct bufq_addr_element *small_buf_q_entry;
  1898. /* Currently we allocate on one of memory and use it for smallbuffers */
  1899. qdev->small_buf_total_size =
  1900. (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
  1901. QL_SMALL_BUFFER_SIZE);
  1902. qdev->small_buf_virt_addr =
  1903. pci_alloc_consistent(qdev->pdev,
  1904. qdev->small_buf_total_size,
  1905. &qdev->small_buf_phy_addr);
  1906. if (qdev->small_buf_virt_addr == NULL) {
  1907. printk(KERN_ERR PFX
  1908. "%s: Failed to get small buffer memory.\n",
  1909. qdev->ndev->name);
  1910. return -ENOMEM;
  1911. }
  1912. qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
  1913. qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
  1914. small_buf_q_entry = qdev->small_buf_q_virt_addr;
  1915. qdev->last_rsp_offset = qdev->small_buf_phy_addr_low;
  1916. /* Initialize the small buffer queue. */
  1917. for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
  1918. small_buf_q_entry->addr_high =
  1919. cpu_to_le32(qdev->small_buf_phy_addr_high);
  1920. small_buf_q_entry->addr_low =
  1921. cpu_to_le32(qdev->small_buf_phy_addr_low +
  1922. (i * QL_SMALL_BUFFER_SIZE));
  1923. small_buf_q_entry++;
  1924. }
  1925. qdev->small_buf_index = 0;
  1926. set_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags);
  1927. return 0;
  1928. }
  1929. static void ql_free_small_buffers(struct ql3_adapter *qdev)
  1930. {
  1931. if (!test_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags)) {
  1932. printk(KERN_INFO PFX
  1933. "%s: Already done.\n", qdev->ndev->name);
  1934. return;
  1935. }
  1936. if (qdev->small_buf_virt_addr != NULL) {
  1937. pci_free_consistent(qdev->pdev,
  1938. qdev->small_buf_total_size,
  1939. qdev->small_buf_virt_addr,
  1940. qdev->small_buf_phy_addr);
  1941. qdev->small_buf_virt_addr = NULL;
  1942. }
  1943. }
  1944. static void ql_free_large_buffers(struct ql3_adapter *qdev)
  1945. {
  1946. int i = 0;
  1947. struct ql_rcv_buf_cb *lrg_buf_cb;
  1948. for (i = 0; i < NUM_LARGE_BUFFERS; i++) {
  1949. lrg_buf_cb = &qdev->lrg_buf[i];
  1950. if (lrg_buf_cb->skb) {
  1951. dev_kfree_skb(lrg_buf_cb->skb);
  1952. pci_unmap_single(qdev->pdev,
  1953. pci_unmap_addr(lrg_buf_cb, mapaddr),
  1954. pci_unmap_len(lrg_buf_cb, maplen),
  1955. PCI_DMA_FROMDEVICE);
  1956. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  1957. } else {
  1958. break;
  1959. }
  1960. }
  1961. }
  1962. static void ql_init_large_buffers(struct ql3_adapter *qdev)
  1963. {
  1964. int i;
  1965. struct ql_rcv_buf_cb *lrg_buf_cb;
  1966. struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
  1967. for (i = 0; i < NUM_LARGE_BUFFERS; i++) {
  1968. lrg_buf_cb = &qdev->lrg_buf[i];
  1969. buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
  1970. buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
  1971. buf_addr_ele++;
  1972. }
  1973. qdev->lrg_buf_index = 0;
  1974. qdev->lrg_buf_skb_check = 0;
  1975. }
  1976. static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
  1977. {
  1978. int i;
  1979. struct ql_rcv_buf_cb *lrg_buf_cb;
  1980. struct sk_buff *skb;
  1981. u64 map;
  1982. for (i = 0; i < NUM_LARGE_BUFFERS; i++) {
  1983. skb = dev_alloc_skb(qdev->lrg_buffer_len);
  1984. if (unlikely(!skb)) {
  1985. /* Better luck next round */
  1986. printk(KERN_ERR PFX
  1987. "%s: large buff alloc failed, "
  1988. "for %d bytes at index %d.\n",
  1989. qdev->ndev->name,
  1990. qdev->lrg_buffer_len * 2, i);
  1991. ql_free_large_buffers(qdev);
  1992. return -ENOMEM;
  1993. } else {
  1994. lrg_buf_cb = &qdev->lrg_buf[i];
  1995. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  1996. lrg_buf_cb->index = i;
  1997. lrg_buf_cb->skb = skb;
  1998. /*
  1999. * We save some space to copy the ethhdr from first
  2000. * buffer
  2001. */
  2002. skb_reserve(skb, QL_HEADER_SPACE);
  2003. map = pci_map_single(qdev->pdev,
  2004. skb->data,
  2005. qdev->lrg_buffer_len -
  2006. QL_HEADER_SPACE,
  2007. PCI_DMA_FROMDEVICE);
  2008. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  2009. pci_unmap_len_set(lrg_buf_cb, maplen,
  2010. qdev->lrg_buffer_len -
  2011. QL_HEADER_SPACE);
  2012. lrg_buf_cb->buf_phy_addr_low =
  2013. cpu_to_le32(LS_64BITS(map));
  2014. lrg_buf_cb->buf_phy_addr_high =
  2015. cpu_to_le32(MS_64BITS(map));
  2016. }
  2017. }
  2018. return 0;
  2019. }
  2020. static void ql_create_send_free_list(struct ql3_adapter *qdev)
  2021. {
  2022. struct ql_tx_buf_cb *tx_cb;
  2023. int i;
  2024. struct ob_mac_iocb_req *req_q_curr =
  2025. qdev->req_q_virt_addr;
  2026. /* Create free list of transmit buffers */
  2027. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2028. tx_cb = &qdev->tx_buf[i];
  2029. tx_cb->skb = NULL;
  2030. tx_cb->queue_entry = req_q_curr;
  2031. req_q_curr++;
  2032. }
  2033. }
  2034. static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
  2035. {
  2036. if (qdev->ndev->mtu == NORMAL_MTU_SIZE)
  2037. qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
  2038. else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
  2039. qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
  2040. } else {
  2041. printk(KERN_ERR PFX
  2042. "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
  2043. qdev->ndev->name);
  2044. return -ENOMEM;
  2045. }
  2046. qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
  2047. qdev->max_frame_size =
  2048. (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
  2049. /*
  2050. * First allocate a page of shared memory and use it for shadow
  2051. * locations of Network Request Queue Consumer Address Register and
  2052. * Network Completion Queue Producer Index Register
  2053. */
  2054. qdev->shadow_reg_virt_addr =
  2055. pci_alloc_consistent(qdev->pdev,
  2056. PAGE_SIZE, &qdev->shadow_reg_phy_addr);
  2057. if (qdev->shadow_reg_virt_addr != NULL) {
  2058. qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
  2059. qdev->req_consumer_index_phy_addr_high =
  2060. MS_64BITS(qdev->shadow_reg_phy_addr);
  2061. qdev->req_consumer_index_phy_addr_low =
  2062. LS_64BITS(qdev->shadow_reg_phy_addr);
  2063. qdev->prsp_producer_index =
  2064. (u32 *) (((u8 *) qdev->preq_consumer_index) + 8);
  2065. qdev->rsp_producer_index_phy_addr_high =
  2066. qdev->req_consumer_index_phy_addr_high;
  2067. qdev->rsp_producer_index_phy_addr_low =
  2068. qdev->req_consumer_index_phy_addr_low + 8;
  2069. } else {
  2070. printk(KERN_ERR PFX
  2071. "%s: shadowReg Alloc failed.\n", qdev->ndev->name);
  2072. return -ENOMEM;
  2073. }
  2074. if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
  2075. printk(KERN_ERR PFX
  2076. "%s: ql_alloc_net_req_rsp_queues failed.\n",
  2077. qdev->ndev->name);
  2078. goto err_req_rsp;
  2079. }
  2080. if (ql_alloc_buffer_queues(qdev) != 0) {
  2081. printk(KERN_ERR PFX
  2082. "%s: ql_alloc_buffer_queues failed.\n",
  2083. qdev->ndev->name);
  2084. goto err_buffer_queues;
  2085. }
  2086. if (ql_alloc_small_buffers(qdev) != 0) {
  2087. printk(KERN_ERR PFX
  2088. "%s: ql_alloc_small_buffers failed\n", qdev->ndev->name);
  2089. goto err_small_buffers;
  2090. }
  2091. if (ql_alloc_large_buffers(qdev) != 0) {
  2092. printk(KERN_ERR PFX
  2093. "%s: ql_alloc_large_buffers failed\n", qdev->ndev->name);
  2094. goto err_small_buffers;
  2095. }
  2096. /* Initialize the large buffer queue. */
  2097. ql_init_large_buffers(qdev);
  2098. ql_create_send_free_list(qdev);
  2099. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2100. return 0;
  2101. err_small_buffers:
  2102. ql_free_buffer_queues(qdev);
  2103. err_buffer_queues:
  2104. ql_free_net_req_rsp_queues(qdev);
  2105. err_req_rsp:
  2106. pci_free_consistent(qdev->pdev,
  2107. PAGE_SIZE,
  2108. qdev->shadow_reg_virt_addr,
  2109. qdev->shadow_reg_phy_addr);
  2110. return -ENOMEM;
  2111. }
  2112. static void ql_free_mem_resources(struct ql3_adapter *qdev)
  2113. {
  2114. ql_free_large_buffers(qdev);
  2115. ql_free_small_buffers(qdev);
  2116. ql_free_buffer_queues(qdev);
  2117. ql_free_net_req_rsp_queues(qdev);
  2118. if (qdev->shadow_reg_virt_addr != NULL) {
  2119. pci_free_consistent(qdev->pdev,
  2120. PAGE_SIZE,
  2121. qdev->shadow_reg_virt_addr,
  2122. qdev->shadow_reg_phy_addr);
  2123. qdev->shadow_reg_virt_addr = NULL;
  2124. }
  2125. }
  2126. static int ql_init_misc_registers(struct ql3_adapter *qdev)
  2127. {
  2128. struct ql3xxx_local_ram_registers __iomem *local_ram =
  2129. (void __iomem *)qdev->mem_map_registers;
  2130. if(ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
  2131. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2132. 2) << 4))
  2133. return -1;
  2134. ql_write_page2_reg(qdev,
  2135. &local_ram->bufletSize, qdev->nvram_data.bufletSize);
  2136. ql_write_page2_reg(qdev,
  2137. &local_ram->maxBufletCount,
  2138. qdev->nvram_data.bufletCount);
  2139. ql_write_page2_reg(qdev,
  2140. &local_ram->freeBufletThresholdLow,
  2141. (qdev->nvram_data.tcpWindowThreshold25 << 16) |
  2142. (qdev->nvram_data.tcpWindowThreshold0));
  2143. ql_write_page2_reg(qdev,
  2144. &local_ram->freeBufletThresholdHigh,
  2145. qdev->nvram_data.tcpWindowThreshold50);
  2146. ql_write_page2_reg(qdev,
  2147. &local_ram->ipHashTableBase,
  2148. (qdev->nvram_data.ipHashTableBaseHi << 16) |
  2149. qdev->nvram_data.ipHashTableBaseLo);
  2150. ql_write_page2_reg(qdev,
  2151. &local_ram->ipHashTableCount,
  2152. qdev->nvram_data.ipHashTableSize);
  2153. ql_write_page2_reg(qdev,
  2154. &local_ram->tcpHashTableBase,
  2155. (qdev->nvram_data.tcpHashTableBaseHi << 16) |
  2156. qdev->nvram_data.tcpHashTableBaseLo);
  2157. ql_write_page2_reg(qdev,
  2158. &local_ram->tcpHashTableCount,
  2159. qdev->nvram_data.tcpHashTableSize);
  2160. ql_write_page2_reg(qdev,
  2161. &local_ram->ncbBase,
  2162. (qdev->nvram_data.ncbTableBaseHi << 16) |
  2163. qdev->nvram_data.ncbTableBaseLo);
  2164. ql_write_page2_reg(qdev,
  2165. &local_ram->maxNcbCount,
  2166. qdev->nvram_data.ncbTableSize);
  2167. ql_write_page2_reg(qdev,
  2168. &local_ram->drbBase,
  2169. (qdev->nvram_data.drbTableBaseHi << 16) |
  2170. qdev->nvram_data.drbTableBaseLo);
  2171. ql_write_page2_reg(qdev,
  2172. &local_ram->maxDrbCount,
  2173. qdev->nvram_data.drbTableSize);
  2174. ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
  2175. return 0;
  2176. }
  2177. static int ql_adapter_initialize(struct ql3_adapter *qdev)
  2178. {
  2179. u32 value;
  2180. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2181. struct ql3xxx_host_memory_registers __iomem *hmem_regs =
  2182. (void __iomem *)port_regs;
  2183. u32 delay = 10;
  2184. int status = 0;
  2185. if(ql_mii_setup(qdev))
  2186. return -1;
  2187. /* Bring out PHY out of reset */
  2188. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2189. (ISP_SERIAL_PORT_IF_WE |
  2190. (ISP_SERIAL_PORT_IF_WE << 16)));
  2191. qdev->port_link_state = LS_DOWN;
  2192. netif_carrier_off(qdev->ndev);
  2193. /* V2 chip fix for ARS-39168. */
  2194. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2195. (ISP_SERIAL_PORT_IF_SDE |
  2196. (ISP_SERIAL_PORT_IF_SDE << 16)));
  2197. /* Request Queue Registers */
  2198. *((u32 *) (qdev->preq_consumer_index)) = 0;
  2199. atomic_set(&qdev->tx_count,NUM_REQ_Q_ENTRIES);
  2200. qdev->req_producer_index = 0;
  2201. ql_write_page1_reg(qdev,
  2202. &hmem_regs->reqConsumerIndexAddrHigh,
  2203. qdev->req_consumer_index_phy_addr_high);
  2204. ql_write_page1_reg(qdev,
  2205. &hmem_regs->reqConsumerIndexAddrLow,
  2206. qdev->req_consumer_index_phy_addr_low);
  2207. ql_write_page1_reg(qdev,
  2208. &hmem_regs->reqBaseAddrHigh,
  2209. MS_64BITS(qdev->req_q_phy_addr));
  2210. ql_write_page1_reg(qdev,
  2211. &hmem_regs->reqBaseAddrLow,
  2212. LS_64BITS(qdev->req_q_phy_addr));
  2213. ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
  2214. /* Response Queue Registers */
  2215. *((u16 *) (qdev->prsp_producer_index)) = 0;
  2216. qdev->rsp_consumer_index = 0;
  2217. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2218. ql_write_page1_reg(qdev,
  2219. &hmem_regs->rspProducerIndexAddrHigh,
  2220. qdev->rsp_producer_index_phy_addr_high);
  2221. ql_write_page1_reg(qdev,
  2222. &hmem_regs->rspProducerIndexAddrLow,
  2223. qdev->rsp_producer_index_phy_addr_low);
  2224. ql_write_page1_reg(qdev,
  2225. &hmem_regs->rspBaseAddrHigh,
  2226. MS_64BITS(qdev->rsp_q_phy_addr));
  2227. ql_write_page1_reg(qdev,
  2228. &hmem_regs->rspBaseAddrLow,
  2229. LS_64BITS(qdev->rsp_q_phy_addr));
  2230. ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
  2231. /* Large Buffer Queue */
  2232. ql_write_page1_reg(qdev,
  2233. &hmem_regs->rxLargeQBaseAddrHigh,
  2234. MS_64BITS(qdev->lrg_buf_q_phy_addr));
  2235. ql_write_page1_reg(qdev,
  2236. &hmem_regs->rxLargeQBaseAddrLow,
  2237. LS_64BITS(qdev->lrg_buf_q_phy_addr));
  2238. ql_write_page1_reg(qdev, &hmem_regs->rxLargeQLength, NUM_LBUFQ_ENTRIES);
  2239. ql_write_page1_reg(qdev,
  2240. &hmem_regs->rxLargeBufferLength,
  2241. qdev->lrg_buffer_len);
  2242. /* Small Buffer Queue */
  2243. ql_write_page1_reg(qdev,
  2244. &hmem_regs->rxSmallQBaseAddrHigh,
  2245. MS_64BITS(qdev->small_buf_q_phy_addr));
  2246. ql_write_page1_reg(qdev,
  2247. &hmem_regs->rxSmallQBaseAddrLow,
  2248. LS_64BITS(qdev->small_buf_q_phy_addr));
  2249. ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
  2250. ql_write_page1_reg(qdev,
  2251. &hmem_regs->rxSmallBufferLength,
  2252. QL_SMALL_BUFFER_SIZE);
  2253. qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
  2254. qdev->small_buf_release_cnt = 8;
  2255. qdev->lrg_buf_q_producer_index = NUM_LBUFQ_ENTRIES - 1;
  2256. qdev->lrg_buf_release_cnt = 8;
  2257. qdev->lrg_buf_next_free =
  2258. (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
  2259. qdev->small_buf_index = 0;
  2260. qdev->lrg_buf_index = 0;
  2261. qdev->lrg_buf_free_count = 0;
  2262. qdev->lrg_buf_free_head = NULL;
  2263. qdev->lrg_buf_free_tail = NULL;
  2264. ql_write_common_reg(qdev,
  2265. &port_regs->CommonRegs.
  2266. rxSmallQProducerIndex,
  2267. qdev->small_buf_q_producer_index);
  2268. ql_write_common_reg(qdev,
  2269. &port_regs->CommonRegs.
  2270. rxLargeQProducerIndex,
  2271. qdev->lrg_buf_q_producer_index);
  2272. /*
  2273. * Find out if the chip has already been initialized. If it has, then
  2274. * we skip some of the initialization.
  2275. */
  2276. clear_bit(QL_LINK_MASTER, &qdev->flags);
  2277. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2278. if ((value & PORT_STATUS_IC) == 0) {
  2279. /* Chip has not been configured yet, so let it rip. */
  2280. if(ql_init_misc_registers(qdev)) {
  2281. status = -1;
  2282. goto out;
  2283. }
  2284. if (qdev->mac_index)
  2285. ql_write_page0_reg(qdev,
  2286. &port_regs->mac1MaxFrameLengthReg,
  2287. qdev->max_frame_size);
  2288. else
  2289. ql_write_page0_reg(qdev,
  2290. &port_regs->mac0MaxFrameLengthReg,
  2291. qdev->max_frame_size);
  2292. value = qdev->nvram_data.tcpMaxWindowSize;
  2293. ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
  2294. value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
  2295. if(ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
  2296. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  2297. * 2) << 13)) {
  2298. status = -1;
  2299. goto out;
  2300. }
  2301. ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
  2302. ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
  2303. (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
  2304. 16) | (INTERNAL_CHIP_SD |
  2305. INTERNAL_CHIP_WE)));
  2306. ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
  2307. }
  2308. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  2309. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2310. 2) << 7)) {
  2311. status = -1;
  2312. goto out;
  2313. }
  2314. ql_init_scan_mode(qdev);
  2315. ql_get_phy_owner(qdev);
  2316. /* Load the MAC Configuration */
  2317. /* Program lower 32 bits of the MAC address */
  2318. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2319. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  2320. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2321. ((qdev->ndev->dev_addr[2] << 24)
  2322. | (qdev->ndev->dev_addr[3] << 16)
  2323. | (qdev->ndev->dev_addr[4] << 8)
  2324. | qdev->ndev->dev_addr[5]));
  2325. /* Program top 16 bits of the MAC address */
  2326. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2327. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  2328. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2329. ((qdev->ndev->dev_addr[0] << 8)
  2330. | qdev->ndev->dev_addr[1]));
  2331. /* Enable Primary MAC */
  2332. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2333. ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
  2334. MAC_ADDR_INDIRECT_PTR_REG_PE));
  2335. /* Clear Primary and Secondary IP addresses */
  2336. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2337. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2338. (qdev->mac_index << 2)));
  2339. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2340. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2341. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2342. ((qdev->mac_index << 2) + 1)));
  2343. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2344. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  2345. /* Indicate Configuration Complete */
  2346. ql_write_page0_reg(qdev,
  2347. &port_regs->portControl,
  2348. ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
  2349. do {
  2350. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2351. if (value & PORT_STATUS_IC)
  2352. break;
  2353. msleep(500);
  2354. } while (--delay);
  2355. if (delay == 0) {
  2356. printk(KERN_ERR PFX
  2357. "%s: Hw Initialization timeout.\n", qdev->ndev->name);
  2358. status = -1;
  2359. goto out;
  2360. }
  2361. /* Enable Ethernet Function */
  2362. value =
  2363. (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
  2364. PORT_CONTROL_HH);
  2365. ql_write_page0_reg(qdev, &port_regs->portControl,
  2366. ((value << 16) | value));
  2367. out:
  2368. return status;
  2369. }
  2370. /*
  2371. * Caller holds hw_lock.
  2372. */
  2373. static int ql_adapter_reset(struct ql3_adapter *qdev)
  2374. {
  2375. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2376. int status = 0;
  2377. u16 value;
  2378. int max_wait_time;
  2379. set_bit(QL_RESET_ACTIVE, &qdev->flags);
  2380. clear_bit(QL_RESET_DONE, &qdev->flags);
  2381. /*
  2382. * Issue soft reset to chip.
  2383. */
  2384. printk(KERN_DEBUG PFX
  2385. "%s: Issue soft reset to chip.\n",
  2386. qdev->ndev->name);
  2387. ql_write_common_reg(qdev,
  2388. &port_regs->CommonRegs.ispControlStatus,
  2389. ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
  2390. /* Wait 3 seconds for reset to complete. */
  2391. printk(KERN_DEBUG PFX
  2392. "%s: Wait 10 milliseconds for reset to complete.\n",
  2393. qdev->ndev->name);
  2394. /* Wait until the firmware tells us the Soft Reset is done */
  2395. max_wait_time = 5;
  2396. do {
  2397. value =
  2398. ql_read_common_reg(qdev,
  2399. &port_regs->CommonRegs.ispControlStatus);
  2400. if ((value & ISP_CONTROL_SR) == 0)
  2401. break;
  2402. ssleep(1);
  2403. } while ((--max_wait_time));
  2404. /*
  2405. * Also, make sure that the Network Reset Interrupt bit has been
  2406. * cleared after the soft reset has taken place.
  2407. */
  2408. value =
  2409. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  2410. if (value & ISP_CONTROL_RI) {
  2411. printk(KERN_DEBUG PFX
  2412. "ql_adapter_reset: clearing RI after reset.\n");
  2413. ql_write_common_reg(qdev,
  2414. &port_regs->CommonRegs.
  2415. ispControlStatus,
  2416. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  2417. }
  2418. if (max_wait_time == 0) {
  2419. /* Issue Force Soft Reset */
  2420. ql_write_common_reg(qdev,
  2421. &port_regs->CommonRegs.
  2422. ispControlStatus,
  2423. ((ISP_CONTROL_FSR << 16) |
  2424. ISP_CONTROL_FSR));
  2425. /*
  2426. * Wait until the firmware tells us the Force Soft Reset is
  2427. * done
  2428. */
  2429. max_wait_time = 5;
  2430. do {
  2431. value =
  2432. ql_read_common_reg(qdev,
  2433. &port_regs->CommonRegs.
  2434. ispControlStatus);
  2435. if ((value & ISP_CONTROL_FSR) == 0) {
  2436. break;
  2437. }
  2438. ssleep(1);
  2439. } while ((--max_wait_time));
  2440. }
  2441. if (max_wait_time == 0)
  2442. status = 1;
  2443. clear_bit(QL_RESET_ACTIVE, &qdev->flags);
  2444. set_bit(QL_RESET_DONE, &qdev->flags);
  2445. return status;
  2446. }
  2447. static void ql_set_mac_info(struct ql3_adapter *qdev)
  2448. {
  2449. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2450. u32 value, port_status;
  2451. u8 func_number;
  2452. /* Get the function number */
  2453. value =
  2454. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  2455. func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
  2456. port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2457. switch (value & ISP_CONTROL_FN_MASK) {
  2458. case ISP_CONTROL_FN0_NET:
  2459. qdev->mac_index = 0;
  2460. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2461. qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
  2462. qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
  2463. qdev->mb_bit_mask = FN0_MA_BITS_MASK;
  2464. qdev->PHYAddr = PORT0_PHY_ADDRESS;
  2465. if (port_status & PORT_STATUS_SM0)
  2466. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  2467. else
  2468. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  2469. break;
  2470. case ISP_CONTROL_FN1_NET:
  2471. qdev->mac_index = 1;
  2472. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2473. qdev->tcp_ob_opcode = OUTBOUND_TCP_IOCB | func_number;
  2474. qdev->update_ob_opcode = UPDATE_NCB_IOCB | func_number;
  2475. qdev->mb_bit_mask = FN1_MA_BITS_MASK;
  2476. qdev->PHYAddr = PORT1_PHY_ADDRESS;
  2477. if (port_status & PORT_STATUS_SM1)
  2478. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  2479. else
  2480. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  2481. break;
  2482. case ISP_CONTROL_FN0_SCSI:
  2483. case ISP_CONTROL_FN1_SCSI:
  2484. default:
  2485. printk(KERN_DEBUG PFX
  2486. "%s: Invalid function number, ispControlStatus = 0x%x\n",
  2487. qdev->ndev->name,value);
  2488. break;
  2489. }
  2490. qdev->numPorts = qdev->nvram_data.numPorts;
  2491. }
  2492. static void ql_display_dev_info(struct net_device *ndev)
  2493. {
  2494. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  2495. struct pci_dev *pdev = qdev->pdev;
  2496. printk(KERN_INFO PFX
  2497. "\n%s Adapter %d RevisionID %d found on PCI slot %d.\n",
  2498. DRV_NAME, qdev->index, qdev->chip_rev_id, qdev->pci_slot);
  2499. printk(KERN_INFO PFX
  2500. "%s Interface.\n",
  2501. test_bit(QL_LINK_OPTICAL,&qdev->flags) ? "OPTICAL" : "COPPER");
  2502. /*
  2503. * Print PCI bus width/type.
  2504. */
  2505. printk(KERN_INFO PFX
  2506. "Bus interface is %s %s.\n",
  2507. ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
  2508. ((qdev->pci_x) ? "PCI-X" : "PCI"));
  2509. printk(KERN_INFO PFX
  2510. "mem IO base address adjusted = 0x%p\n",
  2511. qdev->mem_map_registers);
  2512. printk(KERN_INFO PFX "Interrupt number = %d\n", pdev->irq);
  2513. if (netif_msg_probe(qdev))
  2514. printk(KERN_INFO PFX
  2515. "%s: MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  2516. ndev->name, ndev->dev_addr[0], ndev->dev_addr[1],
  2517. ndev->dev_addr[2], ndev->dev_addr[3], ndev->dev_addr[4],
  2518. ndev->dev_addr[5]);
  2519. }
  2520. static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
  2521. {
  2522. struct net_device *ndev = qdev->ndev;
  2523. int retval = 0;
  2524. netif_stop_queue(ndev);
  2525. netif_carrier_off(ndev);
  2526. clear_bit(QL_ADAPTER_UP,&qdev->flags);
  2527. clear_bit(QL_LINK_MASTER,&qdev->flags);
  2528. ql_disable_interrupts(qdev);
  2529. free_irq(qdev->pdev->irq, ndev);
  2530. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  2531. printk(KERN_INFO PFX
  2532. "%s: calling pci_disable_msi().\n", qdev->ndev->name);
  2533. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  2534. pci_disable_msi(qdev->pdev);
  2535. }
  2536. del_timer_sync(&qdev->adapter_timer);
  2537. netif_poll_disable(ndev);
  2538. if (do_reset) {
  2539. int soft_reset;
  2540. unsigned long hw_flags;
  2541. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2542. if (ql_wait_for_drvr_lock(qdev)) {
  2543. if ((soft_reset = ql_adapter_reset(qdev))) {
  2544. printk(KERN_ERR PFX
  2545. "%s: ql_adapter_reset(%d) FAILED!\n",
  2546. ndev->name, qdev->index);
  2547. }
  2548. printk(KERN_ERR PFX
  2549. "%s: Releaseing driver lock via chip reset.\n",ndev->name);
  2550. } else {
  2551. printk(KERN_ERR PFX
  2552. "%s: Could not acquire driver lock to do "
  2553. "reset!\n", ndev->name);
  2554. retval = -1;
  2555. }
  2556. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2557. }
  2558. ql_free_mem_resources(qdev);
  2559. return retval;
  2560. }
  2561. static int ql_adapter_up(struct ql3_adapter *qdev)
  2562. {
  2563. struct net_device *ndev = qdev->ndev;
  2564. int err;
  2565. unsigned long irq_flags = SA_SAMPLE_RANDOM | SA_SHIRQ;
  2566. unsigned long hw_flags;
  2567. if (ql_alloc_mem_resources(qdev)) {
  2568. printk(KERN_ERR PFX
  2569. "%s Unable to allocate buffers.\n", ndev->name);
  2570. return -ENOMEM;
  2571. }
  2572. if (qdev->msi) {
  2573. if (pci_enable_msi(qdev->pdev)) {
  2574. printk(KERN_ERR PFX
  2575. "%s: User requested MSI, but MSI failed to "
  2576. "initialize. Continuing without MSI.\n",
  2577. qdev->ndev->name);
  2578. qdev->msi = 0;
  2579. } else {
  2580. printk(KERN_INFO PFX "%s: MSI Enabled...\n", qdev->ndev->name);
  2581. set_bit(QL_MSI_ENABLED,&qdev->flags);
  2582. irq_flags &= ~SA_SHIRQ;
  2583. }
  2584. }
  2585. if ((err = request_irq(qdev->pdev->irq,
  2586. ql3xxx_isr,
  2587. irq_flags, ndev->name, ndev))) {
  2588. printk(KERN_ERR PFX
  2589. "%s: Failed to reserve interrupt %d already in use.\n",
  2590. ndev->name, qdev->pdev->irq);
  2591. goto err_irq;
  2592. }
  2593. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2594. if ((err = ql_wait_for_drvr_lock(qdev))) {
  2595. if ((err = ql_adapter_initialize(qdev))) {
  2596. printk(KERN_ERR PFX
  2597. "%s: Unable to initialize adapter.\n",
  2598. ndev->name);
  2599. goto err_init;
  2600. }
  2601. printk(KERN_ERR PFX
  2602. "%s: Releaseing driver lock.\n",ndev->name);
  2603. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  2604. } else {
  2605. printk(KERN_ERR PFX
  2606. "%s: Could not aquire driver lock.\n",
  2607. ndev->name);
  2608. goto err_lock;
  2609. }
  2610. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2611. set_bit(QL_ADAPTER_UP,&qdev->flags);
  2612. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  2613. netif_poll_enable(ndev);
  2614. ql_enable_interrupts(qdev);
  2615. return 0;
  2616. err_init:
  2617. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  2618. err_lock:
  2619. free_irq(qdev->pdev->irq, ndev);
  2620. err_irq:
  2621. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  2622. printk(KERN_INFO PFX
  2623. "%s: calling pci_disable_msi().\n",
  2624. qdev->ndev->name);
  2625. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  2626. pci_disable_msi(qdev->pdev);
  2627. }
  2628. return err;
  2629. }
  2630. static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
  2631. {
  2632. if( ql_adapter_down(qdev,reset) || ql_adapter_up(qdev)) {
  2633. printk(KERN_ERR PFX
  2634. "%s: Driver up/down cycle failed, "
  2635. "closing device\n",qdev->ndev->name);
  2636. dev_close(qdev->ndev);
  2637. return -1;
  2638. }
  2639. return 0;
  2640. }
  2641. static int ql3xxx_close(struct net_device *ndev)
  2642. {
  2643. struct ql3_adapter *qdev = netdev_priv(ndev);
  2644. /*
  2645. * Wait for device to recover from a reset.
  2646. * (Rarely happens, but possible.)
  2647. */
  2648. while (!test_bit(QL_ADAPTER_UP,&qdev->flags))
  2649. msleep(50);
  2650. ql_adapter_down(qdev,QL_DO_RESET);
  2651. return 0;
  2652. }
  2653. static int ql3xxx_open(struct net_device *ndev)
  2654. {
  2655. struct ql3_adapter *qdev = netdev_priv(ndev);
  2656. return (ql_adapter_up(qdev));
  2657. }
  2658. static struct net_device_stats *ql3xxx_get_stats(struct net_device *dev)
  2659. {
  2660. struct ql3_adapter *qdev = (struct ql3_adapter *)dev->priv;
  2661. return &qdev->stats;
  2662. }
  2663. static int ql3xxx_change_mtu(struct net_device *ndev, int new_mtu)
  2664. {
  2665. struct ql3_adapter *qdev = netdev_priv(ndev);
  2666. printk(KERN_ERR PFX "%s: new mtu size = %d.\n", ndev->name, new_mtu);
  2667. if (new_mtu != NORMAL_MTU_SIZE && new_mtu != JUMBO_MTU_SIZE) {
  2668. printk(KERN_ERR PFX
  2669. "%s: mtu size of %d is not valid. Use exactly %d or "
  2670. "%d.\n", ndev->name, new_mtu, NORMAL_MTU_SIZE,
  2671. JUMBO_MTU_SIZE);
  2672. return -EINVAL;
  2673. }
  2674. if (!netif_running(ndev)) {
  2675. ndev->mtu = new_mtu;
  2676. return 0;
  2677. }
  2678. ndev->mtu = new_mtu;
  2679. return ql_cycle_adapter(qdev,QL_DO_RESET);
  2680. }
  2681. static void ql3xxx_set_multicast_list(struct net_device *ndev)
  2682. {
  2683. /*
  2684. * We are manually parsing the list in the net_device structure.
  2685. */
  2686. return;
  2687. }
  2688. static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
  2689. {
  2690. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  2691. struct ql3xxx_port_registers __iomem *port_regs =
  2692. qdev->mem_map_registers;
  2693. struct sockaddr *addr = p;
  2694. unsigned long hw_flags;
  2695. if (netif_running(ndev))
  2696. return -EBUSY;
  2697. if (!is_valid_ether_addr(addr->sa_data))
  2698. return -EADDRNOTAVAIL;
  2699. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  2700. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2701. /* Program lower 32 bits of the MAC address */
  2702. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2703. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  2704. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2705. ((ndev->dev_addr[2] << 24) | (ndev->
  2706. dev_addr[3] << 16) |
  2707. (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
  2708. /* Program top 16 bits of the MAC address */
  2709. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2710. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  2711. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2712. ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
  2713. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2714. return 0;
  2715. }
  2716. static void ql3xxx_tx_timeout(struct net_device *ndev)
  2717. {
  2718. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  2719. printk(KERN_ERR PFX "%s: Resetting...\n", ndev->name);
  2720. /*
  2721. * Stop the queues, we've got a problem.
  2722. */
  2723. netif_stop_queue(ndev);
  2724. /*
  2725. * Wake up the worker to process this event.
  2726. */
  2727. queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
  2728. }
  2729. static void ql_reset_work(struct work_struct *work)
  2730. {
  2731. struct ql3_adapter *qdev =
  2732. container_of(work, struct ql3_adapter, reset_work.work);
  2733. struct net_device *ndev = qdev->ndev;
  2734. u32 value;
  2735. struct ql_tx_buf_cb *tx_cb;
  2736. int max_wait_time, i;
  2737. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2738. unsigned long hw_flags;
  2739. if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START),&qdev->flags)) {
  2740. clear_bit(QL_LINK_MASTER,&qdev->flags);
  2741. /*
  2742. * Loop through the active list and return the skb.
  2743. */
  2744. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2745. tx_cb = &qdev->tx_buf[i];
  2746. if (tx_cb->skb) {
  2747. printk(KERN_DEBUG PFX
  2748. "%s: Freeing lost SKB.\n",
  2749. qdev->ndev->name);
  2750. pci_unmap_single(qdev->pdev,
  2751. pci_unmap_addr(tx_cb, mapaddr),
  2752. pci_unmap_len(tx_cb, maplen), PCI_DMA_TODEVICE);
  2753. dev_kfree_skb(tx_cb->skb);
  2754. tx_cb->skb = NULL;
  2755. }
  2756. }
  2757. printk(KERN_ERR PFX
  2758. "%s: Clearing NRI after reset.\n", qdev->ndev->name);
  2759. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  2760. ql_write_common_reg(qdev,
  2761. &port_regs->CommonRegs.
  2762. ispControlStatus,
  2763. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  2764. /*
  2765. * Wait the for Soft Reset to Complete.
  2766. */
  2767. max_wait_time = 10;
  2768. do {
  2769. value = ql_read_common_reg(qdev,
  2770. &port_regs->CommonRegs.
  2771. ispControlStatus);
  2772. if ((value & ISP_CONTROL_SR) == 0) {
  2773. printk(KERN_DEBUG PFX
  2774. "%s: reset completed.\n",
  2775. qdev->ndev->name);
  2776. break;
  2777. }
  2778. if (value & ISP_CONTROL_RI) {
  2779. printk(KERN_DEBUG PFX
  2780. "%s: clearing NRI after reset.\n",
  2781. qdev->ndev->name);
  2782. ql_write_common_reg(qdev,
  2783. &port_regs->
  2784. CommonRegs.
  2785. ispControlStatus,
  2786. ((ISP_CONTROL_RI <<
  2787. 16) | ISP_CONTROL_RI));
  2788. }
  2789. ssleep(1);
  2790. } while (--max_wait_time);
  2791. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  2792. if (value & ISP_CONTROL_SR) {
  2793. /*
  2794. * Set the reset flags and clear the board again.
  2795. * Nothing else to do...
  2796. */
  2797. printk(KERN_ERR PFX
  2798. "%s: Timed out waiting for reset to "
  2799. "complete.\n", ndev->name);
  2800. printk(KERN_ERR PFX
  2801. "%s: Do a reset.\n", ndev->name);
  2802. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  2803. clear_bit(QL_RESET_START,&qdev->flags);
  2804. ql_cycle_adapter(qdev,QL_DO_RESET);
  2805. return;
  2806. }
  2807. clear_bit(QL_RESET_ACTIVE,&qdev->flags);
  2808. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  2809. clear_bit(QL_RESET_START,&qdev->flags);
  2810. ql_cycle_adapter(qdev,QL_NO_RESET);
  2811. }
  2812. }
  2813. static void ql_tx_timeout_work(struct work_struct *work)
  2814. {
  2815. struct ql3_adapter *qdev =
  2816. container_of(work, struct ql3_adapter, tx_timeout_work.work);
  2817. ql_cycle_adapter(qdev, QL_DO_RESET);
  2818. }
  2819. static void ql_get_board_info(struct ql3_adapter *qdev)
  2820. {
  2821. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2822. u32 value;
  2823. value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
  2824. qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
  2825. if (value & PORT_STATUS_64)
  2826. qdev->pci_width = 64;
  2827. else
  2828. qdev->pci_width = 32;
  2829. if (value & PORT_STATUS_X)
  2830. qdev->pci_x = 1;
  2831. else
  2832. qdev->pci_x = 0;
  2833. qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
  2834. }
  2835. static void ql3xxx_timer(unsigned long ptr)
  2836. {
  2837. struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
  2838. if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
  2839. printk(KERN_DEBUG PFX
  2840. "%s: Reset in progress.\n",
  2841. qdev->ndev->name);
  2842. goto end;
  2843. }
  2844. ql_link_state_machine(qdev);
  2845. /* Restart timer on 2 second interval. */
  2846. end:
  2847. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  2848. }
  2849. static int __devinit ql3xxx_probe(struct pci_dev *pdev,
  2850. const struct pci_device_id *pci_entry)
  2851. {
  2852. struct net_device *ndev = NULL;
  2853. struct ql3_adapter *qdev = NULL;
  2854. static int cards_found = 0;
  2855. int pci_using_dac, err;
  2856. err = pci_enable_device(pdev);
  2857. if (err) {
  2858. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2859. pci_name(pdev));
  2860. goto err_out;
  2861. }
  2862. err = pci_request_regions(pdev, DRV_NAME);
  2863. if (err) {
  2864. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2865. pci_name(pdev));
  2866. goto err_out_disable_pdev;
  2867. }
  2868. pci_set_master(pdev);
  2869. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2870. pci_using_dac = 1;
  2871. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2872. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2873. pci_using_dac = 0;
  2874. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2875. }
  2876. if (err) {
  2877. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2878. pci_name(pdev));
  2879. goto err_out_free_regions;
  2880. }
  2881. ndev = alloc_etherdev(sizeof(struct ql3_adapter));
  2882. if (!ndev)
  2883. goto err_out_free_regions;
  2884. SET_MODULE_OWNER(ndev);
  2885. SET_NETDEV_DEV(ndev, &pdev->dev);
  2886. if (pci_using_dac)
  2887. ndev->features |= NETIF_F_HIGHDMA;
  2888. pci_set_drvdata(pdev, ndev);
  2889. qdev = netdev_priv(ndev);
  2890. qdev->index = cards_found;
  2891. qdev->ndev = ndev;
  2892. qdev->pdev = pdev;
  2893. qdev->port_link_state = LS_DOWN;
  2894. if (msi)
  2895. qdev->msi = 1;
  2896. qdev->msg_enable = netif_msg_init(debug, default_msg);
  2897. qdev->mem_map_registers =
  2898. ioremap_nocache(pci_resource_start(pdev, 1),
  2899. pci_resource_len(qdev->pdev, 1));
  2900. if (!qdev->mem_map_registers) {
  2901. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2902. pci_name(pdev));
  2903. goto err_out_free_ndev;
  2904. }
  2905. spin_lock_init(&qdev->adapter_lock);
  2906. spin_lock_init(&qdev->hw_lock);
  2907. /* Set driver entry points */
  2908. ndev->open = ql3xxx_open;
  2909. ndev->hard_start_xmit = ql3xxx_send;
  2910. ndev->stop = ql3xxx_close;
  2911. ndev->get_stats = ql3xxx_get_stats;
  2912. ndev->change_mtu = ql3xxx_change_mtu;
  2913. ndev->set_multicast_list = ql3xxx_set_multicast_list;
  2914. SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
  2915. ndev->set_mac_address = ql3xxx_set_mac_address;
  2916. ndev->tx_timeout = ql3xxx_tx_timeout;
  2917. ndev->watchdog_timeo = 5 * HZ;
  2918. ndev->poll = &ql_poll;
  2919. ndev->weight = 64;
  2920. ndev->irq = pdev->irq;
  2921. /* make sure the EEPROM is good */
  2922. if (ql_get_nvram_params(qdev)) {
  2923. printk(KERN_ALERT PFX
  2924. "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
  2925. qdev->index);
  2926. goto err_out_iounmap;
  2927. }
  2928. ql_set_mac_info(qdev);
  2929. /* Validate and set parameters */
  2930. if (qdev->mac_index) {
  2931. memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn2.macAddress,
  2932. ETH_ALEN);
  2933. } else {
  2934. memcpy(ndev->dev_addr, &qdev->nvram_data.funcCfg_fn0.macAddress,
  2935. ETH_ALEN);
  2936. }
  2937. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  2938. ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
  2939. /* Turn off support for multicasting */
  2940. ndev->flags &= ~IFF_MULTICAST;
  2941. /* Record PCI bus information. */
  2942. ql_get_board_info(qdev);
  2943. /*
  2944. * Set the Maximum Memory Read Byte Count value. We do this to handle
  2945. * jumbo frames.
  2946. */
  2947. if (qdev->pci_x) {
  2948. pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
  2949. }
  2950. err = register_netdev(ndev);
  2951. if (err) {
  2952. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2953. pci_name(pdev));
  2954. goto err_out_iounmap;
  2955. }
  2956. /* we're going to reset, so assume we have no link for now */
  2957. netif_carrier_off(ndev);
  2958. netif_stop_queue(ndev);
  2959. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  2960. INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
  2961. INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
  2962. init_timer(&qdev->adapter_timer);
  2963. qdev->adapter_timer.function = ql3xxx_timer;
  2964. qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
  2965. qdev->adapter_timer.data = (unsigned long)qdev;
  2966. if(!cards_found) {
  2967. printk(KERN_ALERT PFX "%s\n", DRV_STRING);
  2968. printk(KERN_ALERT PFX "Driver name: %s, Version: %s.\n",
  2969. DRV_NAME, DRV_VERSION);
  2970. }
  2971. ql_display_dev_info(ndev);
  2972. cards_found++;
  2973. return 0;
  2974. err_out_iounmap:
  2975. iounmap(qdev->mem_map_registers);
  2976. err_out_free_ndev:
  2977. free_netdev(ndev);
  2978. err_out_free_regions:
  2979. pci_release_regions(pdev);
  2980. err_out_disable_pdev:
  2981. pci_disable_device(pdev);
  2982. pci_set_drvdata(pdev, NULL);
  2983. err_out:
  2984. return err;
  2985. }
  2986. static void __devexit ql3xxx_remove(struct pci_dev *pdev)
  2987. {
  2988. struct net_device *ndev = pci_get_drvdata(pdev);
  2989. struct ql3_adapter *qdev = netdev_priv(ndev);
  2990. unregister_netdev(ndev);
  2991. qdev = netdev_priv(ndev);
  2992. ql_disable_interrupts(qdev);
  2993. if (qdev->workqueue) {
  2994. cancel_delayed_work(&qdev->reset_work);
  2995. cancel_delayed_work(&qdev->tx_timeout_work);
  2996. destroy_workqueue(qdev->workqueue);
  2997. qdev->workqueue = NULL;
  2998. }
  2999. iounmap(qdev->mem_map_registers);
  3000. pci_release_regions(pdev);
  3001. pci_set_drvdata(pdev, NULL);
  3002. free_netdev(ndev);
  3003. }
  3004. static struct pci_driver ql3xxx_driver = {
  3005. .name = DRV_NAME,
  3006. .id_table = ql3xxx_pci_tbl,
  3007. .probe = ql3xxx_probe,
  3008. .remove = __devexit_p(ql3xxx_remove),
  3009. };
  3010. static int __init ql3xxx_init_module(void)
  3011. {
  3012. return pci_register_driver(&ql3xxx_driver);
  3013. }
  3014. static void __exit ql3xxx_exit(void)
  3015. {
  3016. pci_unregister_driver(&ql3xxx_driver);
  3017. }
  3018. module_init(ql3xxx_init_module);
  3019. module_exit(ql3xxx_exit);