netxen_nic_hw.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. /* PCI Windowing for DDR regions. */
  37. #define ADDR_IN_RANGE(addr, low, high) \
  38. (((addr) <= (high)) && ((addr) >= (low)))
  39. #define NETXEN_FLASH_BASE (BOOTLD_START)
  40. #define NETXEN_PHANTOM_MEM_BASE (NETXEN_FLASH_BASE)
  41. #define NETXEN_MAX_MTU 8000
  42. #define NETXEN_MIN_MTU 64
  43. #define NETXEN_ETH_FCS_SIZE 4
  44. #define NETXEN_ENET_HEADER_SIZE 14
  45. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  46. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  47. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  48. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  49. #define lower32(x) ((u32)((x) & 0xffffffff))
  50. #define upper32(x) \
  51. ((u32)(((unsigned long long)(x) >> 32) & 0xffffffff))
  52. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  53. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  54. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  55. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  56. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  57. unsigned long netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  58. unsigned long long addr);
  59. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  60. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  61. {
  62. struct netxen_port *port = netdev_priv(netdev);
  63. struct netxen_adapter *adapter = port->adapter;
  64. struct sockaddr *addr = p;
  65. if (netif_running(netdev))
  66. return -EBUSY;
  67. if (!is_valid_ether_addr(addr->sa_data))
  68. return -EADDRNOTAVAIL;
  69. DPRINTK(INFO, "valid ether addr\n");
  70. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  71. if (adapter->macaddr_set)
  72. adapter->macaddr_set(port, addr->sa_data);
  73. return 0;
  74. }
  75. /*
  76. * netxen_nic_set_multi - Multicast
  77. */
  78. void netxen_nic_set_multi(struct net_device *netdev)
  79. {
  80. struct netxen_port *port = netdev_priv(netdev);
  81. struct netxen_adapter *adapter = port->adapter;
  82. struct dev_mc_list *mc_ptr;
  83. __le32 netxen_mac_addr_cntl_data = 0;
  84. mc_ptr = netdev->mc_list;
  85. if (netdev->flags & IFF_PROMISC) {
  86. if (adapter->set_promisc)
  87. adapter->set_promisc(adapter,
  88. port->portnum,
  89. NETXEN_NIU_PROMISC_MODE);
  90. } else {
  91. if (adapter->unset_promisc &&
  92. adapter->ahw.boardcfg.board_type
  93. != NETXEN_BRDTYPE_P2_SB31_10G_IMEZ)
  94. adapter->unset_promisc(adapter,
  95. port->portnum,
  96. NETXEN_NIU_NON_PROMISC_MODE);
  97. }
  98. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  99. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x03);
  100. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  101. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x00);
  102. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x00);
  103. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x00);
  104. netxen_nic_mcr_set_enable_xtnd0(netxen_mac_addr_cntl_data);
  105. netxen_nic_mcr_set_enable_xtnd1(netxen_mac_addr_cntl_data);
  106. netxen_nic_mcr_set_enable_xtnd2(netxen_mac_addr_cntl_data);
  107. netxen_nic_mcr_set_enable_xtnd3(netxen_mac_addr_cntl_data);
  108. } else {
  109. netxen_nic_mcr_set_mode_select(netxen_mac_addr_cntl_data, 0x00);
  110. netxen_nic_mcr_set_id_pool0(netxen_mac_addr_cntl_data, 0x00);
  111. netxen_nic_mcr_set_id_pool1(netxen_mac_addr_cntl_data, 0x01);
  112. netxen_nic_mcr_set_id_pool2(netxen_mac_addr_cntl_data, 0x02);
  113. netxen_nic_mcr_set_id_pool3(netxen_mac_addr_cntl_data, 0x03);
  114. }
  115. writel(netxen_mac_addr_cntl_data,
  116. NETXEN_CRB_NORMALIZE(adapter, NETXEN_MAC_ADDR_CNTL_REG));
  117. if (adapter->ahw.board_type == NETXEN_NIC_XGBE) {
  118. writel(netxen_mac_addr_cntl_data,
  119. NETXEN_CRB_NORMALIZE(adapter,
  120. NETXEN_MULTICAST_ADDR_HI_0));
  121. } else {
  122. writel(netxen_mac_addr_cntl_data,
  123. NETXEN_CRB_NORMALIZE(adapter,
  124. NETXEN_MULTICAST_ADDR_HI_1));
  125. }
  126. netxen_mac_addr_cntl_data = 0;
  127. writel(netxen_mac_addr_cntl_data,
  128. NETXEN_CRB_NORMALIZE(adapter, NETXEN_NIU_GB_DROP_WRONGADDR));
  129. }
  130. /*
  131. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  132. * @returns 0 on success, negative on failure
  133. */
  134. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  135. {
  136. struct netxen_port *port = netdev_priv(netdev);
  137. struct netxen_adapter *adapter = port->adapter;
  138. int eff_mtu = mtu + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE;
  139. if ((eff_mtu > NETXEN_MAX_MTU) || (eff_mtu < NETXEN_MIN_MTU)) {
  140. printk(KERN_ERR "%s: %s %d is not supported.\n",
  141. netxen_nic_driver_name, netdev->name, mtu);
  142. return -EINVAL;
  143. }
  144. if (adapter->set_mtu)
  145. adapter->set_mtu(port, mtu);
  146. netdev->mtu = mtu;
  147. return 0;
  148. }
  149. /*
  150. * check if the firmware has been downloaded and ready to run and
  151. * setup the address for the descriptors in the adapter
  152. */
  153. int netxen_nic_hw_resources(struct netxen_adapter *adapter)
  154. {
  155. struct netxen_hardware_context *hw = &adapter->ahw;
  156. u32 state = 0;
  157. void *addr;
  158. void *pause_addr;
  159. int loops = 0, err = 0;
  160. int ctx, ring;
  161. u32 card_cmdring = 0;
  162. struct netxen_rcv_desc_crb *rcv_desc_crb = NULL;
  163. struct netxen_recv_context *recv_ctx;
  164. struct netxen_rcv_desc_ctx *rcv_desc;
  165. DPRINTK(INFO, "crb_base: %lx %x", NETXEN_PCI_CRBSPACE,
  166. PCI_OFFSET_SECOND_RANGE(adapter, NETXEN_PCI_CRBSPACE));
  167. DPRINTK(INFO, "cam base: %lx %x", NETXEN_CRB_CAM,
  168. pci_base_offset(adapter, NETXEN_CRB_CAM));
  169. DPRINTK(INFO, "cam RAM: %lx %x", NETXEN_CAM_RAM_BASE,
  170. pci_base_offset(adapter, NETXEN_CAM_RAM_BASE));
  171. /* Window 1 call */
  172. card_cmdring = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_CMDRING));
  173. DPRINTK(INFO, "Command Peg sends 0x%x for cmdring base\n",
  174. card_cmdring);
  175. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  176. DPRINTK(INFO, "Command Peg ready..waiting for rcv peg\n");
  177. loops = 0;
  178. state = 0;
  179. /* Window 1 call */
  180. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  181. recv_crb_registers[ctx].
  182. crb_rcvpeg_state));
  183. while (state != PHAN_PEG_RCV_INITIALIZED && loops < 20) {
  184. udelay(100);
  185. /* Window 1 call */
  186. state = readl(NETXEN_CRB_NORMALIZE(adapter,
  187. recv_crb_registers
  188. [ctx].
  189. crb_rcvpeg_state));
  190. loops++;
  191. }
  192. if (loops >= 20) {
  193. printk(KERN_ERR "Rcv Peg initialization not complete:"
  194. "%x.\n", state);
  195. err = -EIO;
  196. return err;
  197. }
  198. }
  199. DPRINTK(INFO, "Recieve Peg ready too. starting stuff\n");
  200. addr = netxen_alloc(adapter->ahw.pdev,
  201. sizeof(struct cmd_desc_type0) *
  202. adapter->max_tx_desc_count,
  203. &hw->cmd_desc_phys_addr, &hw->cmd_desc_pdev);
  204. if (addr == NULL) {
  205. DPRINTK(ERR, "bad return from pci_alloc_consistent\n");
  206. return -ENOMEM;
  207. }
  208. pause_addr = netxen_alloc(adapter->ahw.pdev, 512,
  209. (dma_addr_t *) & hw->pause_physaddr,
  210. &hw->pause_pdev);
  211. if (pause_addr == NULL) {
  212. DPRINTK(1, ERR, "bad return from pci_alloc_consistent\n");
  213. return -ENOMEM;
  214. }
  215. hw->pauseaddr = (char *)pause_addr;
  216. {
  217. u64 *ptr = (u64 *) pause_addr;
  218. *ptr++ = NETXEN_NIC_ZERO_PAUSE_ADDR;
  219. *ptr++ = NETXEN_NIC_ZERO_PAUSE_ADDR;
  220. *ptr++ = NETXEN_NIC_UNIT_PAUSE_ADDR;
  221. *ptr++ = NETXEN_NIC_ZERO_PAUSE_ADDR;
  222. *ptr++ = NETXEN_NIC_EPG_PAUSE_ADDR1;
  223. *ptr++ = NETXEN_NIC_EPG_PAUSE_ADDR2;
  224. }
  225. hw->cmd_desc_head = (struct cmd_desc_type0 *)addr;
  226. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  227. recv_ctx = &adapter->recv_ctx[ctx];
  228. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  229. rcv_desc = &recv_ctx->rcv_desc[ring];
  230. addr = netxen_alloc(adapter->ahw.pdev,
  231. RCV_DESC_RINGSIZE,
  232. &rcv_desc->phys_addr,
  233. &rcv_desc->phys_pdev);
  234. if (addr == NULL) {
  235. DPRINTK(ERR, "bad return from "
  236. "pci_alloc_consistent\n");
  237. netxen_free_hw_resources(adapter);
  238. err = -ENOMEM;
  239. return err;
  240. }
  241. rcv_desc->desc_head = (struct rcv_desc *)addr;
  242. }
  243. addr = netxen_alloc(adapter->ahw.pdev, STATUS_DESC_RINGSIZE,
  244. &recv_ctx->rcv_status_desc_phys_addr,
  245. &recv_ctx->rcv_status_desc_pdev);
  246. if (addr == NULL) {
  247. DPRINTK(ERR, "bad return from"
  248. " pci_alloc_consistent\n");
  249. netxen_free_hw_resources(adapter);
  250. err = -ENOMEM;
  251. return err;
  252. }
  253. recv_ctx->rcv_status_desc_head = (struct status_desc *)addr;
  254. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  255. rcv_desc = &recv_ctx->rcv_desc[ring];
  256. rcv_desc_crb =
  257. &recv_crb_registers[ctx].rcv_desc_crb[ring];
  258. DPRINTK(INFO, "ring #%d crb global ring reg 0x%x\n",
  259. ring, rcv_desc_crb->crb_globalrcv_ring);
  260. /* Window = 1 */
  261. writel(lower32(rcv_desc->phys_addr),
  262. NETXEN_CRB_NORMALIZE(adapter,
  263. rcv_desc_crb->
  264. crb_globalrcv_ring));
  265. DPRINTK(INFO, "GLOBAL_RCV_RING ctx %d, addr 0x%x"
  266. " val 0x%llx,"
  267. " virt %p\n", ctx,
  268. rcv_desc_crb->crb_globalrcv_ring,
  269. (unsigned long long)rcv_desc->phys_addr,
  270. +rcv_desc->desc_head);
  271. }
  272. /* Window = 1 */
  273. writel(lower32(recv_ctx->rcv_status_desc_phys_addr),
  274. NETXEN_CRB_NORMALIZE(adapter,
  275. recv_crb_registers[ctx].
  276. crb_rcvstatus_ring));
  277. DPRINTK(INFO, "RCVSTATUS_RING, ctx %d, addr 0x%x,"
  278. " val 0x%x,virt%p\n",
  279. ctx,
  280. recv_crb_registers[ctx].crb_rcvstatus_ring,
  281. (unsigned long long)recv_ctx->rcv_status_desc_phys_addr,
  282. recv_ctx->rcv_status_desc_head);
  283. }
  284. /* Window = 1 */
  285. writel(lower32(hw->pause_physaddr),
  286. NETXEN_CRB_NORMALIZE(adapter, CRB_PAUSE_ADDR_LO));
  287. writel(upper32(hw->pause_physaddr),
  288. NETXEN_CRB_NORMALIZE(adapter, CRB_PAUSE_ADDR_HI));
  289. writel(lower32(hw->cmd_desc_phys_addr),
  290. NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_CMD_ADDR_LO));
  291. writel(upper32(hw->cmd_desc_phys_addr),
  292. NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_CMD_ADDR_HI));
  293. return err;
  294. }
  295. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  296. {
  297. struct netxen_recv_context *recv_ctx;
  298. struct netxen_rcv_desc_ctx *rcv_desc;
  299. int ctx, ring;
  300. if (adapter->ahw.cmd_desc_head != NULL) {
  301. pci_free_consistent(adapter->ahw.cmd_desc_pdev,
  302. sizeof(struct cmd_desc_type0) *
  303. adapter->max_tx_desc_count,
  304. adapter->ahw.cmd_desc_head,
  305. adapter->ahw.cmd_desc_phys_addr);
  306. adapter->ahw.cmd_desc_head = NULL;
  307. }
  308. if (adapter->ahw.pauseaddr != NULL) {
  309. pci_free_consistent(adapter->ahw.pause_pdev, 512,
  310. adapter->ahw.pauseaddr,
  311. adapter->ahw.pause_physaddr);
  312. adapter->ahw.pauseaddr = NULL;
  313. }
  314. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  315. recv_ctx = &adapter->recv_ctx[ctx];
  316. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  317. rcv_desc = &recv_ctx->rcv_desc[ring];
  318. if (rcv_desc->desc_head != NULL) {
  319. pci_free_consistent(rcv_desc->phys_pdev,
  320. RCV_DESC_RINGSIZE,
  321. rcv_desc->desc_head,
  322. rcv_desc->phys_addr);
  323. rcv_desc->desc_head = NULL;
  324. }
  325. }
  326. if (recv_ctx->rcv_status_desc_head != NULL) {
  327. pci_free_consistent(recv_ctx->rcv_status_desc_pdev,
  328. STATUS_DESC_RINGSIZE,
  329. recv_ctx->rcv_status_desc_head,
  330. recv_ctx->
  331. rcv_status_desc_phys_addr);
  332. recv_ctx->rcv_status_desc_head = NULL;
  333. }
  334. }
  335. }
  336. void netxen_tso_check(struct netxen_adapter *adapter,
  337. struct cmd_desc_type0 *desc, struct sk_buff *skb)
  338. {
  339. if (desc->mss) {
  340. desc->total_hdr_length = sizeof(struct ethhdr) +
  341. ((skb->nh.iph)->ihl * sizeof(u32)) +
  342. ((skb->h.th)->doff * sizeof(u32));
  343. desc->opcode = TX_TCP_LSO;
  344. } else if (skb->ip_summed == CHECKSUM_COMPLETE) {
  345. if (skb->nh.iph->protocol == IPPROTO_TCP) {
  346. desc->opcode = TX_TCP_PKT;
  347. } else if (skb->nh.iph->protocol == IPPROTO_UDP) {
  348. desc->opcode = TX_UDP_PKT;
  349. } else {
  350. return;
  351. }
  352. }
  353. adapter->stats.xmitcsummed++;
  354. CMD_DESC_TCP_HDR_OFFSET_WRT(desc, skb->h.raw - skb->data);
  355. desc->length_tcp_hdr = cpu_to_le32(desc->length_tcp_hdr);
  356. desc->ip_hdr_offset = skb->nh.raw - skb->data;
  357. }
  358. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  359. {
  360. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  361. int addr, val01, val02, i, j;
  362. /* if the flash size less than 4Mb, make huge war cry and die */
  363. for (j = 1; j < 4; j++) {
  364. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  365. for (i = 0; i < (sizeof(locs) / sizeof(locs[0])); i++) {
  366. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  367. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  368. &val02) == 0) {
  369. if (val01 == val02)
  370. return -1;
  371. } else
  372. return -1;
  373. }
  374. }
  375. return 0;
  376. }
  377. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  378. int size, u32 * buf)
  379. {
  380. int i, addr;
  381. u32 *ptr32;
  382. addr = base;
  383. ptr32 = buf;
  384. for (i = 0; i < size / sizeof(u32); i++) {
  385. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1)
  386. return -1;
  387. ptr32++;
  388. addr += sizeof(u32);
  389. }
  390. if ((char *)buf + size > (char *)ptr32) {
  391. u32 local;
  392. if (netxen_rom_fast_read(adapter, addr, &local) == -1)
  393. return -1;
  394. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  395. }
  396. return 0;
  397. }
  398. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[])
  399. {
  400. u32 *pmac = (u32 *) & mac[0];
  401. if (netxen_get_flash_block(adapter,
  402. USER_START +
  403. offsetof(struct netxen_new_user_info,
  404. mac_addr),
  405. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  406. return -1;
  407. }
  408. if (*mac == ~0ULL) {
  409. if (netxen_get_flash_block(adapter,
  410. USER_START_OLD +
  411. offsetof(struct netxen_user_old_info,
  412. mac_addr),
  413. FLASH_NUM_PORTS * sizeof(u64),
  414. pmac) == -1)
  415. return -1;
  416. if (*mac == ~0ULL)
  417. return -1;
  418. }
  419. return 0;
  420. }
  421. /*
  422. * Changes the CRB window to the specified window.
  423. */
  424. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw)
  425. {
  426. void __iomem *offset;
  427. u32 tmp;
  428. int count = 0;
  429. if (adapter->curr_window == wndw)
  430. return;
  431. /*
  432. * Move the CRB window.
  433. * We need to write to the "direct access" region of PCI
  434. * to avoid a race condition where the window register has
  435. * not been successfully written across CRB before the target
  436. * register address is received by PCI. The direct region bypasses
  437. * the CRB bus.
  438. */
  439. offset =
  440. PCI_OFFSET_SECOND_RANGE(adapter,
  441. NETXEN_PCIX_PH_REG(PCIX_CRB_WINDOW));
  442. if (wndw & 0x1)
  443. wndw = NETXEN_WINDOW_ONE;
  444. writel(wndw, offset);
  445. /* MUST make sure window is set before we forge on... */
  446. while ((tmp = readl(offset)) != wndw) {
  447. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  448. "registered properly: 0x%08x.\n",
  449. netxen_nic_driver_name, __FUNCTION__, tmp);
  450. mdelay(1);
  451. if (count >= 10)
  452. break;
  453. count++;
  454. }
  455. adapter->curr_window = wndw;
  456. }
  457. void netxen_load_firmware(struct netxen_adapter *adapter)
  458. {
  459. int i;
  460. long data, size = 0;
  461. long flashaddr = NETXEN_FLASH_BASE, memaddr = NETXEN_PHANTOM_MEM_BASE;
  462. u64 off;
  463. void __iomem *addr;
  464. size = NETXEN_FIRMWARE_LEN;
  465. writel(1, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  466. for (i = 0; i < size; i++) {
  467. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0) {
  468. DPRINTK(ERR,
  469. "Error in netxen_rom_fast_read(). Will skip"
  470. "loading flash image\n");
  471. return;
  472. }
  473. off = netxen_nic_pci_set_window(adapter, memaddr);
  474. addr = pci_base_offset(adapter, off);
  475. writel(data, addr);
  476. flashaddr += 4;
  477. memaddr += 4;
  478. }
  479. udelay(100);
  480. /* make sure Casper is powered on */
  481. writel(0x3fff,
  482. NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL));
  483. writel(0, NETXEN_CRB_NORMALIZE(adapter, NETXEN_ROMUSB_GLB_CAS_RST));
  484. udelay(100);
  485. }
  486. int
  487. netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  488. int len)
  489. {
  490. void __iomem *addr;
  491. if (ADDR_IN_WINDOW1(off)) {
  492. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  493. } else { /* Window 0 */
  494. addr = pci_base_offset(adapter, off);
  495. netxen_nic_pci_change_crbwindow(adapter, 0);
  496. }
  497. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  498. " data %llx len %d\n",
  499. pci_base(adapter, off), off, addr,
  500. *(unsigned long long *)data, len);
  501. if (!addr) {
  502. netxen_nic_pci_change_crbwindow(adapter, 1);
  503. return 1;
  504. }
  505. switch (len) {
  506. case 1:
  507. writeb(*(u8 *) data, addr);
  508. break;
  509. case 2:
  510. writew(*(u16 *) data, addr);
  511. break;
  512. case 4:
  513. writel(*(u32 *) data, addr);
  514. break;
  515. case 8:
  516. writeq(*(u64 *) data, addr);
  517. break;
  518. default:
  519. DPRINTK(INFO,
  520. "writing data %lx to offset %llx, num words=%d\n",
  521. *(unsigned long *)data, off, (len >> 3));
  522. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  523. (len >> 3));
  524. break;
  525. }
  526. if (!ADDR_IN_WINDOW1(off))
  527. netxen_nic_pci_change_crbwindow(adapter, 1);
  528. return 0;
  529. }
  530. int
  531. netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  532. int len)
  533. {
  534. void __iomem *addr;
  535. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  536. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  537. } else { /* Window 0 */
  538. addr = pci_base_offset(adapter, off);
  539. netxen_nic_pci_change_crbwindow(adapter, 0);
  540. }
  541. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  542. pci_base(adapter, off), off, addr);
  543. if (!addr) {
  544. netxen_nic_pci_change_crbwindow(adapter, 1);
  545. return 1;
  546. }
  547. switch (len) {
  548. case 1:
  549. *(u8 *) data = readb(addr);
  550. break;
  551. case 2:
  552. *(u16 *) data = readw(addr);
  553. break;
  554. case 4:
  555. *(u32 *) data = readl(addr);
  556. break;
  557. case 8:
  558. *(u64 *) data = readq(addr);
  559. break;
  560. default:
  561. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  562. (len >> 3));
  563. break;
  564. }
  565. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  566. if (!ADDR_IN_WINDOW1(off))
  567. netxen_nic_pci_change_crbwindow(adapter, 1);
  568. return 0;
  569. }
  570. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  571. { /* Only for window 1 */
  572. void __iomem *addr;
  573. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  574. DPRINTK(INFO, "writing to base %lx offset %llx addr %p data %x\n",
  575. pci_base(adapter, off), off, addr, val);
  576. writel(val, addr);
  577. }
  578. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  579. { /* Only for window 1 */
  580. void __iomem *addr;
  581. int val;
  582. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  583. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  584. pci_base(adapter, off), off, addr);
  585. val = readl(addr);
  586. writel(val, addr);
  587. return val;
  588. }
  589. /* Change the window to 0, write and change back to window 1. */
  590. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  591. {
  592. void __iomem *addr;
  593. netxen_nic_pci_change_crbwindow(adapter, 0);
  594. addr = pci_base_offset(adapter, index);
  595. writel(value, addr);
  596. netxen_nic_pci_change_crbwindow(adapter, 1);
  597. }
  598. /* Change the window to 0, read and change back to window 1. */
  599. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value)
  600. {
  601. void __iomem *addr;
  602. addr = pci_base_offset(adapter, index);
  603. netxen_nic_pci_change_crbwindow(adapter, 0);
  604. *value = readl(addr);
  605. netxen_nic_pci_change_crbwindow(adapter, 1);
  606. }
  607. int netxen_pci_set_window_warning_count = 0;
  608. unsigned long
  609. netxen_nic_pci_set_window(struct netxen_adapter *adapter,
  610. unsigned long long addr)
  611. {
  612. static int ddr_mn_window = -1;
  613. static int qdr_sn_window = -1;
  614. int window;
  615. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  616. /* DDR network side */
  617. addr -= NETXEN_ADDR_DDR_NET;
  618. window = (addr >> 25) & 0x3ff;
  619. if (ddr_mn_window != window) {
  620. ddr_mn_window = window;
  621. writel(window, PCI_OFFSET_SECOND_RANGE(adapter,
  622. NETXEN_PCIX_PH_REG
  623. (PCIX_MN_WINDOW)));
  624. /* MUST make sure window is set before we forge on... */
  625. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  626. NETXEN_PCIX_PH_REG
  627. (PCIX_MN_WINDOW)));
  628. }
  629. addr -= (window * NETXEN_WINDOW_ONE);
  630. addr += NETXEN_PCI_DDR_NET;
  631. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  632. addr -= NETXEN_ADDR_OCM0;
  633. addr += NETXEN_PCI_OCM0;
  634. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  635. addr -= NETXEN_ADDR_OCM1;
  636. addr += NETXEN_PCI_OCM1;
  637. } else
  638. if (ADDR_IN_RANGE
  639. (addr, NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX)) {
  640. /* QDR network side */
  641. addr -= NETXEN_ADDR_QDR_NET;
  642. window = (addr >> 22) & 0x3f;
  643. if (qdr_sn_window != window) {
  644. qdr_sn_window = window;
  645. writel((window << 22),
  646. PCI_OFFSET_SECOND_RANGE(adapter,
  647. NETXEN_PCIX_PH_REG
  648. (PCIX_SN_WINDOW)));
  649. /* MUST make sure window is set before we forge on... */
  650. readl(PCI_OFFSET_SECOND_RANGE(adapter,
  651. NETXEN_PCIX_PH_REG
  652. (PCIX_SN_WINDOW)));
  653. }
  654. addr -= (window * 0x400000);
  655. addr += NETXEN_PCI_QDR_NET;
  656. } else {
  657. /*
  658. * peg gdb frequently accesses memory that doesn't exist,
  659. * this limits the chit chat so debugging isn't slowed down.
  660. */
  661. if ((netxen_pci_set_window_warning_count++ < 8)
  662. || (netxen_pci_set_window_warning_count % 64 == 0))
  663. printk("%s: Warning:netxen_nic_pci_set_window()"
  664. " Unknown address range!\n",
  665. netxen_nic_driver_name);
  666. }
  667. return addr;
  668. }
  669. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  670. {
  671. int rv = 0;
  672. int addr = BRDCFG_START;
  673. struct netxen_board_info *boardinfo;
  674. int index;
  675. u32 *ptr32;
  676. boardinfo = &adapter->ahw.boardcfg;
  677. ptr32 = (u32 *) boardinfo;
  678. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  679. index++) {
  680. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  681. return -EIO;
  682. }
  683. ptr32++;
  684. addr += sizeof(u32);
  685. }
  686. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  687. printk("%s: ERROR reading %s board config."
  688. " Read %x, expected %x\n", netxen_nic_driver_name,
  689. netxen_nic_driver_name,
  690. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  691. rv = -1;
  692. }
  693. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  694. printk("%s: Unknown board config version."
  695. " Read %x, expected %x\n", netxen_nic_driver_name,
  696. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  697. rv = -1;
  698. }
  699. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  700. switch ((netxen_brdtype_t) boardinfo->board_type) {
  701. case NETXEN_BRDTYPE_P2_SB35_4G:
  702. adapter->ahw.board_type = NETXEN_NIC_GBE;
  703. break;
  704. case NETXEN_BRDTYPE_P2_SB31_10G:
  705. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  706. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  707. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  708. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  709. break;
  710. case NETXEN_BRDTYPE_P1_BD:
  711. case NETXEN_BRDTYPE_P1_SB:
  712. case NETXEN_BRDTYPE_P1_SMAX:
  713. case NETXEN_BRDTYPE_P1_SOCK:
  714. adapter->ahw.board_type = NETXEN_NIC_GBE;
  715. break;
  716. default:
  717. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  718. boardinfo->board_type);
  719. break;
  720. }
  721. return rv;
  722. }
  723. /* NIU access sections */
  724. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu)
  725. {
  726. struct netxen_adapter *adapter = port->adapter;
  727. netxen_nic_write_w0(adapter,
  728. NETXEN_NIU_GB_MAX_FRAME_SIZE(port->portnum),
  729. new_mtu);
  730. return 0;
  731. }
  732. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu)
  733. {
  734. struct netxen_adapter *adapter = port->adapter;
  735. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  736. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  737. return 0;
  738. }
  739. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter)
  740. {
  741. int portno;
  742. for (portno = 0; portno < NETXEN_NIU_MAX_GBE_PORTS; portno++)
  743. netxen_niu_gbe_init_port(adapter, portno);
  744. }
  745. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter)
  746. {
  747. int port_nr;
  748. struct netxen_port *port;
  749. for (port_nr = 0; port_nr < adapter->ahw.max_ports; port_nr++) {
  750. port = adapter->port[port_nr];
  751. if (adapter->stop_port)
  752. adapter->stop_port(adapter, port->portnum);
  753. }
  754. }
  755. void
  756. netxen_crb_writelit_adapter(struct netxen_adapter *adapter, unsigned long off,
  757. int data)
  758. {
  759. void __iomem *addr;
  760. if (ADDR_IN_WINDOW1(off)) {
  761. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  762. } else {
  763. netxen_nic_pci_change_crbwindow(adapter, 0);
  764. addr = pci_base_offset(adapter, off);
  765. writel(data, addr);
  766. netxen_nic_pci_change_crbwindow(adapter, 1);
  767. }
  768. }
  769. void netxen_nic_set_link_parameters(struct netxen_port *port)
  770. {
  771. struct netxen_adapter *adapter = port->adapter;
  772. __le32 status;
  773. u16 autoneg;
  774. __le32 mode;
  775. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  776. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  777. if (adapter->phy_read
  778. && adapter->
  779. phy_read(adapter, port->portnum,
  780. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  781. &status) == 0) {
  782. if (netxen_get_phy_link(status)) {
  783. switch (netxen_get_phy_speed(status)) {
  784. case 0:
  785. port->link_speed = SPEED_10;
  786. break;
  787. case 1:
  788. port->link_speed = SPEED_100;
  789. break;
  790. case 2:
  791. port->link_speed = SPEED_1000;
  792. break;
  793. default:
  794. port->link_speed = -1;
  795. break;
  796. }
  797. switch (netxen_get_phy_duplex(status)) {
  798. case 0:
  799. port->link_duplex = DUPLEX_HALF;
  800. break;
  801. case 1:
  802. port->link_duplex = DUPLEX_FULL;
  803. break;
  804. default:
  805. port->link_duplex = -1;
  806. break;
  807. }
  808. if (adapter->phy_read
  809. && adapter->
  810. phy_read(adapter, port->portnum,
  811. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  812. (__le32 *) & autoneg) != 0)
  813. port->link_autoneg = autoneg;
  814. } else
  815. goto link_down;
  816. } else {
  817. link_down:
  818. port->link_speed = -1;
  819. port->link_duplex = -1;
  820. }
  821. }
  822. }
  823. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  824. {
  825. int valid = 1;
  826. u32 fw_major = 0;
  827. u32 fw_minor = 0;
  828. u32 fw_build = 0;
  829. char brd_name[NETXEN_MAX_SHORT_NAME];
  830. struct netxen_new_user_info user_info;
  831. int i, addr = USER_START;
  832. u32 *ptr32;
  833. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  834. if (board_info->magic != NETXEN_BDINFO_MAGIC) {
  835. printk
  836. ("NetXen Unknown board config, Read 0x%x expected as 0x%x\n",
  837. board_info->magic, NETXEN_BDINFO_MAGIC);
  838. valid = 0;
  839. }
  840. if (board_info->header_version != NETXEN_BDINFO_VERSION) {
  841. printk("NetXen Unknown board config version."
  842. " Read %x, expected %x\n",
  843. board_info->header_version, NETXEN_BDINFO_VERSION);
  844. valid = 0;
  845. }
  846. if (valid) {
  847. ptr32 = (u32 *) & user_info;
  848. for (i = 0;
  849. i < sizeof(struct netxen_new_user_info) / sizeof(u32);
  850. i++) {
  851. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  852. printk("%s: ERROR reading %s board userarea.\n",
  853. netxen_nic_driver_name,
  854. netxen_nic_driver_name);
  855. return;
  856. }
  857. ptr32++;
  858. addr += sizeof(u32);
  859. }
  860. get_brd_name_by_type(board_info->board_type, brd_name);
  861. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  862. brd_name, user_info.serial_num, board_info->chip_id);
  863. printk("NetXen %s Board #%d, Chip id 0x%x\n",
  864. board_info->board_type == 0x0b ? "XGB" : "GBE",
  865. board_info->board_num, board_info->chip_id);
  866. fw_major = readl(NETXEN_CRB_NORMALIZE(adapter,
  867. NETXEN_FW_VERSION_MAJOR));
  868. fw_minor = readl(NETXEN_CRB_NORMALIZE(adapter,
  869. NETXEN_FW_VERSION_MINOR));
  870. fw_build =
  871. readl(NETXEN_CRB_NORMALIZE(adapter, NETXEN_FW_VERSION_SUB));
  872. printk("NetXen Firmware version %d.%d.%d\n", fw_major, fw_minor,
  873. fw_build);
  874. }
  875. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  876. printk(KERN_ERR "The mismatch in driver version and firmware "
  877. "version major number\n"
  878. "Driver version major number = %d \t"
  879. "Firmware version major number = %d \n",
  880. _NETXEN_NIC_LINUX_MAJOR, fw_major);
  881. adapter->driver_mismatch = 1;
  882. }
  883. if (fw_minor != _NETXEN_NIC_LINUX_MINOR) {
  884. printk(KERN_ERR "The mismatch in driver version and firmware "
  885. "version minor number\n"
  886. "Driver version minor number = %d \t"
  887. "Firmware version minor number = %d \n",
  888. _NETXEN_NIC_LINUX_MINOR, fw_minor);
  889. adapter->driver_mismatch = 1;
  890. }
  891. if (adapter->driver_mismatch)
  892. printk(KERN_INFO "Use the driver with version no %d.%d.xxx\n",
  893. fw_major, fw_minor);
  894. }
  895. int netxen_crb_read_val(struct netxen_adapter *adapter, unsigned long off)
  896. {
  897. int data;
  898. netxen_nic_hw_read_wx(adapter, off, &data, 4);
  899. return data;
  900. }